blob: cafbe13a82a5c5bc56e24bf60fd37fae1d324c4c [file] [log] [blame]
Vladimir Barinov3d9edf02007-07-10 13:03:43 +01001/*
2 * TI DaVinci GPIO Support
3 *
David Brownelldce11152008-09-07 23:41:04 -07004 * Copyright (c) 2006-2007 David Brownell
Vladimir Barinov3d9edf02007-07-10 13:03:43 +01005 * Copyright (c) 2007, MontaVista Software, Inc. <source@mvista.com>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 */
12
13#include <linux/errno.h>
14#include <linux/kernel.h>
Vladimir Barinov3d9edf02007-07-10 13:03:43 +010015#include <linux/clk.h>
16#include <linux/err.h>
17#include <linux/io.h>
Vladimir Barinov3d9edf02007-07-10 13:03:43 +010018
Russell Kinga09e64f2008-08-05 16:14:15 +010019#include <mach/gpio.h>
Vladimir Barinov3d9edf02007-07-10 13:03:43 +010020
21#include <asm/mach/irq.h>
22
Cyril Chemparathyc12f4152010-05-01 18:37:53 -040023struct davinci_gpio_regs {
24 u32 dir;
25 u32 out_data;
26 u32 set_data;
27 u32 clr_data;
28 u32 in_data;
29 u32 set_rising;
30 u32 clr_rising;
31 u32 set_falling;
32 u32 clr_falling;
33 u32 intstat;
34};
35
Cyril Chemparathyba4a9842010-05-01 18:37:51 -040036#define chip2controller(chip) \
Cyril Chemparathy99e9e522010-05-01 18:37:52 -040037 container_of(chip, struct davinci_gpio_controller, chip)
Cyril Chemparathyba4a9842010-05-01 18:37:51 -040038
Cyril Chemparathy99e9e522010-05-01 18:37:52 -040039static struct davinci_gpio_controller chips[DIV_ROUND_UP(DAVINCI_N_GPIO, 32)];
Cyril Chemparathyb8d44292010-05-07 17:06:32 -040040static void __iomem *gpio_base;
Vladimir Barinov3d9edf02007-07-10 13:03:43 +010041
Cyril Chemparathy99e9e522010-05-01 18:37:52 -040042static struct davinci_gpio_regs __iomem __init *gpio2regs(unsigned gpio)
Vladimir Barinov3d9edf02007-07-10 13:03:43 +010043{
Cyril Chemparathyc12f4152010-05-01 18:37:53 -040044 void __iomem *ptr;
Cyril Chemparathyc12f4152010-05-01 18:37:53 -040045
46 if (gpio < 32 * 1)
Cyril Chemparathyb8d44292010-05-07 17:06:32 -040047 ptr = gpio_base + 0x10;
Cyril Chemparathyc12f4152010-05-01 18:37:53 -040048 else if (gpio < 32 * 2)
Cyril Chemparathyb8d44292010-05-07 17:06:32 -040049 ptr = gpio_base + 0x38;
Cyril Chemparathyc12f4152010-05-01 18:37:53 -040050 else if (gpio < 32 * 3)
Cyril Chemparathyb8d44292010-05-07 17:06:32 -040051 ptr = gpio_base + 0x60;
Cyril Chemparathyc12f4152010-05-01 18:37:53 -040052 else if (gpio < 32 * 4)
Cyril Chemparathyb8d44292010-05-07 17:06:32 -040053 ptr = gpio_base + 0x88;
Cyril Chemparathyc12f4152010-05-01 18:37:53 -040054 else if (gpio < 32 * 5)
Cyril Chemparathyb8d44292010-05-07 17:06:32 -040055 ptr = gpio_base + 0xb0;
Cyril Chemparathyc12f4152010-05-01 18:37:53 -040056 else
57 ptr = NULL;
58 return ptr;
Vladimir Barinov3d9edf02007-07-10 13:03:43 +010059}
60
Cyril Chemparathy99e9e522010-05-01 18:37:52 -040061static inline struct davinci_gpio_regs __iomem *irq2regs(int irq)
Kevin Hilman21ce8732010-02-25 16:49:56 -080062{
Cyril Chemparathy99e9e522010-05-01 18:37:52 -040063 struct davinci_gpio_regs __iomem *g;
Kevin Hilman21ce8732010-02-25 16:49:56 -080064
Thomas Gleixner6845664a2011-03-24 13:25:22 +010065 g = (__force struct davinci_gpio_regs __iomem *)irq_get_chip_data(irq);
Kevin Hilman21ce8732010-02-25 16:49:56 -080066
67 return g;
68}
69
Kevin Hilmandc756022009-05-11 11:04:53 -070070static int __init davinci_gpio_irq_setup(void);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +010071
72/*--------------------------------------------------------------------------*/
73
Cyril Chemparathy5b3a05c2010-05-01 18:38:27 -040074/* board setup code *MUST* setup pinmux and enable the GPIO clock. */
Cyril Chemparathyba4a9842010-05-01 18:37:51 -040075static inline int __davinci_direction(struct gpio_chip *chip,
76 unsigned offset, bool out, int value)
Vladimir Barinov3d9edf02007-07-10 13:03:43 +010077{
Cyril Chemparathy99e9e522010-05-01 18:37:52 -040078 struct davinci_gpio_controller *d = chip2controller(chip);
79 struct davinci_gpio_regs __iomem *g = d->regs;
Cyril Chemparathyb27b6d02010-05-01 18:37:55 -040080 unsigned long flags;
Vladimir Barinov3d9edf02007-07-10 13:03:43 +010081 u32 temp;
Cyril Chemparathyba4a9842010-05-01 18:37:51 -040082 u32 mask = 1 << offset;
Vladimir Barinov3d9edf02007-07-10 13:03:43 +010083
Cyril Chemparathyb27b6d02010-05-01 18:37:55 -040084 spin_lock_irqsave(&d->lock, flags);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +010085 temp = __raw_readl(&g->dir);
Cyril Chemparathyba4a9842010-05-01 18:37:51 -040086 if (out) {
87 temp &= ~mask;
88 __raw_writel(mask, value ? &g->set_data : &g->clr_data);
89 } else {
90 temp |= mask;
91 }
Vladimir Barinov3d9edf02007-07-10 13:03:43 +010092 __raw_writel(temp, &g->dir);
Cyril Chemparathyb27b6d02010-05-01 18:37:55 -040093 spin_unlock_irqrestore(&d->lock, flags);
David Brownelldce11152008-09-07 23:41:04 -070094
Vladimir Barinov3d9edf02007-07-10 13:03:43 +010095 return 0;
96}
Vladimir Barinov3d9edf02007-07-10 13:03:43 +010097
Cyril Chemparathyba4a9842010-05-01 18:37:51 -040098static int davinci_direction_in(struct gpio_chip *chip, unsigned offset)
99{
100 return __davinci_direction(chip, offset, false, 0);
101}
102
103static int
104davinci_direction_out(struct gpio_chip *chip, unsigned offset, int value)
105{
106 return __davinci_direction(chip, offset, true, value);
107}
108
David Brownelldce11152008-09-07 23:41:04 -0700109/*
110 * Read the pin's value (works even if it's set up as output);
111 * returns zero/nonzero.
112 *
113 * Note that changes are synched to the GPIO clock, so reading values back
114 * right after you've set them may give old values.
115 */
116static int davinci_gpio_get(struct gpio_chip *chip, unsigned offset)
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100117{
Cyril Chemparathy99e9e522010-05-01 18:37:52 -0400118 struct davinci_gpio_controller *d = chip2controller(chip);
119 struct davinci_gpio_regs __iomem *g = d->regs;
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100120
David Brownelldce11152008-09-07 23:41:04 -0700121 return (1 << offset) & __raw_readl(&g->in_data);
122}
123
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100124/*
David Brownelldce11152008-09-07 23:41:04 -0700125 * Assuming the pin is muxed as a gpio output, set its output value.
126 */
127static void
128davinci_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
129{
Cyril Chemparathy99e9e522010-05-01 18:37:52 -0400130 struct davinci_gpio_controller *d = chip2controller(chip);
131 struct davinci_gpio_regs __iomem *g = d->regs;
David Brownelldce11152008-09-07 23:41:04 -0700132
133 __raw_writel((1 << offset), value ? &g->set_data : &g->clr_data);
134}
135
136static int __init davinci_gpio_setup(void)
137{
138 int i, base;
Mark A. Greera9949552009-04-15 12:40:35 -0700139 unsigned ngpio;
140 struct davinci_soc_info *soc_info = &davinci_soc_info;
Cyril Chemparathyc12f4152010-05-01 18:37:53 -0400141 struct davinci_gpio_regs *regs;
David Brownelldce11152008-09-07 23:41:04 -0700142
Cyril Chemparathy686b6342010-05-01 18:37:54 -0400143 if (soc_info->gpio_type != GPIO_TYPE_DAVINCI)
144 return 0;
145
Mark A. Greera9949552009-04-15 12:40:35 -0700146 /*
147 * The gpio banks conceptually expose a segmented bitmap,
David Brownell474dad52008-12-07 11:46:23 -0800148 * and "ngpio" is one more than the largest zero-based
149 * bit index that's valid.
150 */
Mark A. Greera9949552009-04-15 12:40:35 -0700151 ngpio = soc_info->gpio_num;
152 if (ngpio == 0) {
David Brownell474dad52008-12-07 11:46:23 -0800153 pr_err("GPIO setup: how many GPIOs?\n");
154 return -EINVAL;
155 }
156
157 if (WARN_ON(DAVINCI_N_GPIO < ngpio))
158 ngpio = DAVINCI_N_GPIO;
159
Cyril Chemparathyb8d44292010-05-07 17:06:32 -0400160 gpio_base = ioremap(soc_info->gpio_base, SZ_4K);
161 if (WARN_ON(!gpio_base))
162 return -ENOMEM;
163
David Brownell474dad52008-12-07 11:46:23 -0800164 for (i = 0, base = 0; base < ngpio; i++, base += 32) {
David Brownelldce11152008-09-07 23:41:04 -0700165 chips[i].chip.label = "DaVinci";
166
167 chips[i].chip.direction_input = davinci_direction_in;
168 chips[i].chip.get = davinci_gpio_get;
169 chips[i].chip.direction_output = davinci_direction_out;
170 chips[i].chip.set = davinci_gpio_set;
171
172 chips[i].chip.base = base;
David Brownell474dad52008-12-07 11:46:23 -0800173 chips[i].chip.ngpio = ngpio - base;
David Brownelldce11152008-09-07 23:41:04 -0700174 if (chips[i].chip.ngpio > 32)
175 chips[i].chip.ngpio = 32;
176
Cyril Chemparathyb27b6d02010-05-01 18:37:55 -0400177 spin_lock_init(&chips[i].lock);
178
Cyril Chemparathyc12f4152010-05-01 18:37:53 -0400179 regs = gpio2regs(base);
180 chips[i].regs = regs;
181 chips[i].set_data = &regs->set_data;
182 chips[i].clr_data = &regs->clr_data;
183 chips[i].in_data = &regs->in_data;
David Brownelldce11152008-09-07 23:41:04 -0700184
185 gpiochip_add(&chips[i].chip);
186 }
187
Cyril Chemparathyc12f4152010-05-01 18:37:53 -0400188 soc_info->gpio_ctlrs = chips;
189 soc_info->gpio_ctlrs_num = DIV_ROUND_UP(ngpio, 32);
190
Kevin Hilmandc756022009-05-11 11:04:53 -0700191 davinci_gpio_irq_setup();
David Brownelldce11152008-09-07 23:41:04 -0700192 return 0;
193}
194pure_initcall(davinci_gpio_setup);
195
196/*--------------------------------------------------------------------------*/
197/*
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100198 * We expect irqs will normally be set up as input pins, but they can also be
199 * used as output pins ... which is convenient for testing.
200 *
David Brownell474dad52008-12-07 11:46:23 -0800201 * NOTE: The first few GPIOs also have direct INTC hookups in addition
David Brownell7a360712009-06-25 17:01:31 -0700202 * to their GPIOBNK0 irq, with a bit less overhead.
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100203 *
David Brownell474dad52008-12-07 11:46:23 -0800204 * All those INTC hookups (direct, plus several IRQ banks) can also
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100205 * serve as EDMA event triggers.
206 */
207
Lennert Buytenhek23265442010-11-29 10:27:27 +0100208static void gpio_irq_disable(struct irq_data *d)
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100209{
Lennert Buytenhek23265442010-11-29 10:27:27 +0100210 struct davinci_gpio_regs __iomem *g = irq2regs(d->irq);
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100211 u32 mask = (u32) irq_data_get_irq_handler_data(d);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100212
213 __raw_writel(mask, &g->clr_falling);
214 __raw_writel(mask, &g->clr_rising);
215}
216
Lennert Buytenhek23265442010-11-29 10:27:27 +0100217static void gpio_irq_enable(struct irq_data *d)
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100218{
Lennert Buytenhek23265442010-11-29 10:27:27 +0100219 struct davinci_gpio_regs __iomem *g = irq2regs(d->irq);
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100220 u32 mask = (u32) irq_data_get_irq_handler_data(d);
Thomas Gleixner5093aec2011-03-24 12:47:04 +0100221 unsigned status = irqd_get_trigger_type(d);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100222
David Brownelldf4aab42009-05-04 13:14:27 -0700223 status &= IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING;
224 if (!status)
225 status = IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING;
226
227 if (status & IRQ_TYPE_EDGE_FALLING)
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100228 __raw_writel(mask, &g->set_falling);
David Brownelldf4aab42009-05-04 13:14:27 -0700229 if (status & IRQ_TYPE_EDGE_RISING)
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100230 __raw_writel(mask, &g->set_rising);
231}
232
Lennert Buytenhek23265442010-11-29 10:27:27 +0100233static int gpio_irq_type(struct irq_data *d, unsigned trigger)
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100234{
Lennert Buytenhek23265442010-11-29 10:27:27 +0100235 struct davinci_gpio_regs __iomem *g = irq2regs(d->irq);
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100236 u32 mask = (u32) irq_data_get_irq_handler_data(d);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100237
238 if (trigger & ~(IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
239 return -EINVAL;
240
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100241 return 0;
242}
243
244static struct irq_chip gpio_irqchip = {
245 .name = "GPIO",
Lennert Buytenhek23265442010-11-29 10:27:27 +0100246 .irq_enable = gpio_irq_enable,
247 .irq_disable = gpio_irq_disable,
248 .irq_set_type = gpio_irq_type,
Thomas Gleixner5093aec2011-03-24 12:47:04 +0100249 .flags = IRQCHIP_SET_TYPE_MASKED,
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100250};
251
252static void
253gpio_irq_handler(unsigned irq, struct irq_desc *desc)
254{
Thomas Gleixner74164012011-06-06 11:51:43 +0200255 struct davinci_gpio_regs __iomem *g;
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100256 u32 mask = 0xffff;
Ido Yarivf299bb92011-07-12 00:03:11 +0300257 struct davinci_gpio_controller *d;
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100258
Ido Yarivf299bb92011-07-12 00:03:11 +0300259 d = (struct davinci_gpio_controller *)irq_desc_get_handler_data(desc);
260 g = (struct davinci_gpio_regs __iomem *)d->regs;
Thomas Gleixner74164012011-06-06 11:51:43 +0200261
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100262 /* we only care about one bank */
263 if (irq & 1)
264 mask <<= 16;
265
266 /* temporarily mask (level sensitive) parent IRQ */
Lennert Buytenhek23265442010-11-29 10:27:27 +0100267 desc->irq_data.chip->irq_mask(&desc->irq_data);
268 desc->irq_data.chip->irq_ack(&desc->irq_data);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100269 while (1) {
270 u32 status;
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100271 int n;
272 int res;
273
274 /* ack any irqs */
275 status = __raw_readl(&g->intstat) & mask;
276 if (!status)
277 break;
278 __raw_writel(status, &g->intstat);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100279
280 /* now demux them to the right lowlevel handler */
Ido Yarivf299bb92011-07-12 00:03:11 +0300281 n = d->irq_base;
282 if (irq & 1) {
283 n += 16;
284 status >>= 16;
285 }
286
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100287 while (status) {
288 res = ffs(status);
289 n += res;
Dmitry Baryshkovd8aa0252008-10-09 13:36:24 +0100290 generic_handle_irq(n - 1);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100291 status >>= res;
292 }
293 }
Lennert Buytenhek23265442010-11-29 10:27:27 +0100294 desc->irq_data.chip->irq_unmask(&desc->irq_data);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100295 /* now it may re-trigger */
296}
297
David Brownell7a360712009-06-25 17:01:31 -0700298static int gpio_to_irq_banked(struct gpio_chip *chip, unsigned offset)
299{
Cyril Chemparathy99e9e522010-05-01 18:37:52 -0400300 struct davinci_gpio_controller *d = chip2controller(chip);
David Brownell7a360712009-06-25 17:01:31 -0700301
302 if (d->irq_base >= 0)
303 return d->irq_base + offset;
304 else
305 return -ENODEV;
306}
307
308static int gpio_to_irq_unbanked(struct gpio_chip *chip, unsigned offset)
309{
310 struct davinci_soc_info *soc_info = &davinci_soc_info;
311
312 /* NOTE: we assume for now that only irqs in the first gpio_chip
313 * can provide direct-mapped IRQs to AINTC (up to 32 GPIOs).
314 */
315 if (offset < soc_info->gpio_unbanked)
316 return soc_info->gpio_irq + offset;
317 else
318 return -ENODEV;
319}
320
Lennert Buytenhek23265442010-11-29 10:27:27 +0100321static int gpio_irq_type_unbanked(struct irq_data *d, unsigned trigger)
David Brownell7a360712009-06-25 17:01:31 -0700322{
Lennert Buytenhek23265442010-11-29 10:27:27 +0100323 struct davinci_gpio_regs __iomem *g = irq2regs(d->irq);
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100324 u32 mask = (u32) irq_data_get_irq_handler_data(d);
David Brownell7a360712009-06-25 17:01:31 -0700325
326 if (trigger & ~(IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
327 return -EINVAL;
328
329 __raw_writel(mask, (trigger & IRQ_TYPE_EDGE_FALLING)
330 ? &g->set_falling : &g->clr_falling);
331 __raw_writel(mask, (trigger & IRQ_TYPE_EDGE_RISING)
332 ? &g->set_rising : &g->clr_rising);
333
334 return 0;
335}
336
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100337/*
David Brownell474dad52008-12-07 11:46:23 -0800338 * NOTE: for suspend/resume, probably best to make a platform_device with
339 * suspend_late/resume_resume calls hooking into results of the set_wake()
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100340 * calls ... so if no gpios are wakeup events the clock can be disabled,
341 * with outputs left at previously set levels, and so that VDD3P3V.IOPWDN0
David Brownell474dad52008-12-07 11:46:23 -0800342 * (dm6446) can be set appropriately for GPIOV33 pins.
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100343 */
344
345static int __init davinci_gpio_irq_setup(void)
346{
347 unsigned gpio, irq, bank;
348 struct clk *clk;
David Brownell474dad52008-12-07 11:46:23 -0800349 u32 binten = 0;
Mark A. Greera9949552009-04-15 12:40:35 -0700350 unsigned ngpio, bank_irq;
351 struct davinci_soc_info *soc_info = &davinci_soc_info;
Cyril Chemparathy99e9e522010-05-01 18:37:52 -0400352 struct davinci_gpio_regs __iomem *g;
David Brownell474dad52008-12-07 11:46:23 -0800353
Mark A. Greera9949552009-04-15 12:40:35 -0700354 ngpio = soc_info->gpio_num;
355
356 bank_irq = soc_info->gpio_irq;
357 if (bank_irq == 0) {
David Brownell474dad52008-12-07 11:46:23 -0800358 printk(KERN_ERR "Don't know first GPIO bank IRQ.\n");
359 return -EINVAL;
360 }
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100361
362 clk = clk_get(NULL, "gpio");
363 if (IS_ERR(clk)) {
364 printk(KERN_ERR "Error %ld getting gpio clock?\n",
365 PTR_ERR(clk));
David Brownell474dad52008-12-07 11:46:23 -0800366 return PTR_ERR(clk);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100367 }
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100368 clk_enable(clk);
369
David Brownell7a360712009-06-25 17:01:31 -0700370 /* Arrange gpio_to_irq() support, handling either direct IRQs or
371 * banked IRQs. Having GPIOs in the first GPIO bank use direct
372 * IRQs, while the others use banked IRQs, would need some setup
373 * tweaks to recognize hardware which can do that.
374 */
375 for (gpio = 0, bank = 0; gpio < ngpio; bank++, gpio += 32) {
376 chips[bank].chip.to_irq = gpio_to_irq_banked;
377 chips[bank].irq_base = soc_info->gpio_unbanked
378 ? -EINVAL
379 : (soc_info->intc_irq_num + gpio);
380 }
381
382 /*
383 * AINTC can handle direct/unbanked IRQs for GPIOs, with the GPIO
384 * controller only handling trigger modes. We currently assume no
385 * IRQ mux conflicts; gpio_irq_type_unbanked() is only for GPIOs.
386 */
387 if (soc_info->gpio_unbanked) {
388 static struct irq_chip gpio_irqchip_unbanked;
389
390 /* pass "bank 0" GPIO IRQs to AINTC */
391 chips[0].chip.to_irq = gpio_to_irq_unbanked;
392 binten = BIT(0);
393
394 /* AINTC handles mask/unmask; GPIO handles triggering */
395 irq = bank_irq;
Thomas Gleixner5093aec2011-03-24 12:47:04 +0100396 gpio_irqchip_unbanked = *irq_get_chip(irq);
David Brownell7a360712009-06-25 17:01:31 -0700397 gpio_irqchip_unbanked.name = "GPIO-AINTC";
Lennert Buytenhek23265442010-11-29 10:27:27 +0100398 gpio_irqchip_unbanked.irq_set_type = gpio_irq_type_unbanked;
David Brownell7a360712009-06-25 17:01:31 -0700399
400 /* default trigger: both edges */
Cyril Chemparathy99e9e522010-05-01 18:37:52 -0400401 g = gpio2regs(0);
David Brownell7a360712009-06-25 17:01:31 -0700402 __raw_writel(~0, &g->set_falling);
403 __raw_writel(~0, &g->set_rising);
404
405 /* set the direct IRQs up to use that irqchip */
406 for (gpio = 0; gpio < soc_info->gpio_unbanked; gpio++, irq++) {
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100407 irq_set_chip(irq, &gpio_irqchip_unbanked);
408 irq_set_handler_data(irq, (void *)__gpio_mask(gpio));
409 irq_set_chip_data(irq, (__force void *)g);
Thomas Gleixner5093aec2011-03-24 12:47:04 +0100410 irq_set_status_flags(irq, IRQ_TYPE_EDGE_BOTH);
David Brownell7a360712009-06-25 17:01:31 -0700411 }
412
413 goto done;
414 }
415
416 /*
417 * Or, AINTC can handle IRQs for banks of 16 GPIO IRQs, which we
418 * then chain through our own handler.
419 */
David Brownell474dad52008-12-07 11:46:23 -0800420 for (gpio = 0, irq = gpio_to_irq(0), bank = 0;
421 gpio < ngpio;
422 bank++, bank_irq++) {
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100423 unsigned i;
424
David Brownell7a360712009-06-25 17:01:31 -0700425 /* disabled by default, enabled only as needed */
Cyril Chemparathy99e9e522010-05-01 18:37:52 -0400426 g = gpio2regs(gpio);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100427 __raw_writel(~0, &g->clr_falling);
428 __raw_writel(~0, &g->clr_rising);
429
430 /* set up all irqs in this bank */
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100431 irq_set_chained_handler(bank_irq, gpio_irq_handler);
Ido Yarivf299bb92011-07-12 00:03:11 +0300432
433 /*
434 * Each chip handles 32 gpios, and each irq bank consists of 16
435 * gpio irqs. Pass the irq bank's corresponding controller to
436 * the chained irq handler.
437 */
438 irq_set_handler_data(bank_irq, &chips[gpio / 32]);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100439
David Brownell474dad52008-12-07 11:46:23 -0800440 for (i = 0; i < 16 && gpio < ngpio; i++, irq++, gpio++) {
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100441 irq_set_chip(irq, &gpio_irqchip);
442 irq_set_chip_data(irq, (__force void *)g);
443 irq_set_handler_data(irq, (void *)__gpio_mask(gpio));
444 irq_set_handler(irq, handle_simple_irq);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100445 set_irq_flags(irq, IRQF_VALID);
446 }
David Brownell474dad52008-12-07 11:46:23 -0800447
448 binten |= BIT(bank);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100449 }
450
David Brownell7a360712009-06-25 17:01:31 -0700451done:
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100452 /* BINTEN -- per-bank interrupt enable. genirq would also let these
453 * bits be set/cleared dynamically.
454 */
Cyril Chemparathyb8d44292010-05-07 17:06:32 -0400455 __raw_writel(binten, gpio_base + 0x08);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100456
457 printk(KERN_INFO "DaVinci: %d gpio irqs\n", irq - gpio_to_irq(0));
458
459 return 0;
460}