blob: 83bc49fac9bb543d3857a3b81c9e5286cfb466db [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04002 * ata_piix.c - Intel PATA/SATA controllers
3 *
4 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
7 *
8 *
9 * Copyright 2003-2005 Red Hat Inc
10 * Copyright 2003-2005 Jeff Garzik
11 *
12 *
13 * Copyright header from piix.c:
14 *
15 * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
16 * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
Alan Coxab771632008-10-27 15:09:10 +000017 * Copyright (C) 2003 Red Hat Inc
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040018 *
19 *
20 * This program is free software; you can redistribute it and/or modify
21 * it under the terms of the GNU General Public License as published by
22 * the Free Software Foundation; either version 2, or (at your option)
23 * any later version.
24 *
25 * This program is distributed in the hope that it will be useful,
26 * but WITHOUT ANY WARRANTY; without even the implied warranty of
27 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
28 * GNU General Public License for more details.
29 *
30 * You should have received a copy of the GNU General Public License
31 * along with this program; see the file COPYING. If not, write to
32 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
33 *
34 *
35 * libata documentation is available via 'make {ps|pdf}docs',
36 * as Documentation/DocBook/libata.*
37 *
38 * Hardware documentation available at http://developer.intel.com/
39 *
Alan Coxd96212e2005-12-08 19:19:50 +000040 * Documentation
41 * Publically available from Intel web site. Errata documentation
42 * is also publically available. As an aide to anyone hacking on this
Alan2c5ff672006-12-04 16:33:20 +000043 * driver the list of errata that are relevant is below, going back to
Alan Coxd96212e2005-12-08 19:19:50 +000044 * PIIX4. Older device documentation is now a bit tricky to find.
45 *
46 * The chipsets all follow very much the same design. The orginal Triton
47 * series chipsets do _not_ support independant device timings, but this
48 * is fixed in Triton II. With the odd mobile exception the chips then
49 * change little except in gaining more modes until SATA arrives. This
50 * driver supports only the chips with independant timing (that is those
51 * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
52 * for the early chip drivers.
53 *
54 * Errata of note:
55 *
56 * Unfixable
57 * PIIX4 errata #9 - Only on ultra obscure hw
58 * ICH3 errata #13 - Not observed to affect real hw
59 * by Intel
60 *
61 * Things we must deal with
62 * PIIX4 errata #10 - BM IDE hang with non UDMA
63 * (must stop/start dma to recover)
64 * 440MX errata #15 - As PIIX4 errata #10
65 * PIIX4 errata #15 - Must not read control registers
66 * during a PIO transfer
67 * 440MX errata #13 - As PIIX4 errata #15
68 * ICH2 errata #21 - DMA mode 0 doesn't work right
69 * ICH0/1 errata #55 - As ICH2 errata #21
70 * ICH2 spec c #9 - Extra operations needed to handle
71 * drive hotswap [NOT YET SUPPORTED]
72 * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
73 * and must be dword aligned
74 * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
Alan Coxc611bed2009-05-06 17:08:44 +010075 * ICH7 errata #16 - MWDMA1 timings are incorrect
Alan Coxd96212e2005-12-08 19:19:50 +000076 *
77 * Should have been BIOS fixed:
78 * 450NX: errata #19 - DMA hangs on old 450NX
79 * 450NX: errata #20 - DMA hangs on old 450NX
80 * 450NX: errata #25 - Corruption with DMA on old 450NX
81 * ICH3 errata #15 - IDE deadlock under high load
82 * (BIOS must set dev 31 fn 0 bit 23)
83 * ICH3 errata #18 - Don't use native mode
Linus Torvalds1da177e2005-04-16 15:20:36 -070084 */
85
86#include <linux/kernel.h>
87#include <linux/module.h>
88#include <linux/pci.h>
89#include <linux/init.h>
90#include <linux/blkdev.h>
91#include <linux/delay.h>
Jeff Garzik6248e642005-10-30 06:42:18 -050092#include <linux/device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090093#include <linux/gfp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070094#include <scsi/scsi_host.h>
95#include <linux/libata.h>
Tejun Heob8b275e2007-07-10 15:55:43 +090096#include <linux/dmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070097
98#define DRV_NAME "ata_piix"
Alan Coxc611bed2009-05-06 17:08:44 +010099#define DRV_VERSION "2.13"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100
101enum {
102 PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
103 ICH5_PMR = 0x90, /* port mapping register */
104 ICH5_PCS = 0x92, /* port control and status */
Tejun Heoc7290722008-01-18 18:36:30 +0900105 PIIX_SIDPR_BAR = 5,
106 PIIX_SIDPR_LEN = 16,
107 PIIX_SIDPR_IDX = 0,
108 PIIX_SIDPR_DATA = 4,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109
Tejun Heoff0fc142005-12-18 17:17:07 +0900110 PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
Tejun Heoc7290722008-01-18 18:36:30 +0900111 PIIX_FLAG_SIDPR = (1 << 29), /* SATA idx/data pair regs */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112
Tejun Heo800b3992006-12-03 21:34:13 +0900113 PIIX_PATA_FLAGS = ATA_FLAG_SLAVE_POSS,
114 PIIX_SATA_FLAGS = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
Tejun Heob3362f82006-11-10 18:08:10 +0900115
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116 PIIX_80C_PRI = (1 << 5) | (1 << 4),
117 PIIX_80C_SEC = (1 << 7) | (1 << 6),
118
Tejun Heod33f58b2006-03-01 01:25:39 +0900119 /* constants for mapping table */
120 P0 = 0, /* port 0 */
121 P1 = 1, /* port 1 */
122 P2 = 2, /* port 2 */
123 P3 = 3, /* port 3 */
124 IDE = -1, /* IDE */
125 NA = -2, /* not avaliable */
126 RV = -3, /* reserved */
127
Greg Felix7b6dbd62005-07-28 15:54:15 -0400128 PIIX_AHCI_DEVICE = 6,
Tejun Heob8b275e2007-07-10 15:55:43 +0900129
130 /* host->flags bits */
131 PIIX_HOST_BROKEN_SUSPEND = (1 << 24),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132};
133
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900134enum piix_controller_ids {
135 /* controller IDs */
136 piix_pata_mwdma, /* PIIX3 MWDMA only */
137 piix_pata_33, /* PIIX4 at 33Mhz */
138 ich_pata_33, /* ICH up to UDMA 33 only */
139 ich_pata_66, /* ICH up to 66 Mhz */
140 ich_pata_100, /* ICH up to UDMA 100 */
Alan Coxc611bed2009-05-06 17:08:44 +0100141 ich_pata_100_nomwdma1, /* ICH up to UDMA 100 but with no MWDMA1*/
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900142 ich5_sata,
143 ich6_sata,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900144 ich6m_sata,
145 ich8_sata,
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900146 ich8_2port_sata,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900147 ich8m_apple_sata, /* locks up on second port enable */
148 tolapai_sata,
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900149 piix_pata_vmw, /* PIIX4 for VMware, spurious DMA_ERR */
150};
151
Tejun Heod33f58b2006-03-01 01:25:39 +0900152struct piix_map_db {
153 const u32 mask;
Jeff Garzik73291a12006-07-11 13:11:17 -0400154 const u16 port_enable;
Tejun Heod33f58b2006-03-01 01:25:39 +0900155 const int map[][4];
156};
157
Tejun Heod96715c2006-06-29 01:58:28 +0900158struct piix_host_priv {
159 const int *map;
Tejun Heo2852bcf2009-01-02 12:04:48 +0900160 u32 saved_iocfg;
Tejun Heoc7290722008-01-18 18:36:30 +0900161 void __iomem *sidpr;
Tejun Heod96715c2006-06-29 01:58:28 +0900162};
163
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400164static int piix_init_one(struct pci_dev *pdev,
165 const struct pci_device_id *ent);
Tejun Heo2852bcf2009-01-02 12:04:48 +0900166static void piix_remove_one(struct pci_dev *pdev);
Tejun Heoa1efdab2008-03-25 12:22:50 +0900167static int piix_pata_prereset(struct ata_link *link, unsigned long deadline);
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400168static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev);
169static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev);
170static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev);
Alan Coxeb4a2c72007-04-11 00:04:20 +0100171static int ich_pata_cable_detect(struct ata_port *ap);
Tejun Heo25f98132008-01-07 19:38:53 +0900172static u8 piix_vmw_bmdma_status(struct ata_port *ap);
Tejun Heo82ef04f2008-07-31 17:02:40 +0900173static int piix_sidpr_scr_read(struct ata_link *link,
174 unsigned int reg, u32 *val);
175static int piix_sidpr_scr_write(struct ata_link *link,
176 unsigned int reg, u32 val);
Tejun Heo27943622010-01-19 10:49:19 +0900177static bool piix_irq_check(struct ata_port *ap);
Tejun Heob8b275e2007-07-10 15:55:43 +0900178#ifdef CONFIG_PM
179static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
180static int piix_pci_device_resume(struct pci_dev *pdev);
181#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182
183static unsigned int in_module_init = 1;
184
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500185static const struct pci_device_id piix_pci_tbl[] = {
Aland2cdfc02007-01-10 17:13:38 +0000186 /* Intel PIIX3 for the 430HX etc */
187 { 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma },
Tejun Heo25f98132008-01-07 19:38:53 +0900188 /* VMware ICH4 */
189 { 0x8086, 0x7111, 0x15ad, 0x1976, 0, 0, piix_pata_vmw },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400190 /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
191 /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
192 { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400193 /* Intel PIIX4 */
194 { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
195 /* Intel PIIX4 */
196 { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
197 /* Intel PIIX */
198 { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
199 /* Intel ICH (i810, i815, i840) UDMA 66*/
200 { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
201 /* Intel ICH0 : UDMA 33*/
202 { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
203 /* Intel ICH2M */
204 { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
205 /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
206 { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
207 /* Intel ICH3M */
208 { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
209 /* Intel ICH3 (E7500/1) UDMA 100 */
210 { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
211 /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
212 { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
213 { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
214 /* Intel ICH5 */
Christian Lamparter2eb829e2007-08-10 13:59:51 -0700215 { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400216 /* C-ICH (i810E2) */
217 { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Jeff Garzik85cd7252006-08-31 00:03:49 -0400218 /* ESB (855GME/875P + 6300ESB) UDMA 100 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400219 { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
220 /* ICH6 (and 6) (i915) UDMA 100 */
221 { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
222 /* ICH7/7-R (i945, i975) UDMA 100*/
Alan Coxc611bed2009-05-06 17:08:44 +0100223 { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
224 { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
Christian Lamparterc1e6f282007-07-03 10:19:20 -0400225 /* ICH8 Mobile PATA Controller */
226 { 0x8086, 0x2850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227
Alan Cox7654db12009-05-06 17:10:17 +0100228 /* SATA ports */
229
Tejun Heo1d076e52006-03-01 01:25:39 +0900230 /* 82801EB (ICH5) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231 { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900232 /* 82801EB (ICH5) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233 { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900234 /* 6300ESB (ICH5 variant with broken PCS present bits) */
Tejun Heo5e56a372006-11-10 18:08:10 +0900235 { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900236 /* 6300ESB pretending RAID */
Tejun Heo5e56a372006-11-10 18:08:10 +0900237 { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900238 /* 82801FB/FW (ICH6/ICH6W) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239 { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900240 /* 82801FR/FRW (ICH6R/ICH6RW) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900241 { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Tejun Heo5016d7d2008-03-26 15:46:58 +0900242 /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented).
243 * Attach iff the controller is in IDE mode. */
244 { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900245 PCI_CLASS_STORAGE_IDE << 8, 0xffff00, ich6m_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900246 /* 82801GB/GR/GH (ICH7, identical to ICH6) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900247 { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900248 /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900249 { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800250 /* Enterprise Southbridge 2 (631xESB/632xESB) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900251 { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800252 /* SATA Controller 1 IDE (ICH8) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900253 { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800254 /* SATA Controller 2 IDE (ICH8) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900255 { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900256 /* Mobile SATA Controller IDE (ICH8M), Apple */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900257 { 0x8086, 0x2828, 0x106b, 0x00a0, 0, 0, ich8m_apple_sata },
Tejun Heo23cf2962008-05-29 22:04:22 +0900258 { 0x8086, 0x2828, 0x106b, 0x00a1, 0, 0, ich8m_apple_sata },
Tejun Heo487eff62008-07-29 15:06:26 +0900259 { 0x8086, 0x2828, 0x106b, 0x00a3, 0, 0, ich8m_apple_sata },
Tejun Heo23cf2962008-05-29 22:04:22 +0900260 /* Mobile SATA Controller IDE (ICH8M) */
261 { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800262 /* SATA Controller IDE (ICH9) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900263 { 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800264 /* SATA Controller IDE (ICH9) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900265 { 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800266 /* SATA Controller IDE (ICH9) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900267 { 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800268 /* SATA Controller IDE (ICH9M) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900269 { 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800270 /* SATA Controller IDE (ICH9M) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900271 { 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800272 /* SATA Controller IDE (ICH9M) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900273 { 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700274 /* SATA Controller IDE (Tolapai) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900275 { 0x8086, 0x5028, PCI_ANY_ID, PCI_ANY_ID, 0, 0, tolapai_sata },
Jason Gastonbf7f22b2008-01-28 17:36:45 -0800276 /* SATA Controller IDE (ICH10) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900277 { 0x8086, 0x3a00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonbf7f22b2008-01-28 17:36:45 -0800278 /* SATA Controller IDE (ICH10) */
279 { 0x8086, 0x3a06, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
280 /* SATA Controller IDE (ICH10) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900281 { 0x8086, 0x3a20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonbf7f22b2008-01-28 17:36:45 -0800282 /* SATA Controller IDE (ICH10) */
283 { 0x8086, 0x3a26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Seth Heasleyc6c6a1a2008-08-11 17:03:18 -0700284 /* SATA Controller IDE (PCH) */
285 { 0x8086, 0x3b20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
286 /* SATA Controller IDE (PCH) */
Seth Heasley0395e612008-08-27 16:40:06 -0700287 { 0x8086, 0x3b21, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
288 /* SATA Controller IDE (PCH) */
Seth Heasleyc6c6a1a2008-08-11 17:03:18 -0700289 { 0x8086, 0x3b26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
290 /* SATA Controller IDE (PCH) */
Seth Heasley0395e612008-08-27 16:40:06 -0700291 { 0x8086, 0x3b28, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
292 /* SATA Controller IDE (PCH) */
Seth Heasleyc6c6a1a2008-08-11 17:03:18 -0700293 { 0x8086, 0x3b2d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
294 /* SATA Controller IDE (PCH) */
295 { 0x8086, 0x3b2e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Seth Heasley88e82012010-01-12 17:01:28 -0800296 /* SATA Controller IDE (CPT) */
297 { 0x8086, 0x1c00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
298 /* SATA Controller IDE (CPT) */
299 { 0x8086, 0x1c01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
300 /* SATA Controller IDE (CPT) */
301 { 0x8086, 0x1c08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
302 /* SATA Controller IDE (CPT) */
303 { 0x8086, 0x1c09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304 { } /* terminate list */
305};
306
307static struct pci_driver piix_pci_driver = {
308 .name = DRV_NAME,
309 .id_table = piix_pci_tbl,
310 .probe = piix_init_one,
Tejun Heo2852bcf2009-01-02 12:04:48 +0900311 .remove = piix_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900312#ifdef CONFIG_PM
Tejun Heob8b275e2007-07-10 15:55:43 +0900313 .suspend = piix_pci_device_suspend,
314 .resume = piix_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900315#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316};
317
Jeff Garzik193515d2005-11-07 00:59:37 -0500318static struct scsi_host_template piix_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900319 ATA_BMDMA_SHT(DRV_NAME),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320};
321
Tejun Heo27943622010-01-19 10:49:19 +0900322static struct ata_port_operations piix_sata_ops = {
Alan Cox871af122009-01-05 14:16:39 +0000323 .inherits = &ata_bmdma32_port_ops,
Tejun Heo27943622010-01-19 10:49:19 +0900324 .sff_irq_check = piix_irq_check,
325};
326
327static struct ata_port_operations piix_pata_ops = {
328 .inherits = &piix_sata_ops,
Alan Coxeb4a2c72007-04-11 00:04:20 +0100329 .cable_detect = ata_cable_40wire,
Tejun Heo25f98132008-01-07 19:38:53 +0900330 .set_piomode = piix_set_piomode,
331 .set_dmamode = piix_set_dmamode,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900332 .prereset = piix_pata_prereset,
Tejun Heo029cfd62008-03-25 12:22:49 +0900333};
Tejun Heo25f98132008-01-07 19:38:53 +0900334
Tejun Heo029cfd62008-03-25 12:22:49 +0900335static struct ata_port_operations piix_vmw_ops = {
336 .inherits = &piix_pata_ops,
Tejun Heo25f98132008-01-07 19:38:53 +0900337 .bmdma_status = piix_vmw_bmdma_status,
Tejun Heo25f98132008-01-07 19:38:53 +0900338};
339
Tejun Heo029cfd62008-03-25 12:22:49 +0900340static struct ata_port_operations ich_pata_ops = {
341 .inherits = &piix_pata_ops,
342 .cable_detect = ich_pata_cable_detect,
343 .set_dmamode = ich_set_dmamode,
344};
Tejun Heoc7290722008-01-18 18:36:30 +0900345
Tejun Heo029cfd62008-03-25 12:22:49 +0900346static struct ata_port_operations piix_sidpr_sata_ops = {
347 .inherits = &piix_sata_ops,
Tejun Heo57c9efd2008-04-07 22:47:19 +0900348 .hardreset = sata_std_hardreset,
Tejun Heoc7290722008-01-18 18:36:30 +0900349 .scr_read = piix_sidpr_scr_read,
350 .scr_write = piix_sidpr_scr_write,
Tejun Heoc7290722008-01-18 18:36:30 +0900351};
352
Tejun Heod96715c2006-06-29 01:58:28 +0900353static const struct piix_map_db ich5_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900354 .mask = 0x7,
Jeff Garzikea35d292006-07-11 11:48:50 -0400355 .port_enable = 0x3,
Tejun Heod33f58b2006-03-01 01:25:39 +0900356 .map = {
357 /* PM PS SM SS MAP */
358 { P0, NA, P1, NA }, /* 000b */
359 { P1, NA, P0, NA }, /* 001b */
360 { RV, RV, RV, RV },
361 { RV, RV, RV, RV },
362 { P0, P1, IDE, IDE }, /* 100b */
363 { P1, P0, IDE, IDE }, /* 101b */
364 { IDE, IDE, P0, P1 }, /* 110b */
365 { IDE, IDE, P1, P0 }, /* 111b */
366 },
367};
368
Tejun Heod96715c2006-06-29 01:58:28 +0900369static const struct piix_map_db ich6_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900370 .mask = 0x3,
Jeff Garzikea35d292006-07-11 11:48:50 -0400371 .port_enable = 0xf,
Tejun Heod33f58b2006-03-01 01:25:39 +0900372 .map = {
373 /* PM PS SM SS MAP */
Tejun Heo79ea24e2006-03-31 20:01:50 +0900374 { P0, P2, P1, P3 }, /* 00b */
Tejun Heod33f58b2006-03-01 01:25:39 +0900375 { IDE, IDE, P1, P3 }, /* 01b */
376 { P0, P2, IDE, IDE }, /* 10b */
377 { RV, RV, RV, RV },
378 },
379};
380
Tejun Heod96715c2006-06-29 01:58:28 +0900381static const struct piix_map_db ich6m_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900382 .mask = 0x3,
Jeff Garzikea35d292006-07-11 11:48:50 -0400383 .port_enable = 0x5,
Tejun Heo67083742006-09-11 06:29:03 +0900384
385 /* Map 01b isn't specified in the doc but some notebooks use
Tejun Heoc6446a42006-10-09 13:23:58 +0900386 * it anyway. MAP 01b have been spotted on both ICH6M and
387 * ICH7M.
Tejun Heo67083742006-09-11 06:29:03 +0900388 */
389 .map = {
390 /* PM PS SM SS MAP */
Tejun Heoe04b3b92007-07-10 17:58:21 +0900391 { P0, P2, NA, NA }, /* 00b */
Tejun Heo67083742006-09-11 06:29:03 +0900392 { IDE, IDE, P1, P3 }, /* 01b */
393 { P0, P2, IDE, IDE }, /* 10b */
394 { RV, RV, RV, RV },
395 },
396};
397
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400398static const struct piix_map_db ich8_map_db = {
399 .mask = 0x3,
Tejun Heoa0ce9ac2007-11-19 12:06:37 +0900400 .port_enable = 0xf,
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400401 .map = {
402 /* PM PS SM SS MAP */
Kristen Carlson Accardi158f30c82006-10-19 13:27:39 -0700403 { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400404 { RV, RV, RV, RV },
Tejun Heoac2b0432007-08-07 02:43:27 +0900405 { P0, P2, IDE, IDE }, /* 10b (IDE mode) */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400406 { RV, RV, RV, RV },
407 },
408};
409
Tejun Heo00242ec2007-11-19 11:24:25 +0900410static const struct piix_map_db ich8_2port_map_db = {
Jason Gastone2d352a2007-09-07 17:21:03 -0700411 .mask = 0x3,
412 .port_enable = 0x3,
413 .map = {
414 /* PM PS SM SS MAP */
415 { P0, NA, P1, NA }, /* 00b */
416 { RV, RV, RV, RV }, /* 01b */
417 { RV, RV, RV, RV }, /* 10b */
418 { RV, RV, RV, RV },
419 },
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700420};
421
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900422static const struct piix_map_db ich8m_apple_map_db = {
423 .mask = 0x3,
424 .port_enable = 0x1,
425 .map = {
426 /* PM PS SM SS MAP */
427 { P0, NA, NA, NA }, /* 00b */
428 { RV, RV, RV, RV },
429 { P0, P2, IDE, IDE }, /* 10b */
430 { RV, RV, RV, RV },
431 },
432};
433
Tejun Heo00242ec2007-11-19 11:24:25 +0900434static const struct piix_map_db tolapai_map_db = {
Jason Gaston8f73a682007-10-11 16:05:15 -0700435 .mask = 0x3,
436 .port_enable = 0x3,
437 .map = {
438 /* PM PS SM SS MAP */
439 { P0, NA, P1, NA }, /* 00b */
440 { RV, RV, RV, RV }, /* 01b */
441 { RV, RV, RV, RV }, /* 10b */
442 { RV, RV, RV, RV },
443 },
444};
445
Tejun Heod96715c2006-06-29 01:58:28 +0900446static const struct piix_map_db *piix_map_db_table[] = {
447 [ich5_sata] = &ich5_map_db,
Tejun Heod96715c2006-06-29 01:58:28 +0900448 [ich6_sata] = &ich6_map_db,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900449 [ich6m_sata] = &ich6m_map_db,
450 [ich8_sata] = &ich8_map_db,
Tejun Heo00242ec2007-11-19 11:24:25 +0900451 [ich8_2port_sata] = &ich8_2port_map_db,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900452 [ich8m_apple_sata] = &ich8m_apple_map_db,
453 [tolapai_sata] = &tolapai_map_db,
Tejun Heod96715c2006-06-29 01:58:28 +0900454};
455
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456static struct ata_port_info piix_port_info[] = {
Tejun Heo00242ec2007-11-19 11:24:25 +0900457 [piix_pata_mwdma] = /* PIIX3 MWDMA only */
458 {
Tejun Heo00242ec2007-11-19 11:24:25 +0900459 .flags = PIIX_PATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100460 .pio_mask = ATA_PIO4,
461 .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
Tejun Heo00242ec2007-11-19 11:24:25 +0900462 .port_ops = &piix_pata_ops,
463 },
464
Jeff Garzikec300d92007-09-01 07:17:36 -0400465 [piix_pata_33] = /* PIIX4 at 33MHz */
Tejun Heo1d076e52006-03-01 01:25:39 +0900466 {
Tejun Heob3362f82006-11-10 18:08:10 +0900467 .flags = PIIX_PATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100468 .pio_mask = ATA_PIO4,
469 .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
470 .udma_mask = ATA_UDMA2,
Tejun Heo1d076e52006-03-01 01:25:39 +0900471 .port_ops = &piix_pata_ops,
472 },
473
Jeff Garzikec300d92007-09-01 07:17:36 -0400474 [ich_pata_33] = /* ICH0 - ICH at 33Mhz*/
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475 {
Tejun Heob3362f82006-11-10 18:08:10 +0900476 .flags = PIIX_PATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100477 .pio_mask = ATA_PIO4,
478 .mwdma_mask = ATA_MWDMA12_ONLY, /* Check: maybe MWDMA0 is ok */
479 .udma_mask = ATA_UDMA2,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400480 .port_ops = &ich_pata_ops,
481 },
Jeff Garzikec300d92007-09-01 07:17:36 -0400482
483 [ich_pata_66] = /* ICH controllers up to 66MHz */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400484 {
Tejun Heob3362f82006-11-10 18:08:10 +0900485 .flags = PIIX_PATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100486 .pio_mask = ATA_PIO4,
487 .mwdma_mask = ATA_MWDMA12_ONLY, /* MWDMA0 is broken on chip */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400488 .udma_mask = ATA_UDMA4,
489 .port_ops = &ich_pata_ops,
490 },
Jeff Garzik85cd7252006-08-31 00:03:49 -0400491
Jeff Garzikec300d92007-09-01 07:17:36 -0400492 [ich_pata_100] =
Jeff Garzik669a5db2006-08-29 18:12:40 -0400493 {
Tejun Heob3362f82006-11-10 18:08:10 +0900494 .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100495 .pio_mask = ATA_PIO4,
496 .mwdma_mask = ATA_MWDMA12_ONLY,
497 .udma_mask = ATA_UDMA5,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400498 .port_ops = &ich_pata_ops,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499 },
500
Alan Coxc611bed2009-05-06 17:08:44 +0100501 [ich_pata_100_nomwdma1] =
502 {
503 .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
504 .pio_mask = ATA_PIO4,
505 .mwdma_mask = ATA_MWDMA2_ONLY,
506 .udma_mask = ATA_UDMA5,
507 .port_ops = &ich_pata_ops,
508 },
509
Jeff Garzikec300d92007-09-01 07:17:36 -0400510 [ich5_sata] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511 {
Tejun Heo228c1592006-11-10 18:08:10 +0900512 .flags = PIIX_SATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100513 .pio_mask = ATA_PIO4,
514 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400515 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516 .port_ops = &piix_sata_ops,
517 },
518
Jeff Garzikec300d92007-09-01 07:17:36 -0400519 [ich6_sata] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520 {
Tejun Heo723159c2008-01-04 18:42:20 +0900521 .flags = PIIX_SATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100522 .pio_mask = ATA_PIO4,
523 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400524 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525 .port_ops = &piix_sata_ops,
526 },
527
Tejun Heo9c0bf672008-03-26 16:00:58 +0900528 [ich6m_sata] =
Jason Gastonc368ca42005-04-16 15:24:44 -0700529 {
Tejun Heo5016d7d2008-03-26 15:46:58 +0900530 .flags = PIIX_SATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100531 .pio_mask = ATA_PIO4,
532 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400533 .udma_mask = ATA_UDMA6,
Jason Gastonc368ca42005-04-16 15:24:44 -0700534 .port_ops = &piix_sata_ops,
535 },
Tejun Heo1d076e52006-03-01 01:25:39 +0900536
Tejun Heo9c0bf672008-03-26 16:00:58 +0900537 [ich8_sata] =
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400538 {
Tejun Heo5016d7d2008-03-26 15:46:58 +0900539 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100540 .pio_mask = ATA_PIO4,
541 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400542 .udma_mask = ATA_UDMA6,
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400543 .port_ops = &piix_sata_ops,
544 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400545
Tejun Heo00242ec2007-11-19 11:24:25 +0900546 [ich8_2port_sata] =
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700547 {
Tejun Heo5016d7d2008-03-26 15:46:58 +0900548 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100549 .pio_mask = ATA_PIO4,
550 .mwdma_mask = ATA_MWDMA2,
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700551 .udma_mask = ATA_UDMA6,
552 .port_ops = &piix_sata_ops,
553 },
Jason Gaston8f73a682007-10-11 16:05:15 -0700554
Tejun Heo9c0bf672008-03-26 16:00:58 +0900555 [tolapai_sata] =
Jason Gaston8f73a682007-10-11 16:05:15 -0700556 {
Tejun Heo5016d7d2008-03-26 15:46:58 +0900557 .flags = PIIX_SATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100558 .pio_mask = ATA_PIO4,
559 .mwdma_mask = ATA_MWDMA2,
Jason Gaston8f73a682007-10-11 16:05:15 -0700560 .udma_mask = ATA_UDMA6,
561 .port_ops = &piix_sata_ops,
562 },
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900563
Tejun Heo9c0bf672008-03-26 16:00:58 +0900564 [ich8m_apple_sata] =
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900565 {
Tejun Heo23cf2962008-05-29 22:04:22 +0900566 .flags = PIIX_SATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100567 .pio_mask = ATA_PIO4,
568 .mwdma_mask = ATA_MWDMA2,
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900569 .udma_mask = ATA_UDMA6,
570 .port_ops = &piix_sata_ops,
571 },
572
Tejun Heo25f98132008-01-07 19:38:53 +0900573 [piix_pata_vmw] =
574 {
Tejun Heo25f98132008-01-07 19:38:53 +0900575 .flags = PIIX_PATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100576 .pio_mask = ATA_PIO4,
577 .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
578 .udma_mask = ATA_UDMA2,
Tejun Heo25f98132008-01-07 19:38:53 +0900579 .port_ops = &piix_vmw_ops,
580 },
581
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582};
583
584static struct pci_bits piix_enable_bits[] = {
585 { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
586 { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
587};
588
589MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
590MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
591MODULE_LICENSE("GPL");
592MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
593MODULE_VERSION(DRV_VERSION);
594
Alan Coxfc085152006-10-10 14:28:11 -0700595struct ich_laptop {
596 u16 device;
597 u16 subvendor;
598 u16 subdevice;
599};
600
601/*
602 * List of laptops that use short cables rather than 80 wire
603 */
604
605static const struct ich_laptop ich_laptop[] = {
606 /* devid, subvendor, subdev */
607 { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */
Alan Cox2655e2c2007-11-05 22:51:09 +0000608 { 0x27DF, 0x1025, 0x0102 }, /* ICH7 on Acer 5602aWLMi */
J Jbabfb682007-01-09 02:26:30 +0900609 { 0x27DF, 0x1025, 0x0110 }, /* ICH7 on Acer 3682WLMi */
Steve Conklin60347342009-07-16 16:27:56 -0500610 { 0x27DF, 0x1028, 0x02b0 }, /* ICH7 on unknown Dell */
Robin H\. Johnson12340102007-03-28 18:02:07 -0700611 { 0x27DF, 0x1043, 0x1267 }, /* ICH7 on Asus W5F */
Jeff Garzik54174db2007-09-29 04:01:43 -0400612 { 0x27DF, 0x103C, 0x30A1 }, /* ICH7 on HP Compaq nc2400 */
André Goddard Rosaaf901ca2009-11-14 13:09:05 -0200613 { 0x27DF, 0x103C, 0x361a }, /* ICH7 on unknown HP */
Herton Ronaldo Krzesinskid09addf2008-09-17 14:29:05 -0300614 { 0x27DF, 0x1071, 0xD221 }, /* ICH7 on Hercules EC-900 */
Steve Conklin60347342009-07-16 16:27:56 -0500615 { 0x27DF, 0x152D, 0x0778 }, /* ICH7 on unknown Intel */
Tejun Heob33620f2007-05-22 11:34:22 +0200616 { 0x24CA, 0x1025, 0x0061 }, /* ICH4 on ACER Aspire 2023WLMi */
Colin Ian Kinge1fefea2008-06-03 18:59:02 +0200617 { 0x24CA, 0x1025, 0x003d }, /* ICH4 on ACER TM290 */
618 { 0x266F, 0x1025, 0x0066 }, /* ICH6 on ACER Aspire 1694WLMi */
Dan McGee01ce2602008-04-20 22:03:27 -0500619 { 0x2653, 0x1043, 0x82D8 }, /* ICH6M on Asus Eee 701 */
Alan Cox124a6ee2009-05-06 17:09:41 +0100620 { 0x27df, 0x104d, 0x900e }, /* ICH7 on Sony TZ-90 */
Alan Coxfc085152006-10-10 14:28:11 -0700621 /* end marker */
622 { 0, }
623};
624
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625/**
Alan Coxeb4a2c72007-04-11 00:04:20 +0100626 * ich_pata_cable_detect - Probe host controller cable detect info
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627 * @ap: Port for which cable detect info is desired
628 *
629 * Read 80c cable indicator from ATA PCI device's PCI config
630 * register. This register is normally set by firmware (BIOS).
631 *
632 * LOCKING:
633 * None (inherited from caller).
634 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400635
Alan Coxeb4a2c72007-04-11 00:04:20 +0100636static int ich_pata_cable_detect(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637{
Jeff Garzikcca39742006-08-24 03:19:22 -0400638 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Tejun Heo2852bcf2009-01-02 12:04:48 +0900639 struct piix_host_priv *hpriv = ap->host->private_data;
Alan Coxfc085152006-10-10 14:28:11 -0700640 const struct ich_laptop *lap = &ich_laptop[0];
Tejun Heo2852bcf2009-01-02 12:04:48 +0900641 u8 mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642
Alan Coxfc085152006-10-10 14:28:11 -0700643 /* Check for specials - Acer Aspire 5602WLMi */
644 while (lap->device) {
645 if (lap->device == pdev->device &&
646 lap->subvendor == pdev->subsystem_vendor &&
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400647 lap->subdevice == pdev->subsystem_device)
Alan Coxeb4a2c72007-04-11 00:04:20 +0100648 return ATA_CBL_PATA40_SHORT;
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400649
Alan Coxfc085152006-10-10 14:28:11 -0700650 lap++;
651 }
652
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653 /* check BIOS cable detect results */
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900654 mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
Tejun Heo2852bcf2009-01-02 12:04:48 +0900655 if ((hpriv->saved_iocfg & mask) == 0)
Alan Coxeb4a2c72007-04-11 00:04:20 +0100656 return ATA_CBL_PATA40;
657 return ATA_CBL_PATA80;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658}
659
660/**
Tejun Heoccc46722006-05-31 18:28:14 +0900661 * piix_pata_prereset - prereset for PATA host controller
Tejun Heocc0680a2007-08-06 18:36:23 +0900662 * @link: Target link
Tejun Heod4b2bab2007-02-02 16:50:52 +0900663 * @deadline: deadline jiffies for the operation
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665 * LOCKING:
666 * None (inherited from caller).
667 */
Tejun Heocc0680a2007-08-06 18:36:23 +0900668static int piix_pata_prereset(struct ata_link *link, unsigned long deadline)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669{
Tejun Heocc0680a2007-08-06 18:36:23 +0900670 struct ata_port *ap = link->ap;
Jeff Garzikcca39742006-08-24 03:19:22 -0400671 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672
Alan Coxc9619222006-09-26 17:53:38 +0100673 if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
674 return -ENOENT;
Tejun Heo9363c382008-04-07 22:47:16 +0900675 return ata_sff_prereset(link, deadline);
Tejun Heoccc46722006-05-31 18:28:14 +0900676}
677
Bartlomiej Zolnierkiewicz60c3be32009-08-30 14:56:30 +0200678static DEFINE_SPINLOCK(piix_lock);
679
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680/**
681 * piix_set_piomode - Initialize host controller PATA PIO timings
682 * @ap: Port whose timings we are configuring
683 * @adev: um
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684 *
685 * Set PIO mode for device, in host controller PCI config space.
686 *
687 * LOCKING:
688 * None (inherited from caller).
689 */
690
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400691static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692{
Jeff Garzikcca39742006-08-24 03:19:22 -0400693 struct pci_dev *dev = to_pci_dev(ap->host->dev);
Bartlomiej Zolnierkiewicz60c3be32009-08-30 14:56:30 +0200694 unsigned long flags;
695 unsigned int pio = adev->pio_mode - XFER_PIO_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700696 unsigned int is_slave = (adev->devno != 0);
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900697 unsigned int master_port= ap->port_no ? 0x42 : 0x40;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698 unsigned int slave_port = 0x44;
699 u16 master_data;
700 u8 slave_data;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400701 u8 udma_enable;
702 int control = 0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400703
Jeff Garzik669a5db2006-08-29 18:12:40 -0400704 /*
705 * See Intel Document 298600-004 for the timing programing rules
706 * for ICH controllers.
707 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700708
709 static const /* ISP RTC */
710 u8 timings[][2] = { { 0, 0 },
711 { 0, 0 },
712 { 1, 0 },
713 { 2, 1 },
714 { 2, 3 }, };
715
Jeff Garzik669a5db2006-08-29 18:12:40 -0400716 if (pio >= 2)
717 control |= 1; /* TIME1 enable */
718 if (ata_pio_need_iordy(adev))
719 control |= 2; /* IE enable */
720
Jeff Garzik85cd7252006-08-31 00:03:49 -0400721 /* Intel specifies that the PPE functionality is for disk only */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400722 if (adev->class == ATA_DEV_ATA)
723 control |= 4; /* PPE enable */
724
Bartlomiej Zolnierkiewicz60c3be32009-08-30 14:56:30 +0200725 spin_lock_irqsave(&piix_lock, flags);
726
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200727 /* PIO configuration clears DTE unconditionally. It will be
728 * programmed in set_dmamode which is guaranteed to be called
729 * after set_piomode if any DMA mode is available.
730 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731 pci_read_config_word(dev, master_port, &master_data);
732 if (is_slave) {
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200733 /* clear TIME1|IE1|PPE1|DTE1 */
734 master_data &= 0xff0f;
Joe Perches1967b7f2008-02-03 17:08:11 +0200735 /* Enable SITRE (separate slave timing register) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736 master_data |= 0x4000;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400737 /* enable PPE1, IE1 and TIME1 as needed */
738 master_data |= (control << 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739 pci_read_config_byte(dev, slave_port, &slave_data);
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900740 slave_data &= (ap->port_no ? 0x0f : 0xf0);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400741 /* Load the timing nibble for this slave */
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200742 slave_data |= ((timings[pio][0] << 2) | timings[pio][1])
743 << (ap->port_no ? 4 : 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744 } else {
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200745 /* clear ISP|RCT|TIME0|IE0|PPE0|DTE0 */
746 master_data &= 0xccf0;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400747 /* Enable PPE, IE and TIME as appropriate */
748 master_data |= control;
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200749 /* load ISP and RCT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750 master_data |=
751 (timings[pio][0] << 12) |
752 (timings[pio][1] << 8);
753 }
754 pci_write_config_word(dev, master_port, master_data);
755 if (is_slave)
756 pci_write_config_byte(dev, slave_port, slave_data);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400757
758 /* Ensure the UDMA bit is off - it will be turned back on if
759 UDMA is selected */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400760
Jeff Garzik669a5db2006-08-29 18:12:40 -0400761 if (ap->udma_mask) {
762 pci_read_config_byte(dev, 0x48, &udma_enable);
763 udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
764 pci_write_config_byte(dev, 0x48, udma_enable);
765 }
Bartlomiej Zolnierkiewicz60c3be32009-08-30 14:56:30 +0200766
767 spin_unlock_irqrestore(&piix_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768}
769
770/**
Jeff Garzik669a5db2006-08-29 18:12:40 -0400771 * do_pata_set_dmamode - Initialize host controller PATA PIO timings
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772 * @ap: Port whose timings we are configuring
Jeff Garzik669a5db2006-08-29 18:12:40 -0400773 * @adev: Drive in question
Hennec32a8fd2006-09-25 22:00:46 +0200774 * @isich: set if the chip is an ICH device
Linus Torvalds1da177e2005-04-16 15:20:36 -0700775 *
776 * Set UDMA mode for device, in host controller PCI config space.
777 *
778 * LOCKING:
779 * None (inherited from caller).
780 */
781
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400782static void do_pata_set_dmamode(struct ata_port *ap, struct ata_device *adev, int isich)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783{
Jeff Garzikcca39742006-08-24 03:19:22 -0400784 struct pci_dev *dev = to_pci_dev(ap->host->dev);
Bartlomiej Zolnierkiewicz60c3be32009-08-30 14:56:30 +0200785 unsigned long flags;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400786 u8 master_port = ap->port_no ? 0x42 : 0x40;
787 u16 master_data;
788 u8 speed = adev->dma_mode;
789 int devid = adev->devno + 2 * ap->port_no;
Andrew Mortondedf61db2007-01-10 17:20:34 -0800790 u8 udma_enable = 0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400791
Jeff Garzik669a5db2006-08-29 18:12:40 -0400792 static const /* ISP RTC */
793 u8 timings[][2] = { { 0, 0 },
794 { 0, 0 },
795 { 1, 0 },
796 { 2, 1 },
797 { 2, 3 }, };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798
Bartlomiej Zolnierkiewicz60c3be32009-08-30 14:56:30 +0200799 spin_lock_irqsave(&piix_lock, flags);
800
Jeff Garzik669a5db2006-08-29 18:12:40 -0400801 pci_read_config_word(dev, master_port, &master_data);
Aland2cdfc02007-01-10 17:13:38 +0000802 if (ap->udma_mask)
803 pci_read_config_byte(dev, 0x48, &udma_enable);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804
805 if (speed >= XFER_UDMA_0) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400806 unsigned int udma = adev->dma_mode - XFER_UDMA_0;
807 u16 udma_timing;
808 u16 ideconf;
809 int u_clock, u_speed;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400810
Jeff Garzik669a5db2006-08-29 18:12:40 -0400811 /*
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400812 * UDMA is handled by a combination of clock switching and
Jeff Garzik85cd7252006-08-31 00:03:49 -0400813 * selection of dividers
814 *
Jeff Garzik669a5db2006-08-29 18:12:40 -0400815 * Handy rule: Odd modes are UDMATIMx 01, even are 02
Jeff Garzik85cd7252006-08-31 00:03:49 -0400816 * except UDMA0 which is 00
Jeff Garzik669a5db2006-08-29 18:12:40 -0400817 */
818 u_speed = min(2 - (udma & 1), udma);
819 if (udma == 5)
820 u_clock = 0x1000; /* 100Mhz */
821 else if (udma > 2)
822 u_clock = 1; /* 66Mhz */
823 else
824 u_clock = 0; /* 33Mhz */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400825
Jeff Garzik669a5db2006-08-29 18:12:40 -0400826 udma_enable |= (1 << devid);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400827
Jeff Garzik669a5db2006-08-29 18:12:40 -0400828 /* Load the CT/RP selection */
829 pci_read_config_word(dev, 0x4A, &udma_timing);
830 udma_timing &= ~(3 << (4 * devid));
831 udma_timing |= u_speed << (4 * devid);
832 pci_write_config_word(dev, 0x4A, udma_timing);
833
Jeff Garzik85cd7252006-08-31 00:03:49 -0400834 if (isich) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400835 /* Select a 33/66/100Mhz clock */
836 pci_read_config_word(dev, 0x54, &ideconf);
837 ideconf &= ~(0x1001 << devid);
838 ideconf |= u_clock << devid;
839 /* For ICH or later we should set bit 10 for better
840 performance (WR_PingPong_En) */
841 pci_write_config_word(dev, 0x54, ideconf);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700842 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700843 } else {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400844 /*
845 * MWDMA is driven by the PIO timings. We must also enable
846 * IORDY unconditionally along with TIME1. PPE has already
847 * been set when the PIO timing was set.
848 */
849 unsigned int mwdma = adev->dma_mode - XFER_MW_DMA_0;
850 unsigned int control;
851 u8 slave_data;
852 const unsigned int needed_pio[3] = {
853 XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
854 };
855 int pio = needed_pio[mwdma] - XFER_PIO_0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400856
Jeff Garzik669a5db2006-08-29 18:12:40 -0400857 control = 3; /* IORDY|TIME1 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400858
Jeff Garzik669a5db2006-08-29 18:12:40 -0400859 /* If the drive MWDMA is faster than it can do PIO then
860 we must force PIO into PIO0 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400861
Jeff Garzik669a5db2006-08-29 18:12:40 -0400862 if (adev->pio_mode < needed_pio[mwdma])
863 /* Enable DMA timing only */
864 control |= 8; /* PIO cycles in PIO0 */
865
866 if (adev->devno) { /* Slave */
867 master_data &= 0xFF4F; /* Mask out IORDY|TIME1|DMAONLY */
868 master_data |= control << 4;
869 pci_read_config_byte(dev, 0x44, &slave_data);
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200870 slave_data &= (ap->port_no ? 0x0f : 0xf0);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400871 /* Load the matching timing */
872 slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
873 pci_write_config_byte(dev, 0x44, slave_data);
874 } else { /* Master */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400875 master_data &= 0xCCF4; /* Mask out IORDY|TIME1|DMAONLY
Jeff Garzik669a5db2006-08-29 18:12:40 -0400876 and master timing bits */
877 master_data |= control;
878 master_data |=
879 (timings[pio][0] << 12) |
880 (timings[pio][1] << 8);
881 }
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200882
Bartlomiej Zolnierkiewicz69385942009-12-03 20:32:08 +0100883 if (ap->udma_mask)
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200884 udma_enable &= ~(1 << devid);
Bartlomiej Zolnierkiewicz69385942009-12-03 20:32:08 +0100885
886 pci_write_config_word(dev, master_port, master_data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700887 }
Jeff Garzik669a5db2006-08-29 18:12:40 -0400888 /* Don't scribble on 0x48 if the controller does not support UDMA */
889 if (ap->udma_mask)
890 pci_write_config_byte(dev, 0x48, udma_enable);
Bartlomiej Zolnierkiewicz60c3be32009-08-30 14:56:30 +0200891
892 spin_unlock_irqrestore(&piix_lock, flags);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400893}
894
895/**
896 * piix_set_dmamode - Initialize host controller PATA DMA timings
897 * @ap: Port whose timings we are configuring
898 * @adev: um
899 *
900 * Set MW/UDMA mode for device, in host controller PCI config space.
901 *
902 * LOCKING:
903 * None (inherited from caller).
904 */
905
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400906static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400907{
908 do_pata_set_dmamode(ap, adev, 0);
909}
910
911/**
912 * ich_set_dmamode - Initialize host controller PATA DMA timings
913 * @ap: Port whose timings we are configuring
914 * @adev: um
915 *
916 * Set MW/UDMA mode for device, in host controller PCI config space.
917 *
918 * LOCKING:
919 * None (inherited from caller).
920 */
921
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400922static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400923{
924 do_pata_set_dmamode(ap, adev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700925}
926
Tejun Heoc7290722008-01-18 18:36:30 +0900927/*
928 * Serial ATA Index/Data Pair Superset Registers access
929 *
930 * Beginning from ICH8, there's a sane way to access SCRs using index
Tejun Heobe77e432008-07-31 17:02:44 +0900931 * and data register pair located at BAR5 which means that we have
932 * separate SCRs for master and slave. This is handled using libata
933 * slave_link facility.
Tejun Heoc7290722008-01-18 18:36:30 +0900934 */
935static const int piix_sidx_map[] = {
936 [SCR_STATUS] = 0,
937 [SCR_ERROR] = 2,
938 [SCR_CONTROL] = 1,
939};
940
Tejun Heobe77e432008-07-31 17:02:44 +0900941static void piix_sidpr_sel(struct ata_link *link, unsigned int reg)
Tejun Heoc7290722008-01-18 18:36:30 +0900942{
Tejun Heobe77e432008-07-31 17:02:44 +0900943 struct ata_port *ap = link->ap;
Tejun Heoc7290722008-01-18 18:36:30 +0900944 struct piix_host_priv *hpriv = ap->host->private_data;
945
Tejun Heobe77e432008-07-31 17:02:44 +0900946 iowrite32(((ap->port_no * 2 + link->pmp) << 8) | piix_sidx_map[reg],
Tejun Heoc7290722008-01-18 18:36:30 +0900947 hpriv->sidpr + PIIX_SIDPR_IDX);
948}
949
Tejun Heo82ef04f2008-07-31 17:02:40 +0900950static int piix_sidpr_scr_read(struct ata_link *link,
951 unsigned int reg, u32 *val)
Tejun Heoc7290722008-01-18 18:36:30 +0900952{
Tejun Heobe77e432008-07-31 17:02:44 +0900953 struct piix_host_priv *hpriv = link->ap->host->private_data;
Tejun Heoc7290722008-01-18 18:36:30 +0900954
955 if (reg >= ARRAY_SIZE(piix_sidx_map))
956 return -EINVAL;
957
Tejun Heobe77e432008-07-31 17:02:44 +0900958 piix_sidpr_sel(link, reg);
959 *val = ioread32(hpriv->sidpr + PIIX_SIDPR_DATA);
Tejun Heoc7290722008-01-18 18:36:30 +0900960 return 0;
961}
962
Tejun Heo82ef04f2008-07-31 17:02:40 +0900963static int piix_sidpr_scr_write(struct ata_link *link,
964 unsigned int reg, u32 val)
Tejun Heoc7290722008-01-18 18:36:30 +0900965{
Tejun Heobe77e432008-07-31 17:02:44 +0900966 struct piix_host_priv *hpriv = link->ap->host->private_data;
Tejun Heo82ef04f2008-07-31 17:02:40 +0900967
Tejun Heoc7290722008-01-18 18:36:30 +0900968 if (reg >= ARRAY_SIZE(piix_sidx_map))
969 return -EINVAL;
970
Tejun Heobe77e432008-07-31 17:02:44 +0900971 piix_sidpr_sel(link, reg);
972 iowrite32(val, hpriv->sidpr + PIIX_SIDPR_DATA);
Tejun Heoc7290722008-01-18 18:36:30 +0900973 return 0;
974}
975
Tejun Heo27943622010-01-19 10:49:19 +0900976static bool piix_irq_check(struct ata_port *ap)
977{
978 if (unlikely(!ap->ioaddr.bmdma_addr))
979 return false;
980
981 return ap->ops->bmdma_status(ap) & ATA_DMA_INTR;
982}
983
Tejun Heob8b275e2007-07-10 15:55:43 +0900984#ifdef CONFIG_PM
Tejun Heo8c3832e2007-07-27 14:53:28 +0900985static int piix_broken_suspend(void)
986{
Jeff Garzik18552562007-10-03 15:15:40 -0400987 static const struct dmi_system_id sysids[] = {
Tejun Heo8c3832e2007-07-27 14:53:28 +0900988 {
Tejun Heo4c74d4e2007-09-30 01:11:20 -0700989 .ident = "TECRA M3",
990 .matches = {
991 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
992 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M3"),
993 },
994 },
995 {
Peter Schwenke04d86d62007-11-30 15:28:29 +0900996 .ident = "TECRA M3",
997 .matches = {
998 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
999 DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M3"),
1000 },
1001 },
1002 {
Peter Schwenked1aa6902007-12-05 10:39:49 +09001003 .ident = "TECRA M4",
1004 .matches = {
1005 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1006 DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M4"),
1007 },
1008 },
1009 {
Tejun Heo040dee52008-06-13 18:05:02 +09001010 .ident = "TECRA M4",
1011 .matches = {
1012 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1013 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M4"),
1014 },
1015 },
1016 {
Tejun Heo8c3832e2007-07-27 14:53:28 +09001017 .ident = "TECRA M5",
1018 .matches = {
1019 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1020 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M5"),
1021 },
Tejun Heob8b275e2007-07-10 15:55:43 +09001022 },
Tejun Heo8c3832e2007-07-27 14:53:28 +09001023 {
Peter Schwenkeffe188d2008-01-17 23:08:55 +10001024 .ident = "TECRA M6",
1025 .matches = {
1026 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1027 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M6"),
1028 },
1029 },
1030 {
Tejun Heo5c08ea02007-08-14 19:56:04 +09001031 .ident = "TECRA M7",
1032 .matches = {
1033 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1034 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M7"),
1035 },
1036 },
1037 {
Peter Schwenke04d86d62007-11-30 15:28:29 +09001038 .ident = "TECRA A8",
1039 .matches = {
1040 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1041 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A8"),
1042 },
1043 },
1044 {
Peter Schwenkeffe188d2008-01-17 23:08:55 +10001045 .ident = "Satellite R20",
1046 .matches = {
1047 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1048 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R20"),
1049 },
1050 },
1051 {
Peter Schwenke04d86d62007-11-30 15:28:29 +09001052 .ident = "Satellite R25",
1053 .matches = {
1054 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1055 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R25"),
1056 },
1057 },
1058 {
Tejun Heo3cc0b9d2007-08-25 08:31:02 +09001059 .ident = "Satellite U200",
1060 .matches = {
1061 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1062 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U200"),
1063 },
1064 },
1065 {
Peter Schwenke04d86d62007-11-30 15:28:29 +09001066 .ident = "Satellite U200",
1067 .matches = {
1068 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1069 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U200"),
1070 },
1071 },
1072 {
Yann Chachkoff62320e22007-11-07 12:02:27 +09001073 .ident = "Satellite Pro U200",
1074 .matches = {
1075 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1076 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE PRO U200"),
1077 },
1078 },
1079 {
Tejun Heo8c3832e2007-07-27 14:53:28 +09001080 .ident = "Satellite U205",
1081 .matches = {
1082 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1083 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U205"),
1084 },
Tejun Heob8b275e2007-07-10 15:55:43 +09001085 },
Tejun Heo8c3832e2007-07-27 14:53:28 +09001086 {
Tejun Heode753e52007-11-12 17:56:24 +09001087 .ident = "SATELLITE U205",
1088 .matches = {
1089 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1090 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U205"),
1091 },
1092 },
1093 {
Tejun Heo8c3832e2007-07-27 14:53:28 +09001094 .ident = "Portege M500",
1095 .matches = {
1096 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1097 DMI_MATCH(DMI_PRODUCT_NAME, "PORTEGE M500"),
1098 },
Tejun Heob8b275e2007-07-10 15:55:43 +09001099 },
Tejun Heoc3f93b82009-03-31 10:44:34 +09001100 {
1101 .ident = "VGN-BX297XP",
1102 .matches = {
1103 DMI_MATCH(DMI_SYS_VENDOR, "Sony Corporation"),
1104 DMI_MATCH(DMI_PRODUCT_NAME, "VGN-BX297XP"),
1105 },
1106 },
Jeff Garzik7d051542007-09-01 06:48:52 -04001107
1108 { } /* terminate list */
Tejun Heo8c3832e2007-07-27 14:53:28 +09001109 };
Tejun Heo7abe79c2007-07-27 14:55:07 +09001110 static const char *oemstrs[] = {
1111 "Tecra M3,",
1112 };
1113 int i;
Tejun Heo8c3832e2007-07-27 14:53:28 +09001114
1115 if (dmi_check_system(sysids))
1116 return 1;
1117
Tejun Heo7abe79c2007-07-27 14:55:07 +09001118 for (i = 0; i < ARRAY_SIZE(oemstrs); i++)
1119 if (dmi_find_device(DMI_DEV_TYPE_OEM_STRING, oemstrs[i], NULL))
1120 return 1;
1121
Tejun Heo1eedb4a2008-11-29 22:37:21 +09001122 /* TECRA M4 sometimes forgets its identify and reports bogus
1123 * DMI information. As the bogus information is a bit
1124 * generic, match as many entries as possible. This manual
1125 * matching is necessary because dmi_system_id.matches is
1126 * limited to four entries.
1127 */
Jiri Slaby3c387732008-12-10 14:07:22 +01001128 if (dmi_match(DMI_SYS_VENDOR, "TOSHIBA") &&
1129 dmi_match(DMI_PRODUCT_NAME, "000000") &&
1130 dmi_match(DMI_PRODUCT_VERSION, "000000") &&
1131 dmi_match(DMI_PRODUCT_SERIAL, "000000") &&
1132 dmi_match(DMI_BOARD_VENDOR, "TOSHIBA") &&
1133 dmi_match(DMI_BOARD_NAME, "Portable PC") &&
1134 dmi_match(DMI_BOARD_VERSION, "Version A0"))
Tejun Heo1eedb4a2008-11-29 22:37:21 +09001135 return 1;
1136
Tejun Heo8c3832e2007-07-27 14:53:28 +09001137 return 0;
1138}
Tejun Heob8b275e2007-07-10 15:55:43 +09001139
1140static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
1141{
1142 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1143 unsigned long flags;
1144 int rc = 0;
1145
1146 rc = ata_host_suspend(host, mesg);
1147 if (rc)
1148 return rc;
1149
1150 /* Some braindamaged ACPI suspend implementations expect the
1151 * controller to be awake on entry; otherwise, it burns cpu
1152 * cycles and power trying to do something to the sleeping
1153 * beauty.
1154 */
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +01001155 if (piix_broken_suspend() && (mesg.event & PM_EVENT_SLEEP)) {
Tejun Heob8b275e2007-07-10 15:55:43 +09001156 pci_save_state(pdev);
1157
1158 /* mark its power state as "unknown", since we don't
1159 * know if e.g. the BIOS will change its device state
1160 * when we suspend.
1161 */
1162 if (pdev->current_state == PCI_D0)
1163 pdev->current_state = PCI_UNKNOWN;
1164
1165 /* tell resume that it's waking up from broken suspend */
1166 spin_lock_irqsave(&host->lock, flags);
1167 host->flags |= PIIX_HOST_BROKEN_SUSPEND;
1168 spin_unlock_irqrestore(&host->lock, flags);
1169 } else
1170 ata_pci_device_do_suspend(pdev, mesg);
1171
1172 return 0;
1173}
1174
1175static int piix_pci_device_resume(struct pci_dev *pdev)
1176{
1177 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1178 unsigned long flags;
1179 int rc;
1180
1181 if (host->flags & PIIX_HOST_BROKEN_SUSPEND) {
1182 spin_lock_irqsave(&host->lock, flags);
1183 host->flags &= ~PIIX_HOST_BROKEN_SUSPEND;
1184 spin_unlock_irqrestore(&host->lock, flags);
1185
1186 pci_set_power_state(pdev, PCI_D0);
1187 pci_restore_state(pdev);
1188
1189 /* PCI device wasn't disabled during suspend. Use
Tejun Heo0b62e132007-07-27 14:43:35 +09001190 * pci_reenable_device() to avoid affecting the enable
1191 * count.
Tejun Heob8b275e2007-07-10 15:55:43 +09001192 */
Tejun Heo0b62e132007-07-27 14:43:35 +09001193 rc = pci_reenable_device(pdev);
Tejun Heob8b275e2007-07-10 15:55:43 +09001194 if (rc)
1195 dev_printk(KERN_ERR, &pdev->dev, "failed to enable "
1196 "device after resume (%d)\n", rc);
1197 } else
1198 rc = ata_pci_device_do_resume(pdev);
1199
1200 if (rc == 0)
1201 ata_host_resume(host);
1202
1203 return rc;
1204}
1205#endif
1206
Tejun Heo25f98132008-01-07 19:38:53 +09001207static u8 piix_vmw_bmdma_status(struct ata_port *ap)
1208{
1209 return ata_bmdma_status(ap) & ~ATA_DMA_ERR;
1210}
1211
Linus Torvalds1da177e2005-04-16 15:20:36 -07001212#define AHCI_PCI_BAR 5
1213#define AHCI_GLOBAL_CTL 0x04
1214#define AHCI_ENABLE (1 << 31)
1215static int piix_disable_ahci(struct pci_dev *pdev)
1216{
Jeff Garzikea6ba102005-08-30 05:18:18 -04001217 void __iomem *mmio;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001218 u32 tmp;
1219 int rc = 0;
1220
1221 /* BUG: pci_enable_device has not yet been called. This
1222 * works because this device is usually set up by BIOS.
1223 */
1224
Jeff Garzik374b1872005-08-30 05:42:52 -04001225 if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
1226 !pci_resource_len(pdev, AHCI_PCI_BAR))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001227 return 0;
Greg Felix7b6dbd62005-07-28 15:54:15 -04001228
Jeff Garzik374b1872005-08-30 05:42:52 -04001229 mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001230 if (!mmio)
1231 return -ENOMEM;
Greg Felix7b6dbd62005-07-28 15:54:15 -04001232
Alan Coxc47a6312007-11-19 14:28:28 +00001233 tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001234 if (tmp & AHCI_ENABLE) {
1235 tmp &= ~AHCI_ENABLE;
Alan Coxc47a6312007-11-19 14:28:28 +00001236 iowrite32(tmp, mmio + AHCI_GLOBAL_CTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001237
Alan Coxc47a6312007-11-19 14:28:28 +00001238 tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001239 if (tmp & AHCI_ENABLE)
1240 rc = -EIO;
1241 }
Greg Felix7b6dbd62005-07-28 15:54:15 -04001242
Jeff Garzik374b1872005-08-30 05:42:52 -04001243 pci_iounmap(pdev, mmio);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001244 return rc;
1245}
1246
1247/**
Alan Coxc621b142005-12-08 19:22:28 +00001248 * piix_check_450nx_errata - Check for problem 450NX setup
Randy Dunlapc893a3a2006-01-28 13:15:32 -05001249 * @ata_dev: the PCI device to check
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001250 *
Alan Coxc621b142005-12-08 19:22:28 +00001251 * Check for the present of 450NX errata #19 and errata #25. If
1252 * they are found return an error code so we can turn off DMA
1253 */
1254
1255static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
1256{
1257 struct pci_dev *pdev = NULL;
1258 u16 cfg;
Alan Coxc621b142005-12-08 19:22:28 +00001259 int no_piix_dma = 0;
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001260
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001261 while ((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL) {
Alan Coxc621b142005-12-08 19:22:28 +00001262 /* Look for 450NX PXB. Check for problem configurations
1263 A PCI quirk checks bit 6 already */
Alan Coxc621b142005-12-08 19:22:28 +00001264 pci_read_config_word(pdev, 0x41, &cfg);
1265 /* Only on the original revision: IDE DMA can hang */
Auke Kok44c10132007-06-08 15:46:36 -07001266 if (pdev->revision == 0x00)
Alan Coxc621b142005-12-08 19:22:28 +00001267 no_piix_dma = 1;
1268 /* On all revisions below 5 PXB bus lock must be disabled for IDE */
Auke Kok44c10132007-06-08 15:46:36 -07001269 else if (cfg & (1<<14) && pdev->revision < 5)
Alan Coxc621b142005-12-08 19:22:28 +00001270 no_piix_dma = 2;
1271 }
Alan Cox31a34fe2006-05-22 22:58:14 +01001272 if (no_piix_dma)
Alan Coxc621b142005-12-08 19:22:28 +00001273 dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
Alan Cox31a34fe2006-05-22 22:58:14 +01001274 if (no_piix_dma == 2)
Alan Coxc621b142005-12-08 19:22:28 +00001275 dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
1276 return no_piix_dma;
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001277}
Alan Coxc621b142005-12-08 19:22:28 +00001278
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001279static void __devinit piix_init_pcs(struct ata_host *host,
Jeff Garzikea35d292006-07-11 11:48:50 -04001280 const struct piix_map_db *map_db)
1281{
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001282 struct pci_dev *pdev = to_pci_dev(host->dev);
Jeff Garzikea35d292006-07-11 11:48:50 -04001283 u16 pcs, new_pcs;
1284
1285 pci_read_config_word(pdev, ICH5_PCS, &pcs);
1286
1287 new_pcs = pcs | map_db->port_enable;
1288
1289 if (new_pcs != pcs) {
1290 DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
1291 pci_write_config_word(pdev, ICH5_PCS, new_pcs);
1292 msleep(150);
1293 }
1294}
1295
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001296static const int *__devinit piix_init_sata_map(struct pci_dev *pdev,
1297 struct ata_port_info *pinfo,
1298 const struct piix_map_db *map_db)
Tejun Heod33f58b2006-03-01 01:25:39 +09001299{
Al Virob4482a42007-10-14 19:35:40 +01001300 const int *map;
Tejun Heod33f58b2006-03-01 01:25:39 +09001301 int i, invalid_map = 0;
1302 u8 map_value;
1303
1304 pci_read_config_byte(pdev, ICH5_PMR, &map_value);
1305
1306 map = map_db->map[map_value & map_db->mask];
1307
1308 dev_printk(KERN_INFO, &pdev->dev, "MAP [");
1309 for (i = 0; i < 4; i++) {
1310 switch (map[i]) {
1311 case RV:
1312 invalid_map = 1;
1313 printk(" XX");
1314 break;
1315
1316 case NA:
1317 printk(" --");
1318 break;
1319
1320 case IDE:
1321 WARN_ON((i & 1) || map[i + 1] != IDE);
Jeff Garzik669a5db2006-08-29 18:12:40 -04001322 pinfo[i / 2] = piix_port_info[ich_pata_100];
Tejun Heod33f58b2006-03-01 01:25:39 +09001323 i++;
1324 printk(" IDE IDE");
1325 break;
1326
1327 default:
1328 printk(" P%d", map[i]);
1329 if (i & 1)
Jeff Garzikcca39742006-08-24 03:19:22 -04001330 pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
Tejun Heod33f58b2006-03-01 01:25:39 +09001331 break;
1332 }
1333 }
1334 printk(" ]\n");
1335
1336 if (invalid_map)
1337 dev_printk(KERN_ERR, &pdev->dev,
1338 "invalid MAP value %u\n", map_value);
1339
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001340 return map;
Tejun Heod33f58b2006-03-01 01:25:39 +09001341}
1342
Tejun Heoe9c16702009-03-03 13:52:16 +09001343static bool piix_no_sidpr(struct ata_host *host)
1344{
1345 struct pci_dev *pdev = to_pci_dev(host->dev);
1346
1347 /*
1348 * Samsung DB-P70 only has three ATA ports exposed and
1349 * curiously the unconnected first port reports link online
1350 * while not responding to SRST protocol causing excessive
1351 * detection delay.
1352 *
1353 * Unfortunately, the system doesn't carry enough DMI
1354 * information to identify the machine but does have subsystem
1355 * vendor and device set. As it's unclear whether the
1356 * subsystem vendor/device is used only for this specific
1357 * board, the port can't be disabled solely with the
1358 * information; however, turning off SIDPR access works around
1359 * the problem. Turn it off.
1360 *
1361 * This problem is reported in bnc#441240.
1362 *
1363 * https://bugzilla.novell.com/show_bug.cgi?id=441420
1364 */
1365 if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2920 &&
1366 pdev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG &&
1367 pdev->subsystem_device == 0xb049) {
1368 dev_printk(KERN_WARNING, host->dev,
1369 "Samsung DB-P70 detected, disabling SIDPR\n");
1370 return true;
1371 }
1372
1373 return false;
1374}
1375
Tejun Heobe77e432008-07-31 17:02:44 +09001376static int __devinit piix_init_sidpr(struct ata_host *host)
Tejun Heoc7290722008-01-18 18:36:30 +09001377{
1378 struct pci_dev *pdev = to_pci_dev(host->dev);
1379 struct piix_host_priv *hpriv = host->private_data;
Tejun Heobe77e432008-07-31 17:02:44 +09001380 struct ata_link *link0 = &host->ports[0]->link;
Tejun Heocb6716c2008-05-01 10:03:08 +09001381 u32 scontrol;
Tejun Heobe77e432008-07-31 17:02:44 +09001382 int i, rc;
Tejun Heoc7290722008-01-18 18:36:30 +09001383
1384 /* check for availability */
1385 for (i = 0; i < 4; i++)
1386 if (hpriv->map[i] == IDE)
Tejun Heobe77e432008-07-31 17:02:44 +09001387 return 0;
Tejun Heoc7290722008-01-18 18:36:30 +09001388
Tejun Heoe9c16702009-03-03 13:52:16 +09001389 /* is it blacklisted? */
1390 if (piix_no_sidpr(host))
1391 return 0;
1392
Tejun Heoc7290722008-01-18 18:36:30 +09001393 if (!(host->ports[0]->flags & PIIX_FLAG_SIDPR))
Tejun Heobe77e432008-07-31 17:02:44 +09001394 return 0;
Tejun Heoc7290722008-01-18 18:36:30 +09001395
1396 if (pci_resource_start(pdev, PIIX_SIDPR_BAR) == 0 ||
1397 pci_resource_len(pdev, PIIX_SIDPR_BAR) != PIIX_SIDPR_LEN)
Tejun Heobe77e432008-07-31 17:02:44 +09001398 return 0;
Tejun Heoc7290722008-01-18 18:36:30 +09001399
1400 if (pcim_iomap_regions(pdev, 1 << PIIX_SIDPR_BAR, DRV_NAME))
Tejun Heobe77e432008-07-31 17:02:44 +09001401 return 0;
Tejun Heoc7290722008-01-18 18:36:30 +09001402
1403 hpriv->sidpr = pcim_iomap_table(pdev)[PIIX_SIDPR_BAR];
Tejun Heocb6716c2008-05-01 10:03:08 +09001404
1405 /* SCR access via SIDPR doesn't work on some configurations.
1406 * Give it a test drive by inhibiting power save modes which
1407 * we'll do anyway.
1408 */
Tejun Heobe77e432008-07-31 17:02:44 +09001409 piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
Tejun Heocb6716c2008-05-01 10:03:08 +09001410
1411 /* if IPM is already 3, SCR access is probably working. Don't
1412 * un-inhibit power save modes as BIOS might have inhibited
1413 * them for a reason.
1414 */
1415 if ((scontrol & 0xf00) != 0x300) {
1416 scontrol |= 0x300;
Tejun Heobe77e432008-07-31 17:02:44 +09001417 piix_sidpr_scr_write(link0, SCR_CONTROL, scontrol);
1418 piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
Tejun Heocb6716c2008-05-01 10:03:08 +09001419
1420 if ((scontrol & 0xf00) != 0x300) {
1421 dev_printk(KERN_INFO, host->dev, "SCR access via "
1422 "SIDPR is available but doesn't work\n");
Tejun Heobe77e432008-07-31 17:02:44 +09001423 return 0;
Tejun Heocb6716c2008-05-01 10:03:08 +09001424 }
1425 }
1426
Tejun Heobe77e432008-07-31 17:02:44 +09001427 /* okay, SCRs available, set ops and ask libata for slave_link */
1428 for (i = 0; i < 2; i++) {
1429 struct ata_port *ap = host->ports[i];
1430
1431 ap->ops = &piix_sidpr_sata_ops;
1432
1433 if (ap->flags & ATA_FLAG_SLAVE_POSS) {
1434 rc = ata_slave_link_init(ap);
1435 if (rc)
1436 return rc;
1437 }
1438 }
1439
1440 return 0;
Tejun Heoc7290722008-01-18 18:36:30 +09001441}
1442
Tejun Heo2852bcf2009-01-02 12:04:48 +09001443static void piix_iocfg_bit18_quirk(struct ata_host *host)
Tejun Heo43a98f02007-08-23 10:15:18 +09001444{
Jeff Garzik18552562007-10-03 15:15:40 -04001445 static const struct dmi_system_id sysids[] = {
Tejun Heo43a98f02007-08-23 10:15:18 +09001446 {
1447 /* Clevo M570U sets IOCFG bit 18 if the cdrom
1448 * isn't used to boot the system which
1449 * disables the channel.
1450 */
1451 .ident = "M570U",
1452 .matches = {
1453 DMI_MATCH(DMI_SYS_VENDOR, "Clevo Co."),
1454 DMI_MATCH(DMI_PRODUCT_NAME, "M570U"),
1455 },
1456 },
Jeff Garzik7d051542007-09-01 06:48:52 -04001457
1458 { } /* terminate list */
Tejun Heo43a98f02007-08-23 10:15:18 +09001459 };
Tejun Heo2852bcf2009-01-02 12:04:48 +09001460 struct pci_dev *pdev = to_pci_dev(host->dev);
1461 struct piix_host_priv *hpriv = host->private_data;
Tejun Heo43a98f02007-08-23 10:15:18 +09001462
1463 if (!dmi_check_system(sysids))
1464 return;
1465
1466 /* The datasheet says that bit 18 is NOOP but certain systems
1467 * seem to use it to disable a channel. Clear the bit on the
1468 * affected systems.
1469 */
Tejun Heo2852bcf2009-01-02 12:04:48 +09001470 if (hpriv->saved_iocfg & (1 << 18)) {
Tejun Heo43a98f02007-08-23 10:15:18 +09001471 dev_printk(KERN_INFO, &pdev->dev,
1472 "applying IOCFG bit18 quirk\n");
Tejun Heo2852bcf2009-01-02 12:04:48 +09001473 pci_write_config_dword(pdev, PIIX_IOCFG,
1474 hpriv->saved_iocfg & ~(1 << 18));
Tejun Heo43a98f02007-08-23 10:15:18 +09001475 }
1476}
1477
Rafael J. Wysocki5f451fe2009-01-19 20:59:22 +01001478static bool piix_broken_system_poweroff(struct pci_dev *pdev)
1479{
1480 static const struct dmi_system_id broken_systems[] = {
1481 {
1482 .ident = "HP Compaq 2510p",
1483 .matches = {
1484 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1485 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 2510p"),
1486 },
1487 /* PCI slot number of the controller */
1488 .driver_data = (void *)0x1FUL,
1489 },
Ville Syrjala65e31642009-05-19 01:37:44 +03001490 {
1491 .ident = "HP Compaq nc6000",
1492 .matches = {
1493 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1494 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nc6000"),
1495 },
1496 /* PCI slot number of the controller */
1497 .driver_data = (void *)0x1FUL,
1498 },
Rafael J. Wysocki5f451fe2009-01-19 20:59:22 +01001499
1500 { } /* terminate list */
1501 };
1502 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
1503
1504 if (dmi) {
1505 unsigned long slot = (unsigned long)dmi->driver_data;
1506 /* apply the quirk only to on-board controllers */
1507 return slot == PCI_SLOT(pdev->devfn);
1508 }
1509
1510 return false;
1511}
1512
Alan Coxc621b142005-12-08 19:22:28 +00001513/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001514 * piix_init_one - Register PIIX ATA PCI device with kernel services
1515 * @pdev: PCI device to register
1516 * @ent: Entry in piix_pci_tbl matching with @pdev
1517 *
1518 * Called from kernel PCI layer. We probe for combined mode (sigh),
1519 * and then hand over control to libata, for it to do the rest.
1520 *
1521 * LOCKING:
1522 * Inherited from PCI layer (may sleep).
1523 *
1524 * RETURNS:
1525 * Zero on success, or -ERRNO value.
1526 */
1527
Adrian Bunkbc5468f2008-01-30 22:02:02 +02001528static int __devinit piix_init_one(struct pci_dev *pdev,
1529 const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001530{
1531 static int printed_version;
Tejun Heo24dc5f32007-01-20 16:00:28 +09001532 struct device *dev = &pdev->dev;
Tejun Heod33f58b2006-03-01 01:25:39 +09001533 struct ata_port_info port_info[2];
Tejun Heo1626aeb2007-05-04 12:43:58 +02001534 const struct ata_port_info *ppi[] = { &port_info[0], &port_info[1] };
Jeff Garzikcca39742006-08-24 03:19:22 -04001535 unsigned long port_flags;
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001536 struct ata_host *host;
1537 struct piix_host_priv *hpriv;
1538 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001539
1540 if (!printed_version++)
Jeff Garzik6248e642005-10-30 06:42:18 -05001541 dev_printk(KERN_DEBUG, &pdev->dev,
1542 "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001543
Alan Cox347979a2009-05-06 17:10:08 +01001544 /* no hotplugging support for later devices (FIXME) */
1545 if (!in_module_init && ent->driver_data >= ich5_sata)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001546 return -ENODEV;
1547
Rafael J. Wysocki5f451fe2009-01-19 20:59:22 +01001548 if (piix_broken_system_poweroff(pdev)) {
1549 piix_port_info[ent->driver_data].flags |=
1550 ATA_FLAG_NO_POWEROFF_SPINDOWN |
1551 ATA_FLAG_NO_HIBERNATE_SPINDOWN;
1552 dev_info(&pdev->dev, "quirky BIOS, skipping spindown "
1553 "on poweroff and hibernation\n");
1554 }
1555
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001556 port_info[0] = piix_port_info[ent->driver_data];
1557 port_info[1] = piix_port_info[ent->driver_data];
1558
1559 port_flags = port_info[0].flags;
1560
1561 /* enable device and prepare host */
1562 rc = pcim_enable_device(pdev);
1563 if (rc)
1564 return rc;
1565
Tejun Heo2852bcf2009-01-02 12:04:48 +09001566 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1567 if (!hpriv)
1568 return -ENOMEM;
1569
1570 /* Save IOCFG, this will be used for cable detection, quirk
1571 * detection and restoration on detach. This is necessary
1572 * because some ACPI implementations mess up cable related
1573 * bits on _STM. Reported on kernel bz#11879.
1574 */
1575 pci_read_config_dword(pdev, PIIX_IOCFG, &hpriv->saved_iocfg);
1576
Tejun Heo5016d7d2008-03-26 15:46:58 +09001577 /* ICH6R may be driven by either ata_piix or ahci driver
1578 * regardless of BIOS configuration. Make sure AHCI mode is
1579 * off.
1580 */
1581 if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2652) {
Stephen Hemmingerda3ceb22008-09-08 09:31:39 -07001582 rc = piix_disable_ahci(pdev);
Tejun Heo5016d7d2008-03-26 15:46:58 +09001583 if (rc)
1584 return rc;
1585 }
1586
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001587 /* SATA map init can change port_info, do it before prepping host */
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001588 if (port_flags & ATA_FLAG_SATA)
1589 hpriv->map = piix_init_sata_map(pdev, port_info,
1590 piix_map_db_table[ent->driver_data]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001591
Tejun Heo9363c382008-04-07 22:47:16 +09001592 rc = ata_pci_sff_prepare_host(pdev, ppi, &host);
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001593 if (rc)
1594 return rc;
1595 host->private_data = hpriv;
Tejun Heoff0fc142005-12-18 17:17:07 +09001596
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001597 /* initialize controller */
Tejun Heoc7290722008-01-18 18:36:30 +09001598 if (port_flags & ATA_FLAG_SATA) {
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001599 piix_init_pcs(host, piix_map_db_table[ent->driver_data]);
Tejun Heobe77e432008-07-31 17:02:44 +09001600 rc = piix_init_sidpr(host);
1601 if (rc)
1602 return rc;
Tejun Heoc7290722008-01-18 18:36:30 +09001603 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001604
Tejun Heo43a98f02007-08-23 10:15:18 +09001605 /* apply IOCFG bit18 quirk */
Tejun Heo2852bcf2009-01-02 12:04:48 +09001606 piix_iocfg_bit18_quirk(host);
Tejun Heo43a98f02007-08-23 10:15:18 +09001607
Linus Torvalds1da177e2005-04-16 15:20:36 -07001608 /* On ICH5, some BIOSen disable the interrupt using the
1609 * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
1610 * On ICH6, this bit has the same effect, but only when
1611 * MSI is disabled (and it is disabled, as we don't use
1612 * message-signalled interrupts currently).
1613 */
Jeff Garzikcca39742006-08-24 03:19:22 -04001614 if (port_flags & PIIX_FLAG_CHECKINTR)
Brett M Russa04ce0f2005-08-15 15:23:41 -04001615 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001616
Alan Coxc621b142005-12-08 19:22:28 +00001617 if (piix_check_450nx_errata(pdev)) {
1618 /* This writes into the master table but it does not
1619 really matter for this errata as we will apply it to
1620 all the PIIX devices on the board */
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001621 host->ports[0]->mwdma_mask = 0;
1622 host->ports[0]->udma_mask = 0;
1623 host->ports[1]->mwdma_mask = 0;
1624 host->ports[1]->udma_mask = 0;
Alan Coxc621b142005-12-08 19:22:28 +00001625 }
Arjan van de Ven517d3cc2009-05-13 15:02:42 +01001626 host->flags |= ATA_HOST_PARALLEL_SCAN;
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001627
1628 pci_set_master(pdev);
Tejun Heo9363c382008-04-07 22:47:16 +09001629 return ata_pci_sff_activate_host(host, ata_sff_interrupt, &piix_sht);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001630}
1631
Tejun Heo2852bcf2009-01-02 12:04:48 +09001632static void piix_remove_one(struct pci_dev *pdev)
1633{
1634 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1635 struct piix_host_priv *hpriv = host->private_data;
1636
1637 pci_write_config_dword(pdev, PIIX_IOCFG, hpriv->saved_iocfg);
1638
1639 ata_pci_remove_one(pdev);
1640}
1641
Linus Torvalds1da177e2005-04-16 15:20:36 -07001642static int __init piix_init(void)
1643{
1644 int rc;
1645
Pavel Roskinb7887192006-08-10 18:13:18 +09001646 DPRINTK("pci_register_driver\n");
1647 rc = pci_register_driver(&piix_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001648 if (rc)
1649 return rc;
1650
1651 in_module_init = 0;
1652
1653 DPRINTK("done\n");
1654 return 0;
1655}
1656
Linus Torvalds1da177e2005-04-16 15:20:36 -07001657static void __exit piix_exit(void)
1658{
1659 pci_unregister_driver(&piix_pci_driver);
1660}
1661
1662module_init(piix_init);
1663module_exit(piix_exit);