blob: 422c3f9b4163daf700d218708e7ccbe690532f9b [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/mach-integrator/integrator_cp.c
3 *
4 * Copyright (C) 2003 Deep Blue Solutions Ltd
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License.
9 */
10#include <linux/types.h>
11#include <linux/kernel.h>
12#include <linux/init.h>
13#include <linux/list.h>
Russell Kingd052d1b2005-10-29 19:07:23 +010014#include <linux/platform_device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <linux/string.h>
Kay Sieversedbaa602011-12-21 16:26:03 -080017#include <linux/device.h>
Russell Kinga62c80e2006-01-07 13:52:45 +000018#include <linux/amba/bus.h>
19#include <linux/amba/kmi.h>
20#include <linux/amba/clcd.h>
Linus Walleij6ef297f2009-09-22 14:29:36 +010021#include <linux/amba/mmci.h>
Russell Kingfced80c2008-09-06 12:10:45 +010022#include <linux/io.h>
Linus Walleij2389d502012-10-31 22:04:31 +010023#include <linux/irqchip/versatile-fpga.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090024#include <linux/gfp.h>
Marc Zyngier046dfa02011-05-18 10:51:53 +010025#include <linux/mtd/physmap.h>
Linus Walleija6131632012-06-11 17:33:12 +020026#include <linux/platform_data/clk-integrator.h>
Linus Walleij4980f9b2012-09-06 09:08:24 +010027#include <linux/of_irq.h>
28#include <linux/of_address.h>
Linus Walleij4672cdd2012-09-06 09:08:47 +010029#include <linux/of_platform.h>
Linus Walleij64100a02012-11-02 01:20:43 +010030#include <linux/sys_soc.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031
Russell Kinga09e64f2008-08-05 16:14:15 +010032#include <mach/hardware.h>
Russell Kinga285edc2010-01-14 19:59:37 +000033#include <mach/platform.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include <asm/setup.h>
35#include <asm/mach-types.h>
Russell King5a463342010-01-16 23:52:12 +000036#include <asm/hardware/arm_timer.h>
Russell Kingc5a0adb2010-01-16 20:16:10 +000037#include <asm/hardware/icst.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
Russell Kinga09e64f2008-08-05 16:14:15 +010039#include <mach/lm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040
41#include <asm/mach/arch.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <asm/mach/irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#include <asm/mach/map.h>
44#include <asm/mach/time.h>
45
Rob Herring8a9618f2010-10-06 16:18:08 +010046#include <asm/hardware/timer-sp.h>
Russell King5a463342010-01-16 23:52:12 +000047
Russell King9dfec4f2011-01-18 20:10:10 +000048#include <plat/clcd.h>
Russell Kingd77e2702011-01-22 11:37:54 +000049#include <plat/sched_clock.h>
Russell King9dfec4f2011-01-18 20:10:10 +000050
Linus Walleijbb4dbef2013-06-16 02:44:27 +020051#include "cm.h"
Russell King98c672c2010-05-22 18:18:57 +010052#include "common.h"
53
Linus Walleije6fae082012-11-04 21:03:02 +010054/* Base address to the CP controller */
55static void __iomem *intcp_con_base;
56
Linus Torvalds1da177e2005-04-16 15:20:36 -070057#define INTCP_PA_FLASH_BASE 0x24000000
Linus Torvalds1da177e2005-04-16 15:20:36 -070058
59#define INTCP_PA_CLCD_BASE 0xc0000000
60
Linus Torvalds1da177e2005-04-16 15:20:36 -070061#define INTCP_FLASHPROG 0x04
62#define CINTEGRATOR_FLASHPROG_FLVPPEN (1 << 0)
63#define CINTEGRATOR_FLASHPROG_FLWREN (1 << 1)
64
65/*
66 * Logical Physical
67 * f1000000 10000000 Core module registers
68 * f1100000 11000000 System controller registers
69 * f1200000 12000000 EBI registers
70 * f1300000 13000000 Counter/Timer
71 * f1400000 14000000 Interrupt controller
72 * f1600000 16000000 UART 0
73 * f1700000 17000000 UART 1
74 * f1a00000 1a000000 Debug LEDs
Russell Kingda7ba952010-01-17 19:59:58 +000075 * fc900000 c9000000 GPIO
76 * fca00000 ca000000 SIC
77 * fcb00000 cb000000 CP system control
Linus Torvalds1da177e2005-04-16 15:20:36 -070078 */
79
Arnd Bergmann060fd1b2013-02-14 13:50:57 +010080static struct map_desc intcp_io_desc[] __initdata __maybe_unused = {
Deepak Saxenac8d27292005-10-28 15:19:10 +010081 {
82 .virtual = IO_ADDRESS(INTEGRATOR_HDR_BASE),
83 .pfn = __phys_to_pfn(INTEGRATOR_HDR_BASE),
84 .length = SZ_4K,
85 .type = MT_DEVICE
86 }, {
Deepak Saxenac8d27292005-10-28 15:19:10 +010087 .virtual = IO_ADDRESS(INTEGRATOR_EBI_BASE),
88 .pfn = __phys_to_pfn(INTEGRATOR_EBI_BASE),
89 .length = SZ_4K,
90 .type = MT_DEVICE
91 }, {
92 .virtual = IO_ADDRESS(INTEGRATOR_CT_BASE),
93 .pfn = __phys_to_pfn(INTEGRATOR_CT_BASE),
94 .length = SZ_4K,
95 .type = MT_DEVICE
96 }, {
97 .virtual = IO_ADDRESS(INTEGRATOR_IC_BASE),
98 .pfn = __phys_to_pfn(INTEGRATOR_IC_BASE),
99 .length = SZ_4K,
100 .type = MT_DEVICE
101 }, {
102 .virtual = IO_ADDRESS(INTEGRATOR_UART0_BASE),
103 .pfn = __phys_to_pfn(INTEGRATOR_UART0_BASE),
104 .length = SZ_4K,
105 .type = MT_DEVICE
106 }, {
Deepak Saxenac8d27292005-10-28 15:19:10 +0100107 .virtual = IO_ADDRESS(INTEGRATOR_DBG_BASE),
108 .pfn = __phys_to_pfn(INTEGRATOR_DBG_BASE),
109 .length = SZ_4K,
110 .type = MT_DEVICE
111 }, {
Russell Kingda7ba952010-01-17 19:59:58 +0000112 .virtual = IO_ADDRESS(INTEGRATOR_CP_GPIO_BASE),
113 .pfn = __phys_to_pfn(INTEGRATOR_CP_GPIO_BASE),
Deepak Saxenac8d27292005-10-28 15:19:10 +0100114 .length = SZ_4K,
115 .type = MT_DEVICE
116 }, {
Russell Kingda7ba952010-01-17 19:59:58 +0000117 .virtual = IO_ADDRESS(INTEGRATOR_CP_SIC_BASE),
118 .pfn = __phys_to_pfn(INTEGRATOR_CP_SIC_BASE),
Deepak Saxenac8d27292005-10-28 15:19:10 +0100119 .length = SZ_4K,
120 .type = MT_DEVICE
Deepak Saxenac8d27292005-10-28 15:19:10 +0100121 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122};
123
124static void __init intcp_map_io(void)
125{
126 iotable_init(intcp_io_desc, ARRAY_SIZE(intcp_io_desc));
127}
128
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130 * Flash handling.
131 */
Marc Zyngier046dfa02011-05-18 10:51:53 +0100132static int intcp_flash_init(struct platform_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133{
134 u32 val;
135
Linus Walleije6fae082012-11-04 21:03:02 +0100136 val = readl(intcp_con_base + INTCP_FLASHPROG);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137 val |= CINTEGRATOR_FLASHPROG_FLWREN;
Linus Walleije6fae082012-11-04 21:03:02 +0100138 writel(val, intcp_con_base + INTCP_FLASHPROG);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139
140 return 0;
141}
142
Marc Zyngier046dfa02011-05-18 10:51:53 +0100143static void intcp_flash_exit(struct platform_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144{
145 u32 val;
146
Linus Walleije6fae082012-11-04 21:03:02 +0100147 val = readl(intcp_con_base + INTCP_FLASHPROG);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148 val &= ~(CINTEGRATOR_FLASHPROG_FLVPPEN|CINTEGRATOR_FLASHPROG_FLWREN);
Linus Walleije6fae082012-11-04 21:03:02 +0100149 writel(val, intcp_con_base + INTCP_FLASHPROG);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150}
151
Marc Zyngier667f3902011-05-18 10:51:55 +0100152static void intcp_flash_set_vpp(struct platform_device *pdev, int on)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153{
154 u32 val;
155
Linus Walleije6fae082012-11-04 21:03:02 +0100156 val = readl(intcp_con_base + INTCP_FLASHPROG);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157 if (on)
158 val |= CINTEGRATOR_FLASHPROG_FLVPPEN;
159 else
160 val &= ~CINTEGRATOR_FLASHPROG_FLVPPEN;
Linus Walleije6fae082012-11-04 21:03:02 +0100161 writel(val, intcp_con_base + INTCP_FLASHPROG);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162}
163
Marc Zyngier046dfa02011-05-18 10:51:53 +0100164static struct physmap_flash_data intcp_flash_data = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165 .width = 4,
166 .init = intcp_flash_init,
167 .exit = intcp_flash_exit,
168 .set_vpp = intcp_flash_set_vpp,
169};
170
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171/*
172 * It seems that the card insertion interrupt remains active after
173 * we've acknowledged it. We therefore ignore the interrupt, and
174 * rely on reading it from the SIC. This also means that we must
175 * clear the latched interrupt.
176 */
177static unsigned int mmc_status(struct device *dev)
178{
Arnd Bergmannb7a3f8d2012-09-14 20:16:39 +0000179 unsigned int status = readl(__io_address(0xca000000 + 4));
Linus Walleije6fae082012-11-04 21:03:02 +0100180 writel(8, intcp_con_base + 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181
182 return status & 8;
183}
184
Linus Walleij6ef297f2009-09-22 14:29:36 +0100185static struct mmci_platform_data mmc_data = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186 .ocr_mask = MMC_VDD_32_33|MMC_VDD_33_34,
187 .status = mmc_status,
Russell King7fb2bbf2009-07-09 15:15:12 +0100188 .gpio_wp = -1,
189 .gpio_cd = -1,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190};
191
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192/*
193 * CLCD support
194 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195/*
196 * Ensure VGA is selected.
197 */
198static void cp_clcd_enable(struct clcd_fb *fb)
199{
Russell Kinge6b9c1f2011-01-22 11:02:10 +0000200 struct fb_var_screeninfo *var = &fb->fb.var;
201 u32 val = CM_CTRL_STATIC1 | CM_CTRL_STATIC2;
Russell King4774e222005-04-30 23:32:38 +0100202
Russell Kinge6b9c1f2011-01-22 11:02:10 +0000203 if (var->bits_per_pixel <= 8 ||
204 (var->bits_per_pixel == 16 && var->green.length == 5))
205 /* Pseudocolor, RGB555, BGR555 */
206 val |= CM_CTRL_LCDMUXSEL_VGA555_TFT555;
Russell King4774e222005-04-30 23:32:38 +0100207 else if (fb->fb.var.bits_per_pixel <= 16)
Russell Kinge6b9c1f2011-01-22 11:02:10 +0000208 /* truecolor RGB565 */
209 val |= CM_CTRL_LCDMUXSEL_VGA565_TFT555;
Russell King4774e222005-04-30 23:32:38 +0100210 else
211 val = 0; /* no idea for this, don't trust the docs */
212
213 cm_control(CM_CTRL_LCDMUXSEL_MASK|
214 CM_CTRL_LCDEN0|
215 CM_CTRL_LCDEN1|
216 CM_CTRL_STATIC1|
217 CM_CTRL_STATIC2|
218 CM_CTRL_STATIC|
219 CM_CTRL_n24BITEN, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220}
221
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222static int cp_clcd_setup(struct clcd_fb *fb)
223{
Russell King9dfec4f2011-01-18 20:10:10 +0000224 fb->panel = versatile_clcd_get_panel("VGA");
225 if (!fb->panel)
226 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227
Russell King9dfec4f2011-01-18 20:10:10 +0000228 return versatile_clcd_setup_dma(fb, SZ_1M);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229}
230
231static struct clcd_board clcd_data = {
232 .name = "Integrator/CP",
Russell King9dfec4f2011-01-18 20:10:10 +0000233 .caps = CLCD_CAP_5551 | CLCD_CAP_RGB565 | CLCD_CAP_888,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234 .check = clcdfb_check,
235 .decode = clcdfb_decode,
236 .enable = cp_clcd_enable,
237 .setup = cp_clcd_setup,
Russell King9dfec4f2011-01-18 20:10:10 +0000238 .mmap = versatile_clcd_mmap_dma,
239 .remove = versatile_clcd_remove_dma,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240};
241
Russell Kingd77e2702011-01-22 11:37:54 +0000242#define REFCOUNTER (__io_address(INTEGRATOR_HDR_BASE) + 0x28)
243
Russell Kingc735c982011-01-11 13:00:04 +0000244static void __init intcp_init_early(void)
245{
Russell Kingd77e2702011-01-22 11:37:54 +0000246#ifdef CONFIG_PLAT_VERSATILE_SCHED_CLOCK
247 versatile_sched_clock_init(REFCOUNTER, 24000000);
248#endif
Russell Kingc735c982011-01-11 13:00:04 +0000249}
250
Linus Walleij4980f9b2012-09-06 09:08:24 +0100251static const struct of_device_id fpga_irq_of_match[] __initconst = {
252 { .compatible = "arm,versatile-fpga-irq", .data = fpga_irq_of_init, },
253 { /* Sentinel */ }
254};
255
256static void __init intcp_init_irq_of(void)
257{
Linus Walleijbb4dbef2013-06-16 02:44:27 +0200258 cm_init();
Linus Walleij4980f9b2012-09-06 09:08:24 +0100259 of_irq_init(fpga_irq_of_match);
260 integrator_clk_init(true);
261}
262
Linus Walleij4672cdd2012-09-06 09:08:47 +0100263/*
264 * For the Device Tree, add in the UART, MMC and CLCD specifics as AUXDATA
265 * and enforce the bus names since these are used for clock lookups.
266 */
267static struct of_dev_auxdata intcp_auxdata_lookup[] __initdata = {
268 OF_DEV_AUXDATA("arm,primecell", INTEGRATOR_RTC_BASE,
269 "rtc", NULL),
270 OF_DEV_AUXDATA("arm,primecell", INTEGRATOR_UART0_BASE,
Linus Walleij379df272012-11-17 19:24:23 +0100271 "uart0", NULL),
Linus Walleij4672cdd2012-09-06 09:08:47 +0100272 OF_DEV_AUXDATA("arm,primecell", INTEGRATOR_UART1_BASE,
Linus Walleij379df272012-11-17 19:24:23 +0100273 "uart1", NULL),
Linus Walleij4672cdd2012-09-06 09:08:47 +0100274 OF_DEV_AUXDATA("arm,primecell", KMI0_BASE,
275 "kmi0", NULL),
276 OF_DEV_AUXDATA("arm,primecell", KMI1_BASE,
277 "kmi1", NULL),
278 OF_DEV_AUXDATA("arm,primecell", INTEGRATOR_CP_MMC_BASE,
279 "mmci", &mmc_data),
280 OF_DEV_AUXDATA("arm,primecell", INTEGRATOR_CP_AACI_BASE,
281 "aaci", &mmc_data),
282 OF_DEV_AUXDATA("arm,primecell", INTCP_PA_CLCD_BASE,
283 "clcd", &clcd_data),
Linus Walleij73efd532012-09-06 09:09:11 +0100284 OF_DEV_AUXDATA("cfi-flash", INTCP_PA_FLASH_BASE,
285 "physmap-flash", &intcp_flash_data),
Linus Walleij4672cdd2012-09-06 09:08:47 +0100286 { /* sentinel */ },
287};
288
289static void __init intcp_init_of(void)
290{
Linus Walleij64100a02012-11-02 01:20:43 +0100291 struct device_node *root;
292 struct device_node *cpcon;
293 struct device *parent;
294 struct soc_device *soc_dev;
295 struct soc_device_attribute *soc_dev_attr;
296 u32 intcp_sc_id;
297 int err;
298
299 /* Here we create an SoC device for the root node */
300 root = of_find_node_by_path("/");
301 if (!root)
302 return;
303 cpcon = of_find_node_by_path("/cpcon");
304 if (!cpcon)
305 return;
306
307 intcp_con_base = of_iomap(cpcon, 0);
308 if (!intcp_con_base)
309 return;
310
311 intcp_sc_id = readl(intcp_con_base);
312
313 soc_dev_attr = kzalloc(sizeof(*soc_dev_attr), GFP_KERNEL);
314 if (!soc_dev_attr)
315 return;
316
317 err = of_property_read_string(root, "compatible",
318 &soc_dev_attr->soc_id);
319 if (err)
320 return;
321 err = of_property_read_string(root, "model", &soc_dev_attr->machine);
322 if (err)
323 return;
324 soc_dev_attr->family = "Integrator";
325 soc_dev_attr->revision = kasprintf(GFP_KERNEL, "%c",
326 'A' + (intcp_sc_id & 0x0f));
327
328 soc_dev = soc_device_register(soc_dev_attr);
Russell Kingb269b172013-02-24 10:42:27 +0000329 if (IS_ERR(soc_dev)) {
Linus Walleij64100a02012-11-02 01:20:43 +0100330 kfree(soc_dev_attr->revision);
331 kfree(soc_dev_attr);
332 return;
333 }
334
335 parent = soc_device_to_device(soc_dev);
Russell Kingb269b172013-02-24 10:42:27 +0000336 integrator_init_sysfs(parent, intcp_sc_id);
Linus Walleij64100a02012-11-02 01:20:43 +0100337 of_platform_populate(root, of_default_bus_match_table,
338 intcp_auxdata_lookup, parent);
Linus Walleij4672cdd2012-09-06 09:08:47 +0100339}
340
Linus Walleij4980f9b2012-09-06 09:08:24 +0100341static const char * intcp_dt_board_compat[] = {
342 "arm,integrator-cp",
343 NULL,
344};
345
346DT_MACHINE_START(INTEGRATOR_CP_DT, "ARM Integrator/CP (Device Tree)")
347 .reserve = integrator_reserve,
348 .map_io = intcp_map_io,
Linus Walleij4980f9b2012-09-06 09:08:24 +0100349 .init_early = intcp_init_early,
350 .init_irq = intcp_init_irq_of,
351 .handle_irq = fpga_handle_irq,
Linus Walleij4672cdd2012-09-06 09:08:47 +0100352 .init_machine = intcp_init_of,
Linus Walleij4980f9b2012-09-06 09:08:24 +0100353 .restart = integrator_restart,
354 .dt_compat = intcp_dt_board_compat,
355MACHINE_END