blob: 540da5149ba7f0a6662d550002fc47e618ce30f6 [file] [log] [blame]
Marc Zyngier1a89dd92013-01-21 19:36:12 -05001/*
Marc Zyngier50926d82016-05-28 11:27:11 +01002 * Copyright (C) 2015, 2016 ARM Ltd.
Marc Zyngier1a89dd92013-01-21 19:36:12 -05003 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 *
13 * You should have received a copy of the GNU General Public License
Marc Zyngier50926d82016-05-28 11:27:11 +010014 * along with this program. If not, see <http://www.gnu.org/licenses/>.
Marc Zyngier1a89dd92013-01-21 19:36:12 -050015 */
Marc Zyngier50926d82016-05-28 11:27:11 +010016#ifndef __KVM_ARM_VGIC_H
17#define __KVM_ARM_VGIC_H
Christoffer Dallb18b5772015-11-23 07:20:05 -080018
Marc Zyngierb47ef922013-01-21 19:36:14 -050019#include <linux/kernel.h>
20#include <linux/kvm.h>
Marc Zyngierb47ef922013-01-21 19:36:14 -050021#include <linux/irqreturn.h>
22#include <linux/spinlock.h>
23#include <linux/types.h>
Andre Przywara6777f772015-03-26 14:39:34 +000024#include <kvm/iodev.h>
Andre Przywara424c3382016-07-15 12:43:32 +010025#include <linux/list.h>
Marc Zyngier1a89dd92013-01-21 19:36:12 -050026
Marc Zyngier50926d82016-05-28 11:27:11 +010027#define VGIC_V3_MAX_CPUS 255
28#define VGIC_V2_MAX_CPUS 8
29#define VGIC_NR_IRQS_LEGACY 256
Marc Zyngierb47ef922013-01-21 19:36:14 -050030#define VGIC_NR_SGIS 16
31#define VGIC_NR_PPIS 16
32#define VGIC_NR_PRIVATE_IRQS (VGIC_NR_SGIS + VGIC_NR_PPIS)
Marc Zyngier50926d82016-05-28 11:27:11 +010033#define VGIC_MAX_PRIVATE (VGIC_NR_PRIVATE_IRQS - 1)
34#define VGIC_MAX_SPI 1019
35#define VGIC_MAX_RESERVED 1023
36#define VGIC_MIN_LPI 8192
Marc Zyngier8d5c6b02013-06-03 15:55:02 +010037
Marc Zyngier1a9b1302013-06-21 11:57:56 +010038enum vgic_type {
39 VGIC_V2, /* Good ol' GICv2 */
Marc Zyngierb2fb1c02013-07-12 15:15:23 +010040 VGIC_V3, /* New fancy GICv3 */
Marc Zyngier1a9b1302013-06-21 11:57:56 +010041};
42
Marc Zyngier50926d82016-05-28 11:27:11 +010043/* same for all guests, as depending only on the _host's_ GIC model */
44struct vgic_global {
45 /* type of the host GIC */
46 enum vgic_type type;
Marc Zyngier8d5c6b02013-06-03 15:55:02 +010047
Marc Zyngierca85f622013-06-18 19:17:28 +010048 /* Physical address of vgic virtual cpu interface */
Marc Zyngier50926d82016-05-28 11:27:11 +010049 phys_addr_t vcpu_base;
50
51 /* virtual control interface mapping */
52 void __iomem *vctrl_base;
53
54 /* Number of implemented list registers */
55 int nr_lr;
56
57 /* Maintenance IRQ number */
58 unsigned int maint_irq;
59
60 /* maximum number of VCPUs allowed (GICv2 limits us to 8) */
61 int max_gic_vcpus;
62
Andre Przywarab5d84ff2014-06-03 10:26:03 +020063 /* Only needed for the legacy KVM_CREATE_IRQCHIP */
Marc Zyngier50926d82016-05-28 11:27:11 +010064 bool can_emulate_gicv2;
Marc Zyngierca85f622013-06-18 19:17:28 +010065};
66
Marc Zyngier50926d82016-05-28 11:27:11 +010067extern struct vgic_global kvm_vgic_global_state;
68
69#define VGIC_V2_MAX_LRS (1 << 6)
70#define VGIC_V3_MAX_LRS 16
71#define VGIC_V3_LR_INDEX(lr) (VGIC_V3_MAX_LRS - 1 - lr)
72
73enum vgic_irq_config {
74 VGIC_CONFIG_EDGE = 0,
75 VGIC_CONFIG_LEVEL
Andre Przywarab26e5fd2014-06-02 16:19:12 +020076};
77
Marc Zyngier50926d82016-05-28 11:27:11 +010078struct vgic_irq {
79 spinlock_t irq_lock; /* Protects the content of the struct */
Andre Przywara38024112016-07-15 12:43:33 +010080 struct list_head lpi_list; /* Used to link all LPIs together */
Marc Zyngier50926d82016-05-28 11:27:11 +010081 struct list_head ap_list;
82
83 struct kvm_vcpu *vcpu; /* SGIs and PPIs: The VCPU
84 * SPIs and LPIs: The VCPU whose ap_list
85 * this is queued on.
86 */
87
88 struct kvm_vcpu *target_vcpu; /* The VCPU that this interrupt should
89 * be sent to, as a result of the
90 * targets reg (v2) or the
91 * affinity reg (v3).
92 */
93
94 u32 intid; /* Guest visible INTID */
95 bool pending;
96 bool line_level; /* Level only */
97 bool soft_pending; /* Level only */
98 bool active; /* not used for LPIs */
99 bool enabled;
100 bool hw; /* Tied to HW IRQ */
Andre Przywara5dd4b922016-07-15 12:43:27 +0100101 struct kref refcount; /* Used for LPIs */
Marc Zyngier50926d82016-05-28 11:27:11 +0100102 u32 hwintid; /* HW INTID number */
103 union {
104 u8 targets; /* GICv2 target VCPUs mask */
105 u32 mpidr; /* GICv3 target VCPU */
106 };
107 u8 source; /* GICv2 SGIs only */
108 u8 priority;
109 enum vgic_irq_config config; /* Level or edge */
110};
111
112struct vgic_register_region;
Andre Przywara59c5ab42016-07-15 12:43:30 +0100113struct vgic_its;
114
115enum iodev_type {
116 IODEV_CPUIF,
117 IODEV_DIST,
118 IODEV_REDIST,
119 IODEV_ITS
120};
Marc Zyngier50926d82016-05-28 11:27:11 +0100121
Andre Przywara6777f772015-03-26 14:39:34 +0000122struct vgic_io_device {
Marc Zyngier50926d82016-05-28 11:27:11 +0100123 gpa_t base_addr;
Andre Przywara59c5ab42016-07-15 12:43:30 +0100124 union {
125 struct kvm_vcpu *redist_vcpu;
126 struct vgic_its *its;
127 };
Marc Zyngier50926d82016-05-28 11:27:11 +0100128 const struct vgic_register_region *regions;
Andre Przywara59c5ab42016-07-15 12:43:30 +0100129 enum iodev_type iodev_type;
Marc Zyngier50926d82016-05-28 11:27:11 +0100130 int nr_regions;
Andre Przywara6777f772015-03-26 14:39:34 +0000131 struct kvm_io_device dev;
132};
133
Andre Przywara59c5ab42016-07-15 12:43:30 +0100134struct vgic_its {
135 /* The base address of the ITS control register frame */
136 gpa_t vgic_its_base;
137
138 bool enabled;
Andre Przywara1085fdc2016-07-15 12:43:31 +0100139 bool initialized;
Andre Przywara59c5ab42016-07-15 12:43:30 +0100140 struct vgic_io_device iodev;
Marc Zyngierbb717642016-07-17 21:35:07 +0100141 struct kvm_device *dev;
Andre Przywara424c3382016-07-15 12:43:32 +0100142
143 /* These registers correspond to GITS_BASER{0,1} */
144 u64 baser_device_table;
145 u64 baser_coll_table;
146
147 /* Protects the command queue */
148 struct mutex cmd_lock;
149 u64 cbaser;
150 u32 creadr;
151 u32 cwriter;
152
153 /* Protects the device and collection lists */
154 struct mutex its_lock;
155 struct list_head device_list;
156 struct list_head collection_list;
Andre Przywara59c5ab42016-07-15 12:43:30 +0100157};
158
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500159struct vgic_dist {
Marc Zyngierf982cf42014-05-15 10:03:25 +0100160 bool in_kernel;
Marc Zyngier01ac5e32013-01-21 19:36:16 -0500161 bool ready;
Marc Zyngier50926d82016-05-28 11:27:11 +0100162 bool initialized;
Marc Zyngierb47ef922013-01-21 19:36:14 -0500163
Andre Przywara598921362014-06-03 09:33:10 +0200164 /* vGIC model the kernel emulates for the guest (GICv2 or GICv3) */
165 u32 vgic_model;
166
Andre Przywara0e4e82f2016-07-15 12:43:38 +0100167 /* Do injected MSIs require an additional device ID? */
168 bool msis_require_devid;
169
Marc Zyngier50926d82016-05-28 11:27:11 +0100170 int nr_spis;
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100171
Marc Zyngier50926d82016-05-28 11:27:11 +0100172 /* TODO: Consider moving to global state */
Marc Zyngierb47ef922013-01-21 19:36:14 -0500173 /* Virtual control interface mapping */
174 void __iomem *vctrl_base;
175
Marc Zyngier50926d82016-05-28 11:27:11 +0100176 /* base addresses in guest physical address space: */
177 gpa_t vgic_dist_base; /* distributor */
Andre Przywaraa0675c22014-06-07 00:54:51 +0200178 union {
Marc Zyngier50926d82016-05-28 11:27:11 +0100179 /* either a GICv2 CPU interface */
180 gpa_t vgic_cpu_base;
181 /* or a number of GICv3 redistributor regions */
182 gpa_t vgic_redist_base;
Andre Przywaraa0675c22014-06-07 00:54:51 +0200183 };
Marc Zyngierb47ef922013-01-21 19:36:14 -0500184
Marc Zyngier50926d82016-05-28 11:27:11 +0100185 /* distributor enabled */
186 bool enabled;
Marc Zyngierb47ef922013-01-21 19:36:14 -0500187
Marc Zyngier50926d82016-05-28 11:27:11 +0100188 struct vgic_irq *spis;
Marc Zyngierb47ef922013-01-21 19:36:14 -0500189
Andre Przywaraa9cf86f2015-03-26 14:39:35 +0000190 struct vgic_io_device dist_iodev;
Andre Przywara0aa1de52016-07-15 12:43:29 +0100191
Andre Przywara1085fdc2016-07-15 12:43:31 +0100192 bool has_its;
193
Andre Przywara0aa1de52016-07-15 12:43:29 +0100194 /*
195 * Contains the attributes and gpa of the LPI configuration table.
196 * Since we report GICR_TYPER.CommonLPIAff as 0b00, we can share
197 * one address across all redistributors.
198 * GICv3 spec: 6.1.2 "LPI Configuration tables"
199 */
200 u64 propbaser;
Andre Przywara38024112016-07-15 12:43:33 +0100201
202 /* Protects the lpi_list and the count value below. */
203 spinlock_t lpi_list_lock;
204 struct list_head lpi_list_head;
205 int lpi_list_count;
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500206};
207
Marc Zyngiereede8212013-05-30 10:20:36 +0100208struct vgic_v2_cpu_if {
209 u32 vgic_hcr;
210 u32 vgic_vmcr;
211 u32 vgic_misr; /* Saved only */
Christoffer Dall2df36a52014-09-28 16:04:26 +0200212 u64 vgic_eisr; /* Saved only */
213 u64 vgic_elrsr; /* Saved only */
Marc Zyngiereede8212013-05-30 10:20:36 +0100214 u32 vgic_apr;
Marc Zyngier8f186d52014-02-04 18:13:03 +0000215 u32 vgic_lr[VGIC_V2_MAX_LRS];
Marc Zyngiereede8212013-05-30 10:20:36 +0100216};
217
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100218struct vgic_v3_cpu_if {
Jean-Philippe Brucker4f64cb62015-10-01 13:47:19 +0100219#ifdef CONFIG_KVM_ARM_VGIC_V3
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100220 u32 vgic_hcr;
221 u32 vgic_vmcr;
Andre Przywara2f5fa412014-06-03 08:58:15 +0200222 u32 vgic_sre; /* Restored only, change ignored */
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100223 u32 vgic_misr; /* Saved only */
224 u32 vgic_eisr; /* Saved only */
225 u32 vgic_elrsr; /* Saved only */
226 u32 vgic_ap0r[4];
227 u32 vgic_ap1r[4];
228 u64 vgic_lr[VGIC_V3_MAX_LRS];
229#endif
230};
231
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500232struct vgic_cpu {
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500233 /* CPU vif control registers for world switch */
Marc Zyngiereede8212013-05-30 10:20:36 +0100234 union {
235 struct vgic_v2_cpu_if vgic_v2;
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100236 struct vgic_v3_cpu_if vgic_v3;
Marc Zyngiereede8212013-05-30 10:20:36 +0100237 };
Marc Zyngier6c3d63c2014-06-23 17:37:18 +0100238
Marc Zyngier50926d82016-05-28 11:27:11 +0100239 unsigned int used_lrs;
240 struct vgic_irq private_irqs[VGIC_NR_PRIVATE_IRQS];
Marc Zyngier59f00ff2016-02-02 19:35:34 +0000241
Marc Zyngier50926d82016-05-28 11:27:11 +0100242 spinlock_t ap_list_lock; /* Protects the ap_list */
243
244 /*
245 * List of IRQs that this VCPU should consider because they are either
246 * Active or Pending (hence the name; AP list), or because they recently
247 * were one of the two and need to be migrated off this list to another
248 * VCPU.
249 */
250 struct list_head ap_list_head;
251
252 u64 live_lrs;
Andre Przywara8f6cdc12016-07-15 12:43:22 +0100253
254 /*
255 * Members below are used with GICv3 emulation only and represent
256 * parts of the redistributor.
257 */
258 struct vgic_io_device rd_iodev;
259 struct vgic_io_device sgi_iodev;
Andre Przywara0aa1de52016-07-15 12:43:29 +0100260
261 /* Contains the attributes and gpa of the LPI pending tables. */
262 u64 pendbaser;
263
264 bool lpis_enabled;
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500265};
266
Christoffer Dallce01e4e2013-09-23 14:55:56 -0700267int kvm_vgic_addr(struct kvm *kvm, unsigned long type, u64 *addr, bool write);
Marc Zyngier6c3d63c2014-06-23 17:37:18 +0100268void kvm_vgic_early_init(struct kvm *kvm);
Andre Przywara598921362014-06-03 09:33:10 +0200269int kvm_vgic_create(struct kvm *kvm, u32 type);
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100270void kvm_vgic_destroy(struct kvm *kvm);
Marc Zyngier6c3d63c2014-06-23 17:37:18 +0100271void kvm_vgic_vcpu_early_init(struct kvm_vcpu *vcpu);
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100272void kvm_vgic_vcpu_destroy(struct kvm_vcpu *vcpu);
Marc Zyngier50926d82016-05-28 11:27:11 +0100273int kvm_vgic_map_resources(struct kvm *kvm);
274int kvm_vgic_hyp_init(void);
275
276int kvm_vgic_inject_irq(struct kvm *kvm, int cpuid, unsigned int intid,
Marc Zyngier5863c2c2013-01-21 19:36:15 -0500277 bool level);
Marc Zyngier50926d82016-05-28 11:27:11 +0100278int kvm_vgic_inject_mapped_irq(struct kvm *kvm, int cpuid, unsigned int intid,
279 bool level);
280int kvm_vgic_map_phys_irq(struct kvm_vcpu *vcpu, u32 virt_irq, u32 phys_irq);
Andre Przywara63306c22016-04-13 10:04:06 +0100281int kvm_vgic_unmap_phys_irq(struct kvm_vcpu *vcpu, unsigned int virt_irq);
Andre Przywarae262f412016-04-13 10:03:49 +0100282bool kvm_vgic_map_is_active(struct kvm_vcpu *vcpu, unsigned int virt_irq);
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500283
Marc Zyngier50926d82016-05-28 11:27:11 +0100284int kvm_vgic_vcpu_pending_irq(struct kvm_vcpu *vcpu);
285
Marc Zyngierf982cf42014-05-15 10:03:25 +0100286#define irqchip_in_kernel(k) (!!((k)->arch.vgic.in_kernel))
Marc Zyngier50926d82016-05-28 11:27:11 +0100287#define vgic_initialized(k) ((k)->arch.vgic.initialized)
Christoffer Dallc52edf52014-12-09 14:28:09 +0100288#define vgic_ready(k) ((k)->arch.vgic.ready)
Andre Przywara2defaff2016-03-07 17:32:29 +0700289#define vgic_valid_spi(k, i) (((i) >= VGIC_NR_PRIVATE_IRQS) && \
Marc Zyngier50926d82016-05-28 11:27:11 +0100290 ((i) < (k)->arch.vgic.nr_spis + VGIC_NR_PRIVATE_IRQS))
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500291
Marc Zyngier50926d82016-05-28 11:27:11 +0100292bool kvm_vcpu_has_pending_irqs(struct kvm_vcpu *vcpu);
293void kvm_vgic_sync_hwstate(struct kvm_vcpu *vcpu);
294void kvm_vgic_flush_hwstate(struct kvm_vcpu *vcpu);
295
Jean-Philippe Brucker4f64cb62015-10-01 13:47:19 +0100296#ifdef CONFIG_KVM_ARM_VGIC_V3
Marc Zyngier50926d82016-05-28 11:27:11 +0100297void vgic_v3_dispatch_sgi(struct kvm_vcpu *vcpu, u64 reg);
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100298#else
Marc Zyngier50926d82016-05-28 11:27:11 +0100299static inline void vgic_v3_dispatch_sgi(struct kvm_vcpu *vcpu, u64 reg)
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100300{
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100301}
302#endif
Marc Zyngier8f186d52014-02-04 18:13:03 +0000303
Marc Zyngier50926d82016-05-28 11:27:11 +0100304/**
305 * kvm_vgic_get_max_vcpus - Get the maximum number of VCPUs allowed by HW
306 *
307 * The host's GIC naturally limits the maximum amount of VCPUs a guest
308 * can use.
309 */
310static inline int kvm_vgic_get_max_vcpus(void)
311{
312 return kvm_vgic_global_state.max_gic_vcpus;
313}
314
Andre Przywara0e4e82f2016-07-15 12:43:38 +0100315int kvm_send_userspace_msi(struct kvm *kvm, struct kvm_msi *msi);
316
Marc Zyngier50926d82016-05-28 11:27:11 +0100317#endif /* __KVM_ARM_VGIC_H */