blob: c832ba085dbadca3fd7e6edb0f27968e24d95abd [file] [log] [blame]
Ron Rindjunsky1053d352008-05-05 10:22:43 +08001/******************************************************************************
2 *
Reinette Chatre01f81622009-01-08 10:20:02 -08003 * Copyright(c) 2003 - 2009 Intel Corporation. All rights reserved.
Ron Rindjunsky1053d352008-05-05 10:22:43 +08004 *
5 * Portions of this file are derived from the ipw3945 project, as well
6 * as portions of the ieee80211 subsystem header files.
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of version 2 of the GNU General Public License as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 *
17 * You should have received a copy of the GNU General Public License along with
18 * this program; if not, write to the Free Software Foundation, Inc.,
19 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
20 *
21 * The full GNU General Public License is included in this distribution in the
22 * file called LICENSE.
23 *
24 * Contact Information:
Winkler, Tomas759ef892008-12-09 11:28:58 -080025 * Intel Linux Wireless <ilw@linux.intel.com>
Ron Rindjunsky1053d352008-05-05 10:22:43 +080026 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27 *
28 *****************************************************************************/
29
Tomas Winklerfd4abac2008-05-15 13:54:07 +080030#include <linux/etherdevice.h>
Ron Rindjunsky1053d352008-05-05 10:22:43 +080031#include <net/mac80211.h>
32#include "iwl-eeprom.h"
33#include "iwl-dev.h"
34#include "iwl-core.h"
35#include "iwl-sta.h"
36#include "iwl-io.h"
37#include "iwl-helpers.h"
38
Tomas Winkler30e553e2008-05-29 16:35:16 +080039static const u16 default_tid_to_tx_fifo[] = {
40 IWL_TX_FIFO_AC1,
41 IWL_TX_FIFO_AC0,
42 IWL_TX_FIFO_AC0,
43 IWL_TX_FIFO_AC1,
44 IWL_TX_FIFO_AC2,
45 IWL_TX_FIFO_AC2,
46 IWL_TX_FIFO_AC3,
47 IWL_TX_FIFO_AC3,
48 IWL_TX_FIFO_NONE,
49 IWL_TX_FIFO_NONE,
50 IWL_TX_FIFO_NONE,
51 IWL_TX_FIFO_NONE,
52 IWL_TX_FIFO_NONE,
53 IWL_TX_FIFO_NONE,
54 IWL_TX_FIFO_NONE,
55 IWL_TX_FIFO_NONE,
56 IWL_TX_FIFO_AC3
57};
58
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -080059static inline int iwl_alloc_dma_ptr(struct iwl_priv *priv,
60 struct iwl_dma_ptr *ptr, size_t size)
61{
62 ptr->addr = pci_alloc_consistent(priv->pci_dev, size, &ptr->dma);
63 if (!ptr->addr)
64 return -ENOMEM;
65 ptr->size = size;
66 return 0;
67}
68
69static inline void iwl_free_dma_ptr(struct iwl_priv *priv,
70 struct iwl_dma_ptr *ptr)
71{
72 if (unlikely(!ptr->addr))
73 return;
74
75 pci_free_consistent(priv->pci_dev, ptr->size, ptr->addr, ptr->dma);
76 memset(ptr, 0, sizeof(*ptr));
77}
78
Tomas Winklerfd4abac2008-05-15 13:54:07 +080079/**
80 * iwl_txq_update_write_ptr - Send new write index to hardware
81 */
82int iwl_txq_update_write_ptr(struct iwl_priv *priv, struct iwl_tx_queue *txq)
83{
84 u32 reg = 0;
85 int ret = 0;
86 int txq_id = txq->q.id;
87
88 if (txq->need_update == 0)
89 return ret;
90
91 /* if we're trying to save power */
92 if (test_bit(STATUS_POWER_PMI, &priv->status)) {
93 /* wake up nic if it's powered down ...
94 * uCode will wake up, and interrupt us again, so next
95 * time we'll skip this part. */
96 reg = iwl_read32(priv, CSR_UCODE_DRV_GP1);
97
98 if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
Tomas Winklere1623442009-01-27 14:27:56 -080099 IWL_DEBUG_INFO(priv, "Requesting wakeup, GP1 = 0x%x\n", reg);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800100 iwl_set_bit(priv, CSR_GP_CNTRL,
101 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
102 return ret;
103 }
104
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800105 iwl_write_direct32(priv, HBUS_TARG_WRPTR,
106 txq->q.write_ptr | (txq_id << 8));
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800107
108 /* else not in power-save mode, uCode will never sleep when we're
109 * trying to tx (during RFKILL, we're not trying to tx). */
110 } else
111 iwl_write32(priv, HBUS_TARG_WRPTR,
112 txq->q.write_ptr | (txq_id << 8));
113
114 txq->need_update = 0;
115
116 return ret;
117}
118EXPORT_SYMBOL(iwl_txq_update_write_ptr);
119
120
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800121/**
122 * iwl_tx_queue_free - Deallocate DMA queue.
123 * @txq: Transmit queue to deallocate.
124 *
125 * Empty queue by removing and destroying all BD's.
126 * Free all buffers.
127 * 0-fill, but do not free "txq" descriptor structure.
128 */
Samuel Ortiza8e74e272009-01-23 13:45:14 -0800129void iwl_tx_queue_free(struct iwl_priv *priv, int txq_id)
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800130{
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800131 struct iwl_tx_queue *txq = &priv->txq[txq_id];
Tomas Winkler443cfd42008-05-15 13:53:57 +0800132 struct iwl_queue *q = &txq->q;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800133 struct pci_dev *dev = priv->pci_dev;
Tomas Winkler961ba602008-10-14 12:32:44 -0700134 int i, len;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800135
136 if (q->n_bd == 0)
137 return;
138
139 /* first, empty all BD's */
140 for (; q->write_ptr != q->read_ptr;
141 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd))
Samuel Ortiz7aaa1d72009-01-19 15:30:26 -0800142 priv->cfg->ops->lib->txq_free_tfd(priv, txq);
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800143
Johannes Bergc2acea82009-07-24 11:13:05 -0700144 len = sizeof(struct iwl_device_cmd) * q->n_window;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800145
146 /* De-alloc array of command/tx buffers */
Tomas Winkler961ba602008-10-14 12:32:44 -0700147 for (i = 0; i < TFD_TX_CMD_SLOTS; i++)
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800148 kfree(txq->cmd[i]);
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800149
150 /* De-alloc circular buffer of TFDs */
151 if (txq->q.n_bd)
Samuel Ortiza8e74e272009-01-23 13:45:14 -0800152 pci_free_consistent(dev, priv->hw_params.tfd_size *
Tomas Winkler499b1882008-10-14 12:32:48 -0700153 txq->q.n_bd, txq->tfds, txq->q.dma_addr);
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800154
155 /* De-alloc array of per-TFD driver data */
156 kfree(txq->txb);
157 txq->txb = NULL;
158
Johannes Bergc2acea82009-07-24 11:13:05 -0700159 /* deallocate arrays */
160 kfree(txq->cmd);
161 kfree(txq->meta);
162 txq->cmd = NULL;
163 txq->meta = NULL;
164
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800165 /* 0-fill queue descriptor structure */
166 memset(txq, 0, sizeof(*txq));
167}
Samuel Ortiza8e74e272009-01-23 13:45:14 -0800168EXPORT_SYMBOL(iwl_tx_queue_free);
Tomas Winkler961ba602008-10-14 12:32:44 -0700169
170/**
171 * iwl_cmd_queue_free - Deallocate DMA queue.
172 * @txq: Transmit queue to deallocate.
173 *
174 * Empty queue by removing and destroying all BD's.
175 * Free all buffers.
176 * 0-fill, but do not free "txq" descriptor structure.
177 */
Abhijeet Kolekar3e5d2382009-03-17 21:51:49 -0700178void iwl_cmd_queue_free(struct iwl_priv *priv)
Tomas Winkler961ba602008-10-14 12:32:44 -0700179{
180 struct iwl_tx_queue *txq = &priv->txq[IWL_CMD_QUEUE_NUM];
181 struct iwl_queue *q = &txq->q;
182 struct pci_dev *dev = priv->pci_dev;
183 int i, len;
184
185 if (q->n_bd == 0)
186 return;
187
Johannes Bergc2acea82009-07-24 11:13:05 -0700188 len = sizeof(struct iwl_device_cmd) * q->n_window;
Tomas Winkler961ba602008-10-14 12:32:44 -0700189 len += IWL_MAX_SCAN_SIZE;
190
191 /* De-alloc array of command/tx buffers */
192 for (i = 0; i <= TFD_CMD_SLOTS; i++)
193 kfree(txq->cmd[i]);
194
195 /* De-alloc circular buffer of TFDs */
196 if (txq->q.n_bd)
Abhijeet Kolekar3e5d2382009-03-17 21:51:49 -0700197 pci_free_consistent(dev, priv->hw_params.tfd_size *
Tomas Winkler499b1882008-10-14 12:32:48 -0700198 txq->q.n_bd, txq->tfds, txq->q.dma_addr);
Tomas Winkler961ba602008-10-14 12:32:44 -0700199
Reinette Chatre28142982009-09-25 14:24:22 -0700200 /* deallocate arrays */
201 kfree(txq->cmd);
202 kfree(txq->meta);
203 txq->cmd = NULL;
204 txq->meta = NULL;
205
Tomas Winkler961ba602008-10-14 12:32:44 -0700206 /* 0-fill queue descriptor structure */
207 memset(txq, 0, sizeof(*txq));
208}
Abhijeet Kolekar3e5d2382009-03-17 21:51:49 -0700209EXPORT_SYMBOL(iwl_cmd_queue_free);
210
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800211/*************** DMA-QUEUE-GENERAL-FUNCTIONS *****
212 * DMA services
213 *
214 * Theory of operation
215 *
216 * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
217 * of buffer descriptors, each of which points to one or more data buffers for
218 * the device to read from or fill. Driver and device exchange status of each
219 * queue via "read" and "write" pointers. Driver keeps minimum of 2 empty
220 * entries in each circular buffer, to protect against confusing empty and full
221 * queue states.
222 *
223 * The device reads or writes the data in the queues via the device's several
224 * DMA/FIFO channels. Each queue is mapped to a single DMA channel.
225 *
226 * For Tx queue, there are low mark and high mark limits. If, after queuing
227 * the packet for Tx, free space become < low mark, Tx queue stopped. When
228 * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
229 * Tx queue resumed.
230 *
231 * See more detailed info in iwl-4965-hw.h.
232 ***************************************************/
233
234int iwl_queue_space(const struct iwl_queue *q)
235{
236 int s = q->read_ptr - q->write_ptr;
237
238 if (q->read_ptr > q->write_ptr)
239 s -= q->n_bd;
240
241 if (s <= 0)
242 s += q->n_window;
243 /* keep some reserve to not confuse empty and full situations */
244 s -= 2;
245 if (s < 0)
246 s = 0;
247 return s;
248}
249EXPORT_SYMBOL(iwl_queue_space);
250
251
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800252/**
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800253 * iwl_queue_init - Initialize queue's high/low-water and read/write indexes
254 */
Tomas Winkler443cfd42008-05-15 13:53:57 +0800255static int iwl_queue_init(struct iwl_priv *priv, struct iwl_queue *q,
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800256 int count, int slots_num, u32 id)
257{
258 q->n_bd = count;
259 q->n_window = slots_num;
260 q->id = id;
261
262 /* count must be power-of-two size, otherwise iwl_queue_inc_wrap
263 * and iwl_queue_dec_wrap are broken. */
264 BUG_ON(!is_power_of_2(count));
265
266 /* slots_num must be power-of-two size, otherwise
267 * get_cmd_index is broken. */
268 BUG_ON(!is_power_of_2(slots_num));
269
270 q->low_mark = q->n_window / 4;
271 if (q->low_mark < 4)
272 q->low_mark = 4;
273
274 q->high_mark = q->n_window / 8;
275 if (q->high_mark < 2)
276 q->high_mark = 2;
277
278 q->write_ptr = q->read_ptr = 0;
279
280 return 0;
281}
282
283/**
284 * iwl_tx_queue_alloc - Alloc driver data and TFD CB for one Tx/cmd queue
285 */
286static int iwl_tx_queue_alloc(struct iwl_priv *priv,
Ron Rindjunsky16466902008-05-05 10:22:50 +0800287 struct iwl_tx_queue *txq, u32 id)
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800288{
289 struct pci_dev *dev = priv->pci_dev;
Winkler, Tomas3978e5b2009-01-23 13:45:23 -0800290 size_t tfd_sz = priv->hw_params.tfd_size * TFD_QUEUE_SIZE_MAX;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800291
292 /* Driver private data, only for Tx (not command) queues,
293 * not shared with device. */
294 if (id != IWL_CMD_QUEUE_NUM) {
295 txq->txb = kmalloc(sizeof(txq->txb[0]) *
296 TFD_QUEUE_SIZE_MAX, GFP_KERNEL);
297 if (!txq->txb) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800298 IWL_ERR(priv, "kmalloc for auxiliary BD "
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800299 "structures failed\n");
300 goto error;
301 }
Winkler, Tomas3978e5b2009-01-23 13:45:23 -0800302 } else {
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800303 txq->txb = NULL;
Winkler, Tomas3978e5b2009-01-23 13:45:23 -0800304 }
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800305
306 /* Circular buffer of transmit frame descriptors (TFDs),
307 * shared with device */
Winkler, Tomas3978e5b2009-01-23 13:45:23 -0800308 txq->tfds = pci_alloc_consistent(dev, tfd_sz, &txq->q.dma_addr);
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800309
Tomas Winkler499b1882008-10-14 12:32:48 -0700310 if (!txq->tfds) {
Winkler, Tomas3978e5b2009-01-23 13:45:23 -0800311 IWL_ERR(priv, "pci_alloc_consistent(%zd) failed\n", tfd_sz);
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800312 goto error;
313 }
314 txq->q.id = id;
315
316 return 0;
317
318 error:
319 kfree(txq->txb);
320 txq->txb = NULL;
321
322 return -ENOMEM;
323}
324
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800325/**
326 * iwl_tx_queue_init - Allocate and initialize one tx/cmd queue
327 */
Samuel Ortiza8e74e272009-01-23 13:45:14 -0800328int iwl_tx_queue_init(struct iwl_priv *priv, struct iwl_tx_queue *txq,
329 int slots_num, u32 txq_id)
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800330{
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800331 int i, len;
Tomas Winkler73b7d742008-09-03 11:18:48 +0800332 int ret;
Johannes Bergc2acea82009-07-24 11:13:05 -0700333 int actual_slots = slots_num;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800334
335 /*
336 * Alloc buffer array for commands (Tx or other types of commands).
337 * For the command queue (#4), allocate command space + one big
338 * command for scan, since scan command is very huge; the system will
339 * not have two scans at the same time, so only one is needed.
340 * For normal Tx queues (all other queues), no super-size command
341 * space is needed.
342 */
Johannes Bergc2acea82009-07-24 11:13:05 -0700343 if (txq_id == IWL_CMD_QUEUE_NUM)
344 actual_slots++;
345
346 txq->meta = kzalloc(sizeof(struct iwl_cmd_meta) * actual_slots,
347 GFP_KERNEL);
348 txq->cmd = kzalloc(sizeof(struct iwl_device_cmd *) * actual_slots,
349 GFP_KERNEL);
350
351 if (!txq->meta || !txq->cmd)
352 goto out_free_arrays;
353
354 len = sizeof(struct iwl_device_cmd);
355 for (i = 0; i < actual_slots; i++) {
356 /* only happens for cmd queue */
357 if (i == slots_num)
358 len += IWL_MAX_SCAN_SIZE;
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800359
John W. Linville49898852008-09-02 15:07:18 -0400360 txq->cmd[i] = kmalloc(len, GFP_KERNEL);
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800361 if (!txq->cmd[i])
Tomas Winkler73b7d742008-09-03 11:18:48 +0800362 goto err;
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800363 }
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800364
365 /* Alloc driver data array and TFD circular buffer */
Tomas Winkler73b7d742008-09-03 11:18:48 +0800366 ret = iwl_tx_queue_alloc(priv, txq, txq_id);
367 if (ret)
368 goto err;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800369
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800370 txq->need_update = 0;
371
Johannes Berg45af8192009-06-19 13:52:43 -0700372 /* aggregation TX queues will get their ID when aggregation begins */
373 if (txq_id <= IWL_TX_FIFO_AC3)
374 txq->swq_id = txq_id;
375
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800376 /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
377 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
378 BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
379
380 /* Initialize queue's high/low-water marks, and head/tail indexes */
381 iwl_queue_init(priv, &txq->q, TFD_QUEUE_SIZE_MAX, slots_num, txq_id);
382
383 /* Tell device where to find queue */
Samuel Ortiza8e74e272009-01-23 13:45:14 -0800384 priv->cfg->ops->lib->txq_init(priv, txq);
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800385
386 return 0;
Tomas Winkler73b7d742008-09-03 11:18:48 +0800387err:
Johannes Bergc2acea82009-07-24 11:13:05 -0700388 for (i = 0; i < actual_slots; i++)
Tomas Winkler73b7d742008-09-03 11:18:48 +0800389 kfree(txq->cmd[i]);
Johannes Bergc2acea82009-07-24 11:13:05 -0700390out_free_arrays:
391 kfree(txq->meta);
392 kfree(txq->cmd);
Tomas Winkler73b7d742008-09-03 11:18:48 +0800393
Tomas Winkler73b7d742008-09-03 11:18:48 +0800394 return -ENOMEM;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800395}
Samuel Ortiza8e74e272009-01-23 13:45:14 -0800396EXPORT_SYMBOL(iwl_tx_queue_init);
397
Tomas Winklerda1bc452008-05-29 16:35:00 +0800398/**
399 * iwl_hw_txq_ctx_free - Free TXQ Context
400 *
401 * Destroy all TX DMA queues and structures
402 */
403void iwl_hw_txq_ctx_free(struct iwl_priv *priv)
404{
405 int txq_id;
406
407 /* Tx queues */
408 for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++)
Tomas Winkler961ba602008-10-14 12:32:44 -0700409 if (txq_id == IWL_CMD_QUEUE_NUM)
410 iwl_cmd_queue_free(priv);
411 else
412 iwl_tx_queue_free(priv, txq_id);
Tomas Winklerda1bc452008-05-29 16:35:00 +0800413
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800414 iwl_free_dma_ptr(priv, &priv->kw);
415
416 iwl_free_dma_ptr(priv, &priv->scd_bc_tbls);
Tomas Winklerda1bc452008-05-29 16:35:00 +0800417}
418EXPORT_SYMBOL(iwl_hw_txq_ctx_free);
419
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800420/**
421 * iwl_txq_ctx_reset - Reset TX queue context
Tomas Winklera96a27f2008-10-23 23:48:56 -0700422 * Destroys all DMA structures and initialize them again
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800423 *
424 * @param priv
425 * @return error code
426 */
427int iwl_txq_ctx_reset(struct iwl_priv *priv)
428{
429 int ret = 0;
430 int txq_id, slots_num;
Tomas Winklerda1bc452008-05-29 16:35:00 +0800431 unsigned long flags;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800432
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800433 /* Free all tx/cmd queues and keep-warm buffer */
434 iwl_hw_txq_ctx_free(priv);
435
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800436 ret = iwl_alloc_dma_ptr(priv, &priv->scd_bc_tbls,
437 priv->hw_params.scd_bc_tbls_size);
438 if (ret) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800439 IWL_ERR(priv, "Scheduler BC Table allocation failed\n");
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800440 goto error_bc_tbls;
441 }
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800442 /* Alloc keep-warm buffer */
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800443 ret = iwl_alloc_dma_ptr(priv, &priv->kw, IWL_KW_SIZE);
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800444 if (ret) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800445 IWL_ERR(priv, "Keep Warm allocation failed\n");
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800446 goto error_kw;
447 }
Tomas Winklerda1bc452008-05-29 16:35:00 +0800448 spin_lock_irqsave(&priv->lock, flags);
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800449
450 /* Turn off all Tx DMA fifos */
Tomas Winklerda1bc452008-05-29 16:35:00 +0800451 priv->cfg->ops->lib->txq_set_sched(priv, 0);
452
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800453 /* Tell NIC where to find the "keep warm" buffer */
454 iwl_write_direct32(priv, FH_KW_MEM_ADDR_REG, priv->kw.dma >> 4);
455
Tomas Winklerda1bc452008-05-29 16:35:00 +0800456 spin_unlock_irqrestore(&priv->lock, flags);
457
Tomas Winklerda1bc452008-05-29 16:35:00 +0800458 /* Alloc and init all Tx queues, including the command queue (#4) */
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800459 for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++) {
460 slots_num = (txq_id == IWL_CMD_QUEUE_NUM) ?
461 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
462 ret = iwl_tx_queue_init(priv, &priv->txq[txq_id], slots_num,
463 txq_id);
464 if (ret) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800465 IWL_ERR(priv, "Tx %d queue init failed\n", txq_id);
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800466 goto error;
467 }
468 }
469
470 return ret;
471
472 error:
473 iwl_hw_txq_ctx_free(priv);
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800474 iwl_free_dma_ptr(priv, &priv->kw);
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800475 error_kw:
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800476 iwl_free_dma_ptr(priv, &priv->scd_bc_tbls);
477 error_bc_tbls:
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800478 return ret;
479}
Emmanuel Grumbacha33c2f42008-09-03 11:26:56 +0800480
Tomas Winklerda1bc452008-05-29 16:35:00 +0800481/**
482 * iwl_txq_ctx_stop - Stop all Tx DMA channels, free Tx queue memory
483 */
484void iwl_txq_ctx_stop(struct iwl_priv *priv)
485{
Zhu Yif3f911d2008-12-02 12:14:04 -0800486 int ch;
Tomas Winklerda1bc452008-05-29 16:35:00 +0800487 unsigned long flags;
488
Tomas Winklerda1bc452008-05-29 16:35:00 +0800489 /* Turn off all Tx DMA fifos */
490 spin_lock_irqsave(&priv->lock, flags);
Tomas Winklerda1bc452008-05-29 16:35:00 +0800491
492 priv->cfg->ops->lib->txq_set_sched(priv, 0);
493
494 /* Stop each Tx DMA channel, and wait for it to be idle */
Zhu Yif3f911d2008-12-02 12:14:04 -0800495 for (ch = 0; ch < priv->hw_params.dma_chnl_num; ch++) {
496 iwl_write_direct32(priv, FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
Tomas Winklerda1bc452008-05-29 16:35:00 +0800497 iwl_poll_direct_bit(priv, FH_TSSR_TX_STATUS_REG,
Zhu Yif3f911d2008-12-02 12:14:04 -0800498 FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch),
Zhu, Yif0566582008-12-05 07:58:38 -0800499 1000);
Tomas Winklerda1bc452008-05-29 16:35:00 +0800500 }
Tomas Winklerda1bc452008-05-29 16:35:00 +0800501 spin_unlock_irqrestore(&priv->lock, flags);
502
503 /* Deallocate memory for all Tx queues */
504 iwl_hw_txq_ctx_free(priv);
505}
506EXPORT_SYMBOL(iwl_txq_ctx_stop);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800507
508/*
509 * handle build REPLY_TX command notification.
510 */
511static void iwl_tx_cmd_build_basic(struct iwl_priv *priv,
512 struct iwl_tx_cmd *tx_cmd,
Johannes Berge039fa42008-05-15 12:55:29 +0200513 struct ieee80211_tx_info *info,
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800514 struct ieee80211_hdr *hdr,
Rami Rosen0e7690f2008-12-18 18:04:51 +0200515 u8 std_id)
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800516{
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700517 __le16 fc = hdr->frame_control;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800518 __le32 tx_flags = tx_cmd->tx_flags;
519
520 tx_cmd->stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
Johannes Berge039fa42008-05-15 12:55:29 +0200521 if (!(info->flags & IEEE80211_TX_CTL_NO_ACK)) {
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800522 tx_flags |= TX_CMD_FLG_ACK_MSK;
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700523 if (ieee80211_is_mgmt(fc))
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800524 tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700525 if (ieee80211_is_probe_resp(fc) &&
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800526 !(le16_to_cpu(hdr->seq_ctrl) & 0xf))
527 tx_flags |= TX_CMD_FLG_TSF_MSK;
528 } else {
529 tx_flags &= (~TX_CMD_FLG_ACK_MSK);
530 tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
531 }
532
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700533 if (ieee80211_is_back_req(fc))
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800534 tx_flags |= TX_CMD_FLG_ACK_MSK | TX_CMD_FLG_IMM_BA_RSP_MASK;
535
536
537 tx_cmd->sta_id = std_id;
Harvey Harrison8b7b1e02008-06-11 14:21:56 -0700538 if (ieee80211_has_morefrags(fc))
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800539 tx_flags |= TX_CMD_FLG_MORE_FRAG_MSK;
540
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700541 if (ieee80211_is_data_qos(fc)) {
542 u8 *qc = ieee80211_get_qos_ctl(hdr);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800543 tx_cmd->tid_tspec = qc[0] & 0xf;
544 tx_flags &= ~TX_CMD_FLG_SEQ_CTL_MSK;
545 } else {
546 tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
547 }
548
Emmanuel Grumbacha326a5d2008-07-11 11:53:31 +0800549 priv->cfg->ops->utils->rts_tx_cmd_flag(info, &tx_flags);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800550
551 if ((tx_flags & TX_CMD_FLG_RTS_MSK) || (tx_flags & TX_CMD_FLG_CTS_MSK))
552 tx_flags |= TX_CMD_FLG_FULL_TXOP_PROT_MSK;
553
554 tx_flags &= ~(TX_CMD_FLG_ANT_SEL_MSK);
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700555 if (ieee80211_is_mgmt(fc)) {
556 if (ieee80211_is_assoc_req(fc) || ieee80211_is_reassoc_req(fc))
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800557 tx_cmd->timeout.pm_frame_timeout = cpu_to_le16(3);
558 else
559 tx_cmd->timeout.pm_frame_timeout = cpu_to_le16(2);
560 } else {
561 tx_cmd->timeout.pm_frame_timeout = 0;
562 }
563
564 tx_cmd->driver_txop = 0;
565 tx_cmd->tx_flags = tx_flags;
566 tx_cmd->next_frame_len = 0;
567}
568
569#define RTS_HCCA_RETRY_LIMIT 3
570#define RTS_DFAULT_RETRY_LIMIT 60
571
572static void iwl_tx_cmd_build_rate(struct iwl_priv *priv,
573 struct iwl_tx_cmd *tx_cmd,
Johannes Berge039fa42008-05-15 12:55:29 +0200574 struct ieee80211_tx_info *info,
Daniel C Halperinb58ef2142009-08-28 09:44:46 -0700575 __le16 fc, int is_hcca)
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800576{
Daniel C Halperinb58ef2142009-08-28 09:44:46 -0700577 u32 rate_flags;
Tomas Winkler76eff182008-10-14 12:32:45 -0700578 int rate_idx;
Daniel C Halperinb58ef2142009-08-28 09:44:46 -0700579 u8 rts_retry_limit;
580 u8 data_retry_limit;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800581 u8 rate_plcp;
Johannes Berg2e92e6f2008-05-15 12:55:27 +0200582
Daniel C Halperinb58ef2142009-08-28 09:44:46 -0700583 /* Set retry limit on DATA packets and Probe Responses*/
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800584 if (priv->data_retry_limit != -1)
585 data_retry_limit = priv->data_retry_limit;
Daniel C Halperinb58ef2142009-08-28 09:44:46 -0700586 else if (ieee80211_is_probe_resp(fc))
587 data_retry_limit = 3;
588 else
589 data_retry_limit = IWL_DEFAULT_TX_RETRY;
590 tx_cmd->data_retry_limit = data_retry_limit;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800591
Daniel C Halperinb58ef2142009-08-28 09:44:46 -0700592 /* Set retry limit on RTS packets */
593 rts_retry_limit = (is_hcca) ? RTS_HCCA_RETRY_LIMIT :
594 RTS_DFAULT_RETRY_LIMIT;
595 if (data_retry_limit < rts_retry_limit)
596 rts_retry_limit = data_retry_limit;
597 tx_cmd->rts_retry_limit = rts_retry_limit;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800598
Daniel C Halperinb58ef2142009-08-28 09:44:46 -0700599 /* DATA packets will use the uCode station table for rate/antenna
600 * selection */
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800601 if (ieee80211_is_data(fc)) {
602 tx_cmd->initial_rate_index = 0;
603 tx_cmd->tx_flags |= TX_CMD_FLG_STA_RATE_MSK;
Daniel C Halperinb58ef2142009-08-28 09:44:46 -0700604 return;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800605 }
606
Daniel C Halperinb58ef2142009-08-28 09:44:46 -0700607 /**
608 * If the current TX rate stored in mac80211 has the MCS bit set, it's
609 * not really a TX rate. Thus, we use the lowest supported rate for
610 * this band. Also use the lowest supported rate if the stored rate
611 * index is invalid.
612 */
613 rate_idx = info->control.rates[0].idx;
614 if (info->control.rates[0].flags & IEEE80211_TX_RC_MCS ||
615 (rate_idx < 0) || (rate_idx > IWL_RATE_COUNT_LEGACY))
616 rate_idx = rate_lowest_index(&priv->bands[info->band],
617 info->control.sta);
618 /* For 5 GHZ band, remap mac80211 rate indices into driver indices */
619 if (info->band == IEEE80211_BAND_5GHZ)
620 rate_idx += IWL_FIRST_OFDM_RATE;
621 /* Get PLCP rate for tx_cmd->rate_n_flags */
622 rate_plcp = iwl_rates[rate_idx].plcp;
623 /* Zero out flags for this packet */
624 rate_flags = 0;
625
626 /* Set CCK flag as needed */
627 if ((rate_idx >= IWL_FIRST_CCK_RATE) && (rate_idx <= IWL_LAST_CCK_RATE))
628 rate_flags |= RATE_MCS_CCK_MSK;
629
630 /* Set up RTS and CTS flags for certain packets */
631 switch (fc & cpu_to_le16(IEEE80211_FCTL_STYPE)) {
632 case cpu_to_le16(IEEE80211_STYPE_AUTH):
633 case cpu_to_le16(IEEE80211_STYPE_DEAUTH):
634 case cpu_to_le16(IEEE80211_STYPE_ASSOC_REQ):
635 case cpu_to_le16(IEEE80211_STYPE_REASSOC_REQ):
636 if (tx_cmd->tx_flags & TX_CMD_FLG_RTS_MSK) {
637 tx_cmd->tx_flags &= ~TX_CMD_FLG_RTS_MSK;
638 tx_cmd->tx_flags |= TX_CMD_FLG_CTS_MSK;
639 }
640 break;
641 default:
642 break;
643 }
644
645 /* Set up antennas */
646 priv->mgmt_tx_ant = iwl_toggle_tx_ant(priv, priv->mgmt_tx_ant);
647 rate_flags |= iwl_ant_idx_to_flags(priv->mgmt_tx_ant);
648
649 /* Set the rate in the TX cmd */
Tomas Winklere7d326a2008-06-12 09:47:11 +0800650 tx_cmd->rate_n_flags = iwl_hw_set_rate_n_flags(rate_plcp, rate_flags);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800651}
652
653static void iwl_tx_cmd_build_hwcrypto(struct iwl_priv *priv,
Johannes Berge039fa42008-05-15 12:55:29 +0200654 struct ieee80211_tx_info *info,
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800655 struct iwl_tx_cmd *tx_cmd,
656 struct sk_buff *skb_frag,
657 int sta_id)
658{
Johannes Berge039fa42008-05-15 12:55:29 +0200659 struct ieee80211_key_conf *keyconf = info->control.hw_key;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800660
Emmanuel Grumbachccc038a2008-05-15 13:54:09 +0800661 switch (keyconf->alg) {
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800662 case ALG_CCMP:
663 tx_cmd->sec_ctl = TX_CMD_SEC_CCM;
Emmanuel Grumbachccc038a2008-05-15 13:54:09 +0800664 memcpy(tx_cmd->key, keyconf->key, keyconf->keylen);
Johannes Berge039fa42008-05-15 12:55:29 +0200665 if (info->flags & IEEE80211_TX_CTL_AMPDU)
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800666 tx_cmd->tx_flags |= TX_CMD_FLG_AGG_CCMP_MSK;
Tomas Winklere1623442009-01-27 14:27:56 -0800667 IWL_DEBUG_TX(priv, "tx_cmd with AES hwcrypto\n");
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800668 break;
669
670 case ALG_TKIP:
671 tx_cmd->sec_ctl = TX_CMD_SEC_TKIP;
Emmanuel Grumbachccc038a2008-05-15 13:54:09 +0800672 ieee80211_get_tkip_key(keyconf, skb_frag,
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800673 IEEE80211_TKIP_P2_KEY, tx_cmd->key);
Tomas Winklere1623442009-01-27 14:27:56 -0800674 IWL_DEBUG_TX(priv, "tx_cmd with tkip hwcrypto\n");
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800675 break;
676
677 case ALG_WEP:
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800678 tx_cmd->sec_ctl |= (TX_CMD_SEC_WEP |
Emmanuel Grumbachccc038a2008-05-15 13:54:09 +0800679 (keyconf->keyidx & TX_CMD_SEC_MSK) << TX_CMD_SEC_SHIFT);
680
681 if (keyconf->keylen == WEP_KEY_LEN_128)
682 tx_cmd->sec_ctl |= TX_CMD_SEC_KEY128;
683
684 memcpy(&tx_cmd->key[3], keyconf->key, keyconf->keylen);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800685
Tomas Winklere1623442009-01-27 14:27:56 -0800686 IWL_DEBUG_TX(priv, "Configuring packet for WEP encryption "
Emmanuel Grumbachccc038a2008-05-15 13:54:09 +0800687 "with key %d\n", keyconf->keyidx);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800688 break;
689
690 default:
Tomas Winkler978785a2008-12-19 10:37:31 +0800691 IWL_ERR(priv, "Unknown encode alg %d\n", keyconf->alg);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800692 break;
693 }
694}
695
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800696/*
697 * start REPLY_TX command process
698 */
Johannes Berge039fa42008-05-15 12:55:29 +0200699int iwl_tx_skb(struct iwl_priv *priv, struct sk_buff *skb)
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800700{
701 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
Johannes Berge039fa42008-05-15 12:55:29 +0200702 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Tomas Winklerf3674222008-08-04 16:00:44 +0800703 struct iwl_tx_queue *txq;
704 struct iwl_queue *q;
Johannes Bergc2acea82009-07-24 11:13:05 -0700705 struct iwl_device_cmd *out_cmd;
706 struct iwl_cmd_meta *out_meta;
Tomas Winklerf3674222008-08-04 16:00:44 +0800707 struct iwl_tx_cmd *tx_cmd;
708 int swq_id, txq_id;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800709 dma_addr_t phys_addr;
710 dma_addr_t txcmd_phys;
711 dma_addr_t scratch_phys;
Johannes Bergbe1a71a2009-10-02 13:44:02 -0700712 u16 len, len_org, firstlen, secondlen;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800713 u16 seq_number = 0;
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700714 __le16 fc;
Rami Rosen0e7690f2008-12-18 18:04:51 +0200715 u8 hdr_len;
Tomas Winklerf3674222008-08-04 16:00:44 +0800716 u8 sta_id;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800717 u8 wait_write_ptr = 0;
718 u8 tid = 0;
719 u8 *qc = NULL;
720 unsigned long flags;
721 int ret;
722
723 spin_lock_irqsave(&priv->lock, flags);
724 if (iwl_is_rfkill(priv)) {
Tomas Winklere1623442009-01-27 14:27:56 -0800725 IWL_DEBUG_DROP(priv, "Dropping - RF KILL\n");
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800726 goto drop_unlock;
727 }
728
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700729 fc = hdr->frame_control;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800730
731#ifdef CONFIG_IWLWIFI_DEBUG
732 if (ieee80211_is_auth(fc))
Tomas Winklere1623442009-01-27 14:27:56 -0800733 IWL_DEBUG_TX(priv, "Sending AUTH frame\n");
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700734 else if (ieee80211_is_assoc_req(fc))
Tomas Winklere1623442009-01-27 14:27:56 -0800735 IWL_DEBUG_TX(priv, "Sending ASSOC frame\n");
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700736 else if (ieee80211_is_reassoc_req(fc))
Tomas Winklere1623442009-01-27 14:27:56 -0800737 IWL_DEBUG_TX(priv, "Sending REASSOC frame\n");
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800738#endif
739
Gábor Stefanikaa065262009-08-21 20:44:09 +0200740 /* drop all non-injected data frame if we are not associated */
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700741 if (ieee80211_is_data(fc) &&
Gábor Stefanikaa065262009-08-21 20:44:09 +0200742 !(info->flags & IEEE80211_TX_CTL_INJECTED) &&
Stefanik Gábord10c4ec2008-09-03 11:26:59 +0800743 (!iwl_is_associated(priv) ||
Johannes Berg05c914f2008-09-11 00:01:58 +0200744 ((priv->iw_mode == NL80211_IFTYPE_STATION) && !priv->assoc_id) ||
Stefanik Gábord10c4ec2008-09-03 11:26:59 +0800745 !priv->assoc_station_added)) {
Tomas Winklere1623442009-01-27 14:27:56 -0800746 IWL_DEBUG_DROP(priv, "Dropping - !iwl_is_associated\n");
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800747 goto drop_unlock;
748 }
749
Harvey Harrison7294ec92008-07-15 18:43:59 -0700750 hdr_len = ieee80211_hdrlen(fc);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800751
752 /* Find (or create) index into station table for destination station */
Gábor Stefanikaa065262009-08-21 20:44:09 +0200753 if (info->flags & IEEE80211_TX_CTL_INJECTED)
754 sta_id = priv->hw_params.bcast_sta_id;
755 else
756 sta_id = iwl_get_sta_id(priv, hdr);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800757 if (sta_id == IWL_INVALID_STATION) {
Tomas Winklere1623442009-01-27 14:27:56 -0800758 IWL_DEBUG_DROP(priv, "Dropping - INVALID STATION: %pM\n",
Johannes Berge1749612008-10-27 15:59:26 -0700759 hdr->addr1);
Johannes Berg3995bd92009-07-24 11:13:14 -0700760 goto drop_unlock;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800761 }
762
Tomas Winklere1623442009-01-27 14:27:56 -0800763 IWL_DEBUG_TX(priv, "station Id %d\n", sta_id);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800764
Johannes Berg45af8192009-06-19 13:52:43 -0700765 txq_id = skb_get_queue_mapping(skb);
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700766 if (ieee80211_is_data_qos(fc)) {
767 qc = ieee80211_get_qos_ctl(hdr);
Harvey Harrison7294ec92008-07-15 18:43:59 -0700768 tid = qc[0] & IEEE80211_QOS_CTL_TID_MASK;
Reinette Chatree6a6cf42009-08-13 13:30:50 -0700769 if (unlikely(tid >= MAX_TID_COUNT))
770 goto drop_unlock;
Tomas Winklerf3674222008-08-04 16:00:44 +0800771 seq_number = priv->stations[sta_id].tid[tid].seq_number;
772 seq_number &= IEEE80211_SCTL_SEQ;
773 hdr->seq_ctrl = hdr->seq_ctrl &
Harvey Harrisonc1b4aa32009-01-29 13:26:44 -0800774 cpu_to_le16(IEEE80211_SCTL_FRAG);
Tomas Winklerf3674222008-08-04 16:00:44 +0800775 hdr->seq_ctrl |= cpu_to_le16(seq_number);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800776 seq_number += 0x10;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800777 /* aggregation is on for this <sta,tid> */
Johannes Berg45af8192009-06-19 13:52:43 -0700778 if (info->flags & IEEE80211_TX_CTL_AMPDU)
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800779 txq_id = priv->stations[sta_id].tid[tid].agg.txq_id;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800780 }
781
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800782 txq = &priv->txq[txq_id];
Johannes Berg45af8192009-06-19 13:52:43 -0700783 swq_id = txq->swq_id;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800784 q = &txq->q;
785
Johannes Berg3995bd92009-07-24 11:13:14 -0700786 if (unlikely(iwl_queue_space(q) < q->high_mark))
787 goto drop_unlock;
788
789 if (ieee80211_is_data_qos(fc))
790 priv->stations[sta_id].tid[tid].tfds_in_queue++;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800791
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800792 /* Set up driver data for this TFD */
793 memset(&(txq->txb[q->write_ptr]), 0, sizeof(struct iwl_tx_info));
794 txq->txb[q->write_ptr].skb[0] = skb;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800795
796 /* Set up first empty entry in queue's array of Tx/cmd buffers */
Tomas Winklerb88b15d2008-10-14 12:32:49 -0700797 out_cmd = txq->cmd[q->write_ptr];
Johannes Bergc2acea82009-07-24 11:13:05 -0700798 out_meta = &txq->meta[q->write_ptr];
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800799 tx_cmd = &out_cmd->cmd.tx;
800 memset(&out_cmd->hdr, 0, sizeof(out_cmd->hdr));
801 memset(tx_cmd, 0, sizeof(struct iwl_tx_cmd));
802
803 /*
804 * Set up the Tx-command (not MAC!) header.
805 * Store the chosen Tx queue and TFD index within the sequence field;
806 * after Tx, uCode's Tx response will return this value so driver can
807 * locate the frame within the tx queue and do post-tx processing.
808 */
809 out_cmd->hdr.cmd = REPLY_TX;
810 out_cmd->hdr.sequence = cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
811 INDEX_TO_SEQ(q->write_ptr)));
812
813 /* Copy MAC header from skb into command buffer */
814 memcpy(tx_cmd->hdr, hdr, hdr_len);
815
Reinette Chatredf833b12009-04-21 10:55:48 -0700816
817 /* Total # bytes to be transmitted */
818 len = (u16)skb->len;
819 tx_cmd->len = cpu_to_le16(len);
820
821 if (info->control.hw_key)
822 iwl_tx_cmd_build_hwcrypto(priv, info, tx_cmd, skb, sta_id);
823
824 /* TODO need this for burst mode later on */
825 iwl_tx_cmd_build_basic(priv, tx_cmd, info, hdr, sta_id);
Wey-Yi Guy20594eb2009-08-07 15:41:39 -0700826 iwl_dbg_log_tx_data_frame(priv, len, hdr);
Reinette Chatredf833b12009-04-21 10:55:48 -0700827
828 /* set is_hcca to 0; it probably will never be implemented */
Daniel C Halperinb58ef2142009-08-28 09:44:46 -0700829 iwl_tx_cmd_build_rate(priv, tx_cmd, info, fc, 0);
Reinette Chatredf833b12009-04-21 10:55:48 -0700830
Wey-Yi Guy22fdf3c2009-08-07 15:41:40 -0700831 iwl_update_stats(priv, true, fc, len);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800832 /*
833 * Use the first empty entry in this queue's command buffer array
834 * to contain the Tx command and MAC header concatenated together
835 * (payload data will be in another buffer).
836 * Size of this varies, due to varying MAC header length.
837 * If end is not dword aligned, we'll have 2 extra bytes at the end
838 * of the MAC header (device reads on dword boundaries).
839 * We'll tell device about this padding later.
840 */
841 len = sizeof(struct iwl_tx_cmd) +
842 sizeof(struct iwl_cmd_header) + hdr_len;
843
844 len_org = len;
Johannes Bergbe1a71a2009-10-02 13:44:02 -0700845 firstlen = len = (len + 3) & ~3;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800846
847 if (len_org != len)
848 len_org = 1;
849 else
850 len_org = 0;
851
Reinette Chatredf833b12009-04-21 10:55:48 -0700852 /* Tell NIC about any 2-byte padding after MAC header */
853 if (len_org)
854 tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
855
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800856 /* Physical address of this Tx command's header (not MAC header!),
857 * within command buffer array. */
Tomas Winkler499b1882008-10-14 12:32:48 -0700858 txcmd_phys = pci_map_single(priv->pci_dev,
Reinette Chatredf833b12009-04-21 10:55:48 -0700859 &out_cmd->hdr, len,
Fenghua Yu96891ce2009-02-18 15:54:33 -0800860 PCI_DMA_BIDIRECTIONAL);
Johannes Bergc2acea82009-07-24 11:13:05 -0700861 pci_unmap_addr_set(out_meta, mapping, txcmd_phys);
862 pci_unmap_len_set(out_meta, len, len);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800863 /* Add buffer containing Tx command and MAC(!) header to TFD's
864 * first entry */
Samuel Ortiz7aaa1d72009-01-19 15:30:26 -0800865 priv->cfg->ops->lib->txq_attach_buf_to_tfd(priv, txq,
866 txcmd_phys, len, 1, 0);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800867
Reinette Chatredf833b12009-04-21 10:55:48 -0700868 if (!ieee80211_has_morefrags(hdr->frame_control)) {
869 txq->need_update = 1;
870 if (qc)
871 priv->stations[sta_id].tid[tid].seq_number = seq_number;
872 } else {
873 wait_write_ptr = 1;
874 txq->need_update = 0;
875 }
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800876
877 /* Set up TFD's 2nd entry to point directly to remainder of skb,
878 * if any (802.11 null frames have no payload). */
Johannes Bergbe1a71a2009-10-02 13:44:02 -0700879 secondlen = len = skb->len - hdr_len;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800880 if (len) {
881 phys_addr = pci_map_single(priv->pci_dev, skb->data + hdr_len,
882 len, PCI_DMA_TODEVICE);
Samuel Ortiz7aaa1d72009-01-19 15:30:26 -0800883 priv->cfg->ops->lib->txq_attach_buf_to_tfd(priv, txq,
884 phys_addr, len,
885 0, 0);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800886 }
887
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800888 scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) +
Reinette Chatredf833b12009-04-21 10:55:48 -0700889 offsetof(struct iwl_tx_cmd, scratch);
890
891 len = sizeof(struct iwl_tx_cmd) +
892 sizeof(struct iwl_cmd_header) + hdr_len;
893 /* take back ownership of DMA buffer to enable update */
894 pci_dma_sync_single_for_cpu(priv->pci_dev, txcmd_phys,
895 len, PCI_DMA_BIDIRECTIONAL);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800896 tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
Tomas Winkler499b1882008-10-14 12:32:48 -0700897 tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800898
Reinette Chatred2ee9cd2009-04-21 10:55:47 -0700899 IWL_DEBUG_TX(priv, "sequence nr = 0X%x \n",
900 le16_to_cpu(out_cmd->hdr.sequence));
901 IWL_DEBUG_TX(priv, "tx_flags = 0X%x \n", le32_to_cpu(tx_cmd->tx_flags));
Reinette Chatre3d816c72009-08-07 15:41:37 -0700902 iwl_print_hex_dump(priv, IWL_DL_TX, (u8 *)tx_cmd, sizeof(*tx_cmd));
903 iwl_print_hex_dump(priv, IWL_DL_TX, (u8 *)tx_cmd->hdr, hdr_len);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800904
905 /* Set up entry for this TFD in Tx byte-count array */
Reinette Chatre7b80ece2009-07-09 10:33:39 -0700906 if (info->flags & IEEE80211_TX_CTL_AMPDU)
907 priv->cfg->ops->lib->txq_update_byte_cnt_tbl(priv, txq,
Reinette Chatredf833b12009-04-21 10:55:48 -0700908 le16_to_cpu(tx_cmd->len));
909
910 pci_dma_sync_single_for_device(priv->pci_dev, txcmd_phys,
911 len, PCI_DMA_BIDIRECTIONAL);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800912
Johannes Bergbe1a71a2009-10-02 13:44:02 -0700913 trace_iwlwifi_dev_tx(priv,
914 &((struct iwl_tfd *)txq->tfds)[txq->q.write_ptr],
915 sizeof(struct iwl_tfd),
916 &out_cmd->hdr, firstlen,
917 skb->data + hdr_len, secondlen);
918
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800919 /* Tell device the write index *just past* this latest filled TFD */
920 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
921 ret = iwl_txq_update_write_ptr(priv, txq);
922 spin_unlock_irqrestore(&priv->lock, flags);
923
924 if (ret)
925 return ret;
926
Tomas Winkler143b09e2008-07-24 21:33:42 +0300927 if ((iwl_queue_space(q) < q->high_mark) && priv->mac80211_registered) {
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800928 if (wait_write_ptr) {
929 spin_lock_irqsave(&priv->lock, flags);
930 txq->need_update = 1;
931 iwl_txq_update_write_ptr(priv, txq);
932 spin_unlock_irqrestore(&priv->lock, flags);
Tomas Winkler143b09e2008-07-24 21:33:42 +0300933 } else {
Johannes Berge4e72fb2009-03-23 17:28:42 +0100934 iwl_stop_queue(priv, txq->swq_id);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800935 }
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800936 }
937
938 return 0;
939
940drop_unlock:
941 spin_unlock_irqrestore(&priv->lock, flags);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800942 return -1;
943}
944EXPORT_SYMBOL(iwl_tx_skb);
945
946/*************** HOST COMMAND QUEUE FUNCTIONS *****/
947
948/**
949 * iwl_enqueue_hcmd - enqueue a uCode command
950 * @priv: device private data point
951 * @cmd: a point to the ucode command structure
952 *
953 * The function returns < 0 values to indicate the operation is
954 * failed. On success, it turns the index (> 0) of command in the
955 * command queue.
956 */
957int iwl_enqueue_hcmd(struct iwl_priv *priv, struct iwl_host_cmd *cmd)
958{
959 struct iwl_tx_queue *txq = &priv->txq[IWL_CMD_QUEUE_NUM];
960 struct iwl_queue *q = &txq->q;
Johannes Bergc2acea82009-07-24 11:13:05 -0700961 struct iwl_device_cmd *out_cmd;
962 struct iwl_cmd_meta *out_meta;
Tomas Winklerf3674222008-08-04 16:00:44 +0800963 dma_addr_t phys_addr;
964 unsigned long flags;
965 int len, ret;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800966 u32 idx;
967 u16 fix_size;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800968
969 cmd->len = priv->cfg->ops->utils->get_hcmd_size(cmd->id, cmd->len);
970 fix_size = (u16)(cmd->len + sizeof(out_cmd->hdr));
971
972 /* If any of the command structures end up being larger than
973 * the TFD_MAX_PAYLOAD_SIZE, and it sent as a 'small' command then
974 * we will need to increase the size of the TFD entries */
975 BUG_ON((fix_size > TFD_MAX_PAYLOAD_SIZE) &&
Johannes Bergc2acea82009-07-24 11:13:05 -0700976 !(cmd->flags & CMD_SIZE_HUGE));
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800977
Wey-Yi Guy7812b162009-10-02 13:43:58 -0700978 if (iwl_is_rfkill(priv) || iwl_is_ctkill(priv)) {
979 IWL_DEBUG_INFO(priv, "Not sending command - RF/CT KILL\n");
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800980 return -EIO;
981 }
982
Johannes Bergc2acea82009-07-24 11:13:05 -0700983 if (iwl_queue_space(q) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800984 IWL_ERR(priv, "No space for Tx\n");
Wey-Yi Guy7812b162009-10-02 13:43:58 -0700985 if (iwl_within_ct_kill_margin(priv))
986 iwl_tt_enter_ct_kill(priv);
987 else {
988 IWL_ERR(priv, "Restarting adapter due to queue full\n");
989 queue_work(priv->workqueue, &priv->restart);
990 }
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800991 return -ENOSPC;
992 }
993
994 spin_lock_irqsave(&priv->hcmd_lock, flags);
995
Johannes Bergc2acea82009-07-24 11:13:05 -0700996 idx = get_cmd_index(q, q->write_ptr, cmd->flags & CMD_SIZE_HUGE);
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800997 out_cmd = txq->cmd[idx];
Johannes Bergc2acea82009-07-24 11:13:05 -0700998 out_meta = &txq->meta[idx];
999
Daniel C Halperin8ce73f32009-07-31 14:28:06 -07001000 memset(out_meta, 0, sizeof(*out_meta)); /* re-initialize to NULL */
Johannes Bergc2acea82009-07-24 11:13:05 -07001001 out_meta->flags = cmd->flags;
1002 if (cmd->flags & CMD_WANT_SKB)
1003 out_meta->source = cmd;
1004 if (cmd->flags & CMD_ASYNC)
1005 out_meta->callback = cmd->callback;
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001006
1007 out_cmd->hdr.cmd = cmd->id;
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001008 memcpy(&out_cmd->cmd.payload, cmd->data, cmd->len);
1009
1010 /* At this point, the out_cmd now has all of the incoming cmd
1011 * information */
1012
1013 out_cmd->hdr.flags = 0;
1014 out_cmd->hdr.sequence = cpu_to_le16(QUEUE_TO_SEQ(IWL_CMD_QUEUE_NUM) |
1015 INDEX_TO_SEQ(q->write_ptr));
Johannes Bergc2acea82009-07-24 11:13:05 -07001016 if (cmd->flags & CMD_SIZE_HUGE)
Tomas Winkler9734cb22008-09-03 11:26:52 +08001017 out_cmd->hdr.sequence |= SEQ_HUGE_FRAME;
Johannes Bergc2acea82009-07-24 11:13:05 -07001018 len = sizeof(struct iwl_device_cmd);
Reinette Chatredf833b12009-04-21 10:55:48 -07001019 len += (idx == TFD_CMD_SLOTS) ? IWL_MAX_SCAN_SIZE : 0;
Tomas Winkler499b1882008-10-14 12:32:48 -07001020
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001021
Esti Kummerded2ae72008-08-04 16:00:45 +08001022#ifdef CONFIG_IWLWIFI_DEBUG
1023 switch (out_cmd->hdr.cmd) {
1024 case REPLY_TX_LINK_QUALITY_CMD:
1025 case SENSITIVITY_CMD:
Tomas Winklere1623442009-01-27 14:27:56 -08001026 IWL_DEBUG_HC_DUMP(priv, "Sending command %s (#%x), seq: 0x%04X, "
Esti Kummerded2ae72008-08-04 16:00:45 +08001027 "%d bytes at %d[%d]:%d\n",
1028 get_cmd_string(out_cmd->hdr.cmd),
1029 out_cmd->hdr.cmd,
1030 le16_to_cpu(out_cmd->hdr.sequence), fix_size,
1031 q->write_ptr, idx, IWL_CMD_QUEUE_NUM);
1032 break;
1033 default:
Tomas Winklere1623442009-01-27 14:27:56 -08001034 IWL_DEBUG_HC(priv, "Sending command %s (#%x), seq: 0x%04X, "
Esti Kummerded2ae72008-08-04 16:00:45 +08001035 "%d bytes at %d[%d]:%d\n",
1036 get_cmd_string(out_cmd->hdr.cmd),
1037 out_cmd->hdr.cmd,
1038 le16_to_cpu(out_cmd->hdr.sequence), fix_size,
1039 q->write_ptr, idx, IWL_CMD_QUEUE_NUM);
1040 }
1041#endif
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001042 txq->need_update = 1;
1043
Samuel Ortiz518099a2009-01-19 15:30:27 -08001044 if (priv->cfg->ops->lib->txq_update_byte_cnt_tbl)
1045 /* Set up entry in queue's byte count circular buffer */
1046 priv->cfg->ops->lib->txq_update_byte_cnt_tbl(priv, txq, 0);
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001047
Reinette Chatredf833b12009-04-21 10:55:48 -07001048 phys_addr = pci_map_single(priv->pci_dev, &out_cmd->hdr,
1049 fix_size, PCI_DMA_BIDIRECTIONAL);
Johannes Bergc2acea82009-07-24 11:13:05 -07001050 pci_unmap_addr_set(out_meta, mapping, phys_addr);
1051 pci_unmap_len_set(out_meta, len, fix_size);
Reinette Chatredf833b12009-04-21 10:55:48 -07001052
Johannes Bergbe1a71a2009-10-02 13:44:02 -07001053 trace_iwlwifi_dev_hcmd(priv, &out_cmd->hdr, fix_size, cmd->flags);
1054
Reinette Chatredf833b12009-04-21 10:55:48 -07001055 priv->cfg->ops->lib->txq_attach_buf_to_tfd(priv, txq,
1056 phys_addr, fix_size, 1,
1057 U32_PAD(cmd->len));
1058
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001059 /* Increment and update queue's write index */
1060 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
1061 ret = iwl_txq_update_write_ptr(priv, txq);
1062
1063 spin_unlock_irqrestore(&priv->hcmd_lock, flags);
1064 return ret ? ret : idx;
1065}
1066
Tomas Winkler17b88922008-05-29 16:35:12 +08001067int iwl_tx_queue_reclaim(struct iwl_priv *priv, int txq_id, int index)
1068{
1069 struct iwl_tx_queue *txq = &priv->txq[txq_id];
1070 struct iwl_queue *q = &txq->q;
1071 struct iwl_tx_info *tx_info;
1072 int nfreed = 0;
1073
1074 if ((index >= q->n_bd) || (iwl_queue_used(q, index) == 0)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08001075 IWL_ERR(priv, "Read index for DMA queue txq id (%d), index %d, "
Tomas Winkler17b88922008-05-29 16:35:12 +08001076 "is out of range [0-%d] %d %d.\n", txq_id,
1077 index, q->n_bd, q->write_ptr, q->read_ptr);
1078 return 0;
1079 }
1080
Tomas Winkler499b1882008-10-14 12:32:48 -07001081 for (index = iwl_queue_inc_wrap(index, q->n_bd);
1082 q->read_ptr != index;
1083 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
Tomas Winkler17b88922008-05-29 16:35:12 +08001084
1085 tx_info = &txq->txb[txq->q.read_ptr];
1086 ieee80211_tx_status_irqsafe(priv->hw, tx_info->skb[0]);
1087 tx_info->skb[0] = NULL;
Tomas Winkler17b88922008-05-29 16:35:12 +08001088
Tomas Winkler972cf442008-05-29 16:35:13 +08001089 if (priv->cfg->ops->lib->txq_inval_byte_cnt_tbl)
1090 priv->cfg->ops->lib->txq_inval_byte_cnt_tbl(priv, txq);
1091
Samuel Ortiz7aaa1d72009-01-19 15:30:26 -08001092 priv->cfg->ops->lib->txq_free_tfd(priv, txq);
Tomas Winkler17b88922008-05-29 16:35:12 +08001093 nfreed++;
1094 }
1095 return nfreed;
1096}
1097EXPORT_SYMBOL(iwl_tx_queue_reclaim);
1098
1099
1100/**
1101 * iwl_hcmd_queue_reclaim - Reclaim TX command queue entries already Tx'd
1102 *
1103 * When FW advances 'R' index, all entries between old and new 'R' index
1104 * need to be reclaimed. As result, some free space forms. If there is
1105 * enough free space (> low mark), wake the stack that feeds us.
1106 */
Tomas Winkler499b1882008-10-14 12:32:48 -07001107static void iwl_hcmd_queue_reclaim(struct iwl_priv *priv, int txq_id,
1108 int idx, int cmd_idx)
Tomas Winkler17b88922008-05-29 16:35:12 +08001109{
1110 struct iwl_tx_queue *txq = &priv->txq[txq_id];
1111 struct iwl_queue *q = &txq->q;
1112 int nfreed = 0;
1113
Tomas Winkler499b1882008-10-14 12:32:48 -07001114 if ((idx >= q->n_bd) || (iwl_queue_used(q, idx) == 0)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08001115 IWL_ERR(priv, "Read index for DMA queue txq id (%d), index %d, "
Tomas Winkler17b88922008-05-29 16:35:12 +08001116 "is out of range [0-%d] %d %d.\n", txq_id,
Tomas Winkler499b1882008-10-14 12:32:48 -07001117 idx, q->n_bd, q->write_ptr, q->read_ptr);
Tomas Winkler17b88922008-05-29 16:35:12 +08001118 return;
1119 }
1120
Tomas Winkler499b1882008-10-14 12:32:48 -07001121 pci_unmap_single(priv->pci_dev,
Johannes Bergc2acea82009-07-24 11:13:05 -07001122 pci_unmap_addr(&txq->meta[cmd_idx], mapping),
1123 pci_unmap_len(&txq->meta[cmd_idx], len),
Fenghua Yu96891ce2009-02-18 15:54:33 -08001124 PCI_DMA_BIDIRECTIONAL);
Tomas Winkler17b88922008-05-29 16:35:12 +08001125
Tomas Winkler499b1882008-10-14 12:32:48 -07001126 for (idx = iwl_queue_inc_wrap(idx, q->n_bd); q->read_ptr != idx;
1127 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
1128
1129 if (nfreed++ > 0) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08001130 IWL_ERR(priv, "HCMD skipped: index (%d) %d %d\n", idx,
Tomas Winkler17b88922008-05-29 16:35:12 +08001131 q->write_ptr, q->read_ptr);
1132 queue_work(priv->workqueue, &priv->restart);
1133 }
Gregory Greenmanda99c4b2008-08-04 16:00:40 +08001134
Tomas Winkler17b88922008-05-29 16:35:12 +08001135 }
1136}
1137
1138/**
1139 * iwl_tx_cmd_complete - Pull unused buffers off the queue and reclaim them
1140 * @rxb: Rx buffer to reclaim
1141 *
1142 * If an Rx buffer has an async callback associated with it the callback
1143 * will be executed. The attached skb (if present) will only be freed
1144 * if the callback returns 1
1145 */
1146void iwl_tx_cmd_complete(struct iwl_priv *priv, struct iwl_rx_mem_buffer *rxb)
1147{
1148 struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
1149 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
1150 int txq_id = SEQ_TO_QUEUE(sequence);
1151 int index = SEQ_TO_INDEX(sequence);
Tomas Winkler17b88922008-05-29 16:35:12 +08001152 int cmd_index;
Tomas Winkler9734cb22008-09-03 11:26:52 +08001153 bool huge = !!(pkt->hdr.sequence & SEQ_HUGE_FRAME);
Johannes Bergc2acea82009-07-24 11:13:05 -07001154 struct iwl_device_cmd *cmd;
1155 struct iwl_cmd_meta *meta;
Tomas Winkler17b88922008-05-29 16:35:12 +08001156
1157 /* If a Tx command is being handled and it isn't in the actual
1158 * command queue then there a command routing bug has been introduced
1159 * in the queue management code. */
Johannes Berg55d6a3c2008-09-23 19:18:43 +02001160 if (WARN(txq_id != IWL_CMD_QUEUE_NUM,
Winkler, Tomas01ef93232008-11-07 09:58:45 -08001161 "wrong command queue %d, sequence 0x%X readp=%d writep=%d\n",
1162 txq_id, sequence,
1163 priv->txq[IWL_CMD_QUEUE_NUM].q.read_ptr,
1164 priv->txq[IWL_CMD_QUEUE_NUM].q.write_ptr)) {
Reinette Chatreec741162009-07-24 11:13:08 -07001165 iwl_print_hex_error(priv, pkt, 32);
Johannes Berg55d6a3c2008-09-23 19:18:43 +02001166 return;
Winkler, Tomas01ef93232008-11-07 09:58:45 -08001167 }
Tomas Winkler17b88922008-05-29 16:35:12 +08001168
1169 cmd_index = get_cmd_index(&priv->txq[IWL_CMD_QUEUE_NUM].q, index, huge);
Gregory Greenmanda99c4b2008-08-04 16:00:40 +08001170 cmd = priv->txq[IWL_CMD_QUEUE_NUM].cmd[cmd_index];
Johannes Bergc2acea82009-07-24 11:13:05 -07001171 meta = &priv->txq[IWL_CMD_QUEUE_NUM].meta[cmd_index];
Tomas Winkler17b88922008-05-29 16:35:12 +08001172
1173 /* Input error checking is done when commands are added to queue. */
Johannes Bergc2acea82009-07-24 11:13:05 -07001174 if (meta->flags & CMD_WANT_SKB) {
1175 meta->source->reply_skb = rxb->skb;
Tomas Winkler17b88922008-05-29 16:35:12 +08001176 rxb->skb = NULL;
Johannes Berg5696aea2009-07-24 11:13:06 -07001177 } else if (meta->callback)
1178 meta->callback(priv, cmd, rxb->skb);
Tomas Winkler17b88922008-05-29 16:35:12 +08001179
Tomas Winkler499b1882008-10-14 12:32:48 -07001180 iwl_hcmd_queue_reclaim(priv, txq_id, index, cmd_index);
Tomas Winkler17b88922008-05-29 16:35:12 +08001181
Johannes Bergc2acea82009-07-24 11:13:05 -07001182 if (!(meta->flags & CMD_ASYNC)) {
Tomas Winkler17b88922008-05-29 16:35:12 +08001183 clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
1184 wake_up_interruptible(&priv->wait_command_queue);
1185 }
1186}
1187EXPORT_SYMBOL(iwl_tx_cmd_complete);
1188
Tomas Winkler30e553e2008-05-29 16:35:16 +08001189/*
1190 * Find first available (lowest unused) Tx Queue, mark it "active".
1191 * Called only when finding queue for aggregation.
1192 * Should never return anything < 7, because they should already
1193 * be in use as EDCA AC (0-3), Command (4), HCCA (5, 6).
1194 */
1195static int iwl_txq_ctx_activate_free(struct iwl_priv *priv)
1196{
1197 int txq_id;
1198
1199 for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++)
1200 if (!test_and_set_bit(txq_id, &priv->txq_ctx_active_msk))
1201 return txq_id;
1202 return -1;
1203}
1204
1205int iwl_tx_agg_start(struct iwl_priv *priv, const u8 *ra, u16 tid, u16 *ssn)
1206{
1207 int sta_id;
1208 int tx_fifo;
1209 int txq_id;
1210 int ret;
1211 unsigned long flags;
1212 struct iwl_tid_data *tid_data;
Tomas Winkler30e553e2008-05-29 16:35:16 +08001213
1214 if (likely(tid < ARRAY_SIZE(default_tid_to_tx_fifo)))
1215 tx_fifo = default_tid_to_tx_fifo[tid];
1216 else
1217 return -EINVAL;
1218
Winkler, Tomas39aadf82008-12-19 10:37:32 +08001219 IWL_WARN(priv, "%s on ra = %pM tid = %d\n",
Johannes Berge1749612008-10-27 15:59:26 -07001220 __func__, ra, tid);
Tomas Winkler30e553e2008-05-29 16:35:16 +08001221
1222 sta_id = iwl_find_station(priv, ra);
Wey-Yi Guy3eb92962009-04-01 14:33:25 -07001223 if (sta_id == IWL_INVALID_STATION) {
1224 IWL_ERR(priv, "Start AGG on invalid station\n");
Tomas Winkler30e553e2008-05-29 16:35:16 +08001225 return -ENXIO;
Wey-Yi Guy3eb92962009-04-01 14:33:25 -07001226 }
Roel Kluin082e7082009-07-25 23:34:31 +02001227 if (unlikely(tid >= MAX_TID_COUNT))
1228 return -EINVAL;
Tomas Winkler30e553e2008-05-29 16:35:16 +08001229
1230 if (priv->stations[sta_id].tid[tid].agg.state != IWL_AGG_OFF) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08001231 IWL_ERR(priv, "Start AGG when state is not IWL_AGG_OFF !\n");
Tomas Winkler30e553e2008-05-29 16:35:16 +08001232 return -ENXIO;
1233 }
1234
1235 txq_id = iwl_txq_ctx_activate_free(priv);
Wey-Yi Guy3eb92962009-04-01 14:33:25 -07001236 if (txq_id == -1) {
1237 IWL_ERR(priv, "No free aggregation queue available\n");
Tomas Winkler30e553e2008-05-29 16:35:16 +08001238 return -ENXIO;
Wey-Yi Guy3eb92962009-04-01 14:33:25 -07001239 }
Tomas Winkler30e553e2008-05-29 16:35:16 +08001240
1241 spin_lock_irqsave(&priv->sta_lock, flags);
1242 tid_data = &priv->stations[sta_id].tid[tid];
1243 *ssn = SEQ_TO_SN(tid_data->seq_number);
1244 tid_data->agg.txq_id = txq_id;
Johannes Berg45af8192009-06-19 13:52:43 -07001245 priv->txq[txq_id].swq_id = iwl_virtual_agg_queue_num(tx_fifo, txq_id);
Tomas Winkler30e553e2008-05-29 16:35:16 +08001246 spin_unlock_irqrestore(&priv->sta_lock, flags);
1247
1248 ret = priv->cfg->ops->lib->txq_agg_enable(priv, txq_id, tx_fifo,
1249 sta_id, tid, *ssn);
1250 if (ret)
1251 return ret;
1252
1253 if (tid_data->tfds_in_queue == 0) {
Wey-Yi Guy3eb92962009-04-01 14:33:25 -07001254 IWL_DEBUG_HT(priv, "HW queue is empty\n");
Tomas Winkler30e553e2008-05-29 16:35:16 +08001255 tid_data->agg.state = IWL_AGG_ON;
1256 ieee80211_start_tx_ba_cb_irqsafe(priv->hw, ra, tid);
1257 } else {
Tomas Winklere1623442009-01-27 14:27:56 -08001258 IWL_DEBUG_HT(priv, "HW queue is NOT empty: %d packets in HW queue\n",
Tomas Winkler30e553e2008-05-29 16:35:16 +08001259 tid_data->tfds_in_queue);
1260 tid_data->agg.state = IWL_EMPTYING_HW_QUEUE_ADDBA;
1261 }
1262 return ret;
1263}
1264EXPORT_SYMBOL(iwl_tx_agg_start);
1265
1266int iwl_tx_agg_stop(struct iwl_priv *priv , const u8 *ra, u16 tid)
1267{
1268 int tx_fifo_id, txq_id, sta_id, ssn = -1;
1269 struct iwl_tid_data *tid_data;
1270 int ret, write_ptr, read_ptr;
1271 unsigned long flags;
Tomas Winkler30e553e2008-05-29 16:35:16 +08001272
1273 if (!ra) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08001274 IWL_ERR(priv, "ra = NULL\n");
Tomas Winkler30e553e2008-05-29 16:35:16 +08001275 return -EINVAL;
1276 }
1277
Reinette Chatree6a6cf42009-08-13 13:30:50 -07001278 if (unlikely(tid >= MAX_TID_COUNT))
1279 return -EINVAL;
1280
Tomas Winkler30e553e2008-05-29 16:35:16 +08001281 if (likely(tid < ARRAY_SIZE(default_tid_to_tx_fifo)))
1282 tx_fifo_id = default_tid_to_tx_fifo[tid];
1283 else
1284 return -EINVAL;
1285
1286 sta_id = iwl_find_station(priv, ra);
1287
Wey-Yi Guya2f1cbe2009-03-17 21:51:52 -07001288 if (sta_id == IWL_INVALID_STATION) {
1289 IWL_ERR(priv, "Invalid station for AGG tid %d\n", tid);
Tomas Winkler30e553e2008-05-29 16:35:16 +08001290 return -ENXIO;
Wey-Yi Guya2f1cbe2009-03-17 21:51:52 -07001291 }
Tomas Winkler30e553e2008-05-29 16:35:16 +08001292
1293 if (priv->stations[sta_id].tid[tid].agg.state != IWL_AGG_ON)
Winkler, Tomas39aadf82008-12-19 10:37:32 +08001294 IWL_WARN(priv, "Stopping AGG while state not IWL_AGG_ON\n");
Tomas Winkler30e553e2008-05-29 16:35:16 +08001295
1296 tid_data = &priv->stations[sta_id].tid[tid];
1297 ssn = (tid_data->seq_number & IEEE80211_SCTL_SEQ) >> 4;
1298 txq_id = tid_data->agg.txq_id;
1299 write_ptr = priv->txq[txq_id].q.write_ptr;
1300 read_ptr = priv->txq[txq_id].q.read_ptr;
1301
1302 /* The queue is not empty */
1303 if (write_ptr != read_ptr) {
Tomas Winklere1623442009-01-27 14:27:56 -08001304 IWL_DEBUG_HT(priv, "Stopping a non empty AGG HW QUEUE\n");
Tomas Winkler30e553e2008-05-29 16:35:16 +08001305 priv->stations[sta_id].tid[tid].agg.state =
1306 IWL_EMPTYING_HW_QUEUE_DELBA;
1307 return 0;
1308 }
1309
Tomas Winklere1623442009-01-27 14:27:56 -08001310 IWL_DEBUG_HT(priv, "HW queue is empty\n");
Tomas Winkler30e553e2008-05-29 16:35:16 +08001311 priv->stations[sta_id].tid[tid].agg.state = IWL_AGG_OFF;
1312
1313 spin_lock_irqsave(&priv->lock, flags);
1314 ret = priv->cfg->ops->lib->txq_agg_disable(priv, txq_id, ssn,
1315 tx_fifo_id);
1316 spin_unlock_irqrestore(&priv->lock, flags);
1317
1318 if (ret)
1319 return ret;
1320
1321 ieee80211_stop_tx_ba_cb_irqsafe(priv->hw, ra, tid);
1322
1323 return 0;
1324}
1325EXPORT_SYMBOL(iwl_tx_agg_stop);
1326
1327int iwl_txq_check_empty(struct iwl_priv *priv, int sta_id, u8 tid, int txq_id)
1328{
1329 struct iwl_queue *q = &priv->txq[txq_id].q;
1330 u8 *addr = priv->stations[sta_id].sta.sta.addr;
1331 struct iwl_tid_data *tid_data = &priv->stations[sta_id].tid[tid];
1332
1333 switch (priv->stations[sta_id].tid[tid].agg.state) {
1334 case IWL_EMPTYING_HW_QUEUE_DELBA:
1335 /* We are reclaiming the last packet of the */
1336 /* aggregated HW queue */
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001337 if ((txq_id == tid_data->agg.txq_id) &&
1338 (q->read_ptr == q->write_ptr)) {
Tomas Winkler30e553e2008-05-29 16:35:16 +08001339 u16 ssn = SEQ_TO_SN(tid_data->seq_number);
1340 int tx_fifo = default_tid_to_tx_fifo[tid];
Tomas Winklere1623442009-01-27 14:27:56 -08001341 IWL_DEBUG_HT(priv, "HW queue empty: continue DELBA flow\n");
Tomas Winkler30e553e2008-05-29 16:35:16 +08001342 priv->cfg->ops->lib->txq_agg_disable(priv, txq_id,
1343 ssn, tx_fifo);
1344 tid_data->agg.state = IWL_AGG_OFF;
1345 ieee80211_stop_tx_ba_cb_irqsafe(priv->hw, addr, tid);
1346 }
1347 break;
1348 case IWL_EMPTYING_HW_QUEUE_ADDBA:
1349 /* We are reclaiming the last packet of the queue */
1350 if (tid_data->tfds_in_queue == 0) {
Tomas Winklere1623442009-01-27 14:27:56 -08001351 IWL_DEBUG_HT(priv, "HW queue empty: continue ADDBA flow\n");
Tomas Winkler30e553e2008-05-29 16:35:16 +08001352 tid_data->agg.state = IWL_AGG_ON;
1353 ieee80211_start_tx_ba_cb_irqsafe(priv->hw, addr, tid);
1354 }
1355 break;
1356 }
1357 return 0;
1358}
1359EXPORT_SYMBOL(iwl_txq_check_empty);
Tomas Winkler30e553e2008-05-29 16:35:16 +08001360
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001361/**
1362 * iwl_tx_status_reply_compressed_ba - Update tx status from block-ack
1363 *
1364 * Go through block-ack's bitmap of ACK'd frames, update driver's record of
1365 * ACK vs. not. This gets sent to mac80211, then to rate scaling algo.
1366 */
1367static int iwl_tx_status_reply_compressed_ba(struct iwl_priv *priv,
1368 struct iwl_ht_agg *agg,
1369 struct iwl_compressed_ba_resp *ba_resp)
1370
1371{
1372 int i, sh, ack;
1373 u16 seq_ctl = le16_to_cpu(ba_resp->seq_ctl);
1374 u16 scd_flow = le16_to_cpu(ba_resp->scd_flow);
1375 u64 bitmap;
1376 int successes = 0;
1377 struct ieee80211_tx_info *info;
1378
1379 if (unlikely(!agg->wait_for_ba)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08001380 IWL_ERR(priv, "Received BA when not expected\n");
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001381 return -EINVAL;
1382 }
1383
1384 /* Mark that the expected block-ack response arrived */
1385 agg->wait_for_ba = 0;
Tomas Winklere1623442009-01-27 14:27:56 -08001386 IWL_DEBUG_TX_REPLY(priv, "BA %d %d\n", agg->start_idx, ba_resp->seq_ctl);
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001387
1388 /* Calculate shift to align block-ack bits with our Tx window bits */
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001389 sh = agg->start_idx - SEQ_TO_INDEX(seq_ctl >> 4);
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001390 if (sh < 0) /* tbw something is wrong with indices */
1391 sh += 0x100;
1392
1393 /* don't use 64-bit values for now */
1394 bitmap = le64_to_cpu(ba_resp->bitmap) >> sh;
1395
1396 if (agg->frame_count > (64 - sh)) {
Tomas Winklere1623442009-01-27 14:27:56 -08001397 IWL_DEBUG_TX_REPLY(priv, "more frames than bitmap size");
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001398 return -1;
1399 }
1400
1401 /* check for success or failure according to the
1402 * transmitted bitmap and block-ack bitmap */
1403 bitmap &= agg->bitmap;
1404
1405 /* For each frame attempted in aggregation,
1406 * update driver's record of tx frame's status. */
1407 for (i = 0; i < agg->frame_count ; i++) {
Emmanuel Grumbach4aa41f12008-07-18 13:53:09 +08001408 ack = bitmap & (1ULL << i);
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001409 successes += !!ack;
Tomas Winklere1623442009-01-27 14:27:56 -08001410 IWL_DEBUG_TX_REPLY(priv, "%s ON i=%d idx=%d raw=%d\n",
Abhijeet Kolekarc3056062008-11-12 13:14:08 -08001411 ack ? "ACK" : "NACK", i, (agg->start_idx + i) & 0xff,
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001412 agg->start_idx + i);
1413 }
1414
1415 info = IEEE80211_SKB_CB(priv->txq[scd_flow].txb[agg->start_idx].skb[0]);
1416 memset(&info->status, 0, sizeof(info->status));
Daniel C Halperin91a55ae2009-09-17 10:43:49 -07001417 info->flags |= IEEE80211_TX_STAT_ACK;
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001418 info->flags |= IEEE80211_TX_STAT_AMPDU;
1419 info->status.ampdu_ack_map = successes;
1420 info->status.ampdu_ack_len = agg->frame_count;
1421 iwl_hwrate_to_tx_control(priv, agg->rate_n_flags, info);
1422
Tomas Winklere1623442009-01-27 14:27:56 -08001423 IWL_DEBUG_TX_REPLY(priv, "Bitmap %llx\n", (unsigned long long)bitmap);
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001424
1425 return 0;
1426}
1427
1428/**
1429 * iwl_rx_reply_compressed_ba - Handler for REPLY_COMPRESSED_BA
1430 *
1431 * Handles block-acknowledge notification from device, which reports success
1432 * of frames sent via aggregation.
1433 */
1434void iwl_rx_reply_compressed_ba(struct iwl_priv *priv,
1435 struct iwl_rx_mem_buffer *rxb)
1436{
1437 struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
1438 struct iwl_compressed_ba_resp *ba_resp = &pkt->u.compressed_ba;
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001439 struct iwl_tx_queue *txq = NULL;
1440 struct iwl_ht_agg *agg;
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001441 int index;
1442 int sta_id;
1443 int tid;
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001444
1445 /* "flow" corresponds to Tx queue */
1446 u16 scd_flow = le16_to_cpu(ba_resp->scd_flow);
1447
1448 /* "ssn" is start of block-ack Tx window, corresponds to index
1449 * (in Tx queue's circular buffer) of first TFD/frame in window */
1450 u16 ba_resp_scd_ssn = le16_to_cpu(ba_resp->scd_ssn);
1451
1452 if (scd_flow >= priv->hw_params.max_txq_num) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08001453 IWL_ERR(priv,
1454 "BUG_ON scd_flow is bigger than number of queues\n");
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001455 return;
1456 }
1457
1458 txq = &priv->txq[scd_flow];
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001459 sta_id = ba_resp->sta_id;
1460 tid = ba_resp->tid;
1461 agg = &priv->stations[sta_id].tid[tid].agg;
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001462
1463 /* Find index just before block-ack window */
1464 index = iwl_queue_dec_wrap(ba_resp_scd_ssn & 0xff, txq->q.n_bd);
1465
1466 /* TODO: Need to get this copy more safely - now good for debug */
1467
Tomas Winklere1623442009-01-27 14:27:56 -08001468 IWL_DEBUG_TX_REPLY(priv, "REPLY_COMPRESSED_BA [%d] Received from %pM, "
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001469 "sta_id = %d\n",
1470 agg->wait_for_ba,
Johannes Berge1749612008-10-27 15:59:26 -07001471 (u8 *) &ba_resp->sta_addr_lo32,
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001472 ba_resp->sta_id);
Tomas Winklere1623442009-01-27 14:27:56 -08001473 IWL_DEBUG_TX_REPLY(priv, "TID = %d, SeqCtl = %d, bitmap = 0x%llx, scd_flow = "
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001474 "%d, scd_ssn = %d\n",
1475 ba_resp->tid,
1476 ba_resp->seq_ctl,
1477 (unsigned long long)le64_to_cpu(ba_resp->bitmap),
1478 ba_resp->scd_flow,
1479 ba_resp->scd_ssn);
Tomas Winklere1623442009-01-27 14:27:56 -08001480 IWL_DEBUG_TX_REPLY(priv, "DAT start_idx = %d, bitmap = 0x%llx \n",
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001481 agg->start_idx,
1482 (unsigned long long)agg->bitmap);
1483
1484 /* Update driver's record of ACK vs. not for each frame in window */
1485 iwl_tx_status_reply_compressed_ba(priv, agg, ba_resp);
1486
1487 /* Release all TFDs before the SSN, i.e. all TFDs in front of
1488 * block-ack window (we assume that they've been successfully
1489 * transmitted ... if not, it's too late anyway). */
1490 if (txq->q.read_ptr != (ba_resp_scd_ssn & 0xff)) {
1491 /* calculate mac80211 ampdu sw queue to wake */
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001492 int freed = iwl_tx_queue_reclaim(priv, scd_flow, index);
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001493 priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001494
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001495 if ((iwl_queue_space(&txq->q) > txq->q.low_mark) &&
1496 priv->mac80211_registered &&
1497 (agg->state != IWL_EMPTYING_HW_QUEUE_DELBA))
Johannes Berge4e72fb2009-03-23 17:28:42 +01001498 iwl_wake_queue(priv, txq->swq_id);
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001499
1500 iwl_txq_check_empty(priv, sta_id, tid, scd_flow);
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001501 }
1502}
1503EXPORT_SYMBOL(iwl_rx_reply_compressed_ba);
1504
Helmut Schaa994d31f2008-07-02 12:17:06 +02001505#ifdef CONFIG_IWLWIFI_DEBUG
Tomas Winklera332f8d2008-05-29 16:35:08 +08001506#define TX_STATUS_ENTRY(x) case TX_STATUS_FAIL_ ## x: return #x
1507
1508const char *iwl_get_tx_fail_reason(u32 status)
1509{
1510 switch (status & TX_STATUS_MSK) {
1511 case TX_STATUS_SUCCESS:
1512 return "SUCCESS";
1513 TX_STATUS_ENTRY(SHORT_LIMIT);
1514 TX_STATUS_ENTRY(LONG_LIMIT);
1515 TX_STATUS_ENTRY(FIFO_UNDERRUN);
1516 TX_STATUS_ENTRY(MGMNT_ABORT);
1517 TX_STATUS_ENTRY(NEXT_FRAG);
1518 TX_STATUS_ENTRY(LIFE_EXPIRE);
1519 TX_STATUS_ENTRY(DEST_PS);
1520 TX_STATUS_ENTRY(ABORTED);
1521 TX_STATUS_ENTRY(BT_RETRY);
1522 TX_STATUS_ENTRY(STA_INVALID);
1523 TX_STATUS_ENTRY(FRAG_DROPPED);
1524 TX_STATUS_ENTRY(TID_DISABLE);
1525 TX_STATUS_ENTRY(FRAME_FLUSHED);
1526 TX_STATUS_ENTRY(INSUFFICIENT_CF_POLL);
1527 TX_STATUS_ENTRY(TX_LOCKED);
1528 TX_STATUS_ENTRY(NO_BEACON_ON_RADAR);
1529 }
1530
1531 return "UNKNOWN";
1532}
1533EXPORT_SYMBOL(iwl_get_tx_fail_reason);
1534#endif /* CONFIG_IWLWIFI_DEBUG */