blob: e581f63cbf25eefabc64c32c6c2f7826d89aede1 [file] [log] [blame]
Ben Skeggsebb945a2012-07-20 08:17:34 +10001/*
2 * Copyright 2012 Red Hat Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Ben Skeggs
23 */
24
Ben Skeggsfdb751e2014-08-10 04:10:23 +100025#include <nvif/os.h>
26#include <nvif/class.h>
27
28/*XXX*/
Ben Skeggsebb945a2012-07-20 08:17:34 +100029#include <core/client.h>
Ben Skeggsebb945a2012-07-20 08:17:34 +100030
Ben Skeggsebb945a2012-07-20 08:17:34 +100031#include "nouveau_drm.h"
32#include "nouveau_dma.h"
33#include "nouveau_bo.h"
34#include "nouveau_chan.h"
35#include "nouveau_fence.h"
36#include "nouveau_abi16.h"
37
38MODULE_PARM_DESC(vram_pushbuf, "Create DMA push buffers in VRAM");
Pierre Moreau703fa262014-08-18 22:43:24 +020039int nouveau_vram_pushbuf;
Ben Skeggsebb945a2012-07-20 08:17:34 +100040module_param_named(vram_pushbuf, nouveau_vram_pushbuf, int, 0400);
41
42int
43nouveau_channel_idle(struct nouveau_channel *chan)
44{
Ben Skeggs0ad72862014-08-10 04:10:22 +100045 struct nouveau_cli *cli = (void *)nvif_client(chan->object);
Ben Skeggsebb945a2012-07-20 08:17:34 +100046 struct nouveau_fence *fence = NULL;
47 int ret;
48
Ben Skeggs264ce192013-02-14 13:43:21 +100049 ret = nouveau_fence_new(chan, false, &fence);
Ben Skeggsebb945a2012-07-20 08:17:34 +100050 if (!ret) {
51 ret = nouveau_fence_wait(fence, false, false);
52 nouveau_fence_unref(&fence);
53 }
54
55 if (ret)
Ben Skeggsfa2bade2014-08-10 04:10:22 +100056 NV_PRINTK(error, cli, "failed to idle channel 0x%08x [%s]\n",
Ben Skeggs989aa5b2015-01-12 12:33:37 +100057 chan->object->handle, nvxx_client(&cli->base)->name);
Ben Skeggsebb945a2012-07-20 08:17:34 +100058 return ret;
59}
60
61void
62nouveau_channel_del(struct nouveau_channel **pchan)
63{
64 struct nouveau_channel *chan = *pchan;
65 if (chan) {
Ben Skeggsebb945a2012-07-20 08:17:34 +100066 if (chan->fence) {
67 nouveau_channel_idle(chan);
68 nouveau_fence(chan->drm)->context_del(chan);
69 }
Ben Skeggs0ad72862014-08-10 04:10:22 +100070 nvif_object_fini(&chan->nvsw);
71 nvif_object_fini(&chan->gart);
72 nvif_object_fini(&chan->vram);
73 nvif_object_ref(NULL, &chan->object);
74 nvif_object_fini(&chan->push.ctxdma);
Ben Skeggsebb945a2012-07-20 08:17:34 +100075 nouveau_bo_vma_del(chan->push.buffer, &chan->push.vma);
76 nouveau_bo_unmap(chan->push.buffer);
Marcin Slusarz124ea292012-11-25 23:02:28 +010077 if (chan->push.buffer && chan->push.buffer->pin_refcnt)
78 nouveau_bo_unpin(chan->push.buffer);
Ben Skeggsebb945a2012-07-20 08:17:34 +100079 nouveau_bo_ref(NULL, &chan->push.buffer);
Ben Skeggs0ad72862014-08-10 04:10:22 +100080 nvif_device_ref(NULL, &chan->device);
Ben Skeggsebb945a2012-07-20 08:17:34 +100081 kfree(chan);
82 }
83 *pchan = NULL;
84}
85
86static int
Ben Skeggs0ad72862014-08-10 04:10:22 +100087nouveau_channel_prep(struct nouveau_drm *drm, struct nvif_device *device,
88 u32 handle, u32 size, struct nouveau_channel **pchan)
Ben Skeggsebb945a2012-07-20 08:17:34 +100089{
Ben Skeggs0ad72862014-08-10 04:10:22 +100090 struct nouveau_cli *cli = (void *)nvif_client(&device->base);
Ben Skeggsbe83cd42015-01-14 15:36:34 +100091 struct nvkm_mmu *mmu = nvxx_mmu(device);
Ben Skeggs4acfd702014-08-10 04:10:24 +100092 struct nv_dma_v0 args = {};
Ben Skeggsebb945a2012-07-20 08:17:34 +100093 struct nouveau_channel *chan;
Ben Skeggsebb945a2012-07-20 08:17:34 +100094 u32 target;
95 int ret;
96
97 chan = *pchan = kzalloc(sizeof(*chan), GFP_KERNEL);
98 if (!chan)
99 return -ENOMEM;
100
Ben Skeggs0ad72862014-08-10 04:10:22 +1000101 nvif_device_ref(device, &chan->device);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000102 chan->drm = drm;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000103
104 /* allocate memory for dma push buffer */
Alexandre Courbota81349a2014-10-27 18:49:18 +0900105 target = TTM_PL_FLAG_TT | TTM_PL_FLAG_UNCACHED;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000106 if (nouveau_vram_pushbuf)
107 target = TTM_PL_FLAG_VRAM;
108
Maarten Lankhorstbb6178b2014-01-09 11:03:15 +0100109 ret = nouveau_bo_new(drm->dev, size, 0, target, 0, 0, NULL, NULL,
Ben Skeggsebb945a2012-07-20 08:17:34 +1000110 &chan->push.buffer);
111 if (ret == 0) {
Ben Skeggsad76b3f2014-11-10 11:24:27 +1000112 ret = nouveau_bo_pin(chan->push.buffer, target, false);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000113 if (ret == 0)
114 ret = nouveau_bo_map(chan->push.buffer);
115 }
116
117 if (ret) {
118 nouveau_channel_del(pchan);
119 return ret;
120 }
121
122 /* create dma object covering the *entire* memory space that the
123 * pushbuf lives in, this is because the GEM code requires that
124 * we be able to call out to other (indirect) push buffers
125 */
126 chan->push.vma.offset = chan->push.buffer->bo.offset;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000127
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000128 if (device->info.family >= NV_DEVICE_INFO_V0_TESLA) {
Ben Skeggs0ad72862014-08-10 04:10:22 +1000129 ret = nouveau_bo_vma_add(chan->push.buffer, cli->vm,
Ben Skeggsebb945a2012-07-20 08:17:34 +1000130 &chan->push.vma);
131 if (ret) {
132 nouveau_channel_del(pchan);
133 return ret;
134 }
135
Ben Skeggs4acfd702014-08-10 04:10:24 +1000136 args.target = NV_DMA_V0_TARGET_VM;
137 args.access = NV_DMA_V0_ACCESS_VM;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000138 args.start = 0;
Ben Skeggs5ce3bf32015-01-14 09:57:36 +1000139 args.limit = cli->vm->mmu->limit - 1;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000140 } else
141 if (chan->push.buffer->bo.mem.mem_type == TTM_PL_VRAM) {
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000142 if (device->info.family == NV_DEVICE_INFO_V0_TNT) {
Ben Skeggsebb945a2012-07-20 08:17:34 +1000143 /* nv04 vram pushbuf hack, retarget to its location in
144 * the framebuffer bar rather than direct vram access..
145 * nfi why this exists, it came from the -nv ddx.
146 */
Ben Skeggs4acfd702014-08-10 04:10:24 +1000147 args.target = NV_DMA_V0_TARGET_PCI;
148 args.access = NV_DMA_V0_ACCESS_RDWR;
Ben Skeggs989aa5b2015-01-12 12:33:37 +1000149 args.start = nv_device_resource_start(nvxx_device(device), 1);
Ben Skeggsf392ec42014-08-10 04:10:28 +1000150 args.limit = args.start + device->info.ram_user - 1;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000151 } else {
Ben Skeggs4acfd702014-08-10 04:10:24 +1000152 args.target = NV_DMA_V0_TARGET_VRAM;
153 args.access = NV_DMA_V0_ACCESS_RDWR;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000154 args.start = 0;
Ben Skeggsf392ec42014-08-10 04:10:28 +1000155 args.limit = device->info.ram_user - 1;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000156 }
157 } else {
158 if (chan->drm->agp.stat == ENABLED) {
Ben Skeggs4acfd702014-08-10 04:10:24 +1000159 args.target = NV_DMA_V0_TARGET_AGP;
160 args.access = NV_DMA_V0_ACCESS_RDWR;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000161 args.start = chan->drm->agp.base;
162 args.limit = chan->drm->agp.base +
163 chan->drm->agp.size - 1;
164 } else {
Ben Skeggs4acfd702014-08-10 04:10:24 +1000165 args.target = NV_DMA_V0_TARGET_VM;
166 args.access = NV_DMA_V0_ACCESS_RDWR;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000167 args.start = 0;
Ben Skeggs5ce3bf32015-01-14 09:57:36 +1000168 args.limit = mmu->limit - 1;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000169 }
170 }
171
Ben Skeggs0ad72862014-08-10 04:10:22 +1000172 ret = nvif_object_init(nvif_object(device), NULL, NVDRM_PUSH |
Ben Skeggs4acfd702014-08-10 04:10:24 +1000173 (handle & 0xffff), NV_DMA_FROM_MEMORY,
Ben Skeggs0ad72862014-08-10 04:10:22 +1000174 &args, sizeof(args), &chan->push.ctxdma);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000175 if (ret) {
176 nouveau_channel_del(pchan);
177 return ret;
178 }
179
180 return 0;
181}
182
Marcin Slusarz5b8a43a2012-08-19 23:00:00 +0200183static int
Ben Skeggs0ad72862014-08-10 04:10:22 +1000184nouveau_channel_ind(struct nouveau_drm *drm, struct nvif_device *device,
185 u32 handle, u32 engine, struct nouveau_channel **pchan)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000186{
Ben Skeggsbbf89062014-08-10 04:10:25 +1000187 static const u16 oclasses[] = { KEPLER_CHANNEL_GPFIFO_A,
188 FERMI_CHANNEL_GPFIFO,
189 G82_CHANNEL_GPFIFO,
190 NV50_CHANNEL_GPFIFO,
Ben Skeggsc97f8c92012-08-19 16:03:00 +1000191 0 };
Ben Skeggsebb945a2012-07-20 08:17:34 +1000192 const u16 *oclass = oclasses;
Ben Skeggsbbf89062014-08-10 04:10:25 +1000193 union {
194 struct nv50_channel_gpfifo_v0 nv50;
195 struct kepler_channel_gpfifo_a_v0 kepler;
196 } args, *retn;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000197 struct nouveau_channel *chan;
Ben Skeggsbbf89062014-08-10 04:10:25 +1000198 u32 size;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000199 int ret;
200
201 /* allocate dma push buffer */
Ben Skeggs0ad72862014-08-10 04:10:22 +1000202 ret = nouveau_channel_prep(drm, device, handle, 0x12000, &chan);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000203 *pchan = chan;
204 if (ret)
205 return ret;
206
207 /* create channel object */
Ben Skeggsebb945a2012-07-20 08:17:34 +1000208 do {
Ben Skeggsbbf89062014-08-10 04:10:25 +1000209 if (oclass[0] >= KEPLER_CHANNEL_GPFIFO_A) {
210 args.kepler.version = 0;
211 args.kepler.engine = engine;
212 args.kepler.pushbuf = chan->push.ctxdma.handle;
213 args.kepler.ilength = 0x02000;
214 args.kepler.ioffset = 0x10000 + chan->push.vma.offset;
215 size = sizeof(args.kepler);
216 } else {
217 args.nv50.version = 0;
218 args.nv50.pushbuf = chan->push.ctxdma.handle;
219 args.nv50.ilength = 0x02000;
220 args.nv50.ioffset = 0x10000 + chan->push.vma.offset;
221 size = sizeof(args.nv50);
222 }
223
Ben Skeggs0ad72862014-08-10 04:10:22 +1000224 ret = nvif_object_new(nvif_object(device), handle, *oclass++,
Ben Skeggsbbf89062014-08-10 04:10:25 +1000225 &args, size, &chan->object);
226 if (ret == 0) {
227 retn = chan->object->data;
228 if (chan->object->oclass >= KEPLER_CHANNEL_GPFIFO_A)
229 chan->chid = retn->kepler.chid;
230 else
231 chan->chid = retn->nv50.chid;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000232 return ret;
Ben Skeggsbbf89062014-08-10 04:10:25 +1000233 }
Ben Skeggsebb945a2012-07-20 08:17:34 +1000234 } while (*oclass);
235
236 nouveau_channel_del(pchan);
237 return ret;
238}
239
240static int
Ben Skeggs0ad72862014-08-10 04:10:22 +1000241nouveau_channel_dma(struct nouveau_drm *drm, struct nvif_device *device,
242 u32 handle, struct nouveau_channel **pchan)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000243{
Ben Skeggsbbf89062014-08-10 04:10:25 +1000244 static const u16 oclasses[] = { NV40_CHANNEL_DMA,
245 NV17_CHANNEL_DMA,
246 NV10_CHANNEL_DMA,
247 NV03_CHANNEL_DMA,
Ben Skeggsc97f8c92012-08-19 16:03:00 +1000248 0 };
Ben Skeggsebb945a2012-07-20 08:17:34 +1000249 const u16 *oclass = oclasses;
Ben Skeggsbbf89062014-08-10 04:10:25 +1000250 struct nv03_channel_dma_v0 args, *retn;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000251 struct nouveau_channel *chan;
252 int ret;
253
254 /* allocate dma push buffer */
Ben Skeggs0ad72862014-08-10 04:10:22 +1000255 ret = nouveau_channel_prep(drm, device, handle, 0x10000, &chan);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000256 *pchan = chan;
257 if (ret)
258 return ret;
259
260 /* create channel object */
Ben Skeggsbbf89062014-08-10 04:10:25 +1000261 args.version = 0;
Ben Skeggs0ad72862014-08-10 04:10:22 +1000262 args.pushbuf = chan->push.ctxdma.handle;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000263 args.offset = chan->push.vma.offset;
264
265 do {
Ben Skeggs0ad72862014-08-10 04:10:22 +1000266 ret = nvif_object_new(nvif_object(device), handle, *oclass++,
Ben Skeggsbbf89062014-08-10 04:10:25 +1000267 &args, sizeof(args), &chan->object);
268 if (ret == 0) {
269 retn = chan->object->data;
270 chan->chid = retn->chid;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000271 return ret;
Ben Skeggsbbf89062014-08-10 04:10:25 +1000272 }
Ben Skeggsebb945a2012-07-20 08:17:34 +1000273 } while (ret && *oclass);
274
275 nouveau_channel_del(pchan);
276 return ret;
277}
278
279static int
280nouveau_channel_init(struct nouveau_channel *chan, u32 vram, u32 gart)
281{
Ben Skeggs0ad72862014-08-10 04:10:22 +1000282 struct nvif_device *device = chan->device;
283 struct nouveau_cli *cli = (void *)nvif_client(&device->base);
Ben Skeggsbe83cd42015-01-14 15:36:34 +1000284 struct nvkm_mmu *mmu = nvxx_mmu(device);
285 struct nvkm_sw_chan *swch;
Ben Skeggs4acfd702014-08-10 04:10:24 +1000286 struct nv_dma_v0 args = {};
Ben Skeggsebb945a2012-07-20 08:17:34 +1000287 int ret, i;
288
Ben Skeggs6c6ae062014-08-10 04:10:25 +1000289 nvif_object_map(chan->object);
290
Ben Skeggsebb945a2012-07-20 08:17:34 +1000291 /* allocate dma objects to cover all allowed vram, and gart */
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000292 if (device->info.family < NV_DEVICE_INFO_V0_FERMI) {
293 if (device->info.family >= NV_DEVICE_INFO_V0_TESLA) {
Ben Skeggs4acfd702014-08-10 04:10:24 +1000294 args.target = NV_DMA_V0_TARGET_VM;
295 args.access = NV_DMA_V0_ACCESS_VM;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000296 args.start = 0;
Ben Skeggs5ce3bf32015-01-14 09:57:36 +1000297 args.limit = cli->vm->mmu->limit - 1;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000298 } else {
Ben Skeggs4acfd702014-08-10 04:10:24 +1000299 args.target = NV_DMA_V0_TARGET_VRAM;
300 args.access = NV_DMA_V0_ACCESS_RDWR;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000301 args.start = 0;
Ben Skeggsf392ec42014-08-10 04:10:28 +1000302 args.limit = device->info.ram_user - 1;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000303 }
304
Ben Skeggs0ad72862014-08-10 04:10:22 +1000305 ret = nvif_object_init(chan->object, NULL, vram,
Ben Skeggs4acfd702014-08-10 04:10:24 +1000306 NV_DMA_IN_MEMORY, &args,
Ben Skeggs0ad72862014-08-10 04:10:22 +1000307 sizeof(args), &chan->vram);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000308 if (ret)
309 return ret;
310
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000311 if (device->info.family >= NV_DEVICE_INFO_V0_TESLA) {
Ben Skeggs4acfd702014-08-10 04:10:24 +1000312 args.target = NV_DMA_V0_TARGET_VM;
313 args.access = NV_DMA_V0_ACCESS_VM;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000314 args.start = 0;
Ben Skeggs5ce3bf32015-01-14 09:57:36 +1000315 args.limit = cli->vm->mmu->limit - 1;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000316 } else
317 if (chan->drm->agp.stat == ENABLED) {
Ben Skeggs4acfd702014-08-10 04:10:24 +1000318 args.target = NV_DMA_V0_TARGET_AGP;
319 args.access = NV_DMA_V0_ACCESS_RDWR;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000320 args.start = chan->drm->agp.base;
321 args.limit = chan->drm->agp.base +
322 chan->drm->agp.size - 1;
323 } else {
Ben Skeggs4acfd702014-08-10 04:10:24 +1000324 args.target = NV_DMA_V0_TARGET_VM;
325 args.access = NV_DMA_V0_ACCESS_RDWR;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000326 args.start = 0;
Ben Skeggs5ce3bf32015-01-14 09:57:36 +1000327 args.limit = mmu->limit - 1;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000328 }
329
Ben Skeggs0ad72862014-08-10 04:10:22 +1000330 ret = nvif_object_init(chan->object, NULL, gart,
Ben Skeggs4acfd702014-08-10 04:10:24 +1000331 NV_DMA_IN_MEMORY, &args,
Ben Skeggs0ad72862014-08-10 04:10:22 +1000332 sizeof(args), &chan->gart);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000333 if (ret)
334 return ret;
335 }
336
337 /* initialise dma tracking parameters */
Ben Skeggs0ad72862014-08-10 04:10:22 +1000338 switch (chan->object->oclass & 0x00ff) {
Ben Skeggs503b0f12012-08-14 14:53:51 +1000339 case 0x006b:
Ben Skeggsebb945a2012-07-20 08:17:34 +1000340 case 0x006e:
341 chan->user_put = 0x40;
342 chan->user_get = 0x44;
343 chan->dma.max = (0x10000 / 4) - 2;
344 break;
345 default:
346 chan->user_put = 0x40;
347 chan->user_get = 0x44;
348 chan->user_get_hi = 0x60;
349 chan->dma.ib_base = 0x10000 / 4;
350 chan->dma.ib_max = (0x02000 / 8) - 1;
351 chan->dma.ib_put = 0;
352 chan->dma.ib_free = chan->dma.ib_max - chan->dma.ib_put;
353 chan->dma.max = chan->dma.ib_base;
354 break;
355 }
356
357 chan->dma.put = 0;
358 chan->dma.cur = chan->dma.put;
359 chan->dma.free = chan->dma.max - chan->dma.cur;
360
361 ret = RING_SPACE(chan, NOUVEAU_DMA_SKIPS);
362 if (ret)
363 return ret;
364
365 for (i = 0; i < NOUVEAU_DMA_SKIPS; i++)
366 OUT_RING(chan, 0x00000000);
367
Ben Skeggs69a61462013-11-13 10:58:51 +1000368 /* allocate software object class (used for fences on <= nv05) */
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000369 if (device->info.family < NV_DEVICE_INFO_V0_CELSIUS) {
Ben Skeggsf45f55c2014-08-10 04:10:23 +1000370 ret = nvif_object_init(chan->object, NULL, 0x006e, 0x006e,
Ben Skeggs0ad72862014-08-10 04:10:22 +1000371 NULL, 0, &chan->nvsw);
Ben Skeggs49981042012-08-06 19:38:25 +1000372 if (ret)
373 return ret;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000374
Ben Skeggs989aa5b2015-01-12 12:33:37 +1000375 swch = (void *)nvxx_object(&chan->nvsw)->parent;
Ben Skeggs49981042012-08-06 19:38:25 +1000376 swch->flip = nouveau_flip_complete;
377 swch->flip_data = chan;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000378
Ben Skeggsebb945a2012-07-20 08:17:34 +1000379 ret = RING_SPACE(chan, 2);
380 if (ret)
381 return ret;
382
383 BEGIN_NV04(chan, NvSubSw, 0x0000, 1);
Ben Skeggsf45f55c2014-08-10 04:10:23 +1000384 OUT_RING (chan, chan->nvsw.handle);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000385 FIRE_RING (chan);
386 }
387
388 /* initialise synchronisation */
Ben Skeggs4894f662014-10-20 15:49:33 +1000389 return nouveau_fence(chan->drm)->context_new(chan);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000390}
391
392int
Ben Skeggs0ad72862014-08-10 04:10:22 +1000393nouveau_channel_new(struct nouveau_drm *drm, struct nvif_device *device,
394 u32 handle, u32 arg0, u32 arg1,
Ben Skeggsebb945a2012-07-20 08:17:34 +1000395 struct nouveau_channel **pchan)
396{
Ben Skeggs0ad72862014-08-10 04:10:22 +1000397 struct nouveau_cli *cli = (void *)nvif_client(&device->base);
Ben Skeggs67e26e42014-10-20 15:49:33 +1000398 bool super;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000399 int ret;
400
Ben Skeggs67e26e42014-10-20 15:49:33 +1000401 /* hack until fencenv50 is fixed, and agp access relaxed */
402 super = cli->base.super;
403 cli->base.super = true;
404
Ben Skeggs0ad72862014-08-10 04:10:22 +1000405 ret = nouveau_channel_ind(drm, device, handle, arg0, pchan);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000406 if (ret) {
Ben Skeggsfa2bade2014-08-10 04:10:22 +1000407 NV_PRINTK(debug, cli, "ib channel create, %d\n", ret);
Ben Skeggs0ad72862014-08-10 04:10:22 +1000408 ret = nouveau_channel_dma(drm, device, handle, pchan);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000409 if (ret) {
Ben Skeggsfa2bade2014-08-10 04:10:22 +1000410 NV_PRINTK(debug, cli, "dma channel create, %d\n", ret);
Ben Skeggs67e26e42014-10-20 15:49:33 +1000411 goto done;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000412 }
413 }
414
Ben Skeggs49981042012-08-06 19:38:25 +1000415 ret = nouveau_channel_init(*pchan, arg0, arg1);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000416 if (ret) {
Ben Skeggsfa2bade2014-08-10 04:10:22 +1000417 NV_PRINTK(error, cli, "channel failed to initialise, %d\n", ret);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000418 nouveau_channel_del(pchan);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000419 }
420
Ben Skeggs67e26e42014-10-20 15:49:33 +1000421done:
422 cli->base.super = super;
423 return ret;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000424}