blob: 7e59f060a03b5a95c37da1ab235d30aa2918c149 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070030#include "drmP.h"
31#include "drm.h"
32#include "drm_crtc.h"
33#include "drm_crtc_helper.h"
34#include "intel_drv.h"
35#include "i915_drm.h"
36#include "i915_drv.h"
Dave Airlieab2c0672009-12-04 10:55:24 +100037#include "drm_dp_helper.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038
Zhao Yakuiae266c92009-11-24 09:48:46 +080039
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#define DP_LINK_STATUS_SIZE 6
41#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
42
43#define DP_LINK_CONFIGURATION_SIZE 9
44
Chris Wilsonea5b2132010-08-04 13:50:23 +010045struct intel_dp {
46 struct intel_encoder base;
Keith Packarda4fc5ed2009-04-07 16:16:42 -070047 uint32_t output_reg;
48 uint32_t DP;
49 uint8_t link_configuration[DP_LINK_CONFIGURATION_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -070050 bool has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +010051 int force_audio;
Chris Wilsone953fd72011-02-21 22:23:52 +000052 uint32_t color_range;
Keith Packardd2b996a2011-07-25 22:37:51 -070053 int dpms_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -070054 uint8_t link_bw;
55 uint8_t lane_count;
Adam Jackson9de88e62011-07-12 17:38:02 -040056 uint8_t dpcd[8];
Keith Packarda4fc5ed2009-04-07 16:16:42 -070057 struct i2c_adapter adapter;
58 struct i2c_algo_dp_aux_data algo;
Adam Jacksonf0917372010-07-16 14:46:27 -040059 bool is_pch_edp;
Jesse Barnes33a34e42010-09-08 12:42:02 -070060 uint8_t train_set[4];
61 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -070062};
63
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070064/**
65 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
66 * @intel_dp: DP struct
67 *
68 * If a CPU or PCH DP output is attached to an eDP panel, this function
69 * will return true, and false otherwise.
70 */
71static bool is_edp(struct intel_dp *intel_dp)
72{
73 return intel_dp->base.type == INTEL_OUTPUT_EDP;
74}
75
76/**
77 * is_pch_edp - is the port on the PCH and attached to an eDP panel?
78 * @intel_dp: DP struct
79 *
80 * Returns true if the given DP struct corresponds to a PCH DP port attached
81 * to an eDP panel, false otherwise. Helpful for determining whether we
82 * may need FDI resources for a given DP output or not.
83 */
84static bool is_pch_edp(struct intel_dp *intel_dp)
85{
86 return intel_dp->is_pch_edp;
87}
88
Chris Wilsonea5b2132010-08-04 13:50:23 +010089static struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
90{
Chris Wilson4ef69c72010-09-09 15:14:28 +010091 return container_of(encoder, struct intel_dp, base.base);
Chris Wilsonea5b2132010-08-04 13:50:23 +010092}
Keith Packarda4fc5ed2009-04-07 16:16:42 -070093
Chris Wilsondf0e9242010-09-09 16:20:55 +010094static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
95{
96 return container_of(intel_attached_encoder(connector),
97 struct intel_dp, base);
98}
99
Jesse Barnes814948a2010-10-07 16:01:09 -0700100/**
101 * intel_encoder_is_pch_edp - is the given encoder a PCH attached eDP?
102 * @encoder: DRM encoder
103 *
104 * Return true if @encoder corresponds to a PCH attached eDP panel. Needed
105 * by intel_display.c.
106 */
107bool intel_encoder_is_pch_edp(struct drm_encoder *encoder)
108{
109 struct intel_dp *intel_dp;
110
111 if (!encoder)
112 return false;
113
114 intel_dp = enc_to_intel_dp(encoder);
115
116 return is_pch_edp(intel_dp);
117}
118
Jesse Barnes33a34e42010-09-08 12:42:02 -0700119static void intel_dp_start_link_train(struct intel_dp *intel_dp);
120static void intel_dp_complete_link_train(struct intel_dp *intel_dp);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100121static void intel_dp_link_down(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700122
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800123void
Eric Anholt21d40d32010-03-25 11:11:14 -0700124intel_edp_link_config (struct intel_encoder *intel_encoder,
Chris Wilsonea5b2132010-08-04 13:50:23 +0100125 int *lane_num, int *link_bw)
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800126{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100127 struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800128
Chris Wilsonea5b2132010-08-04 13:50:23 +0100129 *lane_num = intel_dp->lane_count;
130 if (intel_dp->link_bw == DP_LINK_BW_1_62)
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800131 *link_bw = 162000;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100132 else if (intel_dp->link_bw == DP_LINK_BW_2_7)
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800133 *link_bw = 270000;
134}
135
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700136static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100137intel_dp_max_lane_count(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700138{
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700139 int max_lane_count = 4;
140
Jesse Barnes7183dc22011-07-07 11:10:58 -0700141 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
142 max_lane_count = intel_dp->dpcd[DP_MAX_LANE_COUNT] & 0x1f;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700143 switch (max_lane_count) {
144 case 1: case 2: case 4:
145 break;
146 default:
147 max_lane_count = 4;
148 }
149 }
150 return max_lane_count;
151}
152
153static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100154intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700155{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700156 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700157
158 switch (max_link_bw) {
159 case DP_LINK_BW_1_62:
160 case DP_LINK_BW_2_7:
161 break;
162 default:
163 max_link_bw = DP_LINK_BW_1_62;
164 break;
165 }
166 return max_link_bw;
167}
168
169static int
170intel_dp_link_clock(uint8_t link_bw)
171{
172 if (link_bw == DP_LINK_BW_2_7)
173 return 270000;
174 else
175 return 162000;
176}
177
178/* I think this is a fiction */
179static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100180intel_dp_link_required(struct drm_device *dev, struct intel_dp *intel_dp, int pixel_clock)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700181{
Jesse Barnes89c61432011-06-24 12:19:28 -0700182 struct drm_crtc *crtc = intel_dp->base.base.crtc;
183 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
184 int bpp = 24;
Zhenyu Wang885a5fb2010-01-12 05:38:31 +0800185
Jesse Barnes89c61432011-06-24 12:19:28 -0700186 if (intel_crtc)
187 bpp = intel_crtc->bpp;
188
189 return (pixel_clock * bpp + 7) / 8;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700190}
191
192static int
Dave Airliefe27d532010-06-30 11:46:17 +1000193intel_dp_max_data_rate(int max_link_clock, int max_lanes)
194{
195 return (max_link_clock * max_lanes * 8) / 10;
196}
197
198static int
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700199intel_dp_mode_valid(struct drm_connector *connector,
200 struct drm_display_mode *mode)
201{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100202 struct intel_dp *intel_dp = intel_attached_dp(connector);
Zhao Yakui7de56f42010-07-19 09:43:14 +0100203 struct drm_device *dev = connector->dev;
204 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100205 int max_link_clock = intel_dp_link_clock(intel_dp_max_link_bw(intel_dp));
206 int max_lanes = intel_dp_max_lane_count(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700207
Jesse Barnes4d926462010-10-07 16:01:07 -0700208 if (is_edp(intel_dp) && dev_priv->panel_fixed_mode) {
Zhao Yakui7de56f42010-07-19 09:43:14 +0100209 if (mode->hdisplay > dev_priv->panel_fixed_mode->hdisplay)
210 return MODE_PANEL;
211
212 if (mode->vdisplay > dev_priv->panel_fixed_mode->vdisplay)
213 return MODE_PANEL;
214 }
215
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300216 /* only refuse the mode on non eDP since we have seen some weird eDP panels
Dave Airliefe27d532010-06-30 11:46:17 +1000217 which are outside spec tolerances but somehow work by magic */
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700218 if (!is_edp(intel_dp) &&
Chris Wilsonea5b2132010-08-04 13:50:23 +0100219 (intel_dp_link_required(connector->dev, intel_dp, mode->clock)
Dave Airliefe27d532010-06-30 11:46:17 +1000220 > intel_dp_max_data_rate(max_link_clock, max_lanes)))
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700221 return MODE_CLOCK_HIGH;
222
223 if (mode->clock < 10000)
224 return MODE_CLOCK_LOW;
225
226 return MODE_OK;
227}
228
229static uint32_t
230pack_aux(uint8_t *src, int src_bytes)
231{
232 int i;
233 uint32_t v = 0;
234
235 if (src_bytes > 4)
236 src_bytes = 4;
237 for (i = 0; i < src_bytes; i++)
238 v |= ((uint32_t) src[i]) << ((3-i) * 8);
239 return v;
240}
241
242static void
243unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
244{
245 int i;
246 if (dst_bytes > 4)
247 dst_bytes = 4;
248 for (i = 0; i < dst_bytes; i++)
249 dst[i] = src >> ((3-i) * 8);
250}
251
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700252/* hrawclock is 1/4 the FSB frequency */
253static int
254intel_hrawclk(struct drm_device *dev)
255{
256 struct drm_i915_private *dev_priv = dev->dev_private;
257 uint32_t clkcfg;
258
259 clkcfg = I915_READ(CLKCFG);
260 switch (clkcfg & CLKCFG_FSB_MASK) {
261 case CLKCFG_FSB_400:
262 return 100;
263 case CLKCFG_FSB_533:
264 return 133;
265 case CLKCFG_FSB_667:
266 return 166;
267 case CLKCFG_FSB_800:
268 return 200;
269 case CLKCFG_FSB_1067:
270 return 266;
271 case CLKCFG_FSB_1333:
272 return 333;
273 /* these two are just a guess; one of them might be right */
274 case CLKCFG_FSB_1600:
275 case CLKCFG_FSB_1600_ALT:
276 return 400;
277 default:
278 return 133;
279 }
280}
281
Keith Packard9b984da2011-09-19 13:54:47 -0700282static void
283intel_dp_check_edp(struct intel_dp *intel_dp)
284{
285 struct drm_device *dev = intel_dp->base.base.dev;
286 struct drm_i915_private *dev_priv = dev->dev_private;
287 u32 pp_status, pp_control;
288 if (!is_edp(intel_dp))
289 return;
290 pp_status = I915_READ(PCH_PP_STATUS);
291 pp_control = I915_READ(PCH_PP_CONTROL);
292 if ((pp_status & PP_ON) == 0 && (pp_control & EDP_FORCE_VDD) == 0) {
293 WARN(1, "eDP powered off while attempting aux channel communication.\n");
294 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
295 pp_status,
296 I915_READ(PCH_PP_CONTROL));
297 }
298}
299
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700300static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100301intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700302 uint8_t *send, int send_bytes,
303 uint8_t *recv, int recv_size)
304{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100305 uint32_t output_reg = intel_dp->output_reg;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100306 struct drm_device *dev = intel_dp->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700307 struct drm_i915_private *dev_priv = dev->dev_private;
308 uint32_t ch_ctl = output_reg + 0x10;
309 uint32_t ch_data = ch_ctl + 4;
310 int i;
311 int recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700312 uint32_t status;
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700313 uint32_t aux_clock_divider;
Zhenyu Wange3421a12010-04-08 09:43:27 +0800314 int try, precharge;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700315
Keith Packard9b984da2011-09-19 13:54:47 -0700316 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700317 /* The clock divider is based off the hrawclk,
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700318 * and would like to run at 2MHz. So, take the
319 * hrawclk value and divide by 2 and use that
Jesse Barnes6176b8f2010-09-08 12:42:00 -0700320 *
321 * Note that PCH attached eDP panels should use a 125MHz input
322 * clock divider.
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700323 */
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700324 if (is_edp(intel_dp) && !is_pch_edp(intel_dp)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +0800325 if (IS_GEN6(dev))
326 aux_clock_divider = 200; /* SNB eDP input clock at 400Mhz */
327 else
328 aux_clock_divider = 225; /* eDP input clock at 450Mhz */
329 } else if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500330 aux_clock_divider = 62; /* IRL input clock fixed at 125Mhz */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800331 else
332 aux_clock_divider = intel_hrawclk(dev) / 2;
333
Zhenyu Wange3421a12010-04-08 09:43:27 +0800334 if (IS_GEN6(dev))
335 precharge = 3;
336 else
337 precharge = 5;
338
Jesse Barnes11bee432011-08-01 15:02:20 -0700339 /* Try to wait for any previous AUX channel activity */
340 for (try = 0; try < 3; try++) {
341 status = I915_READ(ch_ctl);
342 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
343 break;
344 msleep(1);
345 }
346
347 if (try == 3) {
348 WARN(1, "dp_aux_ch not started status 0x%08x\n",
349 I915_READ(ch_ctl));
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100350 return -EBUSY;
351 }
352
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700353 /* Must try at least 3 times according to DP spec */
354 for (try = 0; try < 5; try++) {
355 /* Load the send data into the aux channel data registers */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100356 for (i = 0; i < send_bytes; i += 4)
357 I915_WRITE(ch_data + i,
358 pack_aux(send + i, send_bytes - i));
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700359
360 /* Send the command and wait for it to complete */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100361 I915_WRITE(ch_ctl,
362 DP_AUX_CH_CTL_SEND_BUSY |
363 DP_AUX_CH_CTL_TIME_OUT_400us |
364 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
365 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
366 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
367 DP_AUX_CH_CTL_DONE |
368 DP_AUX_CH_CTL_TIME_OUT_ERROR |
369 DP_AUX_CH_CTL_RECEIVE_ERROR);
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700370 for (;;) {
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700371 status = I915_READ(ch_ctl);
372 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
373 break;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100374 udelay(100);
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700375 }
376
377 /* Clear done status and any errors */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100378 I915_WRITE(ch_ctl,
379 status |
380 DP_AUX_CH_CTL_DONE |
381 DP_AUX_CH_CTL_TIME_OUT_ERROR |
382 DP_AUX_CH_CTL_RECEIVE_ERROR);
383 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700384 break;
385 }
386
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700387 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700388 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Keith Packarda5b3da52009-06-11 22:30:32 -0700389 return -EBUSY;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700390 }
391
392 /* Check for timeout or receive error.
393 * Timeouts occur when the sink is not connected
394 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700395 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700396 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Keith Packarda5b3da52009-06-11 22:30:32 -0700397 return -EIO;
398 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700399
400 /* Timeouts occur when the device isn't connected, so they're
401 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700402 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800403 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Keith Packarda5b3da52009-06-11 22:30:32 -0700404 return -ETIMEDOUT;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700405 }
406
407 /* Unload any bytes sent back from the other side */
408 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
409 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700410 if (recv_bytes > recv_size)
411 recv_bytes = recv_size;
412
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100413 for (i = 0; i < recv_bytes; i += 4)
414 unpack_aux(I915_READ(ch_data + i),
415 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700416
417 return recv_bytes;
418}
419
420/* Write data to the aux channel in native mode */
421static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100422intel_dp_aux_native_write(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700423 uint16_t address, uint8_t *send, int send_bytes)
424{
425 int ret;
426 uint8_t msg[20];
427 int msg_bytes;
428 uint8_t ack;
429
Keith Packard9b984da2011-09-19 13:54:47 -0700430 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700431 if (send_bytes > 16)
432 return -1;
433 msg[0] = AUX_NATIVE_WRITE << 4;
434 msg[1] = address >> 8;
Zhenyu Wangeebc8632009-07-24 01:00:30 +0800435 msg[2] = address & 0xff;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700436 msg[3] = send_bytes - 1;
437 memcpy(&msg[4], send, send_bytes);
438 msg_bytes = send_bytes + 4;
439 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100440 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700441 if (ret < 0)
442 return ret;
443 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
444 break;
445 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
446 udelay(100);
447 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700448 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700449 }
450 return send_bytes;
451}
452
453/* Write a single byte to the aux channel in native mode */
454static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100455intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700456 uint16_t address, uint8_t byte)
457{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100458 return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700459}
460
461/* read bytes from a native aux channel */
462static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100463intel_dp_aux_native_read(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700464 uint16_t address, uint8_t *recv, int recv_bytes)
465{
466 uint8_t msg[4];
467 int msg_bytes;
468 uint8_t reply[20];
469 int reply_bytes;
470 uint8_t ack;
471 int ret;
472
Keith Packard9b984da2011-09-19 13:54:47 -0700473 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700474 msg[0] = AUX_NATIVE_READ << 4;
475 msg[1] = address >> 8;
476 msg[2] = address & 0xff;
477 msg[3] = recv_bytes - 1;
478
479 msg_bytes = 4;
480 reply_bytes = recv_bytes + 1;
481
482 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100483 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700484 reply, reply_bytes);
Keith Packarda5b3da52009-06-11 22:30:32 -0700485 if (ret == 0)
486 return -EPROTO;
487 if (ret < 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700488 return ret;
489 ack = reply[0];
490 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
491 memcpy(recv, reply + 1, ret - 1);
492 return ret - 1;
493 }
494 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
495 udelay(100);
496 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700497 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700498 }
499}
500
501static int
Dave Airlieab2c0672009-12-04 10:55:24 +1000502intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
503 uint8_t write_byte, uint8_t *read_byte)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700504{
Dave Airlieab2c0672009-12-04 10:55:24 +1000505 struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100506 struct intel_dp *intel_dp = container_of(adapter,
507 struct intel_dp,
508 adapter);
Dave Airlieab2c0672009-12-04 10:55:24 +1000509 uint16_t address = algo_data->address;
510 uint8_t msg[5];
511 uint8_t reply[2];
David Flynn8316f332010-12-08 16:10:21 +0000512 unsigned retry;
Dave Airlieab2c0672009-12-04 10:55:24 +1000513 int msg_bytes;
514 int reply_bytes;
515 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700516
Keith Packard9b984da2011-09-19 13:54:47 -0700517 intel_dp_check_edp(intel_dp);
Dave Airlieab2c0672009-12-04 10:55:24 +1000518 /* Set up the command byte */
519 if (mode & MODE_I2C_READ)
520 msg[0] = AUX_I2C_READ << 4;
521 else
522 msg[0] = AUX_I2C_WRITE << 4;
523
524 if (!(mode & MODE_I2C_STOP))
525 msg[0] |= AUX_I2C_MOT << 4;
526
527 msg[1] = address >> 8;
528 msg[2] = address;
529
530 switch (mode) {
531 case MODE_I2C_WRITE:
532 msg[3] = 0;
533 msg[4] = write_byte;
534 msg_bytes = 5;
535 reply_bytes = 1;
536 break;
537 case MODE_I2C_READ:
538 msg[3] = 0;
539 msg_bytes = 4;
540 reply_bytes = 2;
541 break;
542 default:
543 msg_bytes = 3;
544 reply_bytes = 1;
545 break;
546 }
547
David Flynn8316f332010-12-08 16:10:21 +0000548 for (retry = 0; retry < 5; retry++) {
549 ret = intel_dp_aux_ch(intel_dp,
550 msg, msg_bytes,
551 reply, reply_bytes);
Dave Airlieab2c0672009-12-04 10:55:24 +1000552 if (ret < 0) {
Dave Airlie3ff99162009-12-08 14:03:47 +1000553 DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
Dave Airlieab2c0672009-12-04 10:55:24 +1000554 return ret;
555 }
David Flynn8316f332010-12-08 16:10:21 +0000556
557 switch (reply[0] & AUX_NATIVE_REPLY_MASK) {
558 case AUX_NATIVE_REPLY_ACK:
559 /* I2C-over-AUX Reply field is only valid
560 * when paired with AUX ACK.
561 */
562 break;
563 case AUX_NATIVE_REPLY_NACK:
564 DRM_DEBUG_KMS("aux_ch native nack\n");
565 return -EREMOTEIO;
566 case AUX_NATIVE_REPLY_DEFER:
567 udelay(100);
568 continue;
569 default:
570 DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
571 reply[0]);
572 return -EREMOTEIO;
573 }
574
Dave Airlieab2c0672009-12-04 10:55:24 +1000575 switch (reply[0] & AUX_I2C_REPLY_MASK) {
576 case AUX_I2C_REPLY_ACK:
577 if (mode == MODE_I2C_READ) {
578 *read_byte = reply[1];
579 }
580 return reply_bytes - 1;
581 case AUX_I2C_REPLY_NACK:
David Flynn8316f332010-12-08 16:10:21 +0000582 DRM_DEBUG_KMS("aux_i2c nack\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000583 return -EREMOTEIO;
584 case AUX_I2C_REPLY_DEFER:
David Flynn8316f332010-12-08 16:10:21 +0000585 DRM_DEBUG_KMS("aux_i2c defer\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000586 udelay(100);
587 break;
588 default:
David Flynn8316f332010-12-08 16:10:21 +0000589 DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
Dave Airlieab2c0672009-12-04 10:55:24 +1000590 return -EREMOTEIO;
591 }
592 }
David Flynn8316f332010-12-08 16:10:21 +0000593
594 DRM_ERROR("too many retries, giving up\n");
595 return -EREMOTEIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700596}
597
598static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100599intel_dp_i2c_init(struct intel_dp *intel_dp,
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800600 struct intel_connector *intel_connector, const char *name)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700601{
Zhenyu Wangd54e9d22009-10-19 15:43:51 +0800602 DRM_DEBUG_KMS("i2c_init %s\n", name);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100603 intel_dp->algo.running = false;
604 intel_dp->algo.address = 0;
605 intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700606
Chris Wilsonea5b2132010-08-04 13:50:23 +0100607 memset(&intel_dp->adapter, '\0', sizeof (intel_dp->adapter));
608 intel_dp->adapter.owner = THIS_MODULE;
609 intel_dp->adapter.class = I2C_CLASS_DDC;
610 strncpy (intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
611 intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
612 intel_dp->adapter.algo_data = &intel_dp->algo;
613 intel_dp->adapter.dev.parent = &intel_connector->base.kdev;
614
615 return i2c_dp_aux_add_bus(&intel_dp->adapter);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700616}
617
618static bool
619intel_dp_mode_fixup(struct drm_encoder *encoder, struct drm_display_mode *mode,
620 struct drm_display_mode *adjusted_mode)
621{
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100622 struct drm_device *dev = encoder->dev;
623 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100624 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700625 int lane_count, clock;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100626 int max_lane_count = intel_dp_max_lane_count(intel_dp);
627 int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700628 static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
629
Jesse Barnes4d926462010-10-07 16:01:07 -0700630 if (is_edp(intel_dp) && dev_priv->panel_fixed_mode) {
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100631 intel_fixed_panel_mode(dev_priv->panel_fixed_mode, adjusted_mode);
632 intel_pch_panel_fitting(dev, DRM_MODE_SCALE_FULLSCREEN,
633 mode, adjusted_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100634 /*
635 * the mode->clock is used to calculate the Data&Link M/N
636 * of the pipe. For the eDP the fixed clock should be used.
637 */
638 mode->clock = dev_priv->panel_fixed_mode->clock;
639 }
640
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700641 for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
642 for (clock = 0; clock <= max_clock; clock++) {
Dave Airliefe27d532010-06-30 11:46:17 +1000643 int link_avail = intel_dp_max_data_rate(intel_dp_link_clock(bws[clock]), lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700644
Chris Wilsonea5b2132010-08-04 13:50:23 +0100645 if (intel_dp_link_required(encoder->dev, intel_dp, mode->clock)
Zhenyu Wang885a5fb2010-01-12 05:38:31 +0800646 <= link_avail) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100647 intel_dp->link_bw = bws[clock];
648 intel_dp->lane_count = lane_count;
649 adjusted_mode->clock = intel_dp_link_clock(intel_dp->link_bw);
Zhao Yakui28c97732009-10-09 11:39:41 +0800650 DRM_DEBUG_KMS("Display port link bw %02x lane "
651 "count %d clock %d\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +0100652 intel_dp->link_bw, intel_dp->lane_count,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700653 adjusted_mode->clock);
654 return true;
655 }
656 }
657 }
Dave Airliefe27d532010-06-30 11:46:17 +1000658
Chris Wilson3cf2efb2010-11-29 10:09:55 +0000659 if (is_edp(intel_dp)) {
660 /* okay we failed just pick the highest */
661 intel_dp->lane_count = max_lane_count;
662 intel_dp->link_bw = bws[max_clock];
663 adjusted_mode->clock = intel_dp_link_clock(intel_dp->link_bw);
664 DRM_DEBUG_KMS("Force picking display port link bw %02x lane "
665 "count %d clock %d\n",
666 intel_dp->link_bw, intel_dp->lane_count,
667 adjusted_mode->clock);
668
669 return true;
670 }
671
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700672 return false;
673}
674
675struct intel_dp_m_n {
676 uint32_t tu;
677 uint32_t gmch_m;
678 uint32_t gmch_n;
679 uint32_t link_m;
680 uint32_t link_n;
681};
682
683static void
684intel_reduce_ratio(uint32_t *num, uint32_t *den)
685{
686 while (*num > 0xffffff || *den > 0xffffff) {
687 *num >>= 1;
688 *den >>= 1;
689 }
690}
691
692static void
Zhao Yakui36e83a12010-06-12 14:32:21 +0800693intel_dp_compute_m_n(int bpp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700694 int nlanes,
695 int pixel_clock,
696 int link_clock,
697 struct intel_dp_m_n *m_n)
698{
699 m_n->tu = 64;
Zhao Yakui36e83a12010-06-12 14:32:21 +0800700 m_n->gmch_m = (pixel_clock * bpp) >> 3;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700701 m_n->gmch_n = link_clock * nlanes;
702 intel_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
703 m_n->link_m = pixel_clock;
704 m_n->link_n = link_clock;
705 intel_reduce_ratio(&m_n->link_m, &m_n->link_n);
706}
707
708void
709intel_dp_set_m_n(struct drm_crtc *crtc, struct drm_display_mode *mode,
710 struct drm_display_mode *adjusted_mode)
711{
712 struct drm_device *dev = crtc->dev;
713 struct drm_mode_config *mode_config = &dev->mode_config;
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800714 struct drm_encoder *encoder;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700715 struct drm_i915_private *dev_priv = dev->dev_private;
716 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes858fa0352011-06-24 12:19:24 -0700717 int lane_count = 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700718 struct intel_dp_m_n m_n;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800719 int pipe = intel_crtc->pipe;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700720
721 /*
Eric Anholt21d40d32010-03-25 11:11:14 -0700722 * Find the lane count in the intel_encoder private
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700723 */
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800724 list_for_each_entry(encoder, &mode_config->encoder_list, head) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100725 struct intel_dp *intel_dp;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700726
Dan Carpenterd8201ab2010-05-07 10:39:00 +0200727 if (encoder->crtc != crtc)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700728 continue;
729
Chris Wilsonea5b2132010-08-04 13:50:23 +0100730 intel_dp = enc_to_intel_dp(encoder);
731 if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT) {
732 lane_count = intel_dp->lane_count;
Jesse Barnes51190662010-10-07 16:01:08 -0700733 break;
734 } else if (is_edp(intel_dp)) {
735 lane_count = dev_priv->edp.lanes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700736 break;
737 }
738 }
739
740 /*
741 * Compute the GMCH and Link ratios. The '3' here is
742 * the number of bytes_per_pixel post-LUT, which we always
743 * set up for 8-bits of R/G/B, or 3 bytes total.
744 */
Jesse Barnes858fa0352011-06-24 12:19:24 -0700745 intel_dp_compute_m_n(intel_crtc->bpp, lane_count,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700746 mode->clock, adjusted_mode->clock, &m_n);
747
Eric Anholtc619eed2010-01-28 16:45:52 -0800748 if (HAS_PCH_SPLIT(dev)) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800749 I915_WRITE(TRANSDATA_M1(pipe),
750 ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
751 m_n.gmch_m);
752 I915_WRITE(TRANSDATA_N1(pipe), m_n.gmch_n);
753 I915_WRITE(TRANSDPLINK_M1(pipe), m_n.link_m);
754 I915_WRITE(TRANSDPLINK_N1(pipe), m_n.link_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700755 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800756 I915_WRITE(PIPE_GMCH_DATA_M(pipe),
757 ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
758 m_n.gmch_m);
759 I915_WRITE(PIPE_GMCH_DATA_N(pipe), m_n.gmch_n);
760 I915_WRITE(PIPE_DP_LINK_M(pipe), m_n.link_m);
761 I915_WRITE(PIPE_DP_LINK_N(pipe), m_n.link_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700762 }
763}
764
765static void
766intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
767 struct drm_display_mode *adjusted_mode)
768{
Zhenyu Wange3421a12010-04-08 09:43:27 +0800769 struct drm_device *dev = encoder->dev;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100770 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Chris Wilson4ef69c72010-09-09 15:14:28 +0100771 struct drm_crtc *crtc = intel_dp->base.base.crtc;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700772 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
773
Chris Wilsone953fd72011-02-21 22:23:52 +0000774 intel_dp->DP = DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
775 intel_dp->DP |= intel_dp->color_range;
Adam Jackson9c9e7922010-04-05 17:57:59 -0400776
777 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilsonea5b2132010-08-04 13:50:23 +0100778 intel_dp->DP |= DP_SYNC_HS_HIGH;
Adam Jackson9c9e7922010-04-05 17:57:59 -0400779 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilsonea5b2132010-08-04 13:50:23 +0100780 intel_dp->DP |= DP_SYNC_VS_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700781
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700782 if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
Chris Wilsonea5b2132010-08-04 13:50:23 +0100783 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wange3421a12010-04-08 09:43:27 +0800784 else
Chris Wilsonea5b2132010-08-04 13:50:23 +0100785 intel_dp->DP |= DP_LINK_TRAIN_OFF;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700786
Chris Wilsonea5b2132010-08-04 13:50:23 +0100787 switch (intel_dp->lane_count) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700788 case 1:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100789 intel_dp->DP |= DP_PORT_WIDTH_1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700790 break;
791 case 2:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100792 intel_dp->DP |= DP_PORT_WIDTH_2;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700793 break;
794 case 4:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100795 intel_dp->DP |= DP_PORT_WIDTH_4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700796 break;
797 }
Chris Wilsonea5b2132010-08-04 13:50:23 +0100798 if (intel_dp->has_audio)
799 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700800
Chris Wilsonea5b2132010-08-04 13:50:23 +0100801 memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
802 intel_dp->link_configuration[0] = intel_dp->link_bw;
803 intel_dp->link_configuration[1] = intel_dp->lane_count;
Adam Jacksona2cab1b2011-07-12 17:38:05 -0400804 intel_dp->link_configuration[8] = DP_SET_ANSI_8B10B;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700805
806 /*
Adam Jackson9962c922010-05-13 14:45:42 -0400807 * Check for DPCD version > 1.1 and enhanced framing support
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700808 */
Jesse Barnes7183dc22011-07-07 11:10:58 -0700809 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
810 (intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP)) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100811 intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
812 intel_dp->DP |= DP_ENHANCED_FRAMING;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700813 }
814
Zhenyu Wange3421a12010-04-08 09:43:27 +0800815 /* CPT DP's pipe select is decided in TRANS_DP_CTL */
816 if (intel_crtc->pipe == 1 && !HAS_PCH_CPT(dev))
Chris Wilsonea5b2132010-08-04 13:50:23 +0100817 intel_dp->DP |= DP_PIPEB_SELECT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800818
Jesse Barnes895692b2010-10-07 16:01:23 -0700819 if (is_edp(intel_dp) && !is_pch_edp(intel_dp)) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800820 /* don't miss out required setting for eDP */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100821 intel_dp->DP |= DP_PLL_ENABLE;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800822 if (adjusted_mode->clock < 200000)
Chris Wilsonea5b2132010-08-04 13:50:23 +0100823 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800824 else
Chris Wilsonea5b2132010-08-04 13:50:23 +0100825 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800826 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700827}
828
Jesse Barnes5d613502011-01-24 17:10:54 -0800829static void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp)
830{
831 struct drm_device *dev = intel_dp->base.base.dev;
832 struct drm_i915_private *dev_priv = dev->dev_private;
833 u32 pp;
834
Keith Packard97af61f572011-09-28 16:23:51 -0700835 if (!is_edp(intel_dp))
836 return;
Jesse Barnes5d613502011-01-24 17:10:54 -0800837 /*
838 * If the panel wasn't on, make sure there's not a currently
839 * active PP sequence before enabling AUX VDD.
840 */
841 if (!(I915_READ(PCH_PP_STATUS) & PP_ON))
842 msleep(dev_priv->panel_t3);
843
844 pp = I915_READ(PCH_PP_CONTROL);
Keith Packard1c0ae802011-09-19 13:59:29 -0700845 pp &= ~PANEL_UNLOCK_MASK;
846 pp |= PANEL_UNLOCK_REGS;
Jesse Barnes5d613502011-01-24 17:10:54 -0800847 pp |= EDP_FORCE_VDD;
848 I915_WRITE(PCH_PP_CONTROL, pp);
849 POSTING_READ(PCH_PP_CONTROL);
850}
851
852static void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp)
853{
854 struct drm_device *dev = intel_dp->base.base.dev;
855 struct drm_i915_private *dev_priv = dev->dev_private;
856 u32 pp;
857
Keith Packard97af61f572011-09-28 16:23:51 -0700858 if (!is_edp(intel_dp))
859 return;
Jesse Barnes5d613502011-01-24 17:10:54 -0800860 pp = I915_READ(PCH_PP_CONTROL);
Keith Packard1c0ae802011-09-19 13:59:29 -0700861 pp &= ~PANEL_UNLOCK_MASK;
862 pp |= PANEL_UNLOCK_REGS;
Jesse Barnes5d613502011-01-24 17:10:54 -0800863 pp &= ~EDP_FORCE_VDD;
864 I915_WRITE(PCH_PP_CONTROL, pp);
865 POSTING_READ(PCH_PP_CONTROL);
866
867 /* Make sure sequencer is idle before allowing subsequent activity */
868 msleep(dev_priv->panel_t12);
869}
870
Jesse Barnes7eaf5542010-09-08 12:41:59 -0700871/* Returns true if the panel was already on when called */
Jesse Barnes01cb9ea2010-10-07 16:01:12 -0700872static bool ironlake_edp_panel_on (struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -0700873{
Jesse Barnes01cb9ea2010-10-07 16:01:12 -0700874 struct drm_device *dev = intel_dp->base.base.dev;
Jesse Barnes9934c132010-07-22 13:18:19 -0700875 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes01cb9ea2010-10-07 16:01:12 -0700876 u32 pp, idle_on_mask = PP_ON | PP_SEQUENCE_STATE_ON_IDLE;
Jesse Barnes9934c132010-07-22 13:18:19 -0700877
Keith Packard97af61f572011-09-28 16:23:51 -0700878 if (!is_edp(intel_dp))
879 return;
Chris Wilson913d8d12010-08-07 11:01:35 +0100880 if (I915_READ(PCH_PP_STATUS) & PP_ON)
Jesse Barnes7eaf5542010-09-08 12:41:59 -0700881 return true;
Jesse Barnes9934c132010-07-22 13:18:19 -0700882
883 pp = I915_READ(PCH_PP_CONTROL);
Keith Packard1c0ae802011-09-19 13:59:29 -0700884 pp &= ~PANEL_UNLOCK_MASK;
885 pp |= PANEL_UNLOCK_REGS;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -0700886
887 /* ILK workaround: disable reset around power sequence */
888 pp &= ~PANEL_POWER_RESET;
889 I915_WRITE(PCH_PP_CONTROL, pp);
890 POSTING_READ(PCH_PP_CONTROL);
891
Keith Packard1c0ae802011-09-19 13:59:29 -0700892 pp |= POWER_TARGET_ON;
Jesse Barnes9934c132010-07-22 13:18:19 -0700893 I915_WRITE(PCH_PP_CONTROL, pp);
Jesse Barnes01cb9ea2010-10-07 16:01:12 -0700894 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes9934c132010-07-22 13:18:19 -0700895
Jesse Barnes01cb9ea2010-10-07 16:01:12 -0700896 if (wait_for((I915_READ(PCH_PP_STATUS) & idle_on_mask) == idle_on_mask,
897 5000))
Chris Wilson913d8d12010-08-07 11:01:35 +0100898 DRM_ERROR("panel on wait timed out: 0x%08x\n",
899 I915_READ(PCH_PP_STATUS));
Jesse Barnes9934c132010-07-22 13:18:19 -0700900
Jesse Barnes37c6c9b2010-08-11 10:04:43 -0700901 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jesse Barnes9934c132010-07-22 13:18:19 -0700902 I915_WRITE(PCH_PP_CONTROL, pp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -0700903 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes7eaf5542010-09-08 12:41:59 -0700904
905 return false;
Jesse Barnes9934c132010-07-22 13:18:19 -0700906}
907
908static void ironlake_edp_panel_off (struct drm_device *dev)
909{
910 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes01cb9ea2010-10-07 16:01:12 -0700911 u32 pp, idle_off_mask = PP_ON | PP_SEQUENCE_MASK |
912 PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK;
Jesse Barnes9934c132010-07-22 13:18:19 -0700913
Keith Packard97af61f572011-09-28 16:23:51 -0700914 if (!is_edp(intel_dp))
915 return;
Jesse Barnes9934c132010-07-22 13:18:19 -0700916 pp = I915_READ(PCH_PP_CONTROL);
Keith Packard1c0ae802011-09-19 13:59:29 -0700917 pp &= ~PANEL_UNLOCK_MASK;
918 pp |= PANEL_UNLOCK_REGS;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -0700919
920 /* ILK workaround: disable reset around power sequence */
921 pp &= ~PANEL_POWER_RESET;
922 I915_WRITE(PCH_PP_CONTROL, pp);
923 POSTING_READ(PCH_PP_CONTROL);
924
Jesse Barnes9934c132010-07-22 13:18:19 -0700925 pp &= ~POWER_TARGET_ON;
926 I915_WRITE(PCH_PP_CONTROL, pp);
Jesse Barnes01cb9ea2010-10-07 16:01:12 -0700927 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes9934c132010-07-22 13:18:19 -0700928
Jesse Barnes01cb9ea2010-10-07 16:01:12 -0700929 if (wait_for((I915_READ(PCH_PP_STATUS) & idle_off_mask) == 0, 5000))
Chris Wilson913d8d12010-08-07 11:01:35 +0100930 DRM_ERROR("panel off wait timed out: 0x%08x\n",
931 I915_READ(PCH_PP_STATUS));
Jesse Barnes9934c132010-07-22 13:18:19 -0700932
Jesse Barnes3969c9c92010-09-08 12:42:03 -0700933 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jesse Barnes9934c132010-07-22 13:18:19 -0700934 I915_WRITE(PCH_PP_CONTROL, pp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -0700935 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes9934c132010-07-22 13:18:19 -0700936}
937
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500938static void ironlake_edp_backlight_on (struct drm_device *dev)
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800939{
940 struct drm_i915_private *dev_priv = dev->dev_private;
941 u32 pp;
942
Zhao Yakui28c97732009-10-09 11:39:41 +0800943 DRM_DEBUG_KMS("\n");
Jesse Barnes01cb9ea2010-10-07 16:01:12 -0700944 /*
945 * If we enable the backlight right away following a panel power
946 * on, we may see slight flicker as the panel syncs with the eDP
947 * link. So delay a bit to make sure the image is solid before
948 * allowing it to appear.
949 */
950 msleep(300);
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800951 pp = I915_READ(PCH_PP_CONTROL);
Keith Packard1c0ae802011-09-19 13:59:29 -0700952 pp &= ~PANEL_UNLOCK_MASK;
953 pp |= PANEL_UNLOCK_REGS;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800954 pp |= EDP_BLC_ENABLE;
955 I915_WRITE(PCH_PP_CONTROL, pp);
956}
957
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500958static void ironlake_edp_backlight_off (struct drm_device *dev)
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800959{
960 struct drm_i915_private *dev_priv = dev->dev_private;
961 u32 pp;
962
Zhao Yakui28c97732009-10-09 11:39:41 +0800963 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800964 pp = I915_READ(PCH_PP_CONTROL);
Keith Packard1c0ae802011-09-19 13:59:29 -0700965 pp &= ~PANEL_UNLOCK_MASK;
966 pp |= PANEL_UNLOCK_REGS;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800967 pp &= ~EDP_BLC_ENABLE;
968 I915_WRITE(PCH_PP_CONTROL, pp);
969}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700970
Jesse Barnesd240f202010-08-13 15:43:26 -0700971static void ironlake_edp_pll_on(struct drm_encoder *encoder)
972{
973 struct drm_device *dev = encoder->dev;
974 struct drm_i915_private *dev_priv = dev->dev_private;
975 u32 dpa_ctl;
976
977 DRM_DEBUG_KMS("\n");
978 dpa_ctl = I915_READ(DP_A);
Jesse Barnes298b0b32010-10-07 16:01:24 -0700979 dpa_ctl |= DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -0700980 I915_WRITE(DP_A, dpa_ctl);
Jesse Barnes298b0b32010-10-07 16:01:24 -0700981 POSTING_READ(DP_A);
982 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -0700983}
984
985static void ironlake_edp_pll_off(struct drm_encoder *encoder)
986{
987 struct drm_device *dev = encoder->dev;
988 struct drm_i915_private *dev_priv = dev->dev_private;
989 u32 dpa_ctl;
990
991 dpa_ctl = I915_READ(DP_A);
Jesse Barnes298b0b32010-10-07 16:01:24 -0700992 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -0700993 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +0100994 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -0700995 udelay(200);
996}
997
Jesse Barnesc7ad3812011-07-07 11:11:03 -0700998/* If the sink supports it, try to set the power state appropriately */
999static void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
1000{
1001 int ret, i;
1002
1003 /* Should have a valid DPCD by this point */
1004 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1005 return;
1006
1007 if (mode != DRM_MODE_DPMS_ON) {
1008 ret = intel_dp_aux_native_write_1(intel_dp, DP_SET_POWER,
1009 DP_SET_POWER_D3);
1010 if (ret != 1)
1011 DRM_DEBUG_DRIVER("failed to write sink power state\n");
1012 } else {
1013 /*
1014 * When turning on, we need to retry for 1ms to give the sink
1015 * time to wake up.
1016 */
1017 for (i = 0; i < 3; i++) {
1018 ret = intel_dp_aux_native_write_1(intel_dp,
1019 DP_SET_POWER,
1020 DP_SET_POWER_D0);
1021 if (ret == 1)
1022 break;
1023 msleep(1);
1024 }
1025 }
1026}
1027
Jesse Barnesd240f202010-08-13 15:43:26 -07001028static void intel_dp_prepare(struct drm_encoder *encoder)
1029{
1030 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1031 struct drm_device *dev = encoder->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001032
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001033 /* Wake up the sink first */
1034 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1035
Jesse Barnes4d926462010-10-07 16:01:07 -07001036 if (is_edp(intel_dp)) {
Jesse Barnesd240f202010-08-13 15:43:26 -07001037 ironlake_edp_backlight_off(dev);
Jesse Barnes5d613502011-01-24 17:10:54 -08001038 ironlake_edp_panel_off(dev);
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001039 if (!is_pch_edp(intel_dp))
1040 ironlake_edp_pll_on(encoder);
1041 else
1042 ironlake_edp_pll_off(encoder);
Jesse Barnesd240f202010-08-13 15:43:26 -07001043 }
Jesse Barnes736085b2010-10-08 10:35:55 -07001044 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07001045}
1046
1047static void intel_dp_commit(struct drm_encoder *encoder)
1048{
1049 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1050 struct drm_device *dev = encoder->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001051
Keith Packard97af61f572011-09-28 16:23:51 -07001052 ironlake_edp_panel_vdd_on(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001053
Jesse Barnes33a34e42010-09-08 12:42:02 -07001054 intel_dp_start_link_train(intel_dp);
1055
Keith Packard97af61f572011-09-28 16:23:51 -07001056 ironlake_edp_panel_on(intel_dp);
1057 ironlake_edp_panel_vdd_off(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07001058
1059 intel_dp_complete_link_train(intel_dp);
1060
Jesse Barnes4d926462010-10-07 16:01:07 -07001061 if (is_edp(intel_dp))
Jesse Barnesd240f202010-08-13 15:43:26 -07001062 ironlake_edp_backlight_on(dev);
Keith Packardd2b996a2011-07-25 22:37:51 -07001063
1064 intel_dp->dpms_mode = DRM_MODE_DPMS_ON;
Jesse Barnesd240f202010-08-13 15:43:26 -07001065}
1066
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001067static void
1068intel_dp_dpms(struct drm_encoder *encoder, int mode)
1069{
Chris Wilsonea5b2132010-08-04 13:50:23 +01001070 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08001071 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001072 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001073 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001074
1075 if (mode != DRM_MODE_DPMS_ON) {
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001076 if (is_edp(intel_dp))
Jesse Barnes7643a7f2010-08-11 10:06:44 -07001077 ironlake_edp_backlight_off(dev);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001078 intel_dp_sink_dpms(intel_dp, mode);
Jesse Barnes736085b2010-10-08 10:35:55 -07001079 intel_dp_link_down(intel_dp);
Keith Packard97af61f572011-09-28 16:23:51 -07001080 ironlake_edp_panel_off(dev);
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001081 if (is_edp(intel_dp) && !is_pch_edp(intel_dp))
Jesse Barnesd240f202010-08-13 15:43:26 -07001082 ironlake_edp_pll_off(encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001083 } else {
Keith Packard97af61f572011-09-28 16:23:51 -07001084 ironlake_edp_panel_vdd_on(intel_dp);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001085 intel_dp_sink_dpms(intel_dp, mode);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001086 if (!(dp_reg & DP_PORT_EN)) {
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001087 intel_dp_start_link_train(intel_dp);
Keith Packard97af61f572011-09-28 16:23:51 -07001088 ironlake_edp_panel_on(intel_dp);
1089 ironlake_edp_panel_vdd_off(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07001090 intel_dp_complete_link_train(intel_dp);
Keith Packardbee7eb22011-09-28 16:28:00 -07001091 } else
1092 ironlake_edp_panel_vdd_off(intel_dp);
Jesse Barnes736085b2010-10-08 10:35:55 -07001093 if (is_edp(intel_dp))
1094 ironlake_edp_backlight_on(dev);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001095 }
Keith Packardd2b996a2011-07-25 22:37:51 -07001096 intel_dp->dpms_mode = mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001097}
1098
1099/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001100 * Native read with retry for link status and receiver capability reads for
1101 * cases where the sink may still be asleep.
1102 */
1103static bool
1104intel_dp_aux_native_read_retry(struct intel_dp *intel_dp, uint16_t address,
1105 uint8_t *recv, int recv_bytes)
1106{
1107 int ret, i;
1108
1109 /*
1110 * Sinks are *supposed* to come up within 1ms from an off state,
1111 * but we're also supposed to retry 3 times per the spec.
1112 */
1113 for (i = 0; i < 3; i++) {
1114 ret = intel_dp_aux_native_read(intel_dp, address, recv,
1115 recv_bytes);
1116 if (ret == recv_bytes)
1117 return true;
1118 msleep(1);
1119 }
1120
1121 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001122}
1123
1124/*
1125 * Fetch AUX CH registers 0x202 - 0x207 which contain
1126 * link status information
1127 */
1128static bool
Jesse Barnes33a34e42010-09-08 12:42:02 -07001129intel_dp_get_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001130{
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001131 return intel_dp_aux_native_read_retry(intel_dp,
1132 DP_LANE0_1_STATUS,
1133 intel_dp->link_status,
1134 DP_LINK_STATUS_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001135}
1136
1137static uint8_t
1138intel_dp_link_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
1139 int r)
1140{
1141 return link_status[r - DP_LANE0_1_STATUS];
1142}
1143
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001144static uint8_t
1145intel_get_adjust_request_voltage(uint8_t link_status[DP_LINK_STATUS_SIZE],
1146 int lane)
1147{
1148 int i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
1149 int s = ((lane & 1) ?
1150 DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT :
1151 DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT);
1152 uint8_t l = intel_dp_link_status(link_status, i);
1153
1154 return ((l >> s) & 3) << DP_TRAIN_VOLTAGE_SWING_SHIFT;
1155}
1156
1157static uint8_t
1158intel_get_adjust_request_pre_emphasis(uint8_t link_status[DP_LINK_STATUS_SIZE],
1159 int lane)
1160{
1161 int i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
1162 int s = ((lane & 1) ?
1163 DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT :
1164 DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT);
1165 uint8_t l = intel_dp_link_status(link_status, i);
1166
1167 return ((l >> s) & 3) << DP_TRAIN_PRE_EMPHASIS_SHIFT;
1168}
1169
1170
1171#if 0
1172static char *voltage_names[] = {
1173 "0.4V", "0.6V", "0.8V", "1.2V"
1174};
1175static char *pre_emph_names[] = {
1176 "0dB", "3.5dB", "6dB", "9.5dB"
1177};
1178static char *link_train_names[] = {
1179 "pattern 1", "pattern 2", "idle", "off"
1180};
1181#endif
1182
1183/*
1184 * These are source-specific values; current Intel hardware supports
1185 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
1186 */
1187#define I830_DP_VOLTAGE_MAX DP_TRAIN_VOLTAGE_SWING_800
1188
1189static uint8_t
1190intel_dp_pre_emphasis_max(uint8_t voltage_swing)
1191{
1192 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1193 case DP_TRAIN_VOLTAGE_SWING_400:
1194 return DP_TRAIN_PRE_EMPHASIS_6;
1195 case DP_TRAIN_VOLTAGE_SWING_600:
1196 return DP_TRAIN_PRE_EMPHASIS_6;
1197 case DP_TRAIN_VOLTAGE_SWING_800:
1198 return DP_TRAIN_PRE_EMPHASIS_3_5;
1199 case DP_TRAIN_VOLTAGE_SWING_1200:
1200 default:
1201 return DP_TRAIN_PRE_EMPHASIS_0;
1202 }
1203}
1204
1205static void
Jesse Barnes33a34e42010-09-08 12:42:02 -07001206intel_get_adjust_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001207{
1208 uint8_t v = 0;
1209 uint8_t p = 0;
1210 int lane;
1211
Jesse Barnes33a34e42010-09-08 12:42:02 -07001212 for (lane = 0; lane < intel_dp->lane_count; lane++) {
1213 uint8_t this_v = intel_get_adjust_request_voltage(intel_dp->link_status, lane);
1214 uint8_t this_p = intel_get_adjust_request_pre_emphasis(intel_dp->link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001215
1216 if (this_v > v)
1217 v = this_v;
1218 if (this_p > p)
1219 p = this_p;
1220 }
1221
1222 if (v >= I830_DP_VOLTAGE_MAX)
1223 v = I830_DP_VOLTAGE_MAX | DP_TRAIN_MAX_SWING_REACHED;
1224
1225 if (p >= intel_dp_pre_emphasis_max(v))
1226 p = intel_dp_pre_emphasis_max(v) | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
1227
1228 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07001229 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001230}
1231
1232static uint32_t
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001233intel_dp_signal_levels(uint8_t train_set, int lane_count)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001234{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001235 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001236
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001237 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001238 case DP_TRAIN_VOLTAGE_SWING_400:
1239 default:
1240 signal_levels |= DP_VOLTAGE_0_4;
1241 break;
1242 case DP_TRAIN_VOLTAGE_SWING_600:
1243 signal_levels |= DP_VOLTAGE_0_6;
1244 break;
1245 case DP_TRAIN_VOLTAGE_SWING_800:
1246 signal_levels |= DP_VOLTAGE_0_8;
1247 break;
1248 case DP_TRAIN_VOLTAGE_SWING_1200:
1249 signal_levels |= DP_VOLTAGE_1_2;
1250 break;
1251 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001252 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001253 case DP_TRAIN_PRE_EMPHASIS_0:
1254 default:
1255 signal_levels |= DP_PRE_EMPHASIS_0;
1256 break;
1257 case DP_TRAIN_PRE_EMPHASIS_3_5:
1258 signal_levels |= DP_PRE_EMPHASIS_3_5;
1259 break;
1260 case DP_TRAIN_PRE_EMPHASIS_6:
1261 signal_levels |= DP_PRE_EMPHASIS_6;
1262 break;
1263 case DP_TRAIN_PRE_EMPHASIS_9_5:
1264 signal_levels |= DP_PRE_EMPHASIS_9_5;
1265 break;
1266 }
1267 return signal_levels;
1268}
1269
Zhenyu Wange3421a12010-04-08 09:43:27 +08001270/* Gen6's DP voltage swing and pre-emphasis control */
1271static uint32_t
1272intel_gen6_edp_signal_levels(uint8_t train_set)
1273{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001274 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1275 DP_TRAIN_PRE_EMPHASIS_MASK);
1276 switch (signal_levels) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08001277 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001278 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1279 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
1280 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1281 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001282 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001283 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
1284 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001285 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001286 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1287 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001288 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001289 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
1290 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001291 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001292 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1293 "0x%x\n", signal_levels);
1294 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001295 }
1296}
1297
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001298static uint8_t
1299intel_get_lane_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
1300 int lane)
1301{
1302 int i = DP_LANE0_1_STATUS + (lane >> 1);
1303 int s = (lane & 1) * 4;
1304 uint8_t l = intel_dp_link_status(link_status, i);
1305
1306 return (l >> s) & 0xf;
1307}
1308
1309/* Check for clock recovery is done on all channels */
1310static bool
1311intel_clock_recovery_ok(uint8_t link_status[DP_LINK_STATUS_SIZE], int lane_count)
1312{
1313 int lane;
1314 uint8_t lane_status;
1315
1316 for (lane = 0; lane < lane_count; lane++) {
1317 lane_status = intel_get_lane_status(link_status, lane);
1318 if ((lane_status & DP_LANE_CR_DONE) == 0)
1319 return false;
1320 }
1321 return true;
1322}
1323
1324/* Check to see if channel eq is done on all channels */
1325#define CHANNEL_EQ_BITS (DP_LANE_CR_DONE|\
1326 DP_LANE_CHANNEL_EQ_DONE|\
1327 DP_LANE_SYMBOL_LOCKED)
1328static bool
Jesse Barnes33a34e42010-09-08 12:42:02 -07001329intel_channel_eq_ok(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001330{
1331 uint8_t lane_align;
1332 uint8_t lane_status;
1333 int lane;
1334
Jesse Barnes33a34e42010-09-08 12:42:02 -07001335 lane_align = intel_dp_link_status(intel_dp->link_status,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001336 DP_LANE_ALIGN_STATUS_UPDATED);
1337 if ((lane_align & DP_INTERLANE_ALIGN_DONE) == 0)
1338 return false;
Jesse Barnes33a34e42010-09-08 12:42:02 -07001339 for (lane = 0; lane < intel_dp->lane_count; lane++) {
1340 lane_status = intel_get_lane_status(intel_dp->link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001341 if ((lane_status & CHANNEL_EQ_BITS) != CHANNEL_EQ_BITS)
1342 return false;
1343 }
1344 return true;
1345}
1346
1347static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01001348intel_dp_set_link_train(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001349 uint32_t dp_reg_value,
Chris Wilson58e10eb2010-10-03 10:56:11 +01001350 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001351{
Chris Wilson4ef69c72010-09-09 15:14:28 +01001352 struct drm_device *dev = intel_dp->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001353 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001354 int ret;
1355
Chris Wilsonea5b2132010-08-04 13:50:23 +01001356 I915_WRITE(intel_dp->output_reg, dp_reg_value);
1357 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001358
Chris Wilsonea5b2132010-08-04 13:50:23 +01001359 intel_dp_aux_native_write_1(intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001360 DP_TRAINING_PATTERN_SET,
1361 dp_train_pat);
1362
Chris Wilsonea5b2132010-08-04 13:50:23 +01001363 ret = intel_dp_aux_native_write(intel_dp,
Chris Wilson58e10eb2010-10-03 10:56:11 +01001364 DP_TRAINING_LANE0_SET,
1365 intel_dp->train_set, 4);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001366 if (ret != 4)
1367 return false;
1368
1369 return true;
1370}
1371
Jesse Barnes33a34e42010-09-08 12:42:02 -07001372/* Enable corresponding port and start training pattern 1 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001373static void
Jesse Barnes33a34e42010-09-08 12:42:02 -07001374intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001375{
Chris Wilson4ef69c72010-09-09 15:14:28 +01001376 struct drm_device *dev = intel_dp->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001377 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson58e10eb2010-10-03 10:56:11 +01001378 struct intel_crtc *intel_crtc = to_intel_crtc(intel_dp->base.base.crtc);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001379 int i;
1380 uint8_t voltage;
1381 bool clock_recovery = false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001382 int tries;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001383 u32 reg;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001384 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001385
Adam Jacksone8519462011-07-21 17:48:38 -04001386 /*
1387 * On CPT we have to enable the port in training pattern 1, which
1388 * will happen below in intel_dp_set_link_train. Otherwise, enable
1389 * the port and wait for it to become active.
1390 */
1391 if (!HAS_PCH_CPT(dev)) {
1392 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
1393 POSTING_READ(intel_dp->output_reg);
1394 intel_wait_for_vblank(dev, intel_crtc->pipe);
1395 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001396
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001397 /* Write the link configuration data */
1398 intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
1399 intel_dp->link_configuration,
1400 DP_LINK_CONFIGURATION_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001401
1402 DP |= DP_PORT_EN;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -07001403 if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
Zhenyu Wange3421a12010-04-08 09:43:27 +08001404 DP &= ~DP_LINK_TRAIN_MASK_CPT;
1405 else
1406 DP &= ~DP_LINK_TRAIN_MASK;
Jesse Barnes33a34e42010-09-08 12:42:02 -07001407 memset(intel_dp->train_set, 0, 4);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001408 voltage = 0xff;
1409 tries = 0;
1410 clock_recovery = false;
1411 for (;;) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001412 /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
Zhenyu Wange3421a12010-04-08 09:43:27 +08001413 uint32_t signal_levels;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -07001414 if (IS_GEN6(dev) && is_edp(intel_dp)) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001415 signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001416 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
1417 } else {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001418 signal_levels = intel_dp_signal_levels(intel_dp->train_set[0], intel_dp->lane_count);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001419 DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
1420 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001421
Jesse Barnescfcb0fc2010-10-07 16:01:06 -07001422 if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
Zhenyu Wange3421a12010-04-08 09:43:27 +08001423 reg = DP | DP_LINK_TRAIN_PAT_1_CPT;
1424 else
1425 reg = DP | DP_LINK_TRAIN_PAT_1;
1426
Chris Wilsonea5b2132010-08-04 13:50:23 +01001427 if (!intel_dp_set_link_train(intel_dp, reg,
Adam Jackson81055852011-07-21 17:48:37 -04001428 DP_TRAINING_PATTERN_1 |
1429 DP_LINK_SCRAMBLING_DISABLE))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001430 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001431 /* Set training pattern 1 */
1432
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001433 udelay(100);
1434 if (!intel_dp_get_link_status(intel_dp))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001435 break;
1436
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001437 if (intel_clock_recovery_ok(intel_dp->link_status, intel_dp->lane_count)) {
1438 clock_recovery = true;
1439 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001440 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001441
1442 /* Check to see if we've tried the max voltage */
1443 for (i = 0; i < intel_dp->lane_count; i++)
1444 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
1445 break;
1446 if (i == intel_dp->lane_count)
1447 break;
1448
1449 /* Check to see if we've tried the same voltage 5 times */
1450 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
1451 ++tries;
1452 if (tries == 5)
1453 break;
1454 } else
1455 tries = 0;
1456 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
1457
1458 /* Compute new intel_dp->train_set as requested by target */
1459 intel_get_adjust_train(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001460 }
1461
Jesse Barnes33a34e42010-09-08 12:42:02 -07001462 intel_dp->DP = DP;
1463}
1464
1465static void
1466intel_dp_complete_link_train(struct intel_dp *intel_dp)
1467{
Chris Wilson4ef69c72010-09-09 15:14:28 +01001468 struct drm_device *dev = intel_dp->base.base.dev;
Jesse Barnes33a34e42010-09-08 12:42:02 -07001469 struct drm_i915_private *dev_priv = dev->dev_private;
1470 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08001471 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07001472 u32 reg;
1473 uint32_t DP = intel_dp->DP;
1474
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001475 /* channel equalization */
1476 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08001477 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001478 channel_eq = false;
1479 for (;;) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001480 /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
Zhenyu Wange3421a12010-04-08 09:43:27 +08001481 uint32_t signal_levels;
1482
Jesse Barnes37f80972011-01-05 14:45:24 -08001483 if (cr_tries > 5) {
1484 DRM_ERROR("failed to train DP, aborting\n");
1485 intel_dp_link_down(intel_dp);
1486 break;
1487 }
1488
Jesse Barnescfcb0fc2010-10-07 16:01:06 -07001489 if (IS_GEN6(dev) && is_edp(intel_dp)) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001490 signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001491 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
1492 } else {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001493 signal_levels = intel_dp_signal_levels(intel_dp->train_set[0], intel_dp->lane_count);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001494 DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
1495 }
1496
Jesse Barnescfcb0fc2010-10-07 16:01:06 -07001497 if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
Zhenyu Wange3421a12010-04-08 09:43:27 +08001498 reg = DP | DP_LINK_TRAIN_PAT_2_CPT;
1499 else
1500 reg = DP | DP_LINK_TRAIN_PAT_2;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001501
1502 /* channel eq pattern */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001503 if (!intel_dp_set_link_train(intel_dp, reg,
Adam Jackson81055852011-07-21 17:48:37 -04001504 DP_TRAINING_PATTERN_2 |
1505 DP_LINK_SCRAMBLING_DISABLE))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001506 break;
1507
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001508 udelay(400);
1509 if (!intel_dp_get_link_status(intel_dp))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001510 break;
Jesse Barnes869184a2010-10-07 16:01:22 -07001511
Jesse Barnes37f80972011-01-05 14:45:24 -08001512 /* Make sure clock is still ok */
1513 if (!intel_clock_recovery_ok(intel_dp->link_status, intel_dp->lane_count)) {
1514 intel_dp_start_link_train(intel_dp);
1515 cr_tries++;
1516 continue;
1517 }
1518
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001519 if (intel_channel_eq_ok(intel_dp)) {
1520 channel_eq = true;
1521 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001522 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001523
Jesse Barnes37f80972011-01-05 14:45:24 -08001524 /* Try 5 times, then try clock recovery if that fails */
1525 if (tries > 5) {
1526 intel_dp_link_down(intel_dp);
1527 intel_dp_start_link_train(intel_dp);
1528 tries = 0;
1529 cr_tries++;
1530 continue;
1531 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001532
1533 /* Compute new intel_dp->train_set as requested by target */
1534 intel_get_adjust_train(intel_dp);
1535 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001536 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001537
Jesse Barnescfcb0fc2010-10-07 16:01:06 -07001538 if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
Zhenyu Wange3421a12010-04-08 09:43:27 +08001539 reg = DP | DP_LINK_TRAIN_OFF_CPT;
1540 else
1541 reg = DP | DP_LINK_TRAIN_OFF;
1542
Chris Wilsonea5b2132010-08-04 13:50:23 +01001543 I915_WRITE(intel_dp->output_reg, reg);
1544 POSTING_READ(intel_dp->output_reg);
1545 intel_dp_aux_native_write_1(intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001546 DP_TRAINING_PATTERN_SET, DP_TRAINING_PATTERN_DISABLE);
1547}
1548
1549static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01001550intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001551{
Chris Wilson4ef69c72010-09-09 15:14:28 +01001552 struct drm_device *dev = intel_dp->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001553 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001554 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001555
Chris Wilson1b39d6f2010-12-06 11:20:45 +00001556 if ((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0)
1557 return;
1558
Zhao Yakui28c97732009-10-09 11:39:41 +08001559 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001560
Jesse Barnescfcb0fc2010-10-07 16:01:06 -07001561 if (is_edp(intel_dp)) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001562 DP &= ~DP_PLL_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001563 I915_WRITE(intel_dp->output_reg, DP);
1564 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001565 udelay(100);
1566 }
1567
Jesse Barnescfcb0fc2010-10-07 16:01:06 -07001568 if (HAS_PCH_CPT(dev) && !is_edp(intel_dp)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08001569 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001570 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001571 } else {
1572 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001573 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001574 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01001575 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001576
Chris Wilsonfe255d02010-09-11 21:37:48 +01001577 msleep(17);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001578
Jesse Barnescfcb0fc2010-10-07 16:01:06 -07001579 if (is_edp(intel_dp))
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001580 DP |= DP_LINK_TRAIN_OFF;
Eric Anholt5bddd172010-11-18 09:32:59 +08001581
Chris Wilson1b39d6f2010-12-06 11:20:45 +00001582 if (!HAS_PCH_CPT(dev) &&
1583 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Chris Wilson31acbcc2011-04-17 06:38:35 +01001584 struct drm_crtc *crtc = intel_dp->base.base.crtc;
1585
Eric Anholt5bddd172010-11-18 09:32:59 +08001586 /* Hardware workaround: leaving our transcoder select
1587 * set to transcoder B while it's off will prevent the
1588 * corresponding HDMI output on transcoder A.
1589 *
1590 * Combine this with another hardware workaround:
1591 * transcoder select bit can only be cleared while the
1592 * port is enabled.
1593 */
1594 DP &= ~DP_PIPEB_SELECT;
1595 I915_WRITE(intel_dp->output_reg, DP);
1596
1597 /* Changes to enable or select take place the vblank
1598 * after being written.
1599 */
Chris Wilson31acbcc2011-04-17 06:38:35 +01001600 if (crtc == NULL) {
1601 /* We can arrive here never having been attached
1602 * to a CRTC, for instance, due to inheriting
1603 * random state from the BIOS.
1604 *
1605 * If the pipe is not running, play safe and
1606 * wait for the clocks to stabilise before
1607 * continuing.
1608 */
1609 POSTING_READ(intel_dp->output_reg);
1610 msleep(50);
1611 } else
1612 intel_wait_for_vblank(dev, to_intel_crtc(crtc)->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08001613 }
1614
Chris Wilsonea5b2132010-08-04 13:50:23 +01001615 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
1616 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001617}
1618
Keith Packard26d61aa2011-07-25 20:01:09 -07001619static bool
1620intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07001621{
Keith Packard92fd8fd2011-07-25 19:50:10 -07001622 if (intel_dp_aux_native_read_retry(intel_dp, 0x000, intel_dp->dpcd,
1623 sizeof (intel_dp->dpcd)) &&
1624 (intel_dp->dpcd[DP_DPCD_REV] != 0)) {
Keith Packard26d61aa2011-07-25 20:01:09 -07001625 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07001626 }
1627
Keith Packard26d61aa2011-07-25 20:01:09 -07001628 return false;
Keith Packard92fd8fd2011-07-25 19:50:10 -07001629}
1630
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001631/*
1632 * According to DP spec
1633 * 5.1.2:
1634 * 1. Read DPCD
1635 * 2. Configure link according to Receiver Capabilities
1636 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
1637 * 4. Check link status on receipt of hot-plug interrupt
1638 */
1639
1640static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01001641intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001642{
Keith Packardd2b996a2011-07-25 22:37:51 -07001643 if (intel_dp->dpms_mode != DRM_MODE_DPMS_ON)
1644 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07001645
Chris Wilson4ef69c72010-09-09 15:14:28 +01001646 if (!intel_dp->base.base.crtc)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001647 return;
1648
Keith Packard92fd8fd2011-07-25 19:50:10 -07001649 /* Try to read receiver status if the link appears to be up */
Jesse Barnes33a34e42010-09-08 12:42:02 -07001650 if (!intel_dp_get_link_status(intel_dp)) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001651 intel_dp_link_down(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001652 return;
1653 }
1654
Keith Packard92fd8fd2011-07-25 19:50:10 -07001655 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07001656 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07001657 intel_dp_link_down(intel_dp);
1658 return;
1659 }
1660
Jesse Barnes33a34e42010-09-08 12:42:02 -07001661 if (!intel_channel_eq_ok(intel_dp)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07001662 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
1663 drm_get_encoder_name(&intel_dp->base.base));
Jesse Barnes33a34e42010-09-08 12:42:02 -07001664 intel_dp_start_link_train(intel_dp);
1665 intel_dp_complete_link_train(intel_dp);
1666 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001667}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001668
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001669static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07001670intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04001671{
Keith Packard26d61aa2011-07-25 20:01:09 -07001672 if (intel_dp_get_dpcd(intel_dp))
1673 return connector_status_connected;
1674 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04001675}
1676
1677static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08001678ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001679{
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001680 enum drm_connector_status status;
1681
Chris Wilsonfe16d942011-02-12 10:29:38 +00001682 /* Can't disconnect eDP, but you can close the lid... */
1683 if (is_edp(intel_dp)) {
1684 status = intel_panel_detect(intel_dp->base.base.dev);
1685 if (status == connector_status_unknown)
1686 status = connector_status_connected;
1687 return status;
1688 }
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001689
Keith Packard26d61aa2011-07-25 20:01:09 -07001690 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001691}
1692
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001693static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08001694g4x_dp_detect(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001695{
Chris Wilson4ef69c72010-09-09 15:14:28 +01001696 struct drm_device *dev = intel_dp->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001697 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08001698 uint32_t temp, bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001699
Chris Wilsonea5b2132010-08-04 13:50:23 +01001700 switch (intel_dp->output_reg) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001701 case DP_B:
1702 bit = DPB_HOTPLUG_INT_STATUS;
1703 break;
1704 case DP_C:
1705 bit = DPC_HOTPLUG_INT_STATUS;
1706 break;
1707 case DP_D:
1708 bit = DPD_HOTPLUG_INT_STATUS;
1709 break;
1710 default:
1711 return connector_status_unknown;
1712 }
1713
1714 temp = I915_READ(PORT_HOTPLUG_STAT);
1715
1716 if ((temp & bit) == 0)
1717 return connector_status_disconnected;
1718
Keith Packard26d61aa2011-07-25 20:01:09 -07001719 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08001720}
1721
1722/**
1723 * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect DP connection.
1724 *
1725 * \return true if DP port is connected.
1726 * \return false if DP port is disconnected.
1727 */
1728static enum drm_connector_status
1729intel_dp_detect(struct drm_connector *connector, bool force)
1730{
1731 struct intel_dp *intel_dp = intel_attached_dp(connector);
1732 struct drm_device *dev = intel_dp->base.base.dev;
1733 enum drm_connector_status status;
1734 struct edid *edid = NULL;
1735
1736 intel_dp->has_audio = false;
1737
1738 if (HAS_PCH_SPLIT(dev))
1739 status = ironlake_dp_detect(intel_dp);
1740 else
1741 status = g4x_dp_detect(intel_dp);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04001742
Adam Jacksonac66ae82011-07-12 17:38:03 -04001743 DRM_DEBUG_KMS("DPCD: %02hx%02hx%02hx%02hx%02hx%02hx%02hx%02hx\n",
1744 intel_dp->dpcd[0], intel_dp->dpcd[1], intel_dp->dpcd[2],
1745 intel_dp->dpcd[3], intel_dp->dpcd[4], intel_dp->dpcd[5],
1746 intel_dp->dpcd[6], intel_dp->dpcd[7]);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04001747
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08001748 if (status != connector_status_connected)
1749 return status;
1750
Chris Wilsonf6849602010-09-19 09:29:33 +01001751 if (intel_dp->force_audio) {
1752 intel_dp->has_audio = intel_dp->force_audio > 0;
1753 } else {
1754 edid = drm_get_edid(connector, &intel_dp->adapter);
1755 if (edid) {
1756 intel_dp->has_audio = drm_detect_monitor_audio(edid);
1757 connector->display_info.raw_edid = NULL;
1758 kfree(edid);
1759 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08001760 }
1761
1762 return connector_status_connected;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001763}
1764
1765static int intel_dp_get_modes(struct drm_connector *connector)
1766{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001767 struct intel_dp *intel_dp = intel_attached_dp(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01001768 struct drm_device *dev = intel_dp->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001769 struct drm_i915_private *dev_priv = dev->dev_private;
1770 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001771
1772 /* We should parse the EDID data and find out if it has an audio sink
1773 */
1774
Chris Wilsonf899fc62010-07-20 15:44:45 -07001775 ret = intel_ddc_get_modes(connector, &intel_dp->adapter);
Zhao Yakuib9efc482010-07-19 09:43:11 +01001776 if (ret) {
Jesse Barnes4d926462010-10-07 16:01:07 -07001777 if (is_edp(intel_dp) && !dev_priv->panel_fixed_mode) {
Zhao Yakuib9efc482010-07-19 09:43:11 +01001778 struct drm_display_mode *newmode;
1779 list_for_each_entry(newmode, &connector->probed_modes,
1780 head) {
1781 if (newmode->type & DRM_MODE_TYPE_PREFERRED) {
1782 dev_priv->panel_fixed_mode =
1783 drm_mode_duplicate(dev, newmode);
1784 break;
1785 }
1786 }
1787 }
1788
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001789 return ret;
Zhao Yakuib9efc482010-07-19 09:43:11 +01001790 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001791
1792 /* if eDP has no EDID, try to use fixed panel mode from VBT */
Jesse Barnes4d926462010-10-07 16:01:07 -07001793 if (is_edp(intel_dp)) {
Keith Packard47f0eb22011-09-19 14:33:26 -07001794 /* initialize panel mode from VBT if available for eDP */
1795 if (dev_priv->panel_fixed_mode == NULL && dev_priv->lfp_lvds_vbt_mode != NULL) {
1796 dev_priv->panel_fixed_mode =
1797 drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
1798 if (dev_priv->panel_fixed_mode) {
1799 dev_priv->panel_fixed_mode->type |=
1800 DRM_MODE_TYPE_PREFERRED;
1801 }
1802 }
1803 if (dev_priv->panel_fixed_mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001804 struct drm_display_mode *mode;
1805 mode = drm_mode_duplicate(dev, dev_priv->panel_fixed_mode);
1806 drm_mode_probed_add(connector, mode);
1807 return 1;
1808 }
1809 }
1810 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001811}
1812
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001813static bool
1814intel_dp_detect_audio(struct drm_connector *connector)
1815{
1816 struct intel_dp *intel_dp = intel_attached_dp(connector);
1817 struct edid *edid;
1818 bool has_audio = false;
1819
1820 edid = drm_get_edid(connector, &intel_dp->adapter);
1821 if (edid) {
1822 has_audio = drm_detect_monitor_audio(edid);
1823
1824 connector->display_info.raw_edid = NULL;
1825 kfree(edid);
1826 }
1827
1828 return has_audio;
1829}
1830
Chris Wilsonf6849602010-09-19 09:29:33 +01001831static int
1832intel_dp_set_property(struct drm_connector *connector,
1833 struct drm_property *property,
1834 uint64_t val)
1835{
Chris Wilsone953fd72011-02-21 22:23:52 +00001836 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Chris Wilsonf6849602010-09-19 09:29:33 +01001837 struct intel_dp *intel_dp = intel_attached_dp(connector);
1838 int ret;
1839
1840 ret = drm_connector_property_set_value(connector, property, val);
1841 if (ret)
1842 return ret;
1843
Chris Wilson3f43c482011-05-12 22:17:24 +01001844 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001845 int i = val;
1846 bool has_audio;
1847
1848 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01001849 return 0;
1850
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001851 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01001852
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001853 if (i == 0)
1854 has_audio = intel_dp_detect_audio(connector);
1855 else
1856 has_audio = i > 0;
1857
1858 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01001859 return 0;
1860
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001861 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01001862 goto done;
1863 }
1864
Chris Wilsone953fd72011-02-21 22:23:52 +00001865 if (property == dev_priv->broadcast_rgb_property) {
1866 if (val == !!intel_dp->color_range)
1867 return 0;
1868
1869 intel_dp->color_range = val ? DP_COLOR_RANGE_16_235 : 0;
1870 goto done;
1871 }
1872
Chris Wilsonf6849602010-09-19 09:29:33 +01001873 return -EINVAL;
1874
1875done:
1876 if (intel_dp->base.base.crtc) {
1877 struct drm_crtc *crtc = intel_dp->base.base.crtc;
1878 drm_crtc_helper_set_mode(crtc, &crtc->mode,
1879 crtc->x, crtc->y,
1880 crtc->fb);
1881 }
1882
1883 return 0;
1884}
1885
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001886static void
1887intel_dp_destroy (struct drm_connector *connector)
1888{
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02001889 struct drm_device *dev = connector->dev;
1890
1891 if (intel_dpd_is_edp(dev))
1892 intel_panel_destroy_backlight(dev);
1893
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001894 drm_sysfs_connector_remove(connector);
1895 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08001896 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001897}
1898
Daniel Vetter24d05922010-08-20 18:08:28 +02001899static void intel_dp_encoder_destroy(struct drm_encoder *encoder)
1900{
1901 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1902
1903 i2c_del_adapter(&intel_dp->adapter);
1904 drm_encoder_cleanup(encoder);
1905 kfree(intel_dp);
1906}
1907
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001908static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = {
1909 .dpms = intel_dp_dpms,
1910 .mode_fixup = intel_dp_mode_fixup,
Jesse Barnesd240f202010-08-13 15:43:26 -07001911 .prepare = intel_dp_prepare,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001912 .mode_set = intel_dp_mode_set,
Jesse Barnesd240f202010-08-13 15:43:26 -07001913 .commit = intel_dp_commit,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001914};
1915
1916static const struct drm_connector_funcs intel_dp_connector_funcs = {
1917 .dpms = drm_helper_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001918 .detect = intel_dp_detect,
1919 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01001920 .set_property = intel_dp_set_property,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001921 .destroy = intel_dp_destroy,
1922};
1923
1924static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
1925 .get_modes = intel_dp_get_modes,
1926 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01001927 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001928};
1929
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001930static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Daniel Vetter24d05922010-08-20 18:08:28 +02001931 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001932};
1933
Chris Wilson995b6762010-08-20 13:23:26 +01001934static void
Eric Anholt21d40d32010-03-25 11:11:14 -07001935intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07001936{
Chris Wilsonea5b2132010-08-04 13:50:23 +01001937 struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
Keith Packardc8110e52009-05-06 11:51:10 -07001938
Jesse Barnes885a5012011-07-07 11:11:01 -07001939 intel_dp_check_link_status(intel_dp);
Keith Packardc8110e52009-05-06 11:51:10 -07001940}
1941
Zhenyu Wange3421a12010-04-08 09:43:27 +08001942/* Return which DP Port should be selected for Transcoder DP control */
1943int
1944intel_trans_dp_port_sel (struct drm_crtc *crtc)
1945{
1946 struct drm_device *dev = crtc->dev;
1947 struct drm_mode_config *mode_config = &dev->mode_config;
1948 struct drm_encoder *encoder;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001949
1950 list_for_each_entry(encoder, &mode_config->encoder_list, head) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001951 struct intel_dp *intel_dp;
1952
Dan Carpenterd8201ab2010-05-07 10:39:00 +02001953 if (encoder->crtc != crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08001954 continue;
1955
Chris Wilsonea5b2132010-08-04 13:50:23 +01001956 intel_dp = enc_to_intel_dp(encoder);
1957 if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT)
1958 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001959 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01001960
Zhenyu Wange3421a12010-04-08 09:43:27 +08001961 return -1;
1962}
1963
Zhao Yakui36e83a12010-06-12 14:32:21 +08001964/* check the VBT to see whether the eDP is on DP-D port */
Adam Jacksoncb0953d2010-07-16 14:46:29 -04001965bool intel_dpd_is_edp(struct drm_device *dev)
Zhao Yakui36e83a12010-06-12 14:32:21 +08001966{
1967 struct drm_i915_private *dev_priv = dev->dev_private;
1968 struct child_device_config *p_child;
1969 int i;
1970
1971 if (!dev_priv->child_dev_num)
1972 return false;
1973
1974 for (i = 0; i < dev_priv->child_dev_num; i++) {
1975 p_child = dev_priv->child_dev + i;
1976
1977 if (p_child->dvo_port == PORT_IDPD &&
1978 p_child->device_type == DEVICE_TYPE_eDP)
1979 return true;
1980 }
1981 return false;
1982}
1983
Chris Wilsonf6849602010-09-19 09:29:33 +01001984static void
1985intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
1986{
Chris Wilson3f43c482011-05-12 22:17:24 +01001987 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00001988 intel_attach_broadcast_rgb_property(connector);
Chris Wilsonf6849602010-09-19 09:29:33 +01001989}
1990
Keith Packardc8110e52009-05-06 11:51:10 -07001991void
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001992intel_dp_init(struct drm_device *dev, int output_reg)
1993{
1994 struct drm_i915_private *dev_priv = dev->dev_private;
1995 struct drm_connector *connector;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001996 struct intel_dp *intel_dp;
Eric Anholt21d40d32010-03-25 11:11:14 -07001997 struct intel_encoder *intel_encoder;
Zhenyu Wang55f78c42010-03-29 16:13:57 +08001998 struct intel_connector *intel_connector;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001999 const char *name = NULL;
Adam Jacksonb3295302010-07-16 14:46:28 -04002000 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002001
Chris Wilsonea5b2132010-08-04 13:50:23 +01002002 intel_dp = kzalloc(sizeof(struct intel_dp), GFP_KERNEL);
2003 if (!intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002004 return;
2005
Chris Wilson3d3dc142011-02-12 10:33:12 +00002006 intel_dp->output_reg = output_reg;
Keith Packardd2b996a2011-07-25 22:37:51 -07002007 intel_dp->dpms_mode = -1;
Chris Wilson3d3dc142011-02-12 10:33:12 +00002008
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002009 intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
2010 if (!intel_connector) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002011 kfree(intel_dp);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002012 return;
2013 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01002014 intel_encoder = &intel_dp->base;
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002015
Chris Wilsonea5b2132010-08-04 13:50:23 +01002016 if (HAS_PCH_SPLIT(dev) && output_reg == PCH_DP_D)
Adam Jacksonb3295302010-07-16 14:46:28 -04002017 if (intel_dpd_is_edp(dev))
Chris Wilsonea5b2132010-08-04 13:50:23 +01002018 intel_dp->is_pch_edp = true;
Adam Jacksonb3295302010-07-16 14:46:28 -04002019
Jesse Barnescfcb0fc2010-10-07 16:01:06 -07002020 if (output_reg == DP_A || is_pch_edp(intel_dp)) {
Adam Jacksonb3295302010-07-16 14:46:28 -04002021 type = DRM_MODE_CONNECTOR_eDP;
2022 intel_encoder->type = INTEL_OUTPUT_EDP;
2023 } else {
2024 type = DRM_MODE_CONNECTOR_DisplayPort;
2025 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
2026 }
2027
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002028 connector = &intel_connector->base;
Adam Jacksonb3295302010-07-16 14:46:28 -04002029 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002030 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
2031
Dave Airlieeb1f8e42010-05-07 06:42:51 +00002032 connector->polled = DRM_CONNECTOR_POLL_HPD;
2033
Zhao Yakui652af9d2009-12-02 10:03:33 +08002034 if (output_reg == DP_B || output_reg == PCH_DP_B)
Eric Anholt21d40d32010-03-25 11:11:14 -07002035 intel_encoder->clone_mask = (1 << INTEL_DP_B_CLONE_BIT);
Zhao Yakui652af9d2009-12-02 10:03:33 +08002036 else if (output_reg == DP_C || output_reg == PCH_DP_C)
Eric Anholt21d40d32010-03-25 11:11:14 -07002037 intel_encoder->clone_mask = (1 << INTEL_DP_C_CLONE_BIT);
Zhao Yakui652af9d2009-12-02 10:03:33 +08002038 else if (output_reg == DP_D || output_reg == PCH_DP_D)
Eric Anholt21d40d32010-03-25 11:11:14 -07002039 intel_encoder->clone_mask = (1 << INTEL_DP_D_CLONE_BIT);
Ma Lingf8aed702009-08-24 13:50:24 +08002040
Jesse Barnescfcb0fc2010-10-07 16:01:06 -07002041 if (is_edp(intel_dp))
Eric Anholt21d40d32010-03-25 11:11:14 -07002042 intel_encoder->clone_mask = (1 << INTEL_EDP_CLONE_BIT);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08002043
Eric Anholt21d40d32010-03-25 11:11:14 -07002044 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002045 connector->interlace_allowed = true;
2046 connector->doublescan_allowed = 0;
2047
Chris Wilson4ef69c72010-09-09 15:14:28 +01002048 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002049 DRM_MODE_ENCODER_TMDS);
Chris Wilson4ef69c72010-09-09 15:14:28 +01002050 drm_encoder_helper_add(&intel_encoder->base, &intel_dp_helper_funcs);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002051
Chris Wilsondf0e9242010-09-09 16:20:55 +01002052 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002053 drm_sysfs_connector_add(connector);
2054
2055 /* Set up the DDC bus. */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002056 switch (output_reg) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002057 case DP_A:
2058 name = "DPDDC-A";
2059 break;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002060 case DP_B:
2061 case PCH_DP_B:
Jesse Barnesb01f2c32009-12-11 11:07:17 -08002062 dev_priv->hotplug_supported_mask |=
2063 HDMIB_HOTPLUG_INT_STATUS;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002064 name = "DPDDC-B";
2065 break;
2066 case DP_C:
2067 case PCH_DP_C:
Jesse Barnesb01f2c32009-12-11 11:07:17 -08002068 dev_priv->hotplug_supported_mask |=
2069 HDMIC_HOTPLUG_INT_STATUS;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002070 name = "DPDDC-C";
2071 break;
2072 case DP_D:
2073 case PCH_DP_D:
Jesse Barnesb01f2c32009-12-11 11:07:17 -08002074 dev_priv->hotplug_supported_mask |=
2075 HDMID_HOTPLUG_INT_STATUS;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002076 name = "DPDDC-D";
2077 break;
2078 }
2079
Chris Wilsonea5b2132010-08-04 13:50:23 +01002080 intel_dp_i2c_init(intel_dp, intel_connector, name);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002081
Jesse Barnes89667382010-10-07 16:01:21 -07002082 /* Cache some DPCD data in the eDP case */
2083 if (is_edp(intel_dp)) {
Keith Packard59f3e272011-07-25 20:01:56 -07002084 bool ret;
Jesse Barnes5d613502011-01-24 17:10:54 -08002085 u32 pp_on, pp_div;
Jesse Barnes89667382010-10-07 16:01:21 -07002086
Jesse Barnes5d613502011-01-24 17:10:54 -08002087 pp_on = I915_READ(PCH_PP_ON_DELAYS);
2088 pp_div = I915_READ(PCH_PP_DIVISOR);
2089
2090 /* Get T3 & T12 values (note: VESA not bspec terminology) */
2091 dev_priv->panel_t3 = (pp_on & 0x1fff0000) >> 16;
2092 dev_priv->panel_t3 /= 10; /* t3 in 100us units */
2093 dev_priv->panel_t12 = pp_div & 0xf;
2094 dev_priv->panel_t12 *= 100; /* t12 in 100ms units */
2095
2096 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard59f3e272011-07-25 20:01:56 -07002097 ret = intel_dp_get_dpcd(intel_dp);
Chris Wilson3d3dc142011-02-12 10:33:12 +00002098 ironlake_edp_panel_vdd_off(intel_dp);
Keith Packard59f3e272011-07-25 20:01:56 -07002099 if (ret) {
Jesse Barnes7183dc22011-07-07 11:10:58 -07002100 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
2101 dev_priv->no_aux_handshake =
2102 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
Jesse Barnes89667382010-10-07 16:01:21 -07002103 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
2104 } else {
Chris Wilson3d3dc142011-02-12 10:33:12 +00002105 /* if this fails, presume the device is a ghost */
Takashi Iwai48898b02011-03-18 09:06:49 +00002106 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Chris Wilson3d3dc142011-02-12 10:33:12 +00002107 intel_dp_encoder_destroy(&intel_dp->base.base);
Takashi Iwai48898b02011-03-18 09:06:49 +00002108 intel_dp_destroy(&intel_connector->base);
Chris Wilson3d3dc142011-02-12 10:33:12 +00002109 return;
Jesse Barnes89667382010-10-07 16:01:21 -07002110 }
Jesse Barnes89667382010-10-07 16:01:21 -07002111 }
2112
Eric Anholt21d40d32010-03-25 11:11:14 -07002113 intel_encoder->hot_plug = intel_dp_hot_plug;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002114
Jesse Barnes4d926462010-10-07 16:01:07 -07002115 if (is_edp(intel_dp)) {
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002116 dev_priv->int_edp_connector = connector;
2117 intel_panel_setup_backlight(dev);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002118 }
2119
Chris Wilsonf6849602010-09-19 09:29:33 +01002120 intel_dp_add_properties(intel_dp, connector);
2121
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002122 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
2123 * 0xd. Failure to do so will result in spurious interrupts being
2124 * generated on the port when a cable is not attached.
2125 */
2126 if (IS_G4X(dev) && !IS_GM45(dev)) {
2127 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
2128 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
2129 }
2130}