blob: 50349437d9615107a3a08fa481b6b2d61612e51c [file] [log] [blame]
Timur Tabi17467f22008-01-11 18:15:26 +01001/*
2 * Freescale SSI ALSA SoC Digital Audio Interface (DAI) driver
3 *
4 * Author: Timur Tabi <timur@freescale.com>
5 *
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00006 * Copyright 2007-2010 Freescale Semiconductor, Inc.
7 *
8 * This file is licensed under the terms of the GNU General Public License
9 * version 2. This program is licensed "as is" without any warranty of any
10 * kind, whether express or implied.
Markus Pargmannde623ec2013-07-27 13:31:53 +020011 *
12 *
13 * Some notes why imx-pcm-fiq is used instead of DMA on some boards:
14 *
15 * The i.MX SSI core has some nasty limitations in AC97 mode. While most
16 * sane processor vendors have a FIFO per AC97 slot, the i.MX has only
17 * one FIFO which combines all valid receive slots. We cannot even select
18 * which slots we want to receive. The WM9712 with which this driver
19 * was developed with always sends GPIO status data in slot 12 which
20 * we receive in our (PCM-) data stream. The only chance we have is to
21 * manually skip this data in the FIQ handler. With sampling rates different
22 * from 48000Hz not every frame has valid receive data, so the ratio
23 * between pcm data and GPIO status data changes. Our FIQ handler is not
24 * able to handle this, hence this driver only works with 48000Hz sampling
25 * rate.
26 * Reading and writing AC97 registers is another challenge. The core
27 * provides us status bits when the read register is updated with *another*
28 * value. When we read the same register two times (and the register still
29 * contains the same value) these status bits are not set. We work
30 * around this by not polling these bits but only wait a fixed delay.
Timur Tabi17467f22008-01-11 18:15:26 +010031 */
32
33#include <linux/init.h>
Shawn Guodfa1a102012-03-16 16:56:42 +080034#include <linux/io.h>
Timur Tabi17467f22008-01-11 18:15:26 +010035#include <linux/module.h>
36#include <linux/interrupt.h>
Shawn Guo95cd98f2012-03-29 10:53:41 +080037#include <linux/clk.h>
Timur Tabi17467f22008-01-11 18:15:26 +010038#include <linux/device.h>
39#include <linux/delay.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Nicolin Chenaafa85e2013-12-12 18:44:45 +080041#include <linux/spinlock.h>
Mark Brown9c72a042014-04-15 12:02:02 +010042#include <linux/of.h>
Shawn Guodfa1a102012-03-16 16:56:42 +080043#include <linux/of_address.h>
44#include <linux/of_irq.h>
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +000045#include <linux/of_platform.h>
Timur Tabi17467f22008-01-11 18:15:26 +010046
Timur Tabi17467f22008-01-11 18:15:26 +010047#include <sound/core.h>
48#include <sound/pcm.h>
49#include <sound/pcm_params.h>
50#include <sound/initval.h>
51#include <sound/soc.h>
Lars-Peter Clausena8909c92013-04-03 11:06:04 +020052#include <sound/dmaengine_pcm.h>
Timur Tabi17467f22008-01-11 18:15:26 +010053
Timur Tabi17467f22008-01-11 18:15:26 +010054#include "fsl_ssi.h"
Shawn Guo09ce1112012-03-16 16:56:43 +080055#include "imx-pcm.h"
Timur Tabi17467f22008-01-11 18:15:26 +010056
57/**
58 * FSLSSI_I2S_RATES: sample rates supported by the I2S
59 *
60 * This driver currently only supports the SSI running in I2S slave mode,
61 * which means the codec determines the sample rate. Therefore, we tell
62 * ALSA that we support all rates and let the codec driver decide what rates
63 * are really supported.
64 */
Lars-Peter Clausen24710c92014-01-11 10:24:41 +010065#define FSLSSI_I2S_RATES SNDRV_PCM_RATE_CONTINUOUS
Timur Tabi17467f22008-01-11 18:15:26 +010066
67/**
68 * FSLSSI_I2S_FORMATS: audio formats supported by the SSI
69 *
Timur Tabi17467f22008-01-11 18:15:26 +010070 * The SSI has a limitation in that the samples must be in the same byte
71 * order as the host CPU. This is because when multiple bytes are written
72 * to the STX register, the bytes and bits must be written in the same
73 * order. The STX is a shift register, so all the bits need to be aligned
74 * (bit-endianness must match byte-endianness). Processors typically write
75 * the bits within a byte in the same order that the bytes of a word are
76 * written in. So if the host CPU is big-endian, then only big-endian
77 * samples will be written to STX properly.
78 */
79#ifdef __BIG_ENDIAN
80#define FSLSSI_I2S_FORMATS (SNDRV_PCM_FMTBIT_S8 | SNDRV_PCM_FMTBIT_S16_BE | \
81 SNDRV_PCM_FMTBIT_S18_3BE | SNDRV_PCM_FMTBIT_S20_3BE | \
82 SNDRV_PCM_FMTBIT_S24_3BE | SNDRV_PCM_FMTBIT_S24_BE)
83#else
84#define FSLSSI_I2S_FORMATS (SNDRV_PCM_FMTBIT_S8 | SNDRV_PCM_FMTBIT_S16_LE | \
85 SNDRV_PCM_FMTBIT_S18_3LE | SNDRV_PCM_FMTBIT_S20_3LE | \
86 SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S24_LE)
87#endif
88
Markus Pargmann9368acc2013-12-20 14:11:29 +010089#define FSLSSI_SIER_DBG_RX_FLAGS (CCSR_SSI_SIER_RFF0_EN | \
90 CCSR_SSI_SIER_RLS_EN | CCSR_SSI_SIER_RFS_EN | \
91 CCSR_SSI_SIER_ROE0_EN | CCSR_SSI_SIER_RFRC_EN)
92#define FSLSSI_SIER_DBG_TX_FLAGS (CCSR_SSI_SIER_TFE0_EN | \
93 CCSR_SSI_SIER_TLS_EN | CCSR_SSI_SIER_TFS_EN | \
94 CCSR_SSI_SIER_TUE0_EN | CCSR_SSI_SIER_TFRC_EN)
Markus Pargmannc1953bf2013-12-20 14:11:30 +010095
96enum fsl_ssi_type {
97 FSL_SSI_MCP8610,
98 FSL_SSI_MX21,
Markus Pargmann0888efd2013-12-20 14:11:31 +010099 FSL_SSI_MX35,
Markus Pargmannc1953bf2013-12-20 14:11:30 +0100100 FSL_SSI_MX51,
101};
102
Markus Pargmann4e6ec0d2013-12-20 14:11:33 +0100103struct fsl_ssi_reg_val {
104 u32 sier;
105 u32 srcr;
106 u32 stcr;
107 u32 scr;
108};
109
110struct fsl_ssi_rxtx_reg_val {
111 struct fsl_ssi_reg_val rx;
112 struct fsl_ssi_reg_val tx;
113};
Zidan Wang05cf2372015-09-18 11:09:12 +0800114
Zidan Wang05cf2372015-09-18 11:09:12 +0800115static bool fsl_ssi_readable_reg(struct device *dev, unsigned int reg)
116{
117 switch (reg) {
118 case CCSR_SSI_SACCEN:
119 case CCSR_SSI_SACCDIS:
120 return false;
121 default:
122 return true;
123 }
124}
125
126static bool fsl_ssi_volatile_reg(struct device *dev, unsigned int reg)
127{
128 switch (reg) {
129 case CCSR_SSI_STX0:
130 case CCSR_SSI_STX1:
131 case CCSR_SSI_SRX0:
132 case CCSR_SSI_SRX1:
133 case CCSR_SSI_SISR:
134 case CCSR_SSI_SFCSR:
Maciej S. Szmigiero3f1c2412015-12-20 21:30:25 +0100135 case CCSR_SSI_SACNT:
Zidan Wang05cf2372015-09-18 11:09:12 +0800136 case CCSR_SSI_SACADD:
137 case CCSR_SSI_SACDAT:
138 case CCSR_SSI_SATAG:
139 case CCSR_SSI_SACCST:
Caleb Crome3cc61852016-04-25 11:36:18 -0700140 case CCSR_SSI_SOR:
Zidan Wang05cf2372015-09-18 11:09:12 +0800141 return true;
142 default:
143 return false;
144 }
145}
146
Maciej S. Szmigierof51e3d52015-12-20 21:31:48 +0100147static bool fsl_ssi_precious_reg(struct device *dev, unsigned int reg)
148{
149 switch (reg) {
150 case CCSR_SSI_SRX0:
151 case CCSR_SSI_SRX1:
152 case CCSR_SSI_SISR:
153 case CCSR_SSI_SACADD:
154 case CCSR_SSI_SACDAT:
155 case CCSR_SSI_SATAG:
156 return true;
157 default:
158 return false;
159 }
160}
161
Zidan Wang05cf2372015-09-18 11:09:12 +0800162static bool fsl_ssi_writeable_reg(struct device *dev, unsigned int reg)
163{
164 switch (reg) {
165 case CCSR_SSI_SRX0:
166 case CCSR_SSI_SRX1:
167 case CCSR_SSI_SACCST:
168 return false;
169 default:
170 return true;
171 }
172}
173
Markus Pargmann43248122014-05-27 10:24:25 +0200174static const struct regmap_config fsl_ssi_regconfig = {
175 .max_register = CCSR_SSI_SACCDIS,
176 .reg_bits = 32,
177 .val_bits = 32,
178 .reg_stride = 4,
179 .val_format_endian = REGMAP_ENDIAN_NATIVE,
Maciej S. Szmigiero6139b1b2016-01-18 20:07:44 +0100180 .num_reg_defaults_raw = CCSR_SSI_SACCDIS / sizeof(uint32_t) + 1,
Zidan Wang05cf2372015-09-18 11:09:12 +0800181 .readable_reg = fsl_ssi_readable_reg,
182 .volatile_reg = fsl_ssi_volatile_reg,
Maciej S. Szmigierof51e3d52015-12-20 21:31:48 +0100183 .precious_reg = fsl_ssi_precious_reg,
Zidan Wang05cf2372015-09-18 11:09:12 +0800184 .writeable_reg = fsl_ssi_writeable_reg,
Marek Vasutbfcf9282016-09-19 21:30:28 +0200185 .cache_type = REGCACHE_FLAT,
Markus Pargmann43248122014-05-27 10:24:25 +0200186};
Timur Tabid5a908b2009-03-26 11:42:38 -0500187
Sascha Hauerfcdbade2014-05-27 10:24:18 +0200188struct fsl_ssi_soc_data {
189 bool imx;
Maciej S. Szmigiero6139b1b2016-01-18 20:07:44 +0100190 bool imx21regs; /* imx21-class SSI - no SACC{ST,EN,DIS} regs */
Sascha Hauerfcdbade2014-05-27 10:24:18 +0200191 bool offline_config;
192 u32 sisr_write_mask;
193};
194
Timur Tabi17467f22008-01-11 18:15:26 +0100195/**
196 * fsl_ssi_private: per-SSI private data
197 *
Markus Pargmann43248122014-05-27 10:24:25 +0200198 * @reg: Pointer to the regmap registers
Timur Tabi17467f22008-01-11 18:15:26 +0100199 * @irq: IRQ of this SSI
Markus Pargmann737a6b42014-05-27 10:24:24 +0200200 * @cpu_dai_drv: CPU DAI driver for this device
201 *
202 * @dai_fmt: DAI configuration this device is currently used with
203 * @i2s_mode: i2s and network mode configuration of the device. Is used to
204 * switch between normal and i2s/network mode
205 * mode depending on the number of channels
206 * @use_dma: DMA is used or FIQ with stream filter
207 * @use_dual_fifo: DMA with support for both FIFOs used
208 * @fifo_deph: Depth of the SSI FIFOs
209 * @rxtx_reg_val: Specific register settings for receive/transmit configuration
210 *
211 * @clk: SSI clock
212 * @baudclk: SSI baud clock for master mode
213 * @baudclk_streams: Active streams that are using baudclk
214 * @bitclk_freq: bitclock frequency set by .set_dai_sysclk
215 *
216 * @dma_params_tx: DMA transmit parameters
217 * @dma_params_rx: DMA receive parameters
218 * @ssi_phys: physical address of the SSI registers
219 *
220 * @fiq_params: FIQ stream filtering parameters
221 *
222 * @pdev: Pointer to pdev used for deprecated fsl-ssi sound card
223 *
224 * @dbg_stats: Debugging statistics
225 *
Xiubo Lidcfcf2c2015-08-12 14:38:18 +0800226 * @soc: SoC specific data
Timur Tabi17467f22008-01-11 18:15:26 +0100227 */
228struct fsl_ssi_private {
Markus Pargmann43248122014-05-27 10:24:25 +0200229 struct regmap *regs;
Fabio Estevam9e446ad2015-01-14 10:48:59 -0200230 int irq;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000231 struct snd_soc_dai_driver cpu_dai_drv;
Timur Tabi17467f22008-01-11 18:15:26 +0100232
Markus Pargmann737a6b42014-05-27 10:24:24 +0200233 unsigned int dai_fmt;
234 u8 i2s_mode;
Markus Pargmannde623ec2013-07-27 13:31:53 +0200235 bool use_dma;
Nicolin Chen0da9e552013-11-13 22:55:26 +0800236 bool use_dual_fifo;
Shengjiu Wangf4a43ca2014-09-16 10:13:16 +0800237 bool has_ipg_clk_name;
Markus Pargmann737a6b42014-05-27 10:24:24 +0200238 unsigned int fifo_depth;
239 struct fsl_ssi_rxtx_reg_val rxtx_reg_val;
240
Shawn Guo95cd98f2012-03-29 10:53:41 +0800241 struct clk *clk;
Markus Pargmann737a6b42014-05-27 10:24:24 +0200242 struct clk *baudclk;
Markus Pargmannd429d8e2014-05-27 10:24:23 +0200243 unsigned int baudclk_streams;
Sascha Hauer8dd51e22014-05-27 10:24:20 +0200244 unsigned int bitclk_freq;
Markus Pargmann737a6b42014-05-27 10:24:24 +0200245
Maciej S. Szmigiero3f1c2412015-12-20 21:30:25 +0100246 /* regcache for volatile regs */
Zidan Wang05cf2372015-09-18 11:09:12 +0800247 u32 regcache_sfcsr;
Maciej S. Szmigiero3f1c2412015-12-20 21:30:25 +0100248 u32 regcache_sacnt;
Zidan Wang05cf2372015-09-18 11:09:12 +0800249
Markus Pargmann737a6b42014-05-27 10:24:24 +0200250 /* DMA params */
Lars-Peter Clausena8909c92013-04-03 11:06:04 +0200251 struct snd_dmaengine_dai_dma_data dma_params_tx;
252 struct snd_dmaengine_dai_dma_data dma_params_rx;
Markus Pargmann737a6b42014-05-27 10:24:24 +0200253 dma_addr_t ssi_phys;
254
255 /* params for non-dma FIQ stream filtered mode */
Markus Pargmannde623ec2013-07-27 13:31:53 +0200256 struct imx_pcm_fiq_params fiq_params;
Markus Pargmann737a6b42014-05-27 10:24:24 +0200257
258 /* Used when using fsl-ssi as sound-card. This is only used by ppc and
259 * should be replaced with simple-sound-card. */
260 struct platform_device *pdev;
Shawn Guo09ce1112012-03-16 16:56:43 +0800261
Markus Pargmannf138e622014-04-28 12:54:43 +0200262 struct fsl_ssi_dbg dbg_stats;
Sascha Hauerfcdbade2014-05-27 10:24:18 +0200263
264 const struct fsl_ssi_soc_data *soc;
Arnaud Mouiche0096b692016-05-03 14:13:57 +0200265 struct device *dev;
Timur Tabi17467f22008-01-11 18:15:26 +0100266};
267
Markus Pargmann171d6832014-04-28 12:54:48 +0200268/*
269 * imx51 and later SoCs have a slightly different IP that allows the
270 * SSI configuration while the SSI unit is running.
271 *
272 * More important, it is necessary on those SoCs to configure the
273 * sperate TX/RX DMA bits just before starting the stream
274 * (fsl_ssi_trigger). The SDMA unit has to be configured before fsl_ssi
275 * sends any DMA requests to the SDMA unit, otherwise it is not defined
276 * how the SDMA unit handles the DMA request.
277 *
278 * SDMA units are present on devices starting at imx35 but the imx35
279 * reference manual states that the DMA bits should not be changed
280 * while the SSI unit is running (SSIEN). So we support the necessary
281 * online configuration of fsl-ssi starting at imx51.
282 */
Markus Pargmann171d6832014-04-28 12:54:48 +0200283
Sascha Hauerfcdbade2014-05-27 10:24:18 +0200284static struct fsl_ssi_soc_data fsl_ssi_mpc8610 = {
285 .imx = false,
286 .offline_config = true,
287 .sisr_write_mask = CCSR_SSI_SISR_RFRC | CCSR_SSI_SISR_TFRC |
288 CCSR_SSI_SISR_ROE0 | CCSR_SSI_SISR_ROE1 |
289 CCSR_SSI_SISR_TUE0 | CCSR_SSI_SISR_TUE1,
290};
291
292static struct fsl_ssi_soc_data fsl_ssi_imx21 = {
293 .imx = true,
Maciej S. Szmigiero6139b1b2016-01-18 20:07:44 +0100294 .imx21regs = true,
Sascha Hauerfcdbade2014-05-27 10:24:18 +0200295 .offline_config = true,
296 .sisr_write_mask = 0,
297};
298
299static struct fsl_ssi_soc_data fsl_ssi_imx35 = {
300 .imx = true,
301 .offline_config = true,
302 .sisr_write_mask = CCSR_SSI_SISR_RFRC | CCSR_SSI_SISR_TFRC |
303 CCSR_SSI_SISR_ROE0 | CCSR_SSI_SISR_ROE1 |
304 CCSR_SSI_SISR_TUE0 | CCSR_SSI_SISR_TUE1,
305};
306
307static struct fsl_ssi_soc_data fsl_ssi_imx51 = {
308 .imx = true,
309 .offline_config = false,
310 .sisr_write_mask = CCSR_SSI_SISR_ROE0 | CCSR_SSI_SISR_ROE1 |
311 CCSR_SSI_SISR_TUE0 | CCSR_SSI_SISR_TUE1,
312};
313
314static const struct of_device_id fsl_ssi_ids[] = {
315 { .compatible = "fsl,mpc8610-ssi", .data = &fsl_ssi_mpc8610 },
316 { .compatible = "fsl,imx51-ssi", .data = &fsl_ssi_imx51 },
317 { .compatible = "fsl,imx35-ssi", .data = &fsl_ssi_imx35 },
318 { .compatible = "fsl,imx21-ssi", .data = &fsl_ssi_imx21 },
319 {}
320};
321MODULE_DEVICE_TABLE(of, fsl_ssi_ids);
322
323static bool fsl_ssi_is_ac97(struct fsl_ssi_private *ssi_private)
324{
Adam Thomson5b64c172015-09-16 10:13:19 +0100325 return (ssi_private->dai_fmt & SND_SOC_DAIFMT_FORMAT_MASK) ==
326 SND_SOC_DAIFMT_AC97;
Markus Pargmann171d6832014-04-28 12:54:48 +0200327}
328
Sascha Hauer8dd51e22014-05-27 10:24:20 +0200329static bool fsl_ssi_is_i2s_master(struct fsl_ssi_private *ssi_private)
330{
331 return (ssi_private->dai_fmt & SND_SOC_DAIFMT_MASTER_MASK) ==
332 SND_SOC_DAIFMT_CBS_CFS;
333}
334
Fabio Falzoicf4f7fc2014-08-04 17:08:07 +0200335static bool fsl_ssi_is_i2s_cbm_cfs(struct fsl_ssi_private *ssi_private)
336{
337 return (ssi_private->dai_fmt & SND_SOC_DAIFMT_MASTER_MASK) ==
338 SND_SOC_DAIFMT_CBM_CFS;
339}
Timur Tabi17467f22008-01-11 18:15:26 +0100340/**
341 * fsl_ssi_isr: SSI interrupt handler
342 *
343 * Although it's possible to use the interrupt handler to send and receive
344 * data to/from the SSI, we use the DMA instead. Programming is more
345 * complicated, but the performance is much better.
346 *
347 * This interrupt handler is used only to gather statistics.
348 *
349 * @irq: IRQ of the SSI device
350 * @dev_id: pointer to the ssi_private structure for this SSI device
351 */
352static irqreturn_t fsl_ssi_isr(int irq, void *dev_id)
353{
354 struct fsl_ssi_private *ssi_private = dev_id;
Markus Pargmann43248122014-05-27 10:24:25 +0200355 struct regmap *regs = ssi_private->regs;
Timur Tabi17467f22008-01-11 18:15:26 +0100356 __be32 sisr;
Markus Pargmann0888efd2013-12-20 14:11:31 +0100357 __be32 sisr2;
Timur Tabi17467f22008-01-11 18:15:26 +0100358
359 /* We got an interrupt, so read the status register to see what we
360 were interrupted for. We mask it with the Interrupt Enable register
361 so that we only check for events that we're interested in.
362 */
Markus Pargmann43248122014-05-27 10:24:25 +0200363 regmap_read(regs, CCSR_SSI_SISR, &sisr);
Timur Tabi17467f22008-01-11 18:15:26 +0100364
Sascha Hauerfcdbade2014-05-27 10:24:18 +0200365 sisr2 = sisr & ssi_private->soc->sisr_write_mask;
Timur Tabi17467f22008-01-11 18:15:26 +0100366 /* Clear the bits that we set */
367 if (sisr2)
Markus Pargmann43248122014-05-27 10:24:25 +0200368 regmap_write(regs, CCSR_SSI_SISR, sisr2);
Timur Tabi17467f22008-01-11 18:15:26 +0100369
Markus Pargmannf138e622014-04-28 12:54:43 +0200370 fsl_ssi_dbg_isr(&ssi_private->dbg_stats, sisr);
371
372 return IRQ_HANDLED;
Timur Tabi17467f22008-01-11 18:15:26 +0100373}
374
Markus Pargmann4e6ec0d2013-12-20 14:11:33 +0100375/*
376 * Enable/Disable all rx/tx config flags at once.
377 */
378static void fsl_ssi_rxtx_config(struct fsl_ssi_private *ssi_private,
379 bool enable)
380{
Markus Pargmann43248122014-05-27 10:24:25 +0200381 struct regmap *regs = ssi_private->regs;
Markus Pargmann4e6ec0d2013-12-20 14:11:33 +0100382 struct fsl_ssi_rxtx_reg_val *vals = &ssi_private->rxtx_reg_val;
383
384 if (enable) {
Markus Pargmann43248122014-05-27 10:24:25 +0200385 regmap_update_bits(regs, CCSR_SSI_SIER,
386 vals->rx.sier | vals->tx.sier,
387 vals->rx.sier | vals->tx.sier);
388 regmap_update_bits(regs, CCSR_SSI_SRCR,
389 vals->rx.srcr | vals->tx.srcr,
390 vals->rx.srcr | vals->tx.srcr);
391 regmap_update_bits(regs, CCSR_SSI_STCR,
392 vals->rx.stcr | vals->tx.stcr,
393 vals->rx.stcr | vals->tx.stcr);
Markus Pargmann4e6ec0d2013-12-20 14:11:33 +0100394 } else {
Markus Pargmann43248122014-05-27 10:24:25 +0200395 regmap_update_bits(regs, CCSR_SSI_SRCR,
396 vals->rx.srcr | vals->tx.srcr, 0);
397 regmap_update_bits(regs, CCSR_SSI_STCR,
398 vals->rx.stcr | vals->tx.stcr, 0);
399 regmap_update_bits(regs, CCSR_SSI_SIER,
400 vals->rx.sier | vals->tx.sier, 0);
Markus Pargmann4e6ec0d2013-12-20 14:11:33 +0100401 }
402}
403
404/*
Arnaud Mouiche027db2e2016-05-03 14:14:00 +0200405 * Clear RX or TX FIFO to remove samples from the previous
406 * stream session which may be still present in the FIFO and
407 * may introduce bad samples and/or channel slipping.
408 *
409 * Note: The SOR is not documented in recent IMX datasheet, but
410 * is described in IMX51 reference manual at section 56.3.3.15.
411 */
412static void fsl_ssi_fifo_clear(struct fsl_ssi_private *ssi_private,
413 bool is_rx)
414{
415 if (is_rx) {
416 regmap_update_bits(ssi_private->regs, CCSR_SSI_SOR,
417 CCSR_SSI_SOR_RX_CLR, CCSR_SSI_SOR_RX_CLR);
418 } else {
419 regmap_update_bits(ssi_private->regs, CCSR_SSI_SOR,
420 CCSR_SSI_SOR_TX_CLR, CCSR_SSI_SOR_TX_CLR);
421 }
422}
423
424/*
Markus Pargmann65c961c2014-04-28 12:54:42 +0200425 * Calculate the bits that have to be disabled for the current stream that is
426 * getting disabled. This keeps the bits enabled that are necessary for the
427 * second stream to work if 'stream_active' is true.
428 *
429 * Detailed calculation:
430 * These are the values that need to be active after disabling. For non-active
431 * second stream, this is 0:
432 * vals_stream * !!stream_active
433 *
434 * The following computes the overall differences between the setup for the
435 * to-disable stream and the active stream, a simple XOR:
436 * vals_disable ^ (vals_stream * !!(stream_active))
437 *
438 * The full expression adds a mask on all values we care about
439 */
440#define fsl_ssi_disable_val(vals_disable, vals_stream, stream_active) \
441 ((vals_disable) & \
442 ((vals_disable) ^ ((vals_stream) * (u32)!!(stream_active))))
443
444/*
Markus Pargmann4e6ec0d2013-12-20 14:11:33 +0100445 * Enable/Disable a ssi configuration. You have to pass either
446 * ssi_private->rxtx_reg_val.rx or tx as vals parameter.
447 */
448static void fsl_ssi_config(struct fsl_ssi_private *ssi_private, bool enable,
449 struct fsl_ssi_reg_val *vals)
450{
Markus Pargmann43248122014-05-27 10:24:25 +0200451 struct regmap *regs = ssi_private->regs;
Markus Pargmann4e6ec0d2013-12-20 14:11:33 +0100452 struct fsl_ssi_reg_val *avals;
Markus Pargmann43248122014-05-27 10:24:25 +0200453 int nr_active_streams;
454 u32 scr_val;
Markus Pargmann65c961c2014-04-28 12:54:42 +0200455 int keep_active;
456
Markus Pargmann43248122014-05-27 10:24:25 +0200457 regmap_read(regs, CCSR_SSI_SCR, &scr_val);
458
459 nr_active_streams = !!(scr_val & CCSR_SSI_SCR_TE) +
460 !!(scr_val & CCSR_SSI_SCR_RE);
461
Markus Pargmann65c961c2014-04-28 12:54:42 +0200462 if (nr_active_streams - 1 > 0)
463 keep_active = 1;
464 else
465 keep_active = 0;
Markus Pargmann4e6ec0d2013-12-20 14:11:33 +0100466
467 /* Find the other direction values rx or tx which we do not want to
468 * modify */
469 if (&ssi_private->rxtx_reg_val.rx == vals)
470 avals = &ssi_private->rxtx_reg_val.tx;
471 else
472 avals = &ssi_private->rxtx_reg_val.rx;
473
474 /* If vals should be disabled, start with disabling the unit */
475 if (!enable) {
Markus Pargmann65c961c2014-04-28 12:54:42 +0200476 u32 scr = fsl_ssi_disable_val(vals->scr, avals->scr,
477 keep_active);
Markus Pargmann43248122014-05-27 10:24:25 +0200478 regmap_update_bits(regs, CCSR_SSI_SCR, scr, 0);
Markus Pargmann4e6ec0d2013-12-20 14:11:33 +0100479 }
480
481 /*
482 * We are running on a SoC which does not support online SSI
483 * reconfiguration, so we have to enable all necessary flags at once
484 * even if we do not use them later (capture and playback configuration)
485 */
Sascha Hauerfcdbade2014-05-27 10:24:18 +0200486 if (ssi_private->soc->offline_config) {
Markus Pargmann4e6ec0d2013-12-20 14:11:33 +0100487 if ((enable && !nr_active_streams) ||
Markus Pargmann65c961c2014-04-28 12:54:42 +0200488 (!enable && !keep_active))
Markus Pargmann4e6ec0d2013-12-20 14:11:33 +0100489 fsl_ssi_rxtx_config(ssi_private, enable);
490
491 goto config_done;
492 }
493
494 /*
495 * Configure single direction units while the SSI unit is running
496 * (online configuration)
497 */
498 if (enable) {
Arnaud Mouiche027db2e2016-05-03 14:14:00 +0200499 fsl_ssi_fifo_clear(ssi_private, vals->scr & CCSR_SSI_SCR_RE);
500
Markus Pargmann43248122014-05-27 10:24:25 +0200501 regmap_update_bits(regs, CCSR_SSI_SRCR, vals->srcr, vals->srcr);
502 regmap_update_bits(regs, CCSR_SSI_STCR, vals->stcr, vals->stcr);
Arnaud Mouiched9f2a202016-05-03 14:13:58 +0200503 regmap_update_bits(regs, CCSR_SSI_SIER, vals->sier, vals->sier);
Markus Pargmann4e6ec0d2013-12-20 14:11:33 +0100504 } else {
505 u32 sier;
506 u32 srcr;
507 u32 stcr;
508
509 /*
510 * Disabling the necessary flags for one of rx/tx while the
511 * other stream is active is a little bit more difficult. We
512 * have to disable only those flags that differ between both
513 * streams (rx XOR tx) and that are set in the stream that is
514 * disabled now. Otherwise we could alter flags of the other
515 * stream
516 */
517
518 /* These assignments are simply vals without bits set in avals*/
Markus Pargmann65c961c2014-04-28 12:54:42 +0200519 sier = fsl_ssi_disable_val(vals->sier, avals->sier,
520 keep_active);
521 srcr = fsl_ssi_disable_val(vals->srcr, avals->srcr,
522 keep_active);
523 stcr = fsl_ssi_disable_val(vals->stcr, avals->stcr,
524 keep_active);
Markus Pargmann4e6ec0d2013-12-20 14:11:33 +0100525
Markus Pargmann43248122014-05-27 10:24:25 +0200526 regmap_update_bits(regs, CCSR_SSI_SRCR, srcr, 0);
527 regmap_update_bits(regs, CCSR_SSI_STCR, stcr, 0);
528 regmap_update_bits(regs, CCSR_SSI_SIER, sier, 0);
Markus Pargmann4e6ec0d2013-12-20 14:11:33 +0100529 }
530
531config_done:
532 /* Enabling of subunits is done after configuration */
Arnaud Mouiche61fcf102016-05-03 14:13:59 +0200533 if (enable) {
534 if (ssi_private->use_dma && (vals->scr & CCSR_SSI_SCR_TE)) {
535 /*
536 * Be sure the Tx FIFO is filled when TE is set.
537 * Otherwise, there are some chances to start the
538 * playback with some void samples inserted first,
539 * generating a channel slip.
540 *
541 * First, SSIEN must be set, to let the FIFO be filled.
542 *
543 * Notes:
544 * - Limit this fix to the DMA case until FIQ cases can
545 * be tested.
546 * - Limit the length of the busy loop to not lock the
547 * system too long, even if 1-2 loops are sufficient
548 * in general.
549 */
550 int i;
551 int max_loop = 100;
552 regmap_update_bits(regs, CCSR_SSI_SCR,
553 CCSR_SSI_SCR_SSIEN, CCSR_SSI_SCR_SSIEN);
554 for (i = 0; i < max_loop; i++) {
555 u32 sfcsr;
556 regmap_read(regs, CCSR_SSI_SFCSR, &sfcsr);
557 if (CCSR_SSI_SFCSR_TFCNT0(sfcsr))
558 break;
559 }
560 if (i == max_loop) {
561 dev_err(ssi_private->dev,
562 "Timeout waiting TX FIFO filling\n");
563 }
564 }
Markus Pargmann43248122014-05-27 10:24:25 +0200565 regmap_update_bits(regs, CCSR_SSI_SCR, vals->scr, vals->scr);
Arnaud Mouiche61fcf102016-05-03 14:13:59 +0200566 }
Markus Pargmann4e6ec0d2013-12-20 14:11:33 +0100567}
568
569
570static void fsl_ssi_rx_config(struct fsl_ssi_private *ssi_private, bool enable)
571{
572 fsl_ssi_config(ssi_private, enable, &ssi_private->rxtx_reg_val.rx);
573}
574
575static void fsl_ssi_tx_config(struct fsl_ssi_private *ssi_private, bool enable)
576{
577 fsl_ssi_config(ssi_private, enable, &ssi_private->rxtx_reg_val.tx);
578}
579
Markus Pargmann6de83872013-12-20 14:11:34 +0100580/*
581 * Setup rx/tx register values used to enable/disable the streams. These will
582 * be used later in fsl_ssi_config to setup the streams without the need to
583 * check for all different SSI modes.
584 */
585static void fsl_ssi_setup_reg_vals(struct fsl_ssi_private *ssi_private)
586{
587 struct fsl_ssi_rxtx_reg_val *reg = &ssi_private->rxtx_reg_val;
588
589 reg->rx.sier = CCSR_SSI_SIER_RFF0_EN;
590 reg->rx.srcr = CCSR_SSI_SRCR_RFEN0;
591 reg->rx.scr = 0;
592 reg->tx.sier = CCSR_SSI_SIER_TFE0_EN;
593 reg->tx.stcr = CCSR_SSI_STCR_TFEN0;
594 reg->tx.scr = 0;
595
Markus Pargmann171d6832014-04-28 12:54:48 +0200596 if (!fsl_ssi_is_ac97(ssi_private)) {
Markus Pargmann6de83872013-12-20 14:11:34 +0100597 reg->rx.scr = CCSR_SSI_SCR_SSIEN | CCSR_SSI_SCR_RE;
598 reg->rx.sier |= CCSR_SSI_SIER_RFF0_EN;
599 reg->tx.scr = CCSR_SSI_SCR_SSIEN | CCSR_SSI_SCR_TE;
600 reg->tx.sier |= CCSR_SSI_SIER_TFE0_EN;
601 }
602
603 if (ssi_private->use_dma) {
604 reg->rx.sier |= CCSR_SSI_SIER_RDMAE;
605 reg->tx.sier |= CCSR_SSI_SIER_TDMAE;
606 } else {
607 reg->rx.sier |= CCSR_SSI_SIER_RIE;
608 reg->tx.sier |= CCSR_SSI_SIER_TIE;
609 }
610
611 reg->rx.sier |= FSLSSI_SIER_DBG_RX_FLAGS;
612 reg->tx.sier |= FSLSSI_SIER_DBG_TX_FLAGS;
613}
614
Markus Pargmannd8764642013-11-20 10:04:15 +0100615static void fsl_ssi_setup_ac97(struct fsl_ssi_private *ssi_private)
616{
Markus Pargmann43248122014-05-27 10:24:25 +0200617 struct regmap *regs = ssi_private->regs;
Markus Pargmannd8764642013-11-20 10:04:15 +0100618
619 /*
620 * Setup the clock control register
621 */
Markus Pargmann43248122014-05-27 10:24:25 +0200622 regmap_write(regs, CCSR_SSI_STCCR,
623 CCSR_SSI_SxCCR_WL(17) | CCSR_SSI_SxCCR_DC(13));
624 regmap_write(regs, CCSR_SSI_SRCCR,
625 CCSR_SSI_SxCCR_WL(17) | CCSR_SSI_SxCCR_DC(13));
Markus Pargmannd8764642013-11-20 10:04:15 +0100626
627 /*
628 * Enable AC97 mode and startup the SSI
629 */
Markus Pargmann43248122014-05-27 10:24:25 +0200630 regmap_write(regs, CCSR_SSI_SACNT,
631 CCSR_SSI_SACNT_AC97EN | CCSR_SSI_SACNT_FV);
Maciej S. Szmigiero6139b1b2016-01-18 20:07:44 +0100632
633 /* no SACC{ST,EN,DIS} regs on imx21-class SSI */
634 if (!ssi_private->soc->imx21regs) {
635 regmap_write(regs, CCSR_SSI_SACCDIS, 0xff);
636 regmap_write(regs, CCSR_SSI_SACCEN, 0x300);
637 }
Markus Pargmannd8764642013-11-20 10:04:15 +0100638
639 /*
640 * Enable SSI, Transmit and Receive. AC97 has to communicate with the
641 * codec before a stream is started.
642 */
Markus Pargmann43248122014-05-27 10:24:25 +0200643 regmap_update_bits(regs, CCSR_SSI_SCR,
644 CCSR_SSI_SCR_SSIEN | CCSR_SSI_SCR_TE | CCSR_SSI_SCR_RE,
645 CCSR_SSI_SCR_SSIEN | CCSR_SSI_SCR_TE | CCSR_SSI_SCR_RE);
Markus Pargmannd8764642013-11-20 10:04:15 +0100646
Markus Pargmann43248122014-05-27 10:24:25 +0200647 regmap_write(regs, CCSR_SSI_SOR, CCSR_SSI_SOR_WAIT(3));
Markus Pargmannd8764642013-11-20 10:04:15 +0100648}
649
Timur Tabi17467f22008-01-11 18:15:26 +0100650/**
651 * fsl_ssi_startup: create a new substream
652 *
653 * This is the first function called when a stream is opened.
654 *
655 * If this is the first stream open, then grab the IRQ and program most of
656 * the SSI registers.
657 */
Mark Browndee89c42008-11-18 22:11:38 +0000658static int fsl_ssi_startup(struct snd_pcm_substream *substream,
659 struct snd_soc_dai *dai)
Timur Tabi17467f22008-01-11 18:15:26 +0100660{
661 struct snd_soc_pcm_runtime *rtd = substream->private_data;
Timur Tabi5e538ec2011-09-13 12:59:37 -0500662 struct fsl_ssi_private *ssi_private =
663 snd_soc_dai_get_drvdata(rtd->cpu_dai);
Shengjiu Wangf4a43ca2014-09-16 10:13:16 +0800664 int ret;
665
666 ret = clk_prepare_enable(ssi_private->clk);
667 if (ret)
668 return ret;
Timur Tabi17467f22008-01-11 18:15:26 +0100669
Nicolin Chen0da9e552013-11-13 22:55:26 +0800670 /* When using dual fifo mode, it is safer to ensure an even period
671 * size. If appearing to an odd number while DMA always starts its
672 * task from fifo0, fifo1 would be neglected at the end of each
673 * period. But SSI would still access fifo1 with an invalid data.
674 */
675 if (ssi_private->use_dual_fifo)
676 snd_pcm_hw_constraint_step(substream->runtime, 0,
677 SNDRV_PCM_HW_PARAM_PERIOD_SIZE, 2);
678
Timur Tabi17467f22008-01-11 18:15:26 +0100679 return 0;
680}
681
682/**
Shengjiu Wangf4a43ca2014-09-16 10:13:16 +0800683 * fsl_ssi_shutdown: shutdown the SSI
684 *
685 */
686static void fsl_ssi_shutdown(struct snd_pcm_substream *substream,
687 struct snd_soc_dai *dai)
688{
689 struct snd_soc_pcm_runtime *rtd = substream->private_data;
690 struct fsl_ssi_private *ssi_private =
691 snd_soc_dai_get_drvdata(rtd->cpu_dai);
692
693 clk_disable_unprepare(ssi_private->clk);
694
695}
696
697/**
Sascha Hauer8dd51e22014-05-27 10:24:20 +0200698 * fsl_ssi_set_bclk - configure Digital Audio Interface bit clock
Sascha Haueree9daad2014-04-28 12:54:52 +0200699 *
700 * Note: This function can be only called when using SSI as DAI master
701 *
702 * Quick instruction for parameters:
703 * freq: Output BCLK frequency = samplerate * 32 (fixed) * channels
704 * dir: SND_SOC_CLOCK_OUT -> TxBCLK, SND_SOC_CLOCK_IN -> RxBCLK.
705 */
Sascha Hauer8dd51e22014-05-27 10:24:20 +0200706static int fsl_ssi_set_bclk(struct snd_pcm_substream *substream,
707 struct snd_soc_dai *cpu_dai,
708 struct snd_pcm_hw_params *hw_params)
Sascha Haueree9daad2014-04-28 12:54:52 +0200709{
710 struct fsl_ssi_private *ssi_private = snd_soc_dai_get_drvdata(cpu_dai);
Markus Pargmann43248122014-05-27 10:24:25 +0200711 struct regmap *regs = ssi_private->regs;
Sascha Haueree9daad2014-04-28 12:54:52 +0200712 int synchronous = ssi_private->cpu_dai_drv.symmetric_rates, ret;
713 u32 pm = 999, div2, psr, stccr, mask, afreq, factor, i;
Sascha Hauerd8ced472014-05-27 10:24:21 +0200714 unsigned long clkrate, baudrate, tmprate;
Sascha Haueree9daad2014-04-28 12:54:52 +0200715 u64 sub, savesub = 100000;
Sascha Hauer8dd51e22014-05-27 10:24:20 +0200716 unsigned int freq;
Markus Pargmannd429d8e2014-05-27 10:24:23 +0200717 bool baudclk_is_used;
Sascha Hauer8dd51e22014-05-27 10:24:20 +0200718
719 /* Prefer the explicitly set bitclock frequency */
720 if (ssi_private->bitclk_freq)
721 freq = ssi_private->bitclk_freq;
722 else
723 freq = params_channels(hw_params) * 32 * params_rate(hw_params);
Sascha Haueree9daad2014-04-28 12:54:52 +0200724
725 /* Don't apply it to any non-baudclk circumstance */
726 if (IS_ERR(ssi_private->baudclk))
727 return -EINVAL;
728
Arnaud Mouichee09745f2016-05-03 14:13:56 +0200729 /*
730 * Hardware limitation: The bclk rate must be
731 * never greater than 1/5 IPG clock rate
732 */
733 if (freq * 5 > clk_get_rate(ssi_private->clk)) {
734 dev_err(cpu_dai->dev, "bitclk > ipgclk/5\n");
735 return -EINVAL;
736 }
737
Markus Pargmannd429d8e2014-05-27 10:24:23 +0200738 baudclk_is_used = ssi_private->baudclk_streams & ~(BIT(substream->stream));
739
Sascha Haueree9daad2014-04-28 12:54:52 +0200740 /* It should be already enough to divide clock by setting pm alone */
741 psr = 0;
742 div2 = 0;
743
744 factor = (div2 + 1) * (7 * psr + 1) * 2;
745
746 for (i = 0; i < 255; i++) {
Nicolin Chen6c8ca302015-03-04 21:05:04 -0800747 tmprate = freq * factor * (i + 1);
Markus Pargmannd429d8e2014-05-27 10:24:23 +0200748
749 if (baudclk_is_used)
750 clkrate = clk_get_rate(ssi_private->baudclk);
751 else
752 clkrate = clk_round_rate(ssi_private->baudclk, tmprate);
Sascha Haueree9daad2014-04-28 12:54:52 +0200753
Timur Tabiacf2c602014-06-13 07:42:40 -0500754 clkrate /= factor;
755 afreq = clkrate / (i + 1);
Sascha Haueree9daad2014-04-28 12:54:52 +0200756
757 if (freq == afreq)
758 sub = 0;
759 else if (freq / afreq == 1)
760 sub = freq - afreq;
761 else if (afreq / freq == 1)
762 sub = afreq - freq;
763 else
764 continue;
765
766 /* Calculate the fraction */
767 sub *= 100000;
768 do_div(sub, freq);
769
Juergen Borleisebac95a2015-07-03 12:39:36 +0200770 if (sub < savesub && !(i == 0 && psr == 0 && div2 == 0)) {
Sascha Haueree9daad2014-04-28 12:54:52 +0200771 baudrate = tmprate;
772 savesub = sub;
773 pm = i;
774 }
775
776 /* We are lucky */
777 if (savesub == 0)
778 break;
779 }
780
781 /* No proper pm found if it is still remaining the initial value */
782 if (pm == 999) {
783 dev_err(cpu_dai->dev, "failed to handle the required sysclk\n");
784 return -EINVAL;
785 }
786
787 stccr = CCSR_SSI_SxCCR_PM(pm + 1) | (div2 ? CCSR_SSI_SxCCR_DIV2 : 0) |
788 (psr ? CCSR_SSI_SxCCR_PSR : 0);
789 mask = CCSR_SSI_SxCCR_PM_MASK | CCSR_SSI_SxCCR_DIV2 |
790 CCSR_SSI_SxCCR_PSR;
791
Sascha Hauer8dd51e22014-05-27 10:24:20 +0200792 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK || synchronous)
Markus Pargmann43248122014-05-27 10:24:25 +0200793 regmap_update_bits(regs, CCSR_SSI_STCCR, mask, stccr);
Sascha Haueree9daad2014-04-28 12:54:52 +0200794 else
Markus Pargmann43248122014-05-27 10:24:25 +0200795 regmap_update_bits(regs, CCSR_SSI_SRCCR, mask, stccr);
Sascha Haueree9daad2014-04-28 12:54:52 +0200796
Markus Pargmannd429d8e2014-05-27 10:24:23 +0200797 if (!baudclk_is_used) {
Sascha Haueree9daad2014-04-28 12:54:52 +0200798 ret = clk_set_rate(ssi_private->baudclk, baudrate);
799 if (ret) {
Sascha Haueree9daad2014-04-28 12:54:52 +0200800 dev_err(cpu_dai->dev, "failed to set baudclk rate\n");
801 return -EINVAL;
802 }
Sascha Haueree9daad2014-04-28 12:54:52 +0200803 }
Sascha Haueree9daad2014-04-28 12:54:52 +0200804
805 return 0;
806}
807
Sascha Hauer8dd51e22014-05-27 10:24:20 +0200808static int fsl_ssi_set_dai_sysclk(struct snd_soc_dai *cpu_dai,
809 int clk_id, unsigned int freq, int dir)
810{
811 struct fsl_ssi_private *ssi_private = snd_soc_dai_get_drvdata(cpu_dai);
812
813 ssi_private->bitclk_freq = freq;
814
815 return 0;
816}
817
Sascha Haueree9daad2014-04-28 12:54:52 +0200818/**
Timur Tabi85ef2372009-02-05 17:56:02 -0600819 * fsl_ssi_hw_params - program the sample size
Timur Tabi17467f22008-01-11 18:15:26 +0100820 *
821 * Most of the SSI registers have been programmed in the startup function,
822 * but the word length must be programmed here. Unfortunately, programming
823 * the SxCCR.WL bits requires the SSI to be temporarily disabled. This can
824 * cause a problem with supporting simultaneous playback and capture. If
825 * the SSI is already playing a stream, then that stream may be temporarily
826 * stopped when you start capture.
827 *
828 * Note: The SxCCR.DC and SxCCR.PM bits are only used if the SSI is the
829 * clock master.
830 */
Timur Tabi85ef2372009-02-05 17:56:02 -0600831static int fsl_ssi_hw_params(struct snd_pcm_substream *substream,
832 struct snd_pcm_hw_params *hw_params, struct snd_soc_dai *cpu_dai)
Timur Tabi17467f22008-01-11 18:15:26 +0100833{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000834 struct fsl_ssi_private *ssi_private = snd_soc_dai_get_drvdata(cpu_dai);
Markus Pargmann43248122014-05-27 10:24:25 +0200835 struct regmap *regs = ssi_private->regs;
Nicolin Chen2924a992013-12-02 23:29:03 +0800836 unsigned int channels = params_channels(hw_params);
Zidan Wang4ca73042015-11-24 15:32:09 +0800837 unsigned int sample_size = params_width(hw_params);
Timur Tabi5e538ec2011-09-13 12:59:37 -0500838 u32 wl = CCSR_SSI_SxCCR_WL(sample_size);
Sascha Hauer8dd51e22014-05-27 10:24:20 +0200839 int ret;
Markus Pargmann43248122014-05-27 10:24:25 +0200840 u32 scr_val;
841 int enabled;
842
843 regmap_read(regs, CCSR_SSI_SCR, &scr_val);
844 enabled = scr_val & CCSR_SSI_SCR_SSIEN;
Timur Tabi17467f22008-01-11 18:15:26 +0100845
Timur Tabi5e538ec2011-09-13 12:59:37 -0500846 /*
847 * If we're in synchronous mode, and the SSI is already enabled,
848 * then STCCR is already set properly.
849 */
850 if (enabled && ssi_private->cpu_dai_drv.symmetric_rates)
851 return 0;
Timur Tabi17467f22008-01-11 18:15:26 +0100852
Sascha Hauer8dd51e22014-05-27 10:24:20 +0200853 if (fsl_ssi_is_i2s_master(ssi_private)) {
854 ret = fsl_ssi_set_bclk(substream, cpu_dai, hw_params);
855 if (ret)
856 return ret;
Markus Pargmannd429d8e2014-05-27 10:24:23 +0200857
858 /* Do not enable the clock if it is already enabled */
859 if (!(ssi_private->baudclk_streams & BIT(substream->stream))) {
860 ret = clk_prepare_enable(ssi_private->baudclk);
861 if (ret)
862 return ret;
863
864 ssi_private->baudclk_streams |= BIT(substream->stream);
865 }
Sascha Hauer8dd51e22014-05-27 10:24:20 +0200866 }
867
Fabio Falzoicf4f7fc2014-08-04 17:08:07 +0200868 if (!fsl_ssi_is_ac97(ssi_private)) {
869 u8 i2smode;
870 /*
871 * Switch to normal net mode in order to have a frame sync
872 * signal every 32 bits instead of 16 bits
873 */
874 if (fsl_ssi_is_i2s_cbm_cfs(ssi_private) && sample_size == 16)
875 i2smode = CCSR_SSI_SCR_I2S_MODE_NORMAL |
876 CCSR_SSI_SCR_NET;
877 else
878 i2smode = ssi_private->i2s_mode;
879
880 regmap_update_bits(regs, CCSR_SSI_SCR,
881 CCSR_SSI_SCR_NET | CCSR_SSI_SCR_I2S_MODE_MASK,
882 channels == 1 ? 0 : i2smode);
883 }
884
Timur Tabi5e538ec2011-09-13 12:59:37 -0500885 /*
886 * FIXME: The documentation says that SxCCR[WL] should not be
887 * modified while the SSI is enabled. The only time this can
888 * happen is if we're trying to do simultaneous playback and
889 * capture in asynchronous mode. Unfortunately, I have been enable
890 * to get that to work at all on the P1022DS. Therefore, we don't
891 * bother to disable/enable the SSI when setting SxCCR[WL], because
892 * the SSI will stop anyway. Maybe one day, this will get fixed.
893 */
Timur Tabi17467f22008-01-11 18:15:26 +0100894
Timur Tabi5e538ec2011-09-13 12:59:37 -0500895 /* In synchronous mode, the SSI uses STCCR for capture */
896 if ((substream->stream == SNDRV_PCM_STREAM_PLAYBACK) ||
897 ssi_private->cpu_dai_drv.symmetric_rates)
Markus Pargmann43248122014-05-27 10:24:25 +0200898 regmap_update_bits(regs, CCSR_SSI_STCCR, CCSR_SSI_SxCCR_WL_MASK,
899 wl);
Timur Tabi5e538ec2011-09-13 12:59:37 -0500900 else
Markus Pargmann43248122014-05-27 10:24:25 +0200901 regmap_update_bits(regs, CCSR_SSI_SRCCR, CCSR_SSI_SxCCR_WL_MASK,
902 wl);
Timur Tabi17467f22008-01-11 18:15:26 +0100903
904 return 0;
905}
906
Markus Pargmannd429d8e2014-05-27 10:24:23 +0200907static int fsl_ssi_hw_free(struct snd_pcm_substream *substream,
908 struct snd_soc_dai *cpu_dai)
909{
910 struct snd_soc_pcm_runtime *rtd = substream->private_data;
911 struct fsl_ssi_private *ssi_private =
912 snd_soc_dai_get_drvdata(rtd->cpu_dai);
913
914 if (fsl_ssi_is_i2s_master(ssi_private) &&
915 ssi_private->baudclk_streams & BIT(substream->stream)) {
916 clk_disable_unprepare(ssi_private->baudclk);
917 ssi_private->baudclk_streams &= ~BIT(substream->stream);
918 }
919
920 return 0;
921}
922
Michael Trimarchi85151462014-09-18 20:38:09 +0200923static int _fsl_ssi_set_dai_fmt(struct device *dev,
924 struct fsl_ssi_private *ssi_private,
925 unsigned int fmt)
Nicolin Chenaafa85e2013-12-12 18:44:45 +0800926{
Markus Pargmann43248122014-05-27 10:24:25 +0200927 struct regmap *regs = ssi_private->regs;
Nicolin Chenaafa85e2013-12-12 18:44:45 +0800928 u32 strcr = 0, stcr, srcr, scr, mask;
Markus Pargmann2b0db992014-03-15 13:44:09 +0100929 u8 wm;
930
Markus Pargmann171d6832014-04-28 12:54:48 +0200931 ssi_private->dai_fmt = fmt;
932
Markus Pargmannd429d8e2014-05-27 10:24:23 +0200933 if (fsl_ssi_is_i2s_master(ssi_private) && IS_ERR(ssi_private->baudclk)) {
Michael Trimarchi85151462014-09-18 20:38:09 +0200934 dev_err(dev, "baudclk is missing which is necessary for master mode\n");
Markus Pargmannd429d8e2014-05-27 10:24:23 +0200935 return -EINVAL;
936 }
937
Markus Pargmann2b0db992014-03-15 13:44:09 +0100938 fsl_ssi_setup_reg_vals(ssi_private);
Nicolin Chenaafa85e2013-12-12 18:44:45 +0800939
Markus Pargmann43248122014-05-27 10:24:25 +0200940 regmap_read(regs, CCSR_SSI_SCR, &scr);
941 scr &= ~(CCSR_SSI_SCR_SYN | CCSR_SSI_SCR_I2S_MODE_MASK);
Markus Pargmann50489472014-04-28 12:54:51 +0200942 scr |= CCSR_SSI_SCR_SYNC_TX_FS;
Nicolin Chenaafa85e2013-12-12 18:44:45 +0800943
944 mask = CCSR_SSI_STCR_TXBIT0 | CCSR_SSI_STCR_TFDIR | CCSR_SSI_STCR_TXDIR |
945 CCSR_SSI_STCR_TSCKP | CCSR_SSI_STCR_TFSI | CCSR_SSI_STCR_TFSL |
946 CCSR_SSI_STCR_TEFS;
Markus Pargmann43248122014-05-27 10:24:25 +0200947 regmap_read(regs, CCSR_SSI_STCR, &stcr);
948 regmap_read(regs, CCSR_SSI_SRCR, &srcr);
949 stcr &= ~mask;
950 srcr &= ~mask;
Nicolin Chenaafa85e2013-12-12 18:44:45 +0800951
Markus Pargmann07a28db2014-03-15 13:44:10 +0100952 ssi_private->i2s_mode = CCSR_SSI_SCR_NET;
Nicolin Chenaafa85e2013-12-12 18:44:45 +0800953 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
954 case SND_SOC_DAIFMT_I2S:
Alexander Shiyan4f14f5c2016-06-25 07:59:22 +0300955 regmap_update_bits(regs, CCSR_SSI_STCCR,
956 CCSR_SSI_SxCCR_DC_MASK,
957 CCSR_SSI_SxCCR_DC(2));
958 regmap_update_bits(regs, CCSR_SSI_SRCCR,
959 CCSR_SSI_SxCCR_DC_MASK,
960 CCSR_SSI_SxCCR_DC(2));
Nicolin Chenaafa85e2013-12-12 18:44:45 +0800961 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
Fabio Falzoicf4f7fc2014-08-04 17:08:07 +0200962 case SND_SOC_DAIFMT_CBM_CFS:
Nicolin Chenaafa85e2013-12-12 18:44:45 +0800963 case SND_SOC_DAIFMT_CBS_CFS:
Markus Pargmann07a28db2014-03-15 13:44:10 +0100964 ssi_private->i2s_mode |= CCSR_SSI_SCR_I2S_MODE_MASTER;
Nicolin Chenaafa85e2013-12-12 18:44:45 +0800965 break;
966 case SND_SOC_DAIFMT_CBM_CFM:
Markus Pargmann07a28db2014-03-15 13:44:10 +0100967 ssi_private->i2s_mode |= CCSR_SSI_SCR_I2S_MODE_SLAVE;
Nicolin Chenaafa85e2013-12-12 18:44:45 +0800968 break;
969 default:
970 return -EINVAL;
971 }
Nicolin Chenaafa85e2013-12-12 18:44:45 +0800972
973 /* Data on rising edge of bclk, frame low, 1clk before data */
974 strcr |= CCSR_SSI_STCR_TFSI | CCSR_SSI_STCR_TSCKP |
975 CCSR_SSI_STCR_TXBIT0 | CCSR_SSI_STCR_TEFS;
976 break;
977 case SND_SOC_DAIFMT_LEFT_J:
978 /* Data on rising edge of bclk, frame high */
979 strcr |= CCSR_SSI_STCR_TXBIT0 | CCSR_SSI_STCR_TSCKP;
980 break;
981 case SND_SOC_DAIFMT_DSP_A:
982 /* Data on rising edge of bclk, frame high, 1clk before data */
983 strcr |= CCSR_SSI_STCR_TFSL | CCSR_SSI_STCR_TSCKP |
984 CCSR_SSI_STCR_TXBIT0 | CCSR_SSI_STCR_TEFS;
985 break;
986 case SND_SOC_DAIFMT_DSP_B:
987 /* Data on rising edge of bclk, frame high */
988 strcr |= CCSR_SSI_STCR_TFSL | CCSR_SSI_STCR_TSCKP |
989 CCSR_SSI_STCR_TXBIT0;
990 break;
Markus Pargmann2b0db992014-03-15 13:44:09 +0100991 case SND_SOC_DAIFMT_AC97:
Markus Pargmann07a28db2014-03-15 13:44:10 +0100992 ssi_private->i2s_mode |= CCSR_SSI_SCR_I2S_MODE_NORMAL;
Markus Pargmann2b0db992014-03-15 13:44:09 +0100993 break;
Nicolin Chenaafa85e2013-12-12 18:44:45 +0800994 default:
995 return -EINVAL;
996 }
Markus Pargmann2b0db992014-03-15 13:44:09 +0100997 scr |= ssi_private->i2s_mode;
Nicolin Chenaafa85e2013-12-12 18:44:45 +0800998
999 /* DAI clock inversion */
1000 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
1001 case SND_SOC_DAIFMT_NB_NF:
1002 /* Nothing to do for both normal cases */
1003 break;
1004 case SND_SOC_DAIFMT_IB_NF:
1005 /* Invert bit clock */
1006 strcr ^= CCSR_SSI_STCR_TSCKP;
1007 break;
1008 case SND_SOC_DAIFMT_NB_IF:
1009 /* Invert frame clock */
1010 strcr ^= CCSR_SSI_STCR_TFSI;
1011 break;
1012 case SND_SOC_DAIFMT_IB_IF:
1013 /* Invert both clocks */
1014 strcr ^= CCSR_SSI_STCR_TSCKP;
1015 strcr ^= CCSR_SSI_STCR_TFSI;
1016 break;
1017 default:
1018 return -EINVAL;
1019 }
1020
1021 /* DAI clock master masks */
1022 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
1023 case SND_SOC_DAIFMT_CBS_CFS:
1024 strcr |= CCSR_SSI_STCR_TFDIR | CCSR_SSI_STCR_TXDIR;
1025 scr |= CCSR_SSI_SCR_SYS_CLK_EN;
1026 break;
1027 case SND_SOC_DAIFMT_CBM_CFM:
1028 scr &= ~CCSR_SSI_SCR_SYS_CLK_EN;
1029 break;
Fabio Falzoicf4f7fc2014-08-04 17:08:07 +02001030 case SND_SOC_DAIFMT_CBM_CFS:
1031 strcr &= ~CCSR_SSI_STCR_TXDIR;
1032 strcr |= CCSR_SSI_STCR_TFDIR;
1033 scr &= ~CCSR_SSI_SCR_SYS_CLK_EN;
1034 break;
Nicolin Chenaafa85e2013-12-12 18:44:45 +08001035 default:
Maciej S. Szmigierodce03322015-08-05 17:29:02 +02001036 if (!fsl_ssi_is_ac97(ssi_private))
1037 return -EINVAL;
Nicolin Chenaafa85e2013-12-12 18:44:45 +08001038 }
1039
1040 stcr |= strcr;
1041 srcr |= strcr;
1042
Maciej S. Szmigierodce03322015-08-05 17:29:02 +02001043 if (ssi_private->cpu_dai_drv.symmetric_rates
1044 || fsl_ssi_is_ac97(ssi_private)) {
1045 /* Need to clear RXDIR when using SYNC or AC97 mode */
Nicolin Chenaafa85e2013-12-12 18:44:45 +08001046 srcr &= ~CCSR_SSI_SRCR_RXDIR;
1047 scr |= CCSR_SSI_SCR_SYN;
1048 }
1049
Markus Pargmann43248122014-05-27 10:24:25 +02001050 regmap_write(regs, CCSR_SSI_STCR, stcr);
1051 regmap_write(regs, CCSR_SSI_SRCR, srcr);
1052 regmap_write(regs, CCSR_SSI_SCR, scr);
Nicolin Chenaafa85e2013-12-12 18:44:45 +08001053
Markus Pargmann2b0db992014-03-15 13:44:09 +01001054 /*
1055 * Set the watermark for transmit FIFI 0 and receive FIFO 0. We don't
1056 * use FIFO 1. We program the transmit water to signal a DMA transfer
1057 * if there are only two (or fewer) elements left in the FIFO. Two
1058 * elements equals one frame (left channel, right channel). This value,
1059 * however, depends on the depth of the transmit buffer.
1060 *
1061 * We set the watermark on the same level as the DMA burstsize. For
1062 * fiq it is probably better to use the biggest possible watermark
1063 * size.
1064 */
1065 if (ssi_private->use_dma)
1066 wm = ssi_private->fifo_depth - 2;
1067 else
1068 wm = ssi_private->fifo_depth;
1069
Markus Pargmann43248122014-05-27 10:24:25 +02001070 regmap_write(regs, CCSR_SSI_SFCSR,
1071 CCSR_SSI_SFCSR_TFWM0(wm) | CCSR_SSI_SFCSR_RFWM0(wm) |
1072 CCSR_SSI_SFCSR_TFWM1(wm) | CCSR_SSI_SFCSR_RFWM1(wm));
Markus Pargmann2b0db992014-03-15 13:44:09 +01001073
1074 if (ssi_private->use_dual_fifo) {
Markus Pargmann43248122014-05-27 10:24:25 +02001075 regmap_update_bits(regs, CCSR_SSI_SRCR, CCSR_SSI_SRCR_RFEN1,
Markus Pargmann2b0db992014-03-15 13:44:09 +01001076 CCSR_SSI_SRCR_RFEN1);
Markus Pargmann43248122014-05-27 10:24:25 +02001077 regmap_update_bits(regs, CCSR_SSI_STCR, CCSR_SSI_STCR_TFEN1,
Markus Pargmann2b0db992014-03-15 13:44:09 +01001078 CCSR_SSI_STCR_TFEN1);
Markus Pargmann43248122014-05-27 10:24:25 +02001079 regmap_update_bits(regs, CCSR_SSI_SCR, CCSR_SSI_SCR_TCH_EN,
Markus Pargmann2b0db992014-03-15 13:44:09 +01001080 CCSR_SSI_SCR_TCH_EN);
1081 }
1082
Adam Thomson5b64c172015-09-16 10:13:19 +01001083 if ((fmt & SND_SOC_DAIFMT_FORMAT_MASK) == SND_SOC_DAIFMT_AC97)
Markus Pargmann2b0db992014-03-15 13:44:09 +01001084 fsl_ssi_setup_ac97(ssi_private);
1085
Nicolin Chenaafa85e2013-12-12 18:44:45 +08001086 return 0;
Markus Pargmann85e59af22014-05-27 10:24:19 +02001087
1088}
1089
1090/**
1091 * fsl_ssi_set_dai_fmt - configure Digital Audio Interface Format.
1092 */
1093static int fsl_ssi_set_dai_fmt(struct snd_soc_dai *cpu_dai, unsigned int fmt)
1094{
1095 struct fsl_ssi_private *ssi_private = snd_soc_dai_get_drvdata(cpu_dai);
1096
Michael Trimarchi85151462014-09-18 20:38:09 +02001097 return _fsl_ssi_set_dai_fmt(cpu_dai->dev, ssi_private, fmt);
Nicolin Chenaafa85e2013-12-12 18:44:45 +08001098}
1099
1100/**
Nicolin Chenaafa85e2013-12-12 18:44:45 +08001101 * fsl_ssi_set_dai_tdm_slot - set TDM slot number
1102 *
1103 * Note: This function can be only called when using SSI as DAI master
1104 */
1105static int fsl_ssi_set_dai_tdm_slot(struct snd_soc_dai *cpu_dai, u32 tx_mask,
1106 u32 rx_mask, int slots, int slot_width)
1107{
1108 struct fsl_ssi_private *ssi_private = snd_soc_dai_get_drvdata(cpu_dai);
Markus Pargmann43248122014-05-27 10:24:25 +02001109 struct regmap *regs = ssi_private->regs;
Nicolin Chenaafa85e2013-12-12 18:44:45 +08001110 u32 val;
1111
1112 /* The slot number should be >= 2 if using Network mode or I2S mode */
Markus Pargmann43248122014-05-27 10:24:25 +02001113 regmap_read(regs, CCSR_SSI_SCR, &val);
1114 val &= CCSR_SSI_SCR_I2S_MODE_MASK | CCSR_SSI_SCR_NET;
Nicolin Chenaafa85e2013-12-12 18:44:45 +08001115 if (val && slots < 2) {
1116 dev_err(cpu_dai->dev, "slot number should be >= 2 in I2S or NET\n");
1117 return -EINVAL;
1118 }
1119
Markus Pargmann43248122014-05-27 10:24:25 +02001120 regmap_update_bits(regs, CCSR_SSI_STCCR, CCSR_SSI_SxCCR_DC_MASK,
Nicolin Chenaafa85e2013-12-12 18:44:45 +08001121 CCSR_SSI_SxCCR_DC(slots));
Markus Pargmann43248122014-05-27 10:24:25 +02001122 regmap_update_bits(regs, CCSR_SSI_SRCCR, CCSR_SSI_SxCCR_DC_MASK,
Nicolin Chenaafa85e2013-12-12 18:44:45 +08001123 CCSR_SSI_SxCCR_DC(slots));
1124
1125 /* The register SxMSKs needs SSI to provide essential clock due to
1126 * hardware design. So we here temporarily enable SSI to set them.
1127 */
Markus Pargmann43248122014-05-27 10:24:25 +02001128 regmap_read(regs, CCSR_SSI_SCR, &val);
1129 val &= CCSR_SSI_SCR_SSIEN;
1130 regmap_update_bits(regs, CCSR_SSI_SCR, CCSR_SSI_SCR_SSIEN,
1131 CCSR_SSI_SCR_SSIEN);
Nicolin Chenaafa85e2013-12-12 18:44:45 +08001132
Lars-Peter Clausend0077aa2015-01-12 10:27:18 +01001133 regmap_write(regs, CCSR_SSI_STMSK, ~tx_mask);
1134 regmap_write(regs, CCSR_SSI_SRMSK, ~rx_mask);
Nicolin Chenaafa85e2013-12-12 18:44:45 +08001135
Markus Pargmann43248122014-05-27 10:24:25 +02001136 regmap_update_bits(regs, CCSR_SSI_SCR, CCSR_SSI_SCR_SSIEN, val);
Nicolin Chenaafa85e2013-12-12 18:44:45 +08001137
1138 return 0;
1139}
1140
1141/**
Timur Tabi17467f22008-01-11 18:15:26 +01001142 * fsl_ssi_trigger: start and stop the DMA transfer.
1143 *
1144 * This function is called by ALSA to start, stop, pause, and resume the DMA
1145 * transfer of data.
1146 *
1147 * The DMA channel is in external master start and pause mode, which
1148 * means the SSI completely controls the flow of data.
1149 */
Mark Browndee89c42008-11-18 22:11:38 +00001150static int fsl_ssi_trigger(struct snd_pcm_substream *substream, int cmd,
1151 struct snd_soc_dai *dai)
Timur Tabi17467f22008-01-11 18:15:26 +01001152{
1153 struct snd_soc_pcm_runtime *rtd = substream->private_data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001154 struct fsl_ssi_private *ssi_private = snd_soc_dai_get_drvdata(rtd->cpu_dai);
Markus Pargmann43248122014-05-27 10:24:25 +02001155 struct regmap *regs = ssi_private->regs;
Michael Grzeschik9b443e32013-08-19 17:06:00 +02001156
Timur Tabi17467f22008-01-11 18:15:26 +01001157 switch (cmd) {
1158 case SNDRV_PCM_TRIGGER_START:
Fabio Estevamb20e53a2014-05-23 02:38:56 -03001159 case SNDRV_PCM_TRIGGER_RESUME:
Timur Tabi17467f22008-01-11 18:15:26 +01001160 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
Timur Tabia4d11fe2009-03-25 18:20:37 -05001161 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
Markus Pargmann6de83872013-12-20 14:11:34 +01001162 fsl_ssi_tx_config(ssi_private, true);
Timur Tabia4d11fe2009-03-25 18:20:37 -05001163 else
Markus Pargmann6de83872013-12-20 14:11:34 +01001164 fsl_ssi_rx_config(ssi_private, true);
Timur Tabi17467f22008-01-11 18:15:26 +01001165 break;
1166
1167 case SNDRV_PCM_TRIGGER_STOP:
Fabio Estevamb20e53a2014-05-23 02:38:56 -03001168 case SNDRV_PCM_TRIGGER_SUSPEND:
Timur Tabi17467f22008-01-11 18:15:26 +01001169 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
1170 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
Markus Pargmann6de83872013-12-20 14:11:34 +01001171 fsl_ssi_tx_config(ssi_private, false);
Timur Tabi17467f22008-01-11 18:15:26 +01001172 else
Markus Pargmann6de83872013-12-20 14:11:34 +01001173 fsl_ssi_rx_config(ssi_private, false);
Timur Tabi17467f22008-01-11 18:15:26 +01001174 break;
1175
1176 default:
1177 return -EINVAL;
1178 }
1179
Markus Pargmann171d6832014-04-28 12:54:48 +02001180 if (fsl_ssi_is_ac97(ssi_private)) {
Markus Pargmanna5a7ee72013-12-20 14:11:35 +01001181 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
Markus Pargmann43248122014-05-27 10:24:25 +02001182 regmap_write(regs, CCSR_SSI_SOR, CCSR_SSI_SOR_TX_CLR);
Markus Pargmanna5a7ee72013-12-20 14:11:35 +01001183 else
Markus Pargmann43248122014-05-27 10:24:25 +02001184 regmap_write(regs, CCSR_SSI_SOR, CCSR_SSI_SOR_RX_CLR);
Markus Pargmanna5a7ee72013-12-20 14:11:35 +01001185 }
Michael Grzeschik9b443e32013-08-19 17:06:00 +02001186
Timur Tabi17467f22008-01-11 18:15:26 +01001187 return 0;
1188}
1189
Lars-Peter Clausenfc8ba7f2013-04-15 19:19:58 +02001190static int fsl_ssi_dai_probe(struct snd_soc_dai *dai)
1191{
1192 struct fsl_ssi_private *ssi_private = snd_soc_dai_get_drvdata(dai);
1193
Sascha Hauerfcdbade2014-05-27 10:24:18 +02001194 if (ssi_private->soc->imx && ssi_private->use_dma) {
Lars-Peter Clausenfc8ba7f2013-04-15 19:19:58 +02001195 dai->playback_dma_data = &ssi_private->dma_params_tx;
1196 dai->capture_dma_data = &ssi_private->dma_params_rx;
1197 }
1198
1199 return 0;
1200}
1201
Lars-Peter Clausen85e76522011-11-23 11:40:40 +01001202static const struct snd_soc_dai_ops fsl_ssi_dai_ops = {
Eric Miao6335d052009-03-03 09:41:00 +08001203 .startup = fsl_ssi_startup,
Shengjiu Wangf4a43ca2014-09-16 10:13:16 +08001204 .shutdown = fsl_ssi_shutdown,
Eric Miao6335d052009-03-03 09:41:00 +08001205 .hw_params = fsl_ssi_hw_params,
Markus Pargmannd429d8e2014-05-27 10:24:23 +02001206 .hw_free = fsl_ssi_hw_free,
Nicolin Chenaafa85e2013-12-12 18:44:45 +08001207 .set_fmt = fsl_ssi_set_dai_fmt,
1208 .set_sysclk = fsl_ssi_set_dai_sysclk,
1209 .set_tdm_slot = fsl_ssi_set_dai_tdm_slot,
Eric Miao6335d052009-03-03 09:41:00 +08001210 .trigger = fsl_ssi_trigger,
Eric Miao6335d052009-03-03 09:41:00 +08001211};
1212
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001213/* Template for the CPU dai driver structure */
1214static struct snd_soc_dai_driver fsl_ssi_dai_template = {
Lars-Peter Clausenfc8ba7f2013-04-15 19:19:58 +02001215 .probe = fsl_ssi_dai_probe,
Timur Tabi17467f22008-01-11 18:15:26 +01001216 .playback = {
Nicolin Chene3655002014-07-30 11:10:29 +08001217 .stream_name = "CPU-Playback",
Nicolin Chen2924a992013-12-02 23:29:03 +08001218 .channels_min = 1,
Arnaud Mouiche48a260e2016-05-03 14:13:55 +02001219 .channels_max = 32,
Timur Tabi17467f22008-01-11 18:15:26 +01001220 .rates = FSLSSI_I2S_RATES,
1221 .formats = FSLSSI_I2S_FORMATS,
1222 },
1223 .capture = {
Nicolin Chene3655002014-07-30 11:10:29 +08001224 .stream_name = "CPU-Capture",
Nicolin Chen2924a992013-12-02 23:29:03 +08001225 .channels_min = 1,
Arnaud Mouiche48a260e2016-05-03 14:13:55 +02001226 .channels_max = 32,
Timur Tabi17467f22008-01-11 18:15:26 +01001227 .rates = FSLSSI_I2S_RATES,
1228 .formats = FSLSSI_I2S_FORMATS,
1229 },
Eric Miao6335d052009-03-03 09:41:00 +08001230 .ops = &fsl_ssi_dai_ops,
Timur Tabi17467f22008-01-11 18:15:26 +01001231};
1232
Kuninori Morimoto3580aa12013-03-21 03:32:04 -07001233static const struct snd_soc_component_driver fsl_ssi_component = {
1234 .name = "fsl-ssi",
1235};
1236
Markus Pargmanncd7f0292013-08-19 17:05:58 +02001237static struct snd_soc_dai_driver fsl_ssi_ac97_dai = {
Lars-Peter Clausenbc263212014-11-10 22:41:52 +01001238 .bus_control = true,
Maciej S. Szmigiero793e3e92015-08-05 17:22:53 +02001239 .probe = fsl_ssi_dai_probe,
Markus Pargmanncd7f0292013-08-19 17:05:58 +02001240 .playback = {
1241 .stream_name = "AC97 Playback",
1242 .channels_min = 2,
1243 .channels_max = 2,
1244 .rates = SNDRV_PCM_RATE_8000_48000,
1245 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1246 },
1247 .capture = {
1248 .stream_name = "AC97 Capture",
1249 .channels_min = 2,
1250 .channels_max = 2,
1251 .rates = SNDRV_PCM_RATE_48000,
1252 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1253 },
Markus Pargmanna5a7ee72013-12-20 14:11:35 +01001254 .ops = &fsl_ssi_dai_ops,
Markus Pargmanncd7f0292013-08-19 17:05:58 +02001255};
1256
1257
1258static struct fsl_ssi_private *fsl_ac97_data;
1259
Sachin Kamata851a2b2013-09-13 15:22:17 +05301260static void fsl_ssi_ac97_write(struct snd_ac97 *ac97, unsigned short reg,
Markus Pargmanncd7f0292013-08-19 17:05:58 +02001261 unsigned short val)
1262{
Markus Pargmann43248122014-05-27 10:24:25 +02001263 struct regmap *regs = fsl_ac97_data->regs;
Markus Pargmanncd7f0292013-08-19 17:05:58 +02001264 unsigned int lreg;
1265 unsigned int lval;
Maciej S. Szmigiero8277df32015-08-05 17:21:35 +02001266 int ret;
Markus Pargmanncd7f0292013-08-19 17:05:58 +02001267
1268 if (reg > 0x7f)
1269 return;
1270
Maciej S. Szmigiero8277df32015-08-05 17:21:35 +02001271 ret = clk_prepare_enable(fsl_ac97_data->clk);
1272 if (ret) {
1273 pr_err("ac97 write clk_prepare_enable failed: %d\n",
1274 ret);
1275 return;
1276 }
Markus Pargmanncd7f0292013-08-19 17:05:58 +02001277
1278 lreg = reg << 12;
Markus Pargmann43248122014-05-27 10:24:25 +02001279 regmap_write(regs, CCSR_SSI_SACADD, lreg);
Markus Pargmanncd7f0292013-08-19 17:05:58 +02001280
1281 lval = val << 4;
Markus Pargmann43248122014-05-27 10:24:25 +02001282 regmap_write(regs, CCSR_SSI_SACDAT, lval);
Markus Pargmanncd7f0292013-08-19 17:05:58 +02001283
Markus Pargmann43248122014-05-27 10:24:25 +02001284 regmap_update_bits(regs, CCSR_SSI_SACNT, CCSR_SSI_SACNT_RDWR_MASK,
Markus Pargmanncd7f0292013-08-19 17:05:58 +02001285 CCSR_SSI_SACNT_WR);
1286 udelay(100);
Maciej S. Szmigiero8277df32015-08-05 17:21:35 +02001287
1288 clk_disable_unprepare(fsl_ac97_data->clk);
Markus Pargmanncd7f0292013-08-19 17:05:58 +02001289}
1290
Sachin Kamata851a2b2013-09-13 15:22:17 +05301291static unsigned short fsl_ssi_ac97_read(struct snd_ac97 *ac97,
Markus Pargmanncd7f0292013-08-19 17:05:58 +02001292 unsigned short reg)
1293{
Markus Pargmann43248122014-05-27 10:24:25 +02001294 struct regmap *regs = fsl_ac97_data->regs;
Markus Pargmanncd7f0292013-08-19 17:05:58 +02001295
1296 unsigned short val = -1;
Markus Pargmann43248122014-05-27 10:24:25 +02001297 u32 reg_val;
Markus Pargmanncd7f0292013-08-19 17:05:58 +02001298 unsigned int lreg;
Maciej S. Szmigiero8277df32015-08-05 17:21:35 +02001299 int ret;
1300
1301 ret = clk_prepare_enable(fsl_ac97_data->clk);
1302 if (ret) {
1303 pr_err("ac97 read clk_prepare_enable failed: %d\n",
1304 ret);
1305 return -1;
1306 }
Markus Pargmanncd7f0292013-08-19 17:05:58 +02001307
1308 lreg = (reg & 0x7f) << 12;
Markus Pargmann43248122014-05-27 10:24:25 +02001309 regmap_write(regs, CCSR_SSI_SACADD, lreg);
1310 regmap_update_bits(regs, CCSR_SSI_SACNT, CCSR_SSI_SACNT_RDWR_MASK,
Markus Pargmanncd7f0292013-08-19 17:05:58 +02001311 CCSR_SSI_SACNT_RD);
1312
1313 udelay(100);
1314
Markus Pargmann43248122014-05-27 10:24:25 +02001315 regmap_read(regs, CCSR_SSI_SACDAT, &reg_val);
1316 val = (reg_val >> 4) & 0xffff;
Markus Pargmanncd7f0292013-08-19 17:05:58 +02001317
Maciej S. Szmigiero8277df32015-08-05 17:21:35 +02001318 clk_disable_unprepare(fsl_ac97_data->clk);
1319
Markus Pargmanncd7f0292013-08-19 17:05:58 +02001320 return val;
1321}
1322
1323static struct snd_ac97_bus_ops fsl_ssi_ac97_ops = {
1324 .read = fsl_ssi_ac97_read,
1325 .write = fsl_ssi_ac97_write,
1326};
1327
Timur Tabi17467f22008-01-11 18:15:26 +01001328/**
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001329 * Make every character in a string lower-case
Timur Tabi17467f22008-01-11 18:15:26 +01001330 */
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001331static void make_lowercase(char *s)
Timur Tabi17467f22008-01-11 18:15:26 +01001332{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001333 char *p = s;
1334 char c;
1335
1336 while ((c = *p)) {
1337 if ((c >= 'A') && (c <= 'Z'))
1338 *p = c + ('a' - 'A');
1339 p++;
1340 }
1341}
1342
Markus Pargmann49da09e2014-04-28 12:54:45 +02001343static int fsl_ssi_imx_probe(struct platform_device *pdev,
Markus Pargmann4d9b7922014-04-28 12:54:47 +02001344 struct fsl_ssi_private *ssi_private, void __iomem *iomem)
Markus Pargmann49da09e2014-04-28 12:54:45 +02001345{
1346 struct device_node *np = pdev->dev.of_node;
Markus Pargmanned0f16042014-04-28 12:54:46 +02001347 u32 dmas[4];
Markus Pargmann49da09e2014-04-28 12:54:45 +02001348 int ret;
1349
Shengjiu Wangf4a43ca2014-09-16 10:13:16 +08001350 if (ssi_private->has_ipg_clk_name)
1351 ssi_private->clk = devm_clk_get(&pdev->dev, "ipg");
1352 else
1353 ssi_private->clk = devm_clk_get(&pdev->dev, NULL);
Markus Pargmann49da09e2014-04-28 12:54:45 +02001354 if (IS_ERR(ssi_private->clk)) {
1355 ret = PTR_ERR(ssi_private->clk);
1356 dev_err(&pdev->dev, "could not get clock: %d\n", ret);
1357 return ret;
1358 }
1359
Shengjiu Wangf4a43ca2014-09-16 10:13:16 +08001360 if (!ssi_private->has_ipg_clk_name) {
1361 ret = clk_prepare_enable(ssi_private->clk);
1362 if (ret) {
1363 dev_err(&pdev->dev, "clk_prepare_enable failed: %d\n", ret);
1364 return ret;
1365 }
Markus Pargmann49da09e2014-04-28 12:54:45 +02001366 }
1367
Xiubo Lidcfcf2c2015-08-12 14:38:18 +08001368 /* For those SLAVE implementations, we ignore non-baudclk cases
Markus Pargmann49da09e2014-04-28 12:54:45 +02001369 * and, instead, abandon MASTER mode that needs baud clock.
1370 */
1371 ssi_private->baudclk = devm_clk_get(&pdev->dev, "baud");
1372 if (IS_ERR(ssi_private->baudclk))
1373 dev_dbg(&pdev->dev, "could not get baud clock: %ld\n",
1374 PTR_ERR(ssi_private->baudclk));
Markus Pargmann49da09e2014-04-28 12:54:45 +02001375
1376 /*
1377 * We have burstsize be "fifo_depth - 2" to match the SSI
1378 * watermark setting in fsl_ssi_startup().
1379 */
1380 ssi_private->dma_params_tx.maxburst = ssi_private->fifo_depth - 2;
1381 ssi_private->dma_params_rx.maxburst = ssi_private->fifo_depth - 2;
Markus Pargmann43248122014-05-27 10:24:25 +02001382 ssi_private->dma_params_tx.addr = ssi_private->ssi_phys + CCSR_SSI_STX0;
1383 ssi_private->dma_params_rx.addr = ssi_private->ssi_phys + CCSR_SSI_SRX0;
Markus Pargmann49da09e2014-04-28 12:54:45 +02001384
Maciej S. Szmigiero90aff152015-03-04 22:48:30 +01001385 ret = of_property_read_u32_array(np, "dmas", dmas, 4);
Markus Pargmanned0f16042014-04-28 12:54:46 +02001386 if (ssi_private->use_dma && !ret && dmas[2] == IMX_DMATYPE_SSI_DUAL) {
Markus Pargmann49da09e2014-04-28 12:54:45 +02001387 ssi_private->use_dual_fifo = true;
1388 /* When using dual fifo mode, we need to keep watermark
1389 * as even numbers due to dma script limitation.
1390 */
1391 ssi_private->dma_params_tx.maxburst &= ~0x1;
1392 ssi_private->dma_params_rx.maxburst &= ~0x1;
1393 }
1394
Markus Pargmann4d9b7922014-04-28 12:54:47 +02001395 if (!ssi_private->use_dma) {
1396
1397 /*
1398 * Some boards use an incompatible codec. To get it
1399 * working, we are using imx-fiq-pcm-audio, that
1400 * can handle those codecs. DMA is not possible in this
1401 * situation.
1402 */
1403
1404 ssi_private->fiq_params.irq = ssi_private->irq;
1405 ssi_private->fiq_params.base = iomem;
1406 ssi_private->fiq_params.dma_params_rx =
1407 &ssi_private->dma_params_rx;
1408 ssi_private->fiq_params.dma_params_tx =
1409 &ssi_private->dma_params_tx;
1410
1411 ret = imx_pcm_fiq_init(pdev, &ssi_private->fiq_params);
1412 if (ret)
1413 goto error_pcm;
1414 } else {
Shengjiu Wang0d69e0d2015-06-23 18:23:53 +08001415 ret = imx_pcm_dma_init(pdev, IMX_SSI_DMABUF_SIZE);
Markus Pargmann4d9b7922014-04-28 12:54:47 +02001416 if (ret)
1417 goto error_pcm;
1418 }
1419
Markus Pargmann49da09e2014-04-28 12:54:45 +02001420 return 0;
Markus Pargmann4d9b7922014-04-28 12:54:47 +02001421
1422error_pcm:
Markus Pargmann4d9b7922014-04-28 12:54:47 +02001423
Shengjiu Wangf4a43ca2014-09-16 10:13:16 +08001424 if (!ssi_private->has_ipg_clk_name)
1425 clk_disable_unprepare(ssi_private->clk);
Markus Pargmann4d9b7922014-04-28 12:54:47 +02001426 return ret;
Markus Pargmann49da09e2014-04-28 12:54:45 +02001427}
1428
1429static void fsl_ssi_imx_clean(struct platform_device *pdev,
1430 struct fsl_ssi_private *ssi_private)
1431{
Markus Pargmann4d9b7922014-04-28 12:54:47 +02001432 if (!ssi_private->use_dma)
1433 imx_pcm_fiq_exit(pdev);
Shengjiu Wangf4a43ca2014-09-16 10:13:16 +08001434 if (!ssi_private->has_ipg_clk_name)
1435 clk_disable_unprepare(ssi_private->clk);
Markus Pargmann49da09e2014-04-28 12:54:45 +02001436}
1437
Bill Pembertona0a3d512012-12-07 09:26:16 -05001438static int fsl_ssi_probe(struct platform_device *pdev)
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001439{
Timur Tabi17467f22008-01-11 18:15:26 +01001440 struct fsl_ssi_private *ssi_private;
1441 int ret = 0;
Timur Tabi38fec722010-08-19 15:26:58 -05001442 struct device_node *np = pdev->dev.of_node;
Markus Pargmannc1953bf2013-12-20 14:11:30 +01001443 const struct of_device_id *of_id;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001444 const char *p, *sprop;
Timur Tabi8e9d8692010-08-06 12:16:12 -05001445 const uint32_t *iprop;
Fabio Estevamca264182015-04-10 07:12:29 -03001446 struct resource *res;
Markus Pargmann43248122014-05-27 10:24:25 +02001447 void __iomem *iomem;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001448 char name[64];
Maciej S. Szmigiero6139b1b2016-01-18 20:07:44 +01001449 struct regmap_config regconfig = fsl_ssi_regconfig;
Timur Tabi17467f22008-01-11 18:15:26 +01001450
Markus Pargmannc1953bf2013-12-20 14:11:30 +01001451 of_id = of_match_device(fsl_ssi_ids, &pdev->dev);
Sascha Hauerfcdbade2014-05-27 10:24:18 +02001452 if (!of_id || !of_id->data)
Markus Pargmannc1953bf2013-12-20 14:11:30 +01001453 return -EINVAL;
Markus Pargmannc1953bf2013-12-20 14:11:30 +01001454
Markus Pargmann2a1d1022014-04-28 12:54:44 +02001455 ssi_private = devm_kzalloc(&pdev->dev, sizeof(*ssi_private),
1456 GFP_KERNEL);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001457 if (!ssi_private) {
Timur Tabi38fec722010-08-19 15:26:58 -05001458 dev_err(&pdev->dev, "could not allocate DAI object\n");
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001459 return -ENOMEM;
1460 }
Timur Tabi17467f22008-01-11 18:15:26 +01001461
Sascha Hauerfcdbade2014-05-27 10:24:18 +02001462 ssi_private->soc = of_id->data;
Arnaud Mouiche0096b692016-05-03 14:13:57 +02001463 ssi_private->dev = &pdev->dev;
Sascha Hauerfcdbade2014-05-27 10:24:18 +02001464
Markus Pargmann85e59af22014-05-27 10:24:19 +02001465 sprop = of_get_property(np, "fsl,mode", NULL);
1466 if (sprop) {
1467 if (!strcmp(sprop, "ac97-slave"))
1468 ssi_private->dai_fmt = SND_SOC_DAIFMT_AC97;
Markus Pargmann85e59af22014-05-27 10:24:19 +02001469 }
1470
Markus Pargmannde623ec2013-07-27 13:31:53 +02001471 ssi_private->use_dma = !of_property_read_bool(np,
1472 "fsl,fiq-stream-filter");
1473
Markus Pargmann85e59af22014-05-27 10:24:19 +02001474 if (fsl_ssi_is_ac97(ssi_private)) {
Markus Pargmanncd7f0292013-08-19 17:05:58 +02001475 memcpy(&ssi_private->cpu_dai_drv, &fsl_ssi_ac97_dai,
1476 sizeof(fsl_ssi_ac97_dai));
1477
1478 fsl_ac97_data = ssi_private;
Markus Pargmanncd7f0292013-08-19 17:05:58 +02001479
Maciej S. Szmigiero04143d62015-08-05 17:25:31 +02001480 ret = snd_soc_set_ac97_ops_of_reset(&fsl_ssi_ac97_ops, pdev);
1481 if (ret) {
1482 dev_err(&pdev->dev, "could not set AC'97 ops\n");
1483 return ret;
1484 }
Markus Pargmanncd7f0292013-08-19 17:05:58 +02001485 } else {
1486 /* Initialize this copy of the CPU DAI driver structure */
1487 memcpy(&ssi_private->cpu_dai_drv, &fsl_ssi_dai_template,
1488 sizeof(fsl_ssi_dai_template));
1489 }
Markus Pargmann2a1d1022014-04-28 12:54:44 +02001490 ssi_private->cpu_dai_drv.name = dev_name(&pdev->dev);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001491
Fabio Estevamca264182015-04-10 07:12:29 -03001492 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1493 iomem = devm_ioremap_resource(&pdev->dev, res);
1494 if (IS_ERR(iomem))
1495 return PTR_ERR(iomem);
1496 ssi_private->ssi_phys = res->start;
Markus Pargmann43248122014-05-27 10:24:25 +02001497
Maciej S. Szmigiero6139b1b2016-01-18 20:07:44 +01001498 if (ssi_private->soc->imx21regs) {
1499 /*
1500 * According to datasheet imx21-class SSI
1501 * don't have SACC{ST,EN,DIS} regs.
1502 */
1503 regconfig.max_register = CCSR_SSI_SRMSK;
1504 regconfig.num_reg_defaults_raw =
1505 CCSR_SSI_SRMSK / sizeof(uint32_t) + 1;
1506 }
1507
Shengjiu Wangf4a43ca2014-09-16 10:13:16 +08001508 ret = of_property_match_string(np, "clock-names", "ipg");
1509 if (ret < 0) {
1510 ssi_private->has_ipg_clk_name = false;
1511 ssi_private->regs = devm_regmap_init_mmio(&pdev->dev, iomem,
Maciej S. Szmigiero6139b1b2016-01-18 20:07:44 +01001512 &regconfig);
Shengjiu Wangf4a43ca2014-09-16 10:13:16 +08001513 } else {
1514 ssi_private->has_ipg_clk_name = true;
1515 ssi_private->regs = devm_regmap_init_mmio_clk(&pdev->dev,
Maciej S. Szmigiero6139b1b2016-01-18 20:07:44 +01001516 "ipg", iomem, &regconfig);
Shengjiu Wangf4a43ca2014-09-16 10:13:16 +08001517 }
Markus Pargmann43248122014-05-27 10:24:25 +02001518 if (IS_ERR(ssi_private->regs)) {
1519 dev_err(&pdev->dev, "Failed to init register map\n");
1520 return PTR_ERR(ssi_private->regs);
1521 }
Timur Tabi1fab6ca2011-08-16 18:47:45 -04001522
Fabio Estevam2ffa5312014-12-01 19:57:14 -02001523 ssi_private->irq = platform_get_irq(pdev, 0);
Fabio Estevam28ecc0b2015-04-15 00:08:15 -03001524 if (ssi_private->irq < 0) {
Fabio Estevam0c123252015-01-07 13:44:32 -02001525 dev_err(&pdev->dev, "no irq for node %s\n", pdev->name);
Fabio Estevam64aa5f52015-01-07 19:45:40 -02001526 return ssi_private->irq;
Timur Tabi1fab6ca2011-08-16 18:47:45 -04001527 }
1528
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001529 /* Are the RX and the TX clocks locked? */
Nicolin Chen07a94832013-12-03 18:38:07 +08001530 if (!of_find_property(np, "fsl,ssi-asynchronous", NULL)) {
Maciej S. Szmigiero06cb3732015-08-05 17:24:10 +02001531 if (!fsl_ssi_is_ac97(ssi_private))
1532 ssi_private->cpu_dai_drv.symmetric_rates = 1;
1533
Nicolin Chen07a94832013-12-03 18:38:07 +08001534 ssi_private->cpu_dai_drv.symmetric_channels = 1;
1535 ssi_private->cpu_dai_drv.symmetric_samplebits = 1;
1536 }
Timur Tabi17467f22008-01-11 18:15:26 +01001537
Timur Tabi8e9d8692010-08-06 12:16:12 -05001538 /* Determine the FIFO depth. */
1539 iprop = of_get_property(np, "fsl,fifo-depth", NULL);
1540 if (iprop)
Timur Tabi147dfe92011-06-08 15:02:55 -05001541 ssi_private->fifo_depth = be32_to_cpup(iprop);
Timur Tabi8e9d8692010-08-06 12:16:12 -05001542 else
1543 /* Older 8610 DTs didn't have the fifo-depth property */
1544 ssi_private->fifo_depth = 8;
1545
Markus Pargmann4d9b7922014-04-28 12:54:47 +02001546 dev_set_drvdata(&pdev->dev, ssi_private);
1547
Sascha Hauerfcdbade2014-05-27 10:24:18 +02001548 if (ssi_private->soc->imx) {
Markus Pargmann43248122014-05-27 10:24:25 +02001549 ret = fsl_ssi_imx_probe(pdev, ssi_private, iomem);
Markus Pargmann49da09e2014-04-28 12:54:45 +02001550 if (ret)
Fabio Estevam2ffa5312014-12-01 19:57:14 -02001551 return ret;
Markus Pargmann0888efd2013-12-20 14:11:31 +01001552 }
1553
Fabio Estevam299e7e92015-04-09 14:56:41 -03001554 ret = devm_snd_soc_register_component(&pdev->dev, &fsl_ssi_component,
1555 &ssi_private->cpu_dai_drv, 1);
Markus Pargmann4d9b7922014-04-28 12:54:47 +02001556 if (ret) {
1557 dev_err(&pdev->dev, "failed to register DAI: %d\n", ret);
1558 goto error_asoc_register;
1559 }
1560
Markus Pargmann0888efd2013-12-20 14:11:31 +01001561 if (ssi_private->use_dma) {
Michael Grzeschikf0377082013-08-19 17:06:01 +02001562 ret = devm_request_irq(&pdev->dev, ssi_private->irq,
Markus Pargmann171d6832014-04-28 12:54:48 +02001563 fsl_ssi_isr, 0, dev_name(&pdev->dev),
Michael Grzeschikf0377082013-08-19 17:06:01 +02001564 ssi_private);
1565 if (ret < 0) {
1566 dev_err(&pdev->dev, "could not claim irq %u\n",
1567 ssi_private->irq);
Fabio Estevam299e7e92015-04-09 14:56:41 -03001568 goto error_asoc_register;
Michael Grzeschikf0377082013-08-19 17:06:01 +02001569 }
Shawn Guo09ce1112012-03-16 16:56:43 +08001570 }
1571
Markus Pargmannf138e622014-04-28 12:54:43 +02001572 ret = fsl_ssi_debugfs_create(&ssi_private->dbg_stats, &pdev->dev);
Markus Pargmann9368acc2013-12-20 14:11:29 +01001573 if (ret)
Fabio Estevam299e7e92015-04-09 14:56:41 -03001574 goto error_asoc_register;
Shawn Guo09ce1112012-03-16 16:56:43 +08001575
1576 /*
1577 * If codec-handle property is missing from SSI node, we assume
1578 * that the machine driver uses new binding which does not require
1579 * SSI driver to trigger machine driver's probe.
1580 */
Markus Pargmann171d6832014-04-28 12:54:48 +02001581 if (!of_get_property(np, "codec-handle", NULL))
Shawn Guo09ce1112012-03-16 16:56:43 +08001582 goto done;
Shawn Guo09ce1112012-03-16 16:56:43 +08001583
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001584 /* Trigger the machine driver's probe function. The platform driver
Shawn Guo2b81ec62012-03-09 00:59:46 +08001585 * name of the machine driver is taken from /compatible property of the
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001586 * device tree. We also pass the address of the CPU DAI driver
1587 * structure.
1588 */
Shawn Guo2b81ec62012-03-09 00:59:46 +08001589 sprop = of_get_property(of_find_node_by_path("/"), "compatible", NULL);
1590 /* Sometimes the compatible name has a "fsl," prefix, so we strip it. */
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001591 p = strrchr(sprop, ',');
1592 if (p)
1593 sprop = p + 1;
1594 snprintf(name, sizeof(name), "snd-soc-%s", sprop);
1595 make_lowercase(name);
1596
1597 ssi_private->pdev =
Timur Tabi38fec722010-08-19 15:26:58 -05001598 platform_device_register_data(&pdev->dev, name, 0, NULL, 0);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001599 if (IS_ERR(ssi_private->pdev)) {
1600 ret = PTR_ERR(ssi_private->pdev);
Timur Tabi38fec722010-08-19 15:26:58 -05001601 dev_err(&pdev->dev, "failed to register platform: %d\n", ret);
Markus Pargmann4d9b7922014-04-28 12:54:47 +02001602 goto error_sound_card;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001603 }
1604
Shawn Guo09ce1112012-03-16 16:56:43 +08001605done:
Markus Pargmann85e59af22014-05-27 10:24:19 +02001606 if (ssi_private->dai_fmt)
Michael Trimarchi85151462014-09-18 20:38:09 +02001607 _fsl_ssi_set_dai_fmt(&pdev->dev, ssi_private,
1608 ssi_private->dai_fmt);
Markus Pargmann85e59af22014-05-27 10:24:19 +02001609
Maciej S. Szmigiero8ed0c842015-08-05 17:26:44 +02001610 if (fsl_ssi_is_ac97(ssi_private)) {
1611 u32 ssi_idx;
1612
1613 ret = of_property_read_u32(np, "cell-index", &ssi_idx);
1614 if (ret) {
1615 dev_err(&pdev->dev, "cannot get SSI index property\n");
1616 goto error_sound_card;
1617 }
1618
1619 ssi_private->pdev =
1620 platform_device_register_data(NULL,
1621 "ac97-codec", ssi_idx, NULL, 0);
1622 if (IS_ERR(ssi_private->pdev)) {
1623 ret = PTR_ERR(ssi_private->pdev);
1624 dev_err(&pdev->dev,
1625 "failed to register AC97 codec platform: %d\n",
1626 ret);
1627 goto error_sound_card;
1628 }
1629 }
1630
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001631 return 0;
Timur Tabi87a06322010-08-03 17:55:28 -05001632
Markus Pargmann4d9b7922014-04-28 12:54:47 +02001633error_sound_card:
Markus Pargmannf138e622014-04-28 12:54:43 +02001634 fsl_ssi_debugfs_remove(&ssi_private->dbg_stats);
Markus Pargmann9368acc2013-12-20 14:11:29 +01001635
Markus Pargmann4d9b7922014-04-28 12:54:47 +02001636error_asoc_register:
Sascha Hauerfcdbade2014-05-27 10:24:18 +02001637 if (ssi_private->soc->imx)
Markus Pargmann49da09e2014-04-28 12:54:45 +02001638 fsl_ssi_imx_clean(pdev, ssi_private);
Timur Tabi1fab6ca2011-08-16 18:47:45 -04001639
Timur Tabi87a06322010-08-03 17:55:28 -05001640 return ret;
Timur Tabi17467f22008-01-11 18:15:26 +01001641}
Timur Tabi17467f22008-01-11 18:15:26 +01001642
Timur Tabi38fec722010-08-19 15:26:58 -05001643static int fsl_ssi_remove(struct platform_device *pdev)
Timur Tabi17467f22008-01-11 18:15:26 +01001644{
Timur Tabi38fec722010-08-19 15:26:58 -05001645 struct fsl_ssi_private *ssi_private = dev_get_drvdata(&pdev->dev);
Timur Tabi17467f22008-01-11 18:15:26 +01001646
Markus Pargmannf138e622014-04-28 12:54:43 +02001647 fsl_ssi_debugfs_remove(&ssi_private->dbg_stats);
Markus Pargmann9368acc2013-12-20 14:11:29 +01001648
Markus Pargmann171d6832014-04-28 12:54:48 +02001649 if (ssi_private->pdev)
Shawn Guo09ce1112012-03-16 16:56:43 +08001650 platform_device_unregister(ssi_private->pdev);
Markus Pargmann49da09e2014-04-28 12:54:45 +02001651
Sascha Hauerfcdbade2014-05-27 10:24:18 +02001652 if (ssi_private->soc->imx)
Markus Pargmann49da09e2014-04-28 12:54:45 +02001653 fsl_ssi_imx_clean(pdev, ssi_private);
1654
Maciej S. Szmigiero04143d62015-08-05 17:25:31 +02001655 if (fsl_ssi_is_ac97(ssi_private))
1656 snd_soc_set_ac97_ops(NULL);
1657
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001658 return 0;
Timur Tabi17467f22008-01-11 18:15:26 +01001659}
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001660
Zidan Wang05cf2372015-09-18 11:09:12 +08001661#ifdef CONFIG_PM_SLEEP
1662static int fsl_ssi_suspend(struct device *dev)
1663{
1664 struct fsl_ssi_private *ssi_private = dev_get_drvdata(dev);
1665 struct regmap *regs = ssi_private->regs;
1666
1667 regmap_read(regs, CCSR_SSI_SFCSR,
1668 &ssi_private->regcache_sfcsr);
Maciej S. Szmigiero3f1c2412015-12-20 21:30:25 +01001669 regmap_read(regs, CCSR_SSI_SACNT,
1670 &ssi_private->regcache_sacnt);
Zidan Wang05cf2372015-09-18 11:09:12 +08001671
1672 regcache_cache_only(regs, true);
1673 regcache_mark_dirty(regs);
1674
1675 return 0;
1676}
1677
1678static int fsl_ssi_resume(struct device *dev)
1679{
1680 struct fsl_ssi_private *ssi_private = dev_get_drvdata(dev);
1681 struct regmap *regs = ssi_private->regs;
1682
1683 regcache_cache_only(regs, false);
1684
1685 regmap_update_bits(regs, CCSR_SSI_SFCSR,
1686 CCSR_SSI_SFCSR_RFWM1_MASK | CCSR_SSI_SFCSR_TFWM1_MASK |
1687 CCSR_SSI_SFCSR_RFWM0_MASK | CCSR_SSI_SFCSR_TFWM0_MASK,
1688 ssi_private->regcache_sfcsr);
Maciej S. Szmigiero3f1c2412015-12-20 21:30:25 +01001689 regmap_write(regs, CCSR_SSI_SACNT,
1690 ssi_private->regcache_sacnt);
Zidan Wang05cf2372015-09-18 11:09:12 +08001691
1692 return regcache_sync(regs);
1693}
1694#endif /* CONFIG_PM_SLEEP */
1695
1696static const struct dev_pm_ops fsl_ssi_pm = {
1697 SET_SYSTEM_SLEEP_PM_OPS(fsl_ssi_suspend, fsl_ssi_resume)
1698};
1699
Grant Likelyf07eb222011-02-22 21:05:04 -07001700static struct platform_driver fsl_ssi_driver = {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001701 .driver = {
1702 .name = "fsl-ssi-dai",
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001703 .of_match_table = fsl_ssi_ids,
Zidan Wang05cf2372015-09-18 11:09:12 +08001704 .pm = &fsl_ssi_pm,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001705 },
1706 .probe = fsl_ssi_probe,
1707 .remove = fsl_ssi_remove,
1708};
Timur Tabi17467f22008-01-11 18:15:26 +01001709
Axel Linba0a7e02011-11-25 10:10:55 +08001710module_platform_driver(fsl_ssi_driver);
Timur Tabia454dad2009-03-05 17:23:37 -06001711
Fabio Estevamf3142802013-07-20 16:16:01 -03001712MODULE_ALIAS("platform:fsl-ssi-dai");
Timur Tabi17467f22008-01-11 18:15:26 +01001713MODULE_AUTHOR("Timur Tabi <timur@freescale.com>");
1714MODULE_DESCRIPTION("Freescale Synchronous Serial Interface (SSI) ASoC Driver");
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001715MODULE_LICENSE("GPL v2");