blob: 7e873967841a0e94c082cb23f07d6b88fbe02899 [file] [log] [blame]
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -08001/* Copyright (c) 2012-2017, The Linux Foundation. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#ifndef __H_VIDC_HFI_HELPER_H__
15#define __H_VIDC_HFI_HELPER_H__
16
17#define HFI_COMMON_BASE (0)
18#define HFI_OX_BASE (0x01000000)
19
20#define HFI_VIDEO_DOMAIN_ENCODER (HFI_COMMON_BASE + 0x1)
21#define HFI_VIDEO_DOMAIN_DECODER (HFI_COMMON_BASE + 0x2)
22#define HFI_VIDEO_DOMAIN_VPE (HFI_COMMON_BASE + 0x4)
23#define HFI_VIDEO_DOMAIN_MBI (HFI_COMMON_BASE + 0x8)
24
25#define HFI_DOMAIN_BASE_COMMON (HFI_COMMON_BASE + 0)
26#define HFI_DOMAIN_BASE_VDEC (HFI_COMMON_BASE + 0x01000000)
27#define HFI_DOMAIN_BASE_VENC (HFI_COMMON_BASE + 0x02000000)
28#define HFI_DOMAIN_BASE_VPE (HFI_COMMON_BASE + 0x03000000)
29
30#define HFI_VIDEO_ARCH_OX (HFI_COMMON_BASE + 0x1)
31
32#define HFI_ARCH_COMMON_OFFSET (0)
33#define HFI_ARCH_OX_OFFSET (0x00200000)
34
35#define HFI_CMD_START_OFFSET (0x00010000)
36#define HFI_MSG_START_OFFSET (0x00020000)
37
38#define HFI_ERR_NONE HFI_COMMON_BASE
39#define HFI_ERR_SYS_FATAL (HFI_COMMON_BASE + 0x1)
40#define HFI_ERR_SYS_INVALID_PARAMETER (HFI_COMMON_BASE + 0x2)
41#define HFI_ERR_SYS_VERSION_MISMATCH (HFI_COMMON_BASE + 0x3)
42#define HFI_ERR_SYS_INSUFFICIENT_RESOURCES (HFI_COMMON_BASE + 0x4)
43#define HFI_ERR_SYS_MAX_SESSIONS_REACHED (HFI_COMMON_BASE + 0x5)
44#define HFI_ERR_SYS_UNSUPPORTED_CODEC (HFI_COMMON_BASE + 0x6)
45#define HFI_ERR_SYS_SESSION_IN_USE (HFI_COMMON_BASE + 0x7)
46#define HFI_ERR_SYS_SESSION_ID_OUT_OF_RANGE (HFI_COMMON_BASE + 0x8)
47#define HFI_ERR_SYS_UNSUPPORTED_DOMAIN (HFI_COMMON_BASE + 0x9)
48
49#define HFI_ERR_SESSION_FATAL (HFI_COMMON_BASE + 0x1001)
50#define HFI_ERR_SESSION_INVALID_PARAMETER (HFI_COMMON_BASE + 0x1002)
51#define HFI_ERR_SESSION_BAD_POINTER (HFI_COMMON_BASE + 0x1003)
52#define HFI_ERR_SESSION_INVALID_SESSION_ID (HFI_COMMON_BASE + 0x1004)
53#define HFI_ERR_SESSION_INVALID_STREAM_ID (HFI_COMMON_BASE + 0x1005)
54#define HFI_ERR_SESSION_INCORRECT_STATE_OPERATION \
55 (HFI_COMMON_BASE + 0x1006)
56#define HFI_ERR_SESSION_UNSUPPORTED_PROPERTY (HFI_COMMON_BASE + 0x1007)
57
58#define HFI_ERR_SESSION_UNSUPPORTED_SETTING (HFI_COMMON_BASE + 0x1008)
59
60#define HFI_ERR_SESSION_INSUFFICIENT_RESOURCES (HFI_COMMON_BASE + 0x1009)
61
62#define HFI_ERR_SESSION_STREAM_CORRUPT_OUTPUT_STALLED \
63 (HFI_COMMON_BASE + 0x100A)
64
65#define HFI_ERR_SESSION_STREAM_CORRUPT (HFI_COMMON_BASE + 0x100B)
66#define HFI_ERR_SESSION_ENC_OVERFLOW (HFI_COMMON_BASE + 0x100C)
67#define HFI_ERR_SESSION_UNSUPPORTED_STREAM (HFI_COMMON_BASE + 0x100D)
68#define HFI_ERR_SESSION_CMDSIZE (HFI_COMMON_BASE + 0x100E)
69#define HFI_ERR_SESSION_UNSUPPORT_CMD (HFI_COMMON_BASE + 0x100F)
70#define HFI_ERR_SESSION_UNSUPPORT_BUFFERTYPE (HFI_COMMON_BASE + 0x1010)
71#define HFI_ERR_SESSION_BUFFERCOUNT_TOOSMALL (HFI_COMMON_BASE + 0x1011)
72#define HFI_ERR_SESSION_INVALID_SCALE_FACTOR (HFI_COMMON_BASE + 0x1012)
73#define HFI_ERR_SESSION_UPSCALE_NOT_SUPPORTED (HFI_COMMON_BASE + 0x1013)
74
75#define HFI_EVENT_SYS_ERROR (HFI_COMMON_BASE + 0x1)
76#define HFI_EVENT_SESSION_ERROR (HFI_COMMON_BASE + 0x2)
77
78#define HFI_VIDEO_CODEC_H264 0x00000002
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -080079#define HFI_VIDEO_CODEC_MPEG1 0x00000008
80#define HFI_VIDEO_CODEC_MPEG2 0x00000010
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -080081#define HFI_VIDEO_CODEC_VP8 0x00001000
82#define HFI_VIDEO_CODEC_HEVC 0x00002000
83#define HFI_VIDEO_CODEC_VP9 0x00004000
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -080084
Umesh Pandey3cfce632017-03-02 13:56:18 -080085#define HFI_PROFILE_UNKNOWN 0x00000000
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -080086#define HFI_H264_PROFILE_BASELINE 0x00000001
87#define HFI_H264_PROFILE_MAIN 0x00000002
88#define HFI_H264_PROFILE_HIGH 0x00000004
89#define HFI_H264_PROFILE_STEREO_HIGH 0x00000008
90#define HFI_H264_PROFILE_MULTIVIEW_HIGH 0x00000010
91#define HFI_H264_PROFILE_CONSTRAINED_BASE 0x00000020
92#define HFI_H264_PROFILE_CONSTRAINED_HIGH 0x00000040
93
Umesh Pandey3cfce632017-03-02 13:56:18 -080094#define HFI_LEVEL_UNKNOWN 0x00000000
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -080095#define HFI_H264_LEVEL_1 0x00000001
96#define HFI_H264_LEVEL_1b 0x00000002
97#define HFI_H264_LEVEL_11 0x00000004
98#define HFI_H264_LEVEL_12 0x00000008
99#define HFI_H264_LEVEL_13 0x00000010
100#define HFI_H264_LEVEL_2 0x00000020
101#define HFI_H264_LEVEL_21 0x00000040
102#define HFI_H264_LEVEL_22 0x00000080
103#define HFI_H264_LEVEL_3 0x00000100
104#define HFI_H264_LEVEL_31 0x00000200
105#define HFI_H264_LEVEL_32 0x00000400
106#define HFI_H264_LEVEL_4 0x00000800
107#define HFI_H264_LEVEL_41 0x00001000
108#define HFI_H264_LEVEL_42 0x00002000
109#define HFI_H264_LEVEL_5 0x00004000
110#define HFI_H264_LEVEL_51 0x00008000
Chinmay Sawarkar2de3f772017-02-07 12:03:44 -0800111#define HFI_H264_LEVEL_52 0x00010000
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800112
113#define HFI_MPEG2_PROFILE_SIMPLE 0x00000001
114#define HFI_MPEG2_PROFILE_MAIN 0x00000002
115#define HFI_MPEG2_PROFILE_422 0x00000004
116#define HFI_MPEG2_PROFILE_SNR 0x00000008
117#define HFI_MPEG2_PROFILE_SPATIAL 0x00000010
118#define HFI_MPEG2_PROFILE_HIGH 0x00000020
119
120#define HFI_MPEG2_LEVEL_LL 0x00000001
121#define HFI_MPEG2_LEVEL_ML 0x00000002
122#define HFI_MPEG2_LEVEL_H14 0x00000004
123#define HFI_MPEG2_LEVEL_HL 0x00000008
124
Chinmay Sawarkar7f1cc152017-05-05 18:16:36 -0700125#define HFI_VPX_PROFILE_MAIN 0x00000001
126
127#define HFI_VPX_LEVEL_VERSION_0 0x00000001
128#define HFI_VPX_LEVEL_VERSION_1 0x00000002
129#define HFI_VPX_LEVEL_VERSION_2 0x00000004
130#define HFI_VPX_LEVEL_VERSION_3 0x00000008
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800131
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800132#define HFI_HEVC_PROFILE_MAIN 0x00000001
133#define HFI_HEVC_PROFILE_MAIN10 0x00000002
134#define HFI_HEVC_PROFILE_MAIN_STILL_PIC 0x00000004
135
136#define HFI_HEVC_LEVEL_1 0x00000001
137#define HFI_HEVC_LEVEL_2 0x00000002
138#define HFI_HEVC_LEVEL_21 0x00000004
139#define HFI_HEVC_LEVEL_3 0x00000008
140#define HFI_HEVC_LEVEL_31 0x00000010
141#define HFI_HEVC_LEVEL_4 0x00000020
142#define HFI_HEVC_LEVEL_41 0x00000040
143#define HFI_HEVC_LEVEL_5 0x00000080
144#define HFI_HEVC_LEVEL_51 0x00000100
145#define HFI_HEVC_LEVEL_52 0x00000200
146#define HFI_HEVC_LEVEL_6 0x00000400
147#define HFI_HEVC_LEVEL_61 0x00000800
148#define HFI_HEVC_LEVEL_62 0x00001000
149
150#define HFI_HEVC_TIER_MAIN 0x1
151#define HFI_HEVC_TIER_HIGH0 0x2
152
153#define HFI_BUFFER_INPUT (HFI_COMMON_BASE + 0x1)
154#define HFI_BUFFER_OUTPUT (HFI_COMMON_BASE + 0x2)
155#define HFI_BUFFER_OUTPUT2 (HFI_COMMON_BASE + 0x3)
156#define HFI_BUFFER_INTERNAL_PERSIST (HFI_COMMON_BASE + 0x4)
157#define HFI_BUFFER_INTERNAL_PERSIST_1 (HFI_COMMON_BASE + 0x5)
158
159#define HFI_BITDEPTH_8 (HFI_COMMON_BASE + 0x0)
160#define HFI_BITDEPTH_9 (HFI_COMMON_BASE + 0x1)
161#define HFI_BITDEPTH_10 (HFI_COMMON_BASE + 0x2)
162
163#define HFI_VENC_PERFMODE_MAX_QUALITY 0x1
164#define HFI_VENC_PERFMODE_POWER_SAVE 0x2
165
Praneeth Paladugu238977b2016-12-06 12:51:26 -0800166#define HFI_WORKMODE_1 (HFI_COMMON_BASE + 0x1)
167#define HFI_WORKMODE_2 (HFI_COMMON_BASE + 0x2)
168
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800169struct hfi_buffer_info {
170 u32 buffer_addr;
171 u32 extra_data_addr;
172};
173
174#define HFI_PROPERTY_SYS_COMMON_START \
175 (HFI_DOMAIN_BASE_COMMON + HFI_ARCH_COMMON_OFFSET + 0x0000)
176#define HFI_PROPERTY_SYS_DEBUG_CONFIG \
177 (HFI_PROPERTY_SYS_COMMON_START + 0x001)
178#define HFI_PROPERTY_SYS_RESOURCE_OCMEM_REQUIREMENT_INFO \
179 (HFI_PROPERTY_SYS_COMMON_START + 0x002)
180#define HFI_PROPERTY_SYS_CONFIG_VCODEC_CLKFREQ \
181 (HFI_PROPERTY_SYS_COMMON_START + 0x003)
182#define HFI_PROPERTY_SYS_IDLE_INDICATOR \
183 (HFI_PROPERTY_SYS_COMMON_START + 0x004)
184#define HFI_PROPERTY_SYS_CODEC_POWER_PLANE_CTRL \
185 (HFI_PROPERTY_SYS_COMMON_START + 0x005)
186#define HFI_PROPERTY_SYS_IMAGE_VERSION \
187 (HFI_PROPERTY_SYS_COMMON_START + 0x006)
188#define HFI_PROPERTY_SYS_CONFIG_COVERAGE \
189 (HFI_PROPERTY_SYS_COMMON_START + 0x007)
190
191#define HFI_PROPERTY_PARAM_COMMON_START \
192 (HFI_DOMAIN_BASE_COMMON + HFI_ARCH_COMMON_OFFSET + 0x1000)
193#define HFI_PROPERTY_PARAM_FRAME_SIZE \
194 (HFI_PROPERTY_PARAM_COMMON_START + 0x001)
195#define HFI_PROPERTY_PARAM_UNCOMPRESSED_PLANE_ACTUAL_INFO \
196 (HFI_PROPERTY_PARAM_COMMON_START + 0x002)
197#define HFI_PROPERTY_PARAM_UNCOMPRESSED_FORMAT_SELECT \
198 (HFI_PROPERTY_PARAM_COMMON_START + 0x003)
199#define HFI_PROPERTY_PARAM_UNCOMPRESSED_FORMAT_SUPPORTED \
200 (HFI_PROPERTY_PARAM_COMMON_START + 0x004)
201#define HFI_PROPERTY_PARAM_PROFILE_LEVEL_CURRENT \
202 (HFI_PROPERTY_PARAM_COMMON_START + 0x005)
203#define HFI_PROPERTY_PARAM_PROFILE_LEVEL_SUPPORTED \
204 (HFI_PROPERTY_PARAM_COMMON_START + 0x006)
205#define HFI_PROPERTY_PARAM_CAPABILITY_SUPPORTED \
206 (HFI_PROPERTY_PARAM_COMMON_START + 0x007)
207#define HFI_PROPERTY_PARAM_PROPERTIES_SUPPORTED \
208 (HFI_PROPERTY_PARAM_COMMON_START + 0x008)
209#define HFI_PROPERTY_PARAM_CODEC_SUPPORTED \
210 (HFI_PROPERTY_PARAM_COMMON_START + 0x009)
211#define HFI_PROPERTY_PARAM_NAL_STREAM_FORMAT_SUPPORTED \
212 (HFI_PROPERTY_PARAM_COMMON_START + 0x00A)
213#define HFI_PROPERTY_PARAM_NAL_STREAM_FORMAT_SELECT \
214 (HFI_PROPERTY_PARAM_COMMON_START + 0x00B)
215#define HFI_PROPERTY_PARAM_MULTI_VIEW_FORMAT \
216 (HFI_PROPERTY_PARAM_COMMON_START + 0x00C)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800217#define HFI_PROPERTY_PARAM_CODEC_MASK_SUPPORTED \
218 (HFI_PROPERTY_PARAM_COMMON_START + 0x00E)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800219#define HFI_PROPERTY_PARAM_MAX_SESSIONS_SUPPORTED \
220 (HFI_PROPERTY_PARAM_COMMON_START + 0x010)
Karthikeyan Periasamya0e4bad2017-04-26 12:51:10 -0700221#define HFI_PROPERTY_PARAM_SECURE_SESSION \
222 (HFI_PROPERTY_PARAM_COMMON_START + 0x011)
Shivendra Kakraniac1f60e02017-04-13 00:07:26 -0700223#define HFI_PROPERTY_PARAM_USE_SYS_CACHE \
224 (HFI_PROPERTY_PARAM_COMMON_START + 0x012)
Praneeth Paladugu238977b2016-12-06 12:51:26 -0800225#define HFI_PROPERTY_PARAM_WORK_MODE \
226 (HFI_PROPERTY_PARAM_COMMON_START + 0x015)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800227
228#define HFI_PROPERTY_CONFIG_COMMON_START \
229 (HFI_DOMAIN_BASE_COMMON + HFI_ARCH_COMMON_OFFSET + 0x2000)
230#define HFI_PROPERTY_CONFIG_FRAME_RATE \
231 (HFI_PROPERTY_CONFIG_COMMON_START + 0x001)
Praneeth Paladugu238977b2016-12-06 12:51:26 -0800232#define HFI_PROPERTY_CONFIG_VIDEOCORES_USAGE \
233 (HFI_PROPERTY_CONFIG_COMMON_START + 0x002)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800234
235#define HFI_PROPERTY_PARAM_VDEC_COMMON_START \
236 (HFI_DOMAIN_BASE_VDEC + HFI_ARCH_COMMON_OFFSET + 0x3000)
237#define HFI_PROPERTY_PARAM_VDEC_MULTI_STREAM \
238 (HFI_PROPERTY_PARAM_VDEC_COMMON_START + 0x001)
239#define HFI_PROPERTY_PARAM_VDEC_CONCEAL_COLOR \
240 (HFI_PROPERTY_PARAM_VDEC_COMMON_START + 0x002)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800241#define HFI_PROPERTY_PARAM_VDEC_PIXEL_BITDEPTH \
242 (HFI_PROPERTY_PARAM_VDEC_COMMON_START + 0x007)
243#define HFI_PROPERTY_PARAM_VDEC_PIC_STRUCT \
244 (HFI_PROPERTY_PARAM_VDEC_COMMON_START + 0x009)
245#define HFI_PROPERTY_PARAM_VDEC_COLOUR_SPACE \
246 (HFI_PROPERTY_PARAM_VDEC_COMMON_START + 0x00A)
247
248
249#define HFI_PROPERTY_CONFIG_VDEC_COMMON_START \
250 (HFI_DOMAIN_BASE_VDEC + HFI_ARCH_COMMON_OFFSET + 0x4000)
251
252#define HFI_PROPERTY_PARAM_VENC_COMMON_START \
253 (HFI_DOMAIN_BASE_VENC + HFI_ARCH_COMMON_OFFSET + 0x5000)
254#define HFI_PROPERTY_PARAM_VENC_SLICE_DELIVERY_MODE \
255 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x001)
256#define HFI_PROPERTY_PARAM_VENC_H264_ENTROPY_CONTROL \
257 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x002)
258#define HFI_PROPERTY_PARAM_VENC_H264_DEBLOCK_CONTROL \
259 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x003)
260#define HFI_PROPERTY_PARAM_VENC_RATE_CONTROL \
261 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x004)
Umesh Pandey3cfce632017-03-02 13:56:18 -0800262#define HFI_PROPERTY_PARAM_VENC_SESSION_QP_RANGE \
263 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x009)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800264#define HFI_PROPERTY_PARAM_VENC_OPEN_GOP \
265 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x00C)
266#define HFI_PROPERTY_PARAM_VENC_INTRA_REFRESH \
267 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x00D)
268#define HFI_PROPERTY_PARAM_VENC_MULTI_SLICE_CONTROL \
269 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x00E)
270#define HFI_PROPERTY_PARAM_VENC_VBV_HRD_BUF_SIZE \
271 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x00F)
272#define HFI_PROPERTY_PARAM_VENC_QUALITY_VS_SPEED \
273 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x010)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800274#define HFI_PROPERTY_PARAM_VENC_H264_SPS_ID \
275 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x014)
276#define HFI_PROPERTY_PARAM_VENC_H264_PPS_ID \
277 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x015)
Umesh Pandey7fce7ee2017-03-13 17:59:48 -0700278#define HFI_PROPERTY_PARAM_VENC_GENERATE_AUDNAL \
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800279 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x016)
280#define HFI_PROPERTY_PARAM_VENC_ASPECT_RATIO \
281 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x017)
282#define HFI_PROPERTY_PARAM_VENC_NUMREF \
283 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x018)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800284#define HFI_PROPERTY_PARAM_VENC_LTRMODE \
285 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x01C)
286#define HFI_PROPERTY_PARAM_VENC_VIDEO_SIGNAL_INFO \
287 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x01D)
Chinmay Sawarkard0054622017-05-04 13:50:59 -0700288#define HFI_PROPERTY_PARAM_VENC_VUI_TIMING_INFO \
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800289 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x01E)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800290#define HFI_PROPERTY_PARAM_VENC_LOW_LATENCY_MODE \
291 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x022)
292#define HFI_PROPERTY_PARAM_VENC_PRESERVE_TEXT_QUALITY \
293 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x023)
294#define HFI_PROPERTY_PARAM_VENC_H264_8X8_TRANSFORM \
295 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x025)
296#define HFI_PROPERTY_PARAM_VENC_HIER_P_MAX_NUM_ENH_LAYER \
297 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x026)
298#define HFI_PROPERTY_PARAM_VENC_DISABLE_RC_TIMESTAMP \
299 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x027)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800300#define HFI_PROPERTY_PARAM_VENC_VPX_ERROR_RESILIENCE_MODE \
301 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x029)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800302#define HFI_PROPERTY_PARAM_VENC_HIER_B_MAX_NUM_ENH_LAYER \
303 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x02C)
304#define HFI_PROPERTY_PARAM_VENC_HIER_P_HYBRID_MODE \
305 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x02F)
306#define HFI_PROPERTY_PARAM_VENC_BITRATE_TYPE \
307 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x031)
308#define HFI_PROPERTY_PARAM_VENC_VQZIP_SEI_TYPE \
309 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x033)
310#define HFI_PROPERTY_PARAM_VENC_IFRAMESIZE \
311 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x034)
312
313#define HFI_PROPERTY_CONFIG_VENC_COMMON_START \
314 (HFI_DOMAIN_BASE_VENC + HFI_ARCH_COMMON_OFFSET + 0x6000)
315#define HFI_PROPERTY_CONFIG_VENC_TARGET_BITRATE \
316 (HFI_PROPERTY_CONFIG_VENC_COMMON_START + 0x001)
317#define HFI_PROPERTY_CONFIG_VENC_IDR_PERIOD \
318 (HFI_PROPERTY_CONFIG_VENC_COMMON_START + 0x002)
319#define HFI_PROPERTY_CONFIG_VENC_INTRA_PERIOD \
320 (HFI_PROPERTY_CONFIG_VENC_COMMON_START + 0x003)
321#define HFI_PROPERTY_CONFIG_VENC_REQUEST_SYNC_FRAME \
322 (HFI_PROPERTY_CONFIG_VENC_COMMON_START + 0x004)
323#define HFI_PROPERTY_CONFIG_VENC_SLICE_SIZE \
324 (HFI_PROPERTY_CONFIG_VENC_COMMON_START + 0x005)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800325#define HFI_PROPERTY_PARAM_VPE_COMMON_START \
326 (HFI_DOMAIN_BASE_VPE + HFI_ARCH_COMMON_OFFSET + 0x7000)
327#define HFI_PROPERTY_CONFIG_VENC_SYNC_FRAME_SEQUENCE_HEADER \
328 (HFI_PROPERTY_CONFIG_VENC_COMMON_START + 0x008)
329#define HFI_PROPERTY_CONFIG_VENC_MARKLTRFRAME \
330 (HFI_PROPERTY_CONFIG_VENC_COMMON_START + 0x009)
331#define HFI_PROPERTY_CONFIG_VENC_USELTRFRAME \
332 (HFI_PROPERTY_CONFIG_VENC_COMMON_START + 0x00A)
333#define HFI_PROPERTY_CONFIG_VENC_HIER_P_ENH_LAYER \
334 (HFI_PROPERTY_CONFIG_VENC_COMMON_START + 0x00B)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800335#define HFI_PROPERTY_CONFIG_VENC_PERF_MODE \
336 (HFI_PROPERTY_CONFIG_VENC_COMMON_START + 0x00E)
337#define HFI_PROPERTY_CONFIG_VENC_BASELAYER_PRIORITYID \
338 (HFI_PROPERTY_CONFIG_VENC_COMMON_START + 0x00F)
Praneeth Paladugu7fbd2792017-01-27 13:39:03 -0800339#define HFI_PROPERTY_CONFIG_VENC_SESSION_QP \
340 (HFI_PROPERTY_CONFIG_VENC_COMMON_START + 0x012)
341
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800342
343#define HFI_PROPERTY_CONFIG_VPE_COMMON_START \
344 (HFI_DOMAIN_BASE_VPE + HFI_ARCH_COMMON_OFFSET + 0x8000)
345#define HFI_PROPERTY_CONFIG_VENC_BLUR_FRAME_SIZE \
346 (HFI_PROPERTY_CONFIG_COMMON_START + 0x010)
347#define HFI_PROPERTY_CONFIG_VPE_DEINTERLACE \
348 (HFI_PROPERTY_CONFIG_VPE_COMMON_START + 0x001)
349#define HFI_PROPERTY_CONFIG_VPE_OPERATIONS \
350 (HFI_PROPERTY_CONFIG_VPE_COMMON_START + 0x002)
351
352struct hfi_pic_struct {
353 u32 progressive_only;
354};
355
356struct hfi_bitrate {
357 u32 bit_rate;
358 u32 layer_id;
359};
360
361struct hfi_colour_space {
362 u32 colour_space;
363};
364
365#define HFI_CAPABILITY_FRAME_WIDTH (HFI_COMMON_BASE + 0x1)
366#define HFI_CAPABILITY_FRAME_HEIGHT (HFI_COMMON_BASE + 0x2)
367#define HFI_CAPABILITY_MBS_PER_FRAME (HFI_COMMON_BASE + 0x3)
368#define HFI_CAPABILITY_MBS_PER_SECOND (HFI_COMMON_BASE + 0x4)
369#define HFI_CAPABILITY_FRAMERATE (HFI_COMMON_BASE + 0x5)
370#define HFI_CAPABILITY_SCALE_X (HFI_COMMON_BASE + 0x6)
371#define HFI_CAPABILITY_SCALE_Y (HFI_COMMON_BASE + 0x7)
372#define HFI_CAPABILITY_BITRATE (HFI_COMMON_BASE + 0x8)
373#define HFI_CAPABILITY_BFRAME (HFI_COMMON_BASE + 0x9)
374#define HFI_CAPABILITY_PEAKBITRATE (HFI_COMMON_BASE + 0xa)
375#define HFI_CAPABILITY_HIER_P_NUM_ENH_LAYERS (HFI_COMMON_BASE + 0x10)
376#define HFI_CAPABILITY_ENC_LTR_COUNT (HFI_COMMON_BASE + 0x11)
377#define HFI_CAPABILITY_CP_OUTPUT2_THRESH (HFI_COMMON_BASE + 0x12)
378#define HFI_CAPABILITY_HIER_B_NUM_ENH_LAYERS (HFI_COMMON_BASE + 0x13)
379#define HFI_CAPABILITY_LCU_SIZE (HFI_COMMON_BASE + 0x14)
380#define HFI_CAPABILITY_HIER_P_HYBRID_NUM_ENH_LAYERS (HFI_COMMON_BASE + 0x15)
381#define HFI_CAPABILITY_MBS_PER_SECOND_POWERSAVE (HFI_COMMON_BASE + 0x16)
Praneeth Paladugu520c7592017-01-26 13:53:14 -0800382#define HFI_CAPABILITY_EXTRADATA (HFI_COMMON_BASE + 0X17)
383#define HFI_CAPABILITY_PROFILE (HFI_COMMON_BASE + 0X18)
384#define HFI_CAPABILITY_LEVEL (HFI_COMMON_BASE + 0X19)
385#define HFI_CAPABILITY_I_FRAME_QP (HFI_COMMON_BASE + 0X20)
386#define HFI_CAPABILITY_P_FRAME_QP (HFI_COMMON_BASE + 0X21)
387#define HFI_CAPABILITY_B_FRAME_QP (HFI_COMMON_BASE + 0X22)
388#define HFI_CAPABILITY_RATE_CONTROL_MODES (HFI_COMMON_BASE + 0X23)
389#define HFI_CAPABILITY_BLUR_WIDTH (HFI_COMMON_BASE + 0X24)
390#define HFI_CAPABILITY_BLUR_HEIGHT (HFI_COMMON_BASE + 0X25)
391#define HFI_CAPABILITY_SLICE_DELIVERY_MODES (HFI_COMMON_BASE + 0X26)
392#define HFI_CAPABILITY_SLICE_BYTE (HFI_COMMON_BASE + 0X27)
393#define HFI_CAPABILITY_SLICE_MB (HFI_COMMON_BASE + 0X28)
394#define HFI_CAPABILITY_SECURE (HFI_COMMON_BASE + 0X29)
395#define HFI_CAPABILITY_MAX_NUM_B_FRAMES (HFI_COMMON_BASE + 0X2A)
396#define HFI_CAPABILITY_MAX_VIDEOCORES (HFI_COMMON_BASE + 0X2B)
397#define HFI_CAPABILITY_MAX_WORKMODES (HFI_COMMON_BASE + 0X2C)
398#define HFI_CAPABILITY_UBWC_CR_STATS (HFI_COMMON_BASE + 0X2D)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800399
400struct hfi_capability_supported {
401 u32 capability_type;
402 u32 min;
403 u32 max;
404 u32 step_size;
405};
406
407struct hfi_capability_supported_info {
408 u32 num_capabilities;
409 struct hfi_capability_supported rg_data[1];
410};
411
412#define HFI_DEBUG_MSG_LOW 0x00000001
413#define HFI_DEBUG_MSG_MEDIUM 0x00000002
414#define HFI_DEBUG_MSG_HIGH 0x00000004
415#define HFI_DEBUG_MSG_ERROR 0x00000008
416#define HFI_DEBUG_MSG_FATAL 0x00000010
417#define HFI_DEBUG_MSG_PERF 0x00000020
418
419#define HFI_DEBUG_MODE_QUEUE 0x00000001
420#define HFI_DEBUG_MODE_QDSS 0x00000002
421
422struct hfi_debug_config {
423 u32 debug_config;
424 u32 debug_mode;
425};
426
427struct hfi_enable {
428 u32 enable;
429};
430
431#define HFI_H264_DB_MODE_DISABLE (HFI_COMMON_BASE + 0x1)
432#define HFI_H264_DB_MODE_SKIP_SLICE_BOUNDARY \
433 (HFI_COMMON_BASE + 0x2)
434#define HFI_H264_DB_MODE_ALL_BOUNDARY (HFI_COMMON_BASE + 0x3)
435
436struct hfi_h264_db_control {
437 u32 mode;
438 u32 slice_alpha_offset;
439 u32 slice_beta_offset;
440};
441
442#define HFI_H264_ENTROPY_CAVLC (HFI_COMMON_BASE + 0x1)
443#define HFI_H264_ENTROPY_CABAC (HFI_COMMON_BASE + 0x2)
444
445#define HFI_H264_CABAC_MODEL_0 (HFI_COMMON_BASE + 0x1)
446#define HFI_H264_CABAC_MODEL_1 (HFI_COMMON_BASE + 0x2)
447#define HFI_H264_CABAC_MODEL_2 (HFI_COMMON_BASE + 0x3)
448
449struct hfi_h264_entropy_control {
450 u32 entropy_mode;
451 u32 cabac_model;
452};
453
454struct hfi_frame_rate {
455 u32 buffer_type;
456 u32 frame_rate;
457};
458
459#define HFI_INTRA_REFRESH_NONE (HFI_COMMON_BASE + 0x1)
460#define HFI_INTRA_REFRESH_CYCLIC (HFI_COMMON_BASE + 0x2)
Saurabh Kothawadeabed16c2017-03-22 17:06:40 -0700461#define HFI_INTRA_REFRESH_RANDOM (HFI_COMMON_BASE + 0x3)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800462
463struct hfi_intra_refresh {
464 u32 mode;
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800465 u32 mbs;
466};
467
468struct hfi_idr_period {
469 u32 idr_period;
470};
471
472struct hfi_operations_type {
473 u32 rotation;
474 u32 flip;
475};
476
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800477struct hfi_conceal_color {
478 u32 conceal_color;
479};
480
481struct hfi_intra_period {
482 u32 pframes;
483 u32 bframes;
484};
485
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800486struct hfi_multi_stream {
487 u32 buffer_type;
488 u32 enable;
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800489};
490
491struct hfi_multi_view_format {
492 u32 views;
493 u32 rg_view_order[1];
494};
495
496#define HFI_MULTI_SLICE_OFF (HFI_COMMON_BASE + 0x1)
497#define HFI_MULTI_SLICE_BY_MB_COUNT (HFI_COMMON_BASE + 0x2)
498#define HFI_MULTI_SLICE_BY_BYTE_COUNT (HFI_COMMON_BASE + 0x3)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800499
500struct hfi_multi_slice_control {
501 u32 multi_slice;
502 u32 slice_size;
503};
504
505#define HFI_NAL_FORMAT_STARTCODES 0x00000001
506#define HFI_NAL_FORMAT_ONE_NAL_PER_BUFFER 0x00000002
507#define HFI_NAL_FORMAT_ONE_BYTE_LENGTH 0x00000004
508#define HFI_NAL_FORMAT_TWO_BYTE_LENGTH 0x00000008
509#define HFI_NAL_FORMAT_FOUR_BYTE_LENGTH 0x00000010
510
511struct hfi_nal_stream_format_supported {
512 u32 nal_stream_format_supported;
513};
514
515struct hfi_nal_stream_format_select {
516 u32 nal_stream_format_select;
517};
518#define HFI_PICTURE_TYPE_I 0x01
519#define HFI_PICTURE_TYPE_P 0x02
520#define HFI_PICTURE_TYPE_B 0x04
521#define HFI_PICTURE_TYPE_IDR 0x08
522#define HFI_PICTURE_TYPE_CRA 0x10
523
524struct hfi_profile_level {
525 u32 profile;
526 u32 level;
527};
528
529struct hfi_profile_level_supported {
530 u32 profile_count;
531 struct hfi_profile_level rg_profile_level[1];
532};
533
534struct hfi_quality_vs_speed {
535 u32 quality_vs_speed;
536};
537
538struct hfi_quantization {
Chinmay Sawarkar2de3f772017-02-07 12:03:44 -0800539 u32 qp_packed;
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800540 u32 layer_id;
Vaibhav Deshu Venkatesh3a147162017-04-27 16:21:12 -0700541 u32 enable;
542 u32 reserved[3];
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800543};
544
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800545struct hfi_quantization_range {
Chinmay Sawarkar2de3f772017-02-07 12:03:44 -0800546 struct hfi_quantization min_qp;
547 struct hfi_quantization max_qp;
Umesh Pandey3cfce632017-03-02 13:56:18 -0800548 u32 reserved[4];
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800549};
550
551#define HFI_LTR_MODE_DISABLE 0x0
552#define HFI_LTR_MODE_MANUAL 0x1
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800553
554struct hfi_ltr_mode {
555 u32 ltr_mode;
556 u32 ltr_count;
557 u32 trust_mode;
558};
559
560struct hfi_ltr_use {
561 u32 ref_ltr;
562 u32 use_constrnt;
563 u32 frames;
564};
565
566struct hfi_ltr_mark {
567 u32 mark_frame;
568};
569
570struct hfi_frame_size {
571 u32 buffer_type;
572 u32 width;
573 u32 height;
574};
575
Praneeth Paladugu238977b2016-12-06 12:51:26 -0800576struct hfi_videocores_usage_type {
577 u32 video_core_enable_mask;
578};
579
580struct hfi_video_work_mode {
581 u32 video_work_mode;
582};
583
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800584struct hfi_video_signal_metadata {
585 u32 enable;
586 u32 video_format;
587 u32 video_full_range;
588 u32 color_description;
589 u32 color_primaries;
590 u32 transfer_characteristics;
591 u32 matrix_coeffs;
592};
593
Chinmay Sawarkard0054622017-05-04 13:50:59 -0700594struct hfi_vui_timing_info {
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800595 u32 enable;
596 u32 fixed_frame_rate;
597 u32 time_scale;
598};
599
600struct hfi_bit_depth {
601 u32 buffer_type;
602 u32 bit_depth;
603};
604
605struct hfi_picture_type {
606 u32 is_sync_frame;
607 u32 picture_type;
608};
609
610/* Base Offset for UBWC color formats */
611#define HFI_COLOR_FORMAT_UBWC_BASE (0x8000)
612/* Base Offset for 10-bit color formats */
613#define HFI_COLOR_FORMAT_10_BIT_BASE (0x4000)
614
615#define HFI_COLOR_FORMAT_MONOCHROME (HFI_COMMON_BASE + 0x1)
616#define HFI_COLOR_FORMAT_NV12 (HFI_COMMON_BASE + 0x2)
617#define HFI_COLOR_FORMAT_NV21 (HFI_COMMON_BASE + 0x3)
618#define HFI_COLOR_FORMAT_NV12_4x4TILE (HFI_COMMON_BASE + 0x4)
619#define HFI_COLOR_FORMAT_NV21_4x4TILE (HFI_COMMON_BASE + 0x5)
620#define HFI_COLOR_FORMAT_YUYV (HFI_COMMON_BASE + 0x6)
621#define HFI_COLOR_FORMAT_YVYU (HFI_COMMON_BASE + 0x7)
622#define HFI_COLOR_FORMAT_UYVY (HFI_COMMON_BASE + 0x8)
623#define HFI_COLOR_FORMAT_VYUY (HFI_COMMON_BASE + 0x9)
624#define HFI_COLOR_FORMAT_RGB565 (HFI_COMMON_BASE + 0xA)
625#define HFI_COLOR_FORMAT_BGR565 (HFI_COMMON_BASE + 0xB)
626#define HFI_COLOR_FORMAT_RGB888 (HFI_COMMON_BASE + 0xC)
627#define HFI_COLOR_FORMAT_BGR888 (HFI_COMMON_BASE + 0xD)
628#define HFI_COLOR_FORMAT_YUV444 (HFI_COMMON_BASE + 0xE)
629#define HFI_COLOR_FORMAT_RGBA8888 (HFI_COMMON_BASE + 0x10)
630
Chinmay Sawarkar2de3f772017-02-07 12:03:44 -0800631#define HFI_COLOR_FORMAT_YUV420_TP10 \
Umesh Pandey3cfce632017-03-02 13:56:18 -0800632 (HFI_COLOR_FORMAT_10_BIT_BASE + HFI_COLOR_FORMAT_NV12)
633#define HFI_COLOR_FORMAT_P010 \
634 (HFI_COLOR_FORMAT_10_BIT_BASE + HFI_COLOR_FORMAT_NV12 + 0x1)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800635
636#define HFI_COLOR_FORMAT_NV12_UBWC \
637 (HFI_COLOR_FORMAT_UBWC_BASE + HFI_COLOR_FORMAT_NV12)
638
639#define HFI_COLOR_FORMAT_YUV420_TP10_UBWC \
640 (HFI_COLOR_FORMAT_UBWC_BASE + HFI_COLOR_FORMAT_YUV420_TP10)
641
642#define HFI_COLOR_FORMAT_RGBA8888_UBWC \
643 (HFI_COLOR_FORMAT_UBWC_BASE + HFI_COLOR_FORMAT_RGBA8888)
644
645#define HFI_MAX_MATRIX_COEFFS 9
646#define HFI_MAX_BIAS_COEFFS 3
647#define HFI_MAX_LIMIT_COEFFS 6
648
649#define HFI_STATISTICS_MODE_DEFAULT 0x10
650#define HFI_STATISTICS_MODE_1 0x11
651#define HFI_STATISTICS_MODE_2 0x12
652#define HFI_STATISTICS_MODE_3 0x13
653
654struct hfi_uncompressed_format_select {
655 u32 buffer_type;
656 u32 format;
657};
658
659struct hfi_uncompressed_format_supported {
660 u32 buffer_type;
661 u32 format_entries;
662 u32 rg_format_info[1];
663};
664
665struct hfi_uncompressed_plane_actual {
666 u32 actual_stride;
667 u32 actual_plane_buffer_height;
668};
669
670struct hfi_uncompressed_plane_actual_info {
671 u32 buffer_type;
672 u32 num_planes;
673 struct hfi_uncompressed_plane_actual rg_plane_format[1];
674};
675
676struct hfi_uncompressed_plane_constraints {
677 u32 stride_multiples;
678 u32 max_stride;
679 u32 min_plane_buffer_height_multiple;
680 u32 buffer_alignment;
681};
682
683struct hfi_uncompressed_plane_info {
684 u32 format;
685 u32 num_planes;
686 struct hfi_uncompressed_plane_constraints rg_plane_format[1];
687};
688
689struct hfi_codec_supported {
690 u32 decoder_codec_supported;
691 u32 encoder_codec_supported;
692};
693
694struct hfi_properties_supported {
695 u32 num_properties;
696 u32 rg_properties[1];
697};
698
699struct hfi_max_sessions_supported {
700 u32 max_sessions;
701};
702
703struct hfi_vpe_color_space_conversion {
704 u32 csc_matrix[HFI_MAX_MATRIX_COEFFS];
705 u32 csc_bias[HFI_MAX_BIAS_COEFFS];
706 u32 csc_limit[HFI_MAX_LIMIT_COEFFS];
707};
708
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800709#define HFI_ROTATE_NONE (HFI_COMMON_BASE + 0x1)
710#define HFI_ROTATE_90 (HFI_COMMON_BASE + 0x2)
711#define HFI_ROTATE_180 (HFI_COMMON_BASE + 0x3)
712#define HFI_ROTATE_270 (HFI_COMMON_BASE + 0x4)
713
714#define HFI_FLIP_NONE (HFI_COMMON_BASE + 0x1)
715#define HFI_FLIP_HORIZONTAL (HFI_COMMON_BASE + 0x2)
716#define HFI_FLIP_VERTICAL (HFI_COMMON_BASE + 0x3)
717
718struct hfi_operations {
719 u32 rotate;
720 u32 flip;
721};
722
Shivendra Kakraniac1f60e02017-04-13 00:07:26 -0700723#define HFI_RESOURCE_SYSCACHE 0x00000002
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800724
Shivendra Kakraniac1f60e02017-04-13 00:07:26 -0700725struct hfi_resource_subcache_type {
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800726 u32 size;
Shivendra Kakraniac1f60e02017-04-13 00:07:26 -0700727 u32 sc_id;
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800728};
729
Shivendra Kakraniac1f60e02017-04-13 00:07:26 -0700730struct hfi_resource_syscache_info_type {
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800731 u32 num_entries;
Shivendra Kakraniac1f60e02017-04-13 00:07:26 -0700732 struct hfi_resource_subcache_type rg_subcache_entries[1];
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800733};
734
735struct hfi_property_sys_image_version_info_type {
736 u32 string_size;
737 u8 str_image_version[1];
738};
739
740struct hfi_venc_config_advanced {
741 u8 pipe2d;
742 u8 hw_mode;
743 u8 low_delay_enforce;
744 u8 worker_vppsg_delay;
745 u32 close_gop;
746 u32 h264_constrain_intra_pred;
747 u32 h264_transform_8x8_flag;
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800748 u32 multi_refp_en;
749 u32 qmatrix_en;
750 u8 vpp_info_packet_mode;
751 u8 ref_tile_mode;
752 u8 bitstream_flush_mode;
753 u32 vppsg_vspap_fb_sync_delay;
754 u32 rc_initial_delay;
755 u32 peak_bitrate_constraint;
756 u32 ds_display_frame_width;
757 u32 ds_display_frame_height;
758 u32 perf_tune_param_ptr;
759 u32 input_x_offset;
760 u32 input_y_offset;
761 u32 input_roi_width;
762 u32 input_roi_height;
763 u32 vsp_fifo_dma_sel;
764 u32 h264_num_ref_frames;
765};
766
767struct hfi_vbv_hrd_bufsize {
768 u32 buffer_size;
769};
770
771struct hfi_codec_mask_supported {
772 u32 codecs;
773 u32 video_domains;
774};
775
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800776struct hfi_aspect_ratio {
777 u32 aspect_width;
778 u32 aspect_height;
779};
780
781#define HFI_IFRAME_SIZE_DEFAULT (HFI_COMMON_BASE + 0x1)
782#define HFI_IFRAME_SIZE_MEDIUM (HFI_COMMON_BASE + 0x2)
783#define HFI_IFRAME_SIZE_HIGH (HFI_COMMON_BASE + 0x3)
784#define HFI_IFRAME_SIZE_UNLIMITED (HFI_COMMON_BASE + 0x4)
785struct hfi_iframe_size {
786 u32 type;
787};
788
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800789
790#define HFI_CMD_SYS_COMMON_START \
791(HFI_DOMAIN_BASE_COMMON + HFI_ARCH_COMMON_OFFSET + HFI_CMD_START_OFFSET \
792 + 0x0000)
793#define HFI_CMD_SYS_INIT (HFI_CMD_SYS_COMMON_START + 0x001)
794#define HFI_CMD_SYS_PC_PREP (HFI_CMD_SYS_COMMON_START + 0x002)
795#define HFI_CMD_SYS_SET_RESOURCE (HFI_CMD_SYS_COMMON_START + 0x003)
796#define HFI_CMD_SYS_RELEASE_RESOURCE (HFI_CMD_SYS_COMMON_START + 0x004)
797#define HFI_CMD_SYS_SET_PROPERTY (HFI_CMD_SYS_COMMON_START + 0x005)
798#define HFI_CMD_SYS_GET_PROPERTY (HFI_CMD_SYS_COMMON_START + 0x006)
799#define HFI_CMD_SYS_SESSION_INIT (HFI_CMD_SYS_COMMON_START + 0x007)
800#define HFI_CMD_SYS_SESSION_END (HFI_CMD_SYS_COMMON_START + 0x008)
801#define HFI_CMD_SYS_SET_BUFFERS (HFI_CMD_SYS_COMMON_START + 0x009)
802#define HFI_CMD_SYS_TEST_START (HFI_CMD_SYS_COMMON_START + 0x100)
803
804#define HFI_CMD_SESSION_COMMON_START \
805 (HFI_DOMAIN_BASE_COMMON + HFI_ARCH_COMMON_OFFSET + \
806 HFI_CMD_START_OFFSET + 0x1000)
807#define HFI_CMD_SESSION_SET_PROPERTY \
808 (HFI_CMD_SESSION_COMMON_START + 0x001)
809#define HFI_CMD_SESSION_SET_BUFFERS \
810 (HFI_CMD_SESSION_COMMON_START + 0x002)
811#define HFI_CMD_SESSION_GET_SEQUENCE_HEADER \
812 (HFI_CMD_SESSION_COMMON_START + 0x003)
813
814#define HFI_MSG_SYS_COMMON_START \
815 (HFI_DOMAIN_BASE_COMMON + HFI_ARCH_COMMON_OFFSET + \
816 HFI_MSG_START_OFFSET + 0x0000)
817#define HFI_MSG_SYS_INIT_DONE (HFI_MSG_SYS_COMMON_START + 0x1)
818#define HFI_MSG_SYS_PC_PREP_DONE (HFI_MSG_SYS_COMMON_START + 0x2)
819#define HFI_MSG_SYS_RELEASE_RESOURCE (HFI_MSG_SYS_COMMON_START + 0x3)
820#define HFI_MSG_SYS_DEBUG (HFI_MSG_SYS_COMMON_START + 0x4)
821#define HFI_MSG_SYS_SESSION_INIT_DONE (HFI_MSG_SYS_COMMON_START + 0x6)
822#define HFI_MSG_SYS_SESSION_END_DONE (HFI_MSG_SYS_COMMON_START + 0x7)
823#define HFI_MSG_SYS_IDLE (HFI_MSG_SYS_COMMON_START + 0x8)
824#define HFI_MSG_SYS_COV (HFI_MSG_SYS_COMMON_START + 0x9)
825#define HFI_MSG_SYS_PROPERTY_INFO (HFI_MSG_SYS_COMMON_START + 0xA)
826#define HFI_MSG_SESSION_SYNC_DONE (HFI_MSG_SESSION_OX_START + 0xD)
827
828#define HFI_MSG_SESSION_COMMON_START \
829 (HFI_DOMAIN_BASE_COMMON + HFI_ARCH_COMMON_OFFSET + \
830 HFI_MSG_START_OFFSET + 0x1000)
831#define HFI_MSG_EVENT_NOTIFY (HFI_MSG_SESSION_COMMON_START + 0x1)
832#define HFI_MSG_SESSION_GET_SEQUENCE_HEADER_DONE \
833 (HFI_MSG_SESSION_COMMON_START + 0x2)
834
835#define HFI_CMD_SYS_TEST_SSR (HFI_CMD_SYS_TEST_START + 0x1)
836#define HFI_TEST_SSR_SW_ERR_FATAL 0x1
837#define HFI_TEST_SSR_SW_DIV_BY_ZERO 0x2
838#define HFI_TEST_SSR_HW_WDOG_IRQ 0x3
839
840struct vidc_hal_cmd_pkt_hdr {
841 u32 size;
842 u32 packet_type;
843};
844
845struct vidc_hal_msg_pkt_hdr {
846 u32 size;
847 u32 packet;
848};
849
850struct vidc_hal_session_cmd_pkt {
851 u32 size;
852 u32 packet_type;
853 u32 session_id;
854};
855
856struct hfi_cmd_sys_init_packet {
857 u32 size;
858 u32 packet_type;
859 u32 arch_type;
860};
861
862struct hfi_cmd_sys_pc_prep_packet {
863 u32 size;
864 u32 packet_type;
865};
866
867struct hfi_cmd_sys_set_resource_packet {
868 u32 size;
869 u32 packet_type;
870 u32 resource_handle;
871 u32 resource_type;
872 u32 rg_resource_data[1];
873};
874
875struct hfi_cmd_sys_release_resource_packet {
876 u32 size;
877 u32 packet_type;
878 u32 resource_type;
879 u32 resource_handle;
880};
881
882struct hfi_cmd_sys_set_property_packet {
883 u32 size;
884 u32 packet_type;
885 u32 num_properties;
886 u32 rg_property_data[1];
887};
888
889struct hfi_cmd_sys_get_property_packet {
890 u32 size;
891 u32 packet_type;
892 u32 num_properties;
893 u32 rg_property_data[1];
894};
895
896struct hfi_cmd_sys_session_init_packet {
897 u32 size;
898 u32 packet_type;
899 u32 session_id;
900 u32 session_domain;
901 u32 session_codec;
902};
903
904struct hfi_cmd_sys_session_end_packet {
905 u32 size;
906 u32 packet_type;
907 u32 session_id;
908};
909
910struct hfi_cmd_sys_set_buffers_packet {
911 u32 size;
912 u32 packet_type;
913 u32 buffer_type;
914 u32 buffer_size;
915 u32 num_buffers;
916 u32 rg_buffer_addr[1];
917};
918
919struct hfi_cmd_session_set_property_packet {
920 u32 size;
921 u32 packet_type;
922 u32 session_id;
923 u32 num_properties;
924 u32 rg_property_data[0];
925};
926
927struct hfi_cmd_session_set_buffers_packet {
928 u32 size;
929 u32 packet_type;
930 u32 session_id;
931 u32 buffer_type;
932 u32 buffer_size;
933 u32 extra_data_size;
934 u32 min_buffer_size;
935 u32 num_buffers;
936 u32 rg_buffer_info[1];
937};
938
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800939struct hfi_cmd_session_sync_process_packet {
940 u32 size;
941 u32 packet_type;
942 u32 session_id;
943 u32 sync_id;
944 u32 rg_data[1];
945};
946
947struct hfi_msg_event_notify_packet {
948 u32 size;
949 u32 packet_type;
950 u32 session_id;
951 u32 event_id;
952 u32 event_data1;
953 u32 event_data2;
954 u32 rg_ext_event_data[1];
955};
956
957struct hfi_msg_release_buffer_ref_event_packet {
958 u32 packet_buffer;
959 u32 extra_data_buffer;
960 u32 output_tag;
961};
962
963struct hfi_msg_sys_init_done_packet {
964 u32 size;
965 u32 packet_type;
966 u32 error_type;
967 u32 num_properties;
968 u32 rg_property_data[1];
969};
970
971struct hfi_msg_sys_pc_prep_done_packet {
972 u32 size;
973 u32 packet_type;
974 u32 error_type;
975};
976
977struct hfi_msg_sys_release_resource_done_packet {
978 u32 size;
979 u32 packet_type;
980 u32 resource_handle;
981 u32 error_type;
982};
983
984struct hfi_msg_sys_session_init_done_packet {
985 u32 size;
986 u32 packet_type;
987 u32 session_id;
988 u32 error_type;
989 u32 num_properties;
990 u32 rg_property_data[1];
991};
992
993struct hfi_msg_sys_session_end_done_packet {
994 u32 size;
995 u32 packet_type;
996 u32 session_id;
997 u32 error_type;
998};
999
1000struct hfi_msg_session_get_sequence_header_done_packet {
1001 u32 size;
1002 u32 packet_type;
1003 u32 session_id;
1004 u32 error_type;
1005 u32 header_len;
1006 u32 sequence_header;
1007};
1008
1009struct hfi_msg_sys_debug_packet {
1010 u32 size;
1011 u32 packet_type;
1012 u32 msg_type;
1013 u32 msg_size;
1014 u32 time_stamp_hi;
1015 u32 time_stamp_lo;
1016 u8 rg_msg_data[1];
1017};
1018
1019struct hfi_msg_sys_coverage_packet {
1020 u32 size;
1021 u32 packet_type;
1022 u32 msg_size;
1023 u32 time_stamp_hi;
1024 u32 time_stamp_lo;
1025 u8 rg_msg_data[1];
1026};
1027
1028enum HFI_VENUS_QTBL_STATUS {
1029 HFI_VENUS_QTBL_DISABLED = 0x00,
1030 HFI_VENUS_QTBL_ENABLED = 0x01,
1031 HFI_VENUS_QTBL_INITIALIZING = 0x02,
1032 HFI_VENUS_QTBL_DEINITIALIZING = 0x03
1033};
1034
1035enum HFI_VENUS_CTRL_INIT_STATUS {
1036 HFI_VENUS_CTRL_NOT_INIT = 0x0,
1037 HFI_VENUS_CTRL_READY = 0x1,
1038 HFI_VENUS_CTRL_ERROR_FATAL = 0x2
1039};
1040
1041struct hfi_sfr_struct {
1042 u32 bufSize;
1043 u8 rg_data[1];
1044};
1045
1046struct hfi_cmd_sys_test_ssr_packet {
1047 u32 size;
1048 u32 packet_type;
1049 u32 trigger_type;
1050};
1051#endif