blob: 91ed3fa8e60d6d0bc86f8d179b228f9f56178a05 [file] [log] [blame]
Tomi Valkeinen559d6702009-11-03 11:23:50 +02001/*
2 * linux/drivers/video/omap2/dss/dss.h
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#ifndef __OMAP2_DSS_H
24#define __OMAP2_DSS_H
25
26#ifdef CONFIG_OMAP2_DSS_DEBUG_SUPPORT
27#define DEBUG
28#endif
29
30#ifdef DEBUG
31extern unsigned int dss_debug;
32#ifdef DSS_SUBSYS_NAME
33#define DSSDBG(format, ...) \
34 if (dss_debug) \
35 printk(KERN_DEBUG "omapdss " DSS_SUBSYS_NAME ": " format, \
36 ## __VA_ARGS__)
37#else
38#define DSSDBG(format, ...) \
39 if (dss_debug) \
40 printk(KERN_DEBUG "omapdss: " format, ## __VA_ARGS__)
41#endif
42
43#ifdef DSS_SUBSYS_NAME
44#define DSSDBGF(format, ...) \
45 if (dss_debug) \
46 printk(KERN_DEBUG "omapdss " DSS_SUBSYS_NAME \
47 ": %s(" format ")\n", \
48 __func__, \
49 ## __VA_ARGS__)
50#else
51#define DSSDBGF(format, ...) \
52 if (dss_debug) \
53 printk(KERN_DEBUG "omapdss: " \
54 ": %s(" format ")\n", \
55 __func__, \
56 ## __VA_ARGS__)
57#endif
58
59#else /* DEBUG */
60#define DSSDBG(format, ...)
61#define DSSDBGF(format, ...)
62#endif
63
64
65#ifdef DSS_SUBSYS_NAME
66#define DSSERR(format, ...) \
67 printk(KERN_ERR "omapdss " DSS_SUBSYS_NAME " error: " format, \
68 ## __VA_ARGS__)
69#else
70#define DSSERR(format, ...) \
71 printk(KERN_ERR "omapdss error: " format, ## __VA_ARGS__)
72#endif
73
74#ifdef DSS_SUBSYS_NAME
75#define DSSINFO(format, ...) \
76 printk(KERN_INFO "omapdss " DSS_SUBSYS_NAME ": " format, \
77 ## __VA_ARGS__)
78#else
79#define DSSINFO(format, ...) \
80 printk(KERN_INFO "omapdss: " format, ## __VA_ARGS__)
81#endif
82
83#ifdef DSS_SUBSYS_NAME
84#define DSSWARN(format, ...) \
85 printk(KERN_WARNING "omapdss " DSS_SUBSYS_NAME ": " format, \
86 ## __VA_ARGS__)
87#else
88#define DSSWARN(format, ...) \
89 printk(KERN_WARNING "omapdss: " format, ## __VA_ARGS__)
90#endif
91
92/* OMAP TRM gives bitfields as start:end, where start is the higher bit
93 number. For example 7:0 */
94#define FLD_MASK(start, end) (((1 << ((start) - (end) + 1)) - 1) << (end))
95#define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
96#define FLD_GET(val, start, end) (((val) & FLD_MASK(start, end)) >> (end))
97#define FLD_MOD(orig, val, start, end) \
98 (((orig) & ~FLD_MASK(start, end)) | FLD_VAL(val, start, end))
99
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200100enum omap_burst_size {
101 OMAP_DSS_BURST_4x32 = 0,
102 OMAP_DSS_BURST_8x32 = 1,
103 OMAP_DSS_BURST_16x32 = 2,
104};
105
106enum omap_parallel_interface_mode {
107 OMAP_DSS_PARALLELMODE_BYPASS, /* MIPI DPI */
108 OMAP_DSS_PARALLELMODE_RFBI, /* MIPI DBI */
109 OMAP_DSS_PARALLELMODE_DSI,
110};
111
112enum dss_clock {
Archit Taneja6af9cd12011-01-31 16:27:44 +0000113 DSS_CLK_ICK = 1 << 0, /* DSS_L3_ICLK and DSS_L4_ICLK */
114 DSS_CLK_FCK = 1 << 1, /* DSS1_ALWON_FCLK */
115 DSS_CLK_SYSCK = 1 << 2, /* DSS2_ALWON_FCLK */
116 DSS_CLK_TVFCK = 1 << 3, /* DSS_TV_FCLK */
117 DSS_CLK_VIDFCK = 1 << 4, /* DSS_96M_FCLK*/
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200118};
119
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200120enum dss_clk_source {
Taneja, Architea751592011-03-08 05:50:35 -0600121 DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC, /* OMAP3: DSI1_PLL_FCLK
122 * OMAP4: PLL1_CLK1 */
123 DSS_CLK_SRC_DSI_PLL_HSDIV_DSI, /* OMAP3: DSI2_PLL_FCLK
124 * OMAP4: PLL1_CLK2 */
125 DSS_CLK_SRC_FCK, /* OMAP2/3: DSS1_ALWON_FCLK
126 * OMAP4: DSS_FCLK */
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200127};
128
Mythri P K7ed024a2011-03-09 16:31:38 +0530129enum dss_hdmi_venc_clk_source_select {
130 DSS_VENC_TV_CLK = 0,
131 DSS_HDMI_M_PCLK = 1,
132};
133
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200134struct dss_clock_info {
135 /* rates that we get with dividers below */
136 unsigned long fck;
137
138 /* dividers */
139 u16 fck_div;
140};
141
142struct dispc_clock_info {
143 /* rates that we get with dividers below */
144 unsigned long lck;
145 unsigned long pck;
146
147 /* dividers */
148 u16 lck_div;
149 u16 pck_div;
150};
151
152struct dsi_clock_info {
153 /* rates that we get with dividers below */
154 unsigned long fint;
155 unsigned long clkin4ddr;
156 unsigned long clkin;
Taneja, Architea751592011-03-08 05:50:35 -0600157 unsigned long dsi_pll_hsdiv_dispc_clk; /* OMAP3: DSI1_PLL_CLK
158 * OMAP4: PLLx_CLK1 */
159 unsigned long dsi_pll_hsdiv_dsi_clk; /* OMAP3: DSI2_PLL_CLK
160 * OMAP4: PLLx_CLK2 */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200161 unsigned long lp_clk;
162
163 /* dividers */
164 u16 regn;
165 u16 regm;
Taneja, Architea751592011-03-08 05:50:35 -0600166 u16 regm_dispc; /* OMAP3: REGM3
167 * OMAP4: REGM4 */
168 u16 regm_dsi; /* OMAP3: REGM4
169 * OMAP4: REGM5 */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200170 u16 lp_clk_div;
171
172 u8 highfreq;
Archit Taneja1bb47832011-02-24 14:17:30 +0530173 bool use_sys_clk;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200174};
175
Mythri P Kc3198a52011-03-12 12:04:27 +0530176/* HDMI PLL structure */
177struct hdmi_pll_info {
178 u16 regn;
179 u16 regm;
180 u32 regmf;
181 u16 regm2;
182 u16 regsd;
183 u16 dcofreq;
184};
185
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200186struct seq_file;
187struct platform_device;
188
189/* core */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200190struct bus_type *dss_get_bus(void);
Tomi Valkeinen8a2cfea2010-02-04 17:03:41 +0200191struct regulator *dss_get_vdds_dsi(void);
192struct regulator *dss_get_vdds_sdi(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200193
194/* display */
195int dss_suspend_all_devices(void);
196int dss_resume_all_devices(void);
197void dss_disable_all_devices(void);
198
199void dss_init_device(struct platform_device *pdev,
200 struct omap_dss_device *dssdev);
201void dss_uninit_device(struct platform_device *pdev,
202 struct omap_dss_device *dssdev);
203bool dss_use_replication(struct omap_dss_device *dssdev,
204 enum omap_color_mode mode);
205void default_get_overlay_fifo_thresholds(enum omap_plane plane,
206 u32 fifo_size, enum omap_burst_size *burst_size,
207 u32 *fifo_low, u32 *fifo_high);
208
209/* manager */
210int dss_init_overlay_managers(struct platform_device *pdev);
211void dss_uninit_overlay_managers(struct platform_device *pdev);
212int dss_mgr_wait_for_go_ovl(struct omap_overlay *ovl);
213void dss_setup_partial_planes(struct omap_dss_device *dssdev,
Tomi Valkeinen26a8c252010-06-09 15:31:34 +0300214 u16 *x, u16 *y, u16 *w, u16 *h,
215 bool enlarge_update_area);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200216void dss_start_update(struct omap_dss_device *dssdev);
217
218/* overlay */
219void dss_init_overlays(struct platform_device *pdev);
220void dss_uninit_overlays(struct platform_device *pdev);
221int dss_check_overlay(struct omap_overlay *ovl, struct omap_dss_device *dssdev);
222void dss_overlay_setup_dispc_manager(struct omap_overlay_manager *mgr);
223#ifdef L4_EXAMPLE
224void dss_overlay_setup_l4_manager(struct omap_overlay_manager *mgr);
225#endif
226void dss_recheck_connections(struct omap_dss_device *dssdev, bool force);
227
228/* DSS */
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000229int dss_init_platform_driver(void);
230void dss_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200231
Mythri P K7ed024a2011-03-09 16:31:38 +0530232void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200233void dss_save_context(void);
234void dss_restore_context(void);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000235void dss_clk_enable(enum dss_clock clks);
236void dss_clk_disable(enum dss_clock clks);
237unsigned long dss_clk_get_rate(enum dss_clock clk);
238int dss_need_ctx_restore(void);
Archit Taneja067a57e2011-03-02 11:57:25 +0530239const char *dss_get_generic_clk_source_name(enum dss_clk_source clk_src);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000240void dss_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200241
242void dss_dump_regs(struct seq_file *s);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000243#if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT)
244void dss_debug_dump_clocks(struct seq_file *s);
245#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200246
247void dss_sdi_init(u8 datapairs);
248int dss_sdi_enable(void);
249void dss_sdi_disable(void);
250
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200251void dss_select_dispc_clk_source(enum dss_clk_source clk_src);
252void dss_select_dsi_clk_source(enum dss_clk_source clk_src);
Taneja, Architea751592011-03-08 05:50:35 -0600253void dss_select_lcd_clk_source(enum omap_channel channel,
254 enum dss_clk_source clk_src);
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200255enum dss_clk_source dss_get_dispc_clk_source(void);
256enum dss_clk_source dss_get_dsi_clk_source(void);
Taneja, Architea751592011-03-08 05:50:35 -0600257enum dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel);
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200258
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200259void dss_set_venc_output(enum omap_dss_venc_type type);
260void dss_set_dac_pwrdn_bgz(bool enable);
261
262unsigned long dss_get_dpll4_rate(void);
263int dss_calc_clock_rates(struct dss_clock_info *cinfo);
264int dss_set_clock_div(struct dss_clock_info *cinfo);
265int dss_get_clock_div(struct dss_clock_info *cinfo);
266int dss_calc_clock_div(bool is_tft, unsigned long req_pck,
267 struct dss_clock_info *dss_cinfo,
268 struct dispc_clock_info *dispc_cinfo);
269
270/* SDI */
Jani Nikula368a1482010-05-07 11:58:41 +0200271#ifdef CONFIG_OMAP2_DSS_SDI
Tomi Valkeinen42c9dee2011-03-02 12:29:27 +0200272int sdi_init(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200273void sdi_exit(void);
274int sdi_init_display(struct omap_dss_device *display);
Jani Nikula368a1482010-05-07 11:58:41 +0200275#else
Tomi Valkeinen42c9dee2011-03-02 12:29:27 +0200276static inline int sdi_init(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200277{
278 return 0;
279}
280static inline void sdi_exit(void)
281{
282}
283#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200284
285/* DSI */
Jani Nikula368a1482010-05-07 11:58:41 +0200286#ifdef CONFIG_OMAP2_DSS_DSI
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000287int dsi_init_platform_driver(void);
288void dsi_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200289
290void dsi_dump_clocks(struct seq_file *s);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200291void dsi_dump_irqs(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200292void dsi_dump_regs(struct seq_file *s);
293
294void dsi_save_context(void);
295void dsi_restore_context(void);
296
297int dsi_init_display(struct omap_dss_device *display);
298void dsi_irq_handler(void);
Archit Taneja1bb47832011-02-24 14:17:30 +0530299unsigned long dsi_get_pll_hsdiv_dispc_rate(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200300int dsi_pll_set_clock_div(struct dsi_clock_info *cinfo);
301int dsi_pll_calc_clock_div_pck(bool is_tft, unsigned long req_pck,
302 struct dsi_clock_info *cinfo,
303 struct dispc_clock_info *dispc_cinfo);
304int dsi_pll_init(struct omap_dss_device *dssdev, bool enable_hsclk,
305 bool enable_hsdiv);
306void dsi_pll_uninit(void);
307void dsi_get_overlay_fifo_thresholds(enum omap_plane plane,
308 u32 fifo_size, enum omap_burst_size *burst_size,
309 u32 *fifo_low, u32 *fifo_high);
Archit Taneja1bb47832011-02-24 14:17:30 +0530310void dsi_wait_pll_hsdiv_dispc_active(void);
311void dsi_wait_pll_hsdiv_dsi_active(void);
Jani Nikula368a1482010-05-07 11:58:41 +0200312#else
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000313static inline int dsi_init_platform_driver(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200314{
315 return 0;
316}
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000317static inline void dsi_uninit_platform_driver(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200318{
319}
Taneja, Archit66534e82011-03-08 05:50:34 -0600320static inline unsigned long dsi_get_pll_hsdiv_dispc_rate(void)
321{
322 WARN("%s: DSI not compiled in, returning rate as 0\n", __func__);
323 return 0;
324}
Archit Taneja1bb47832011-02-24 14:17:30 +0530325static inline void dsi_wait_pll_hsdiv_dispc_active(void)
Tomi Valkeinene406f902010-06-09 15:28:12 +0300326{
327}
Archit Taneja1bb47832011-02-24 14:17:30 +0530328static inline void dsi_wait_pll_hsdiv_dsi_active(void)
Tomi Valkeinene406f902010-06-09 15:28:12 +0300329{
330}
Jani Nikula368a1482010-05-07 11:58:41 +0200331#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200332
333/* DPI */
Jani Nikula368a1482010-05-07 11:58:41 +0200334#ifdef CONFIG_OMAP2_DSS_DPI
Tomi Valkeinen277b2882011-03-02 12:32:48 +0200335int dpi_init(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200336void dpi_exit(void);
337int dpi_init_display(struct omap_dss_device *dssdev);
Jani Nikula368a1482010-05-07 11:58:41 +0200338#else
Tomi Valkeinen277b2882011-03-02 12:32:48 +0200339static inline int dpi_init(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200340{
341 return 0;
342}
343static inline void dpi_exit(void)
344{
345}
346#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200347
348/* DISPC */
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +0000349int dispc_init_platform_driver(void);
350void dispc_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200351void dispc_dump_clocks(struct seq_file *s);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200352void dispc_dump_irqs(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200353void dispc_dump_regs(struct seq_file *s);
354void dispc_irq_handler(void);
355void dispc_fake_vsync_irq(void);
356
357void dispc_save_context(void);
358void dispc_restore_context(void);
359
360void dispc_enable_sidle(void);
361void dispc_disable_sidle(void);
362
363void dispc_lcd_enable_signal_polarity(bool act_high);
364void dispc_lcd_enable_signal(bool enable);
365void dispc_pck_free_enable(bool enable);
Sumit Semwal64ba4f72010-12-02 11:27:10 +0000366void dispc_enable_fifohandcheck(enum omap_channel channel, bool enable);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200367
Sumit Semwal64ba4f72010-12-02 11:27:10 +0000368void dispc_set_lcd_size(enum omap_channel channel, u16 width, u16 height);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200369void dispc_set_digit_size(u16 width, u16 height);
370u32 dispc_get_plane_fifo_size(enum omap_plane plane);
371void dispc_setup_plane_fifo(enum omap_plane plane, u32 low, u32 high);
372void dispc_enable_fifomerge(bool enable);
373void dispc_set_burst_size(enum omap_plane plane,
374 enum omap_burst_size burst_size);
375
376void dispc_set_plane_ba0(enum omap_plane plane, u32 paddr);
377void dispc_set_plane_ba1(enum omap_plane plane, u32 paddr);
378void dispc_set_plane_pos(enum omap_plane plane, u16 x, u16 y);
379void dispc_set_plane_size(enum omap_plane plane, u16 width, u16 height);
380void dispc_set_channel_out(enum omap_plane plane,
381 enum omap_channel channel_out);
382
Mythri P Kd3862612011-03-11 18:02:49 +0530383void dispc_enable_gamma_table(bool enable);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200384int dispc_setup_plane(enum omap_plane plane,
385 u32 paddr, u16 screen_width,
386 u16 pos_x, u16 pos_y,
387 u16 width, u16 height,
388 u16 out_width, u16 out_height,
389 enum omap_color_mode color_mode,
390 bool ilace,
391 enum omap_dss_rotation_type rotation_type,
392 u8 rotation, bool mirror,
Sumit Semwal18faa1b2010-12-02 11:27:14 +0000393 u8 global_alpha, u8 pre_mult_alpha,
394 enum omap_channel channel);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200395
396bool dispc_go_busy(enum omap_channel channel);
397void dispc_go(enum omap_channel channel);
Tomi Valkeinena2faee82010-01-08 17:14:53 +0200398void dispc_enable_channel(enum omap_channel channel, bool enable);
399bool dispc_is_channel_enabled(enum omap_channel channel);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200400int dispc_enable_plane(enum omap_plane plane, bool enable);
401void dispc_enable_replication(enum omap_plane plane, bool enable);
402
Sumit Semwal64ba4f72010-12-02 11:27:10 +0000403void dispc_set_parallel_interface_mode(enum omap_channel channel,
404 enum omap_parallel_interface_mode mode);
405void dispc_set_tft_data_lines(enum omap_channel channel, u8 data_lines);
406void dispc_set_lcd_display_type(enum omap_channel channel,
407 enum omap_lcd_display_type type);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200408void dispc_set_loadmode(enum omap_dss_load_mode mode);
409
410void dispc_set_default_color(enum omap_channel channel, u32 color);
411u32 dispc_get_default_color(enum omap_channel channel);
412void dispc_set_trans_key(enum omap_channel ch,
413 enum omap_dss_trans_key_type type,
414 u32 trans_key);
415void dispc_get_trans_key(enum omap_channel ch,
416 enum omap_dss_trans_key_type *type,
417 u32 *trans_key);
418void dispc_enable_trans_key(enum omap_channel ch, bool enable);
419void dispc_enable_alpha_blending(enum omap_channel ch, bool enable);
420bool dispc_trans_key_enabled(enum omap_channel ch);
421bool dispc_alpha_blending_enabled(enum omap_channel ch);
422
423bool dispc_lcd_timings_ok(struct omap_video_timings *timings);
Sumit Semwal64ba4f72010-12-02 11:27:10 +0000424void dispc_set_lcd_timings(enum omap_channel channel,
425 struct omap_video_timings *timings);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200426unsigned long dispc_fclk_rate(void);
Sumit Semwalff1b2cd2010-12-02 11:27:11 +0000427unsigned long dispc_lclk_rate(enum omap_channel channel);
428unsigned long dispc_pclk_rate(enum omap_channel channel);
429void dispc_set_pol_freq(enum omap_channel channel,
430 enum omap_panel_config config, u8 acbi, u8 acb);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200431void dispc_find_clk_divs(bool is_tft, unsigned long req_pck, unsigned long fck,
432 struct dispc_clock_info *cinfo);
433int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
434 struct dispc_clock_info *cinfo);
Sumit Semwalff1b2cd2010-12-02 11:27:11 +0000435int dispc_set_clock_div(enum omap_channel channel,
436 struct dispc_clock_info *cinfo);
437int dispc_get_clock_div(enum omap_channel channel,
438 struct dispc_clock_info *cinfo);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200439
440
441/* VENC */
Jani Nikula368a1482010-05-07 11:58:41 +0200442#ifdef CONFIG_OMAP2_DSS_VENC
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000443int venc_init_platform_driver(void);
444void venc_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200445void venc_dump_regs(struct seq_file *s);
446int venc_init_display(struct omap_dss_device *display);
Jani Nikula368a1482010-05-07 11:58:41 +0200447#else
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000448static inline int venc_init_platform_driver(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200449{
450 return 0;
451}
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000452static inline void venc_uninit_platform_driver(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200453{
454}
455#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200456
Mythri P Kc3198a52011-03-12 12:04:27 +0530457/* HDMI */
458#ifdef CONFIG_OMAP4_DSS_HDMI
459int hdmi_init_platform_driver(void);
460void hdmi_uninit_platform_driver(void);
461int hdmi_init_display(struct omap_dss_device *dssdev);
462#else
463static inline int hdmi_init_display(struct omap_dss_device *dssdev)
464{
465 return 0;
466}
467static inline int hdmi_init_platform_driver(void)
468{
469 return 0;
470}
471static inline void hdmi_uninit_platform_driver(void)
472{
473}
474#endif
475int omapdss_hdmi_display_enable(struct omap_dss_device *dssdev);
476void omapdss_hdmi_display_disable(struct omap_dss_device *dssdev);
477void omapdss_hdmi_display_set_timing(struct omap_dss_device *dssdev);
478int omapdss_hdmi_display_check_timing(struct omap_dss_device *dssdev,
479 struct omap_video_timings *timings);
480
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200481/* RFBI */
Jani Nikula368a1482010-05-07 11:58:41 +0200482#ifdef CONFIG_OMAP2_DSS_RFBI
Senthilvadivu Guruswamy3448d502011-01-24 06:21:59 +0000483int rfbi_init_platform_driver(void);
484void rfbi_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200485void rfbi_dump_regs(struct seq_file *s);
486
487int rfbi_configure(int rfbi_module, int bpp, int lines);
488void rfbi_enable_rfbi(bool enable);
Sumit Semwal64ba4f72010-12-02 11:27:10 +0000489void rfbi_transfer_area(struct omap_dss_device *dssdev, u16 width,
490 u16 height, void (callback)(void *data), void *data);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200491void rfbi_set_timings(int rfbi_module, struct rfbi_timings *t);
492unsigned long rfbi_get_max_tx_rate(void);
493int rfbi_init_display(struct omap_dss_device *display);
Jani Nikula368a1482010-05-07 11:58:41 +0200494#else
Senthilvadivu Guruswamy3448d502011-01-24 06:21:59 +0000495static inline int rfbi_init_platform_driver(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200496{
497 return 0;
498}
Senthilvadivu Guruswamy3448d502011-01-24 06:21:59 +0000499static inline void rfbi_uninit_platform_driver(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200500{
501}
502#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200503
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200504
505#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
506static inline void dss_collect_irq_stats(u32 irqstatus, unsigned *irq_arr)
507{
508 int b;
509 for (b = 0; b < 32; ++b) {
510 if (irqstatus & (1 << b))
511 irq_arr[b]++;
512 }
513}
514#endif
515
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200516#endif