blob: a6329a0a8ec4b3dc0522df2bc130e683cd171f5a [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * arch/arm/mach-ixp4xx/common.c
3 *
4 * Generic code shared across all IXP4XX platforms
5 *
6 * Maintainer: Deepak Saxena <dsaxena@plexity.net>
7 *
8 * Copyright 2002 (c) Intel Corporation
9 * Copyright 2003-2004 (c) MontaVista, Software, Inc.
10 *
11 * This file is licensed under the terms of the GNU General Public
12 * License version 2. This program is licensed "as is" without any
13 * warranty of any kind, whether express or implied.
14 */
15
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <linux/kernel.h>
17#include <linux/mm.h>
18#include <linux/init.h>
19#include <linux/serial.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/tty.h>
Russell Kingd052d1b2005-10-29 19:07:23 +010021#include <linux/platform_device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <linux/serial_core.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070023#include <linux/interrupt.h>
24#include <linux/bitops.h>
25#include <linux/time.h>
26#include <linux/timex.h>
Kevin Hilman84904d02006-09-22 00:58:57 +010027#include <linux/clocksource.h>
Kevin Hilmane32f1502007-03-08 20:23:59 +010028#include <linux/clockchips.h>
Russell Kingfced80c2008-09-06 12:10:45 +010029#include <linux/io.h>
Paul Gortmakerdc280942011-07-31 16:17:29 -040030#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031
Russell Kinga09e64f2008-08-05 16:14:15 +010032#include <mach/udc.h>
33#include <mach/hardware.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include <asm/uaccess.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035#include <asm/pgtable.h>
36#include <asm/page.h>
37#include <asm/irq.h>
Russell King5b0d4952010-12-15 21:23:13 +000038#include <asm/sched_clock.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
40#include <asm/mach/map.h>
41#include <asm/mach/irq.h>
42#include <asm/mach/time.h>
43
Mikael Petterssonceb69a82009-09-11 00:59:07 +020044static void __init ixp4xx_clocksource_init(void);
45static void __init ixp4xx_clockevent_init(void);
Kevin Hilmane32f1502007-03-08 20:23:59 +010046static struct clock_event_device clockevent_ixp4xx;
Kevin Hilmanf9a8ca12006-12-06 00:45:07 +010047
Linus Torvalds1da177e2005-04-16 15:20:36 -070048/*************************************************************************
49 * IXP4xx chipset I/O mapping
50 *************************************************************************/
51static struct map_desc ixp4xx_io_desc[] __initdata = {
52 { /* UART, Interrupt ctrl, GPIO, timers, NPEs, MACs, USB .... */
53 .virtual = IXP4XX_PERIPHERAL_BASE_VIRT,
Deepak Saxena87fe04b2005-10-28 15:18:59 +010054 .pfn = __phys_to_pfn(IXP4XX_PERIPHERAL_BASE_PHYS),
Linus Torvalds1da177e2005-04-16 15:20:36 -070055 .length = IXP4XX_PERIPHERAL_REGION_SIZE,
56 .type = MT_DEVICE
57 }, { /* Expansion Bus Config Registers */
58 .virtual = IXP4XX_EXP_CFG_BASE_VIRT,
Deepak Saxena87fe04b2005-10-28 15:18:59 +010059 .pfn = __phys_to_pfn(IXP4XX_EXP_CFG_BASE_PHYS),
Linus Torvalds1da177e2005-04-16 15:20:36 -070060 .length = IXP4XX_EXP_CFG_REGION_SIZE,
61 .type = MT_DEVICE
62 }, { /* PCI Registers */
63 .virtual = IXP4XX_PCI_CFG_BASE_VIRT,
Deepak Saxena87fe04b2005-10-28 15:18:59 +010064 .pfn = __phys_to_pfn(IXP4XX_PCI_CFG_BASE_PHYS),
Linus Torvalds1da177e2005-04-16 15:20:36 -070065 .length = IXP4XX_PCI_CFG_REGION_SIZE,
66 .type = MT_DEVICE
Deepak Saxena5932ae32005-06-24 20:54:35 +010067 },
68#ifdef CONFIG_DEBUG_LL
69 { /* Debug UART mapping */
70 .virtual = IXP4XX_DEBUG_UART_BASE_VIRT,
Deepak Saxena87fe04b2005-10-28 15:18:59 +010071 .pfn = __phys_to_pfn(IXP4XX_DEBUG_UART_BASE_PHYS),
Deepak Saxena5932ae32005-06-24 20:54:35 +010072 .length = IXP4XX_DEBUG_UART_REGION_SIZE,
73 .type = MT_DEVICE
Linus Torvalds1da177e2005-04-16 15:20:36 -070074 }
Deepak Saxena5932ae32005-06-24 20:54:35 +010075#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070076};
77
78void __init ixp4xx_map_io(void)
79{
80 iotable_init(ixp4xx_io_desc, ARRAY_SIZE(ixp4xx_io_desc));
81}
82
83
84/*************************************************************************
85 * IXP4xx chipset IRQ handling
86 *
87 * TODO: GPIO IRQs should be marked invalid until the user of the IRQ
88 * (be it PCI or something else) configures that GPIO line
89 * as an IRQ.
90 **************************************************************************/
Deepak Saxenabdf82b52005-08-29 22:46:30 +010091enum ixp4xx_irq_type {
92 IXP4XX_IRQ_LEVEL, IXP4XX_IRQ_EDGE
93};
94
Kevin Hilman984d1152006-11-03 01:47:20 +010095/* Each bit represents an IRQ: 1: edge-triggered, 0: level triggered */
96static unsigned long long ixp4xx_irq_edge = 0;
Deepak Saxenabdf82b52005-08-29 22:46:30 +010097
98/*
99 * IRQ -> GPIO mapping table
100 */
Lennert Buytenhek6cc1b652006-04-20 21:24:38 +0100101static signed char irq2gpio[32] = {
Deepak Saxenabdf82b52005-08-29 22:46:30 +0100102 -1, -1, -1, -1, -1, -1, 0, 1,
103 -1, -1, -1, -1, -1, -1, -1, -1,
104 -1, -1, -1, 2, 3, 4, 5, 6,
105 7, 8, 9, 10, 11, 12, -1, -1,
106};
107
Milan Svoboda25735d12007-03-21 14:04:08 +0100108int gpio_to_irq(int gpio)
109{
110 int irq;
111
112 for (irq = 0; irq < 32; irq++) {
113 if (irq2gpio[irq] == gpio)
114 return irq;
115 }
116 return -EINVAL;
117}
118EXPORT_SYMBOL(gpio_to_irq);
119
Roel Kluinefec1942009-11-03 23:05:32 +0100120int irq_to_gpio(unsigned int irq)
Milan Svoboda25735d12007-03-21 14:04:08 +0100121{
122 int gpio = (irq < 32) ? irq2gpio[irq] : -EINVAL;
123
124 if (gpio == -1)
125 return -EINVAL;
126
127 return gpio;
128}
129EXPORT_SYMBOL(irq_to_gpio);
130
Lennert Buytenhekee040872010-11-29 10:33:49 +0100131static int ixp4xx_set_irq_type(struct irq_data *d, unsigned int type)
Deepak Saxenabdf82b52005-08-29 22:46:30 +0100132{
Lennert Buytenhekee040872010-11-29 10:33:49 +0100133 int line = irq2gpio[d->irq];
Deepak Saxenabdf82b52005-08-29 22:46:30 +0100134 u32 int_style;
135 enum ixp4xx_irq_type irq_type;
136 volatile u32 *int_reg;
137
138 /*
139 * Only for GPIO IRQs
140 */
141 if (line < 0)
142 return -EINVAL;
143
Mårten Wikström06e44792006-02-22 22:27:23 +0000144 switch (type){
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100145 case IRQ_TYPE_EDGE_BOTH:
Deepak Saxenabdf82b52005-08-29 22:46:30 +0100146 int_style = IXP4XX_GPIO_STYLE_TRANSITIONAL;
147 irq_type = IXP4XX_IRQ_EDGE;
Mårten Wikström06e44792006-02-22 22:27:23 +0000148 break;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100149 case IRQ_TYPE_EDGE_RISING:
Deepak Saxenabdf82b52005-08-29 22:46:30 +0100150 int_style = IXP4XX_GPIO_STYLE_RISING_EDGE;
151 irq_type = IXP4XX_IRQ_EDGE;
Mårten Wikström06e44792006-02-22 22:27:23 +0000152 break;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100153 case IRQ_TYPE_EDGE_FALLING:
Deepak Saxenabdf82b52005-08-29 22:46:30 +0100154 int_style = IXP4XX_GPIO_STYLE_FALLING_EDGE;
155 irq_type = IXP4XX_IRQ_EDGE;
Mårten Wikström06e44792006-02-22 22:27:23 +0000156 break;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100157 case IRQ_TYPE_LEVEL_HIGH:
Deepak Saxenabdf82b52005-08-29 22:46:30 +0100158 int_style = IXP4XX_GPIO_STYLE_ACTIVE_HIGH;
159 irq_type = IXP4XX_IRQ_LEVEL;
Mårten Wikström06e44792006-02-22 22:27:23 +0000160 break;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100161 case IRQ_TYPE_LEVEL_LOW:
Deepak Saxenabdf82b52005-08-29 22:46:30 +0100162 int_style = IXP4XX_GPIO_STYLE_ACTIVE_LOW;
163 irq_type = IXP4XX_IRQ_LEVEL;
Mårten Wikström06e44792006-02-22 22:27:23 +0000164 break;
165 default:
David Vrabel6132f9e2005-09-26 19:52:56 +0100166 return -EINVAL;
Mårten Wikström06e44792006-02-22 22:27:23 +0000167 }
Kevin Hilman984d1152006-11-03 01:47:20 +0100168
169 if (irq_type == IXP4XX_IRQ_EDGE)
Lennert Buytenhekee040872010-11-29 10:33:49 +0100170 ixp4xx_irq_edge |= (1 << d->irq);
Kevin Hilman984d1152006-11-03 01:47:20 +0100171 else
Lennert Buytenhekee040872010-11-29 10:33:49 +0100172 ixp4xx_irq_edge &= ~(1 << d->irq);
Deepak Saxenabdf82b52005-08-29 22:46:30 +0100173
174 if (line >= 8) { /* pins 8-15 */
175 line -= 8;
176 int_reg = IXP4XX_GPIO_GPIT2R;
177 } else { /* pins 0-7 */
178 int_reg = IXP4XX_GPIO_GPIT1R;
179 }
180
181 /* Clear the style for the appropriate pin */
182 *int_reg &= ~(IXP4XX_GPIO_STYLE_CLEAR <<
183 (line * IXP4XX_GPIO_STYLE_SIZE));
184
Deepak Saxenaf7e8bbb82006-01-04 17:17:10 +0000185 *IXP4XX_GPIO_GPISR = (1 << line);
186
Deepak Saxenabdf82b52005-08-29 22:46:30 +0100187 /* Set the new style */
188 *int_reg |= (int_style << (line * IXP4XX_GPIO_STYLE_SIZE));
David Vrabel6132f9e2005-09-26 19:52:56 +0100189
Alessandro Zummo73deb7d2006-03-20 17:10:12 +0000190 /* Configure the line as an input */
Lennert Buytenhekee040872010-11-29 10:33:49 +0100191 gpio_line_config(irq2gpio[d->irq], IXP4XX_GPIO_IN);
Alessandro Zummo73deb7d2006-03-20 17:10:12 +0000192
David Vrabel6132f9e2005-09-26 19:52:56 +0100193 return 0;
Deepak Saxenabdf82b52005-08-29 22:46:30 +0100194}
195
Lennert Buytenhekee040872010-11-29 10:33:49 +0100196static void ixp4xx_irq_mask(struct irq_data *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197{
Lennert Buytenhekee040872010-11-29 10:33:49 +0100198 if ((cpu_is_ixp46x() || cpu_is_ixp43x()) && d->irq >= 32)
199 *IXP4XX_ICMR2 &= ~(1 << (d->irq - 32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200 else
Lennert Buytenhekee040872010-11-29 10:33:49 +0100201 *IXP4XX_ICMR &= ~(1 << d->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202}
203
Lennert Buytenhekee040872010-11-29 10:33:49 +0100204static void ixp4xx_irq_ack(struct irq_data *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205{
Lennert Buytenhekee040872010-11-29 10:33:49 +0100206 int line = (d->irq < 32) ? irq2gpio[d->irq] : -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207
208 if (line >= 0)
Deepak Saxenaf7e8bbb82006-01-04 17:17:10 +0000209 *IXP4XX_GPIO_GPISR = (1 << line);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210}
211
212/*
213 * Level triggered interrupts on GPIO lines can only be cleared when the
214 * interrupt condition disappears.
215 */
Lennert Buytenhekee040872010-11-29 10:33:49 +0100216static void ixp4xx_irq_unmask(struct irq_data *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217{
Lennert Buytenhekee040872010-11-29 10:33:49 +0100218 if (!(ixp4xx_irq_edge & (1 << d->irq)))
219 ixp4xx_irq_ack(d);
Kevin Hilman984d1152006-11-03 01:47:20 +0100220
Lennert Buytenhekee040872010-11-29 10:33:49 +0100221 if ((cpu_is_ixp46x() || cpu_is_ixp43x()) && d->irq >= 32)
222 *IXP4XX_ICMR2 |= (1 << (d->irq - 32));
Kevin Hilman984d1152006-11-03 01:47:20 +0100223 else
Lennert Buytenhekee040872010-11-29 10:33:49 +0100224 *IXP4XX_ICMR |= (1 << d->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225}
226
Russell King10dd5ce2006-11-23 11:41:32 +0000227static struct irq_chip ixp4xx_irq_chip = {
Kevin Hilman984d1152006-11-03 01:47:20 +0100228 .name = "IXP4xx",
Lennert Buytenhekee040872010-11-29 10:33:49 +0100229 .irq_ack = ixp4xx_irq_ack,
230 .irq_mask = ixp4xx_irq_mask,
231 .irq_unmask = ixp4xx_irq_unmask,
232 .irq_set_type = ixp4xx_set_irq_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233};
234
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235void __init ixp4xx_init_irq(void)
236{
237 int i = 0;
238
Nicolas Pitre12d2b4e2011-08-03 07:25:39 -0400239 /*
240 * ixp4xx does not implement the XScale PWRMODE register
241 * so it must not call cpu_do_idle().
242 */
243 disable_hlt();
244
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245 /* Route all sources to IRQ instead of FIQ */
246 *IXP4XX_ICLR = 0x0;
247
248 /* Disable all interrupt */
249 *IXP4XX_ICMR = 0x0;
250
Ruslan V. Sushko45fba082007-04-06 15:00:31 +0100251 if (cpu_is_ixp46x() || cpu_is_ixp43x()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252 /* Route upper 32 sources to IRQ instead of FIQ */
253 *IXP4XX_ICLR2 = 0x00;
254
255 /* Disable upper 32 interrupts */
256 *IXP4XX_ICMR2 = 0x00;
257 }
258
259 /* Default to all level triggered */
Kevin Hilman984d1152006-11-03 01:47:20 +0100260 for(i = 0; i < NR_IRQS; i++) {
Thomas Gleixnerf38c02f2011-03-24 13:35:09 +0100261 irq_set_chip_and_handler(i, &ixp4xx_irq_chip,
262 handle_level_irq);
Kevin Hilman984d1152006-11-03 01:47:20 +0100263 set_irq_flags(i, IRQF_VALID);
264 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265}
266
267
268/*************************************************************************
269 * IXP4xx timer tick
270 * We use OS timer1 on the CPU for the timer tick and the timestamp
271 * counter as a source of real clock ticks to account for missed jiffies.
272 *************************************************************************/
273
Linus Torvalds0cd61b62006-10-06 10:53:39 -0700274static irqreturn_t ixp4xx_timer_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275{
Mikael Petterssonceb69a82009-09-11 00:59:07 +0200276 struct clock_event_device *evt = dev_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277
278 /* Clear Pending Interrupt by writing '1' to it */
279 *IXP4XX_OSST = IXP4XX_OSST_TIMER_1_PEND;
280
Kevin Hilmane32f1502007-03-08 20:23:59 +0100281 evt->event_handler(evt);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282
283 return IRQ_HANDLED;
284}
285
286static struct irqaction ixp4xx_timer_irq = {
Kevin Hilmane32f1502007-03-08 20:23:59 +0100287 .name = "timer1",
Bernhard Walleb30faba2007-05-08 00:35:39 -0700288 .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
Russell King09b8b5f2005-06-26 17:06:36 +0100289 .handler = ixp4xx_timer_interrupt,
Mikael Petterssonceb69a82009-09-11 00:59:07 +0200290 .dev_id = &clockevent_ixp4xx,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291};
292
Michael-Luke Jones435c5da2007-05-23 22:38:45 +0100293void __init ixp4xx_timer_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294{
Kevin Hilmane32f1502007-03-08 20:23:59 +0100295 /* Reset/disable counter */
296 *IXP4XX_OSRT1 = 0;
297
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298 /* Clear Pending Interrupt by writing '1' to it */
299 *IXP4XX_OSST = IXP4XX_OSST_TIMER_1_PEND;
300
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301 /* Reset time-stamp counter */
302 *IXP4XX_OSTS = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700303
304 /* Connect the interrupt handler and enable the interrupt */
305 setup_irq(IRQ_IXP4XX_TIMER1, &ixp4xx_timer_irq);
Kevin Hilmanf9a8ca12006-12-06 00:45:07 +0100306
307 ixp4xx_clocksource_init();
Kevin Hilmane32f1502007-03-08 20:23:59 +0100308 ixp4xx_clockevent_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309}
310
311struct sys_timer ixp4xx_timer = {
312 .init = ixp4xx_timer_init,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313};
314
Milan Svobodae520a362006-12-01 11:36:41 +0100315static struct pxa2xx_udc_mach_info ixp4xx_udc_info;
316
317void __init ixp4xx_set_udc_info(struct pxa2xx_udc_mach_info *info)
318{
319 memcpy(&ixp4xx_udc_info, info, sizeof *info);
320}
321
322static struct resource ixp4xx_udc_resources[] = {
323 [0] = {
324 .start = 0xc800b000,
325 .end = 0xc800bfff,
326 .flags = IORESOURCE_MEM,
327 },
328 [1] = {
329 .start = IRQ_IXP4XX_USB,
330 .end = IRQ_IXP4XX_USB,
331 .flags = IORESOURCE_IRQ,
332 },
333};
334
335/*
Philipp Zabel7a857622008-06-22 23:36:39 +0100336 * USB device controller. The IXP4xx uses the same controller as PXA25X,
Milan Svobodae520a362006-12-01 11:36:41 +0100337 * so we just use the same device.
338 */
339static struct platform_device ixp4xx_udc_device = {
Philipp Zabel7a857622008-06-22 23:36:39 +0100340 .name = "pxa25x-udc",
Milan Svobodae520a362006-12-01 11:36:41 +0100341 .id = -1,
342 .num_resources = 2,
343 .resource = ixp4xx_udc_resources,
344 .dev = {
345 .platform_data = &ixp4xx_udc_info,
346 },
347};
348
349static struct platform_device *ixp4xx_devices[] __initdata = {
350 &ixp4xx_udc_device,
351};
352
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353static struct resource ixp46x_i2c_resources[] = {
354 [0] = {
355 .start = 0xc8011000,
356 .end = 0xc801101c,
357 .flags = IORESOURCE_MEM,
358 },
359 [1] = {
360 .start = IRQ_IXP4XX_I2C,
361 .end = IRQ_IXP4XX_I2C,
362 .flags = IORESOURCE_IRQ
363 }
364};
365
366/*
367 * I2C controller. The IXP46x uses the same block as the IOP3xx, so
368 * we just use the same device name.
369 */
370static struct platform_device ixp46x_i2c_controller = {
371 .name = "IOP3xx-I2C",
372 .id = 0,
373 .num_resources = 2,
374 .resource = ixp46x_i2c_resources
375};
376
377static struct platform_device *ixp46x_devices[] __initdata = {
378 &ixp46x_i2c_controller
379};
380
Deepak Saxena54e269e2006-01-05 20:59:29 +0000381unsigned long ixp4xx_exp_bus_size;
David Vrabel1e74c892006-01-18 22:46:43 +0000382EXPORT_SYMBOL(ixp4xx_exp_bus_size);
Deepak Saxena54e269e2006-01-05 20:59:29 +0000383
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384void __init ixp4xx_sys_init(void)
385{
Deepak Saxena54e269e2006-01-05 20:59:29 +0000386 ixp4xx_exp_bus_size = SZ_16M;
387
Milan Svobodae520a362006-12-01 11:36:41 +0100388 platform_add_devices(ixp4xx_devices, ARRAY_SIZE(ixp4xx_devices));
389
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390 if (cpu_is_ixp46x()) {
Deepak Saxena54e269e2006-01-05 20:59:29 +0000391 int region;
392
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393 platform_add_devices(ixp46x_devices,
394 ARRAY_SIZE(ixp46x_devices));
Deepak Saxena54e269e2006-01-05 20:59:29 +0000395
396 for (region = 0; region < 7; region++) {
397 if((*(IXP4XX_EXP_REG(0x4 * region)) & 0x200)) {
398 ixp4xx_exp_bus_size = SZ_32M;
399 break;
400 }
401 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402 }
Deepak Saxena54e269e2006-01-05 20:59:29 +0000403
David Vrabel1e74c892006-01-18 22:46:43 +0000404 printk("IXP4xx: Using %luMiB expansion bus window size\n",
Deepak Saxena54e269e2006-01-05 20:59:29 +0000405 ixp4xx_exp_bus_size >> 20);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406}
407
Kevin Hilmane32f1502007-03-08 20:23:59 +0100408/*
Russell King5b0d4952010-12-15 21:23:13 +0000409 * sched_clock()
410 */
Marc Zyngier2f0778af2011-12-15 12:19:23 +0100411static u32 notrace ixp4xx_read_sched_clock(void)
Russell King5b0d4952010-12-15 21:23:13 +0000412{
Marc Zyngier2f0778af2011-12-15 12:19:23 +0100413 return *IXP4XX_OSTS;
Russell King5b0d4952010-12-15 21:23:13 +0000414}
415
416/*
Kevin Hilmane32f1502007-03-08 20:23:59 +0100417 * clocksource
418 */
Richard Cochran900b1702011-07-15 21:33:12 +0200419
420static cycle_t ixp4xx_clocksource_read(struct clocksource *c)
421{
422 return *IXP4XX_OSTS;
423}
424
Ben Hutchingse66a0222010-12-11 20:17:54 +0000425unsigned long ixp4xx_timer_freq = IXP4XX_TIMER_FREQ;
Krzysztof Halasa5dbc4652009-09-05 03:59:49 +0000426EXPORT_SYMBOL(ixp4xx_timer_freq);
Mikael Petterssonceb69a82009-09-11 00:59:07 +0200427static void __init ixp4xx_clocksource_init(void)
Kevin Hilman84904d02006-09-22 00:58:57 +0100428{
Marc Zyngier2f0778af2011-12-15 12:19:23 +0100429 setup_sched_clock(ixp4xx_read_sched_clock, 32, ixp4xx_timer_freq);
Russell King5b0d4952010-12-15 21:23:13 +0000430
Richard Cochran900b1702011-07-15 21:33:12 +0200431 clocksource_mmio_init(NULL, "OSTS", ixp4xx_timer_freq, 200, 32,
432 ixp4xx_clocksource_read);
Kevin Hilman84904d02006-09-22 00:58:57 +0100433}
Kevin Hilmane32f1502007-03-08 20:23:59 +0100434
435/*
436 * clockevents
437 */
438static int ixp4xx_set_next_event(unsigned long evt,
439 struct clock_event_device *unused)
440{
441 unsigned long opts = *IXP4XX_OSRT1 & IXP4XX_OST_RELOAD_MASK;
442
443 *IXP4XX_OSRT1 = (evt & ~IXP4XX_OST_RELOAD_MASK) | opts;
444
445 return 0;
446}
447
448static void ixp4xx_set_mode(enum clock_event_mode mode,
449 struct clock_event_device *evt)
450{
Kevin Hilman553876c2007-12-12 00:32:58 +0100451 unsigned long opts = *IXP4XX_OSRT1 & IXP4XX_OST_RELOAD_MASK;
452 unsigned long osrt = *IXP4XX_OSRT1 & ~IXP4XX_OST_RELOAD_MASK;
Kevin Hilmane32f1502007-03-08 20:23:59 +0100453
454 switch (mode) {
455 case CLOCK_EVT_MODE_PERIODIC:
456 osrt = LATCH & ~IXP4XX_OST_RELOAD_MASK;
457 opts = IXP4XX_OST_ENABLE;
458 break;
459 case CLOCK_EVT_MODE_ONESHOT:
460 /* period set by 'set next_event' */
461 osrt = 0;
462 opts = IXP4XX_OST_ENABLE | IXP4XX_OST_ONE_SHOT;
463 break;
464 case CLOCK_EVT_MODE_SHUTDOWN:
Kevin Hilman553876c2007-12-12 00:32:58 +0100465 opts &= ~IXP4XX_OST_ENABLE;
466 break;
467 case CLOCK_EVT_MODE_RESUME:
468 opts |= IXP4XX_OST_ENABLE;
469 break;
Kevin Hilmane32f1502007-03-08 20:23:59 +0100470 case CLOCK_EVT_MODE_UNUSED:
471 default:
472 osrt = opts = 0;
473 break;
474 }
475
476 *IXP4XX_OSRT1 = osrt | opts;
477}
478
479static struct clock_event_device clockevent_ixp4xx = {
480 .name = "ixp4xx timer1",
481 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
482 .rating = 200,
483 .shift = 24,
484 .set_mode = ixp4xx_set_mode,
485 .set_next_event = ixp4xx_set_next_event,
486};
487
Mikael Petterssonceb69a82009-09-11 00:59:07 +0200488static void __init ixp4xx_clockevent_init(void)
Kevin Hilmane32f1502007-03-08 20:23:59 +0100489{
Ben Hutchingse66a0222010-12-11 20:17:54 +0000490 clockevent_ixp4xx.mult = div_sc(IXP4XX_TIMER_FREQ, NSEC_PER_SEC,
Kevin Hilmane32f1502007-03-08 20:23:59 +0100491 clockevent_ixp4xx.shift);
492 clockevent_ixp4xx.max_delta_ns =
493 clockevent_delta2ns(0xfffffffe, &clockevent_ixp4xx);
494 clockevent_ixp4xx.min_delta_ns =
495 clockevent_delta2ns(0xf, &clockevent_ixp4xx);
Rusty Russell320ab2b2008-12-13 21:20:26 +1030496 clockevent_ixp4xx.cpumask = cpumask_of(0);
Kevin Hilmane32f1502007-03-08 20:23:59 +0100497
498 clockevents_register_device(&clockevent_ixp4xx);
Kevin Hilmane32f1502007-03-08 20:23:59 +0100499}
Russell Kingd1b860f2011-11-05 12:10:55 +0000500
501void ixp4xx_restart(char mode, const char *cmd)
502{
503 if ( 1 && mode == 's') {
504 /* Jump into ROM at address 0 */
505 soft_restart(0);
506 } else {
507 /* Use on-chip reset capability */
508
509 /* set the "key" register to enable access to
510 * "timer" and "enable" registers
511 */
512 *IXP4XX_OSWK = IXP4XX_WDT_KEY;
513
514 /* write 0 to the timer register for an immediate reset */
515 *IXP4XX_OSWT = 0;
516
517 *IXP4XX_OSWE = IXP4XX_WDT_RESET_ENABLE | IXP4XX_WDT_COUNT_ENABLE;
518 }
519}