blob: 38f30270cb9feb3499380a5af1b0b295405acd07 [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright (C) 2007 Ben Skeggs.
3 *
4 * All Rights Reserved.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining
7 * a copy of this software and associated documentation files (the
8 * "Software"), to deal in the Software without restriction, including
9 * without limitation the rights to use, copy, modify, merge, publish,
10 * distribute, sublicense, and/or sell copies of the Software, and to
11 * permit persons to whom the Software is furnished to do so, subject to
12 * the following conditions:
13 *
14 * The above copyright notice and this permission notice (including the
15 * next paragraph) shall be included in all copies or substantial
16 * portions of the Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
19 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
20 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
21 * IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
22 * LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
23 * OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
24 * WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
25 *
26 */
27
28#include "drmP.h"
29#include "drm.h"
Ben Skeggsa11c3192010-08-27 10:00:25 +100030
Ben Skeggs6ee73862009-12-11 19:24:15 +100031#include "nouveau_drv.h"
Ben Skeggsa11c3192010-08-27 10:00:25 +100032#include "nouveau_vm.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100033
Ben Skeggsf869ef82010-11-15 11:53:16 +100034#define BAR1_VM_BASE 0x0020000000ULL
35#define BAR1_VM_SIZE pci_resource_len(dev->pdev, 1)
36#define BAR3_VM_BASE 0x0000000000ULL
37#define BAR3_VM_SIZE pci_resource_len(dev->pdev, 3)
38
Ben Skeggs6ee73862009-12-11 19:24:15 +100039struct nv50_instmem_priv {
40 uint32_t save1700[5]; /* 0x1700->0x1710 */
41
Ben Skeggsf869ef82010-11-15 11:53:16 +100042 struct nouveau_gpuobj *bar1_dmaobj;
43 struct nouveau_gpuobj *bar3_dmaobj;
Ben Skeggs6ee73862009-12-11 19:24:15 +100044};
45
Ben Skeggsfbd28952010-09-01 15:24:34 +100046static void
47nv50_channel_del(struct nouveau_channel **pchan)
48{
49 struct nouveau_channel *chan;
Ben Skeggs6ee73862009-12-11 19:24:15 +100050
Ben Skeggsfbd28952010-09-01 15:24:34 +100051 chan = *pchan;
52 *pchan = NULL;
53 if (!chan)
54 return;
55
56 nouveau_gpuobj_ref(NULL, &chan->ramfc);
Ben Skeggsf869ef82010-11-15 11:53:16 +100057 nouveau_vm_ref(NULL, &chan->vm, chan->vm_pd);
Ben Skeggsfbd28952010-09-01 15:24:34 +100058 nouveau_gpuobj_ref(NULL, &chan->vm_pd);
59 if (chan->ramin_heap.free_stack.next)
60 drm_mm_takedown(&chan->ramin_heap);
61 nouveau_gpuobj_ref(NULL, &chan->ramin);
62 kfree(chan);
63}
64
65static int
Ben Skeggsf869ef82010-11-15 11:53:16 +100066nv50_channel_new(struct drm_device *dev, u32 size, struct nouveau_vm *vm,
Ben Skeggsfbd28952010-09-01 15:24:34 +100067 struct nouveau_channel **pchan)
68{
69 struct drm_nouveau_private *dev_priv = dev->dev_private;
70 u32 pgd = (dev_priv->chipset == 0x50) ? 0x1400 : 0x0200;
71 u32 fc = (dev_priv->chipset == 0x50) ? 0x0000 : 0x4200;
72 struct nouveau_channel *chan;
Ben Skeggsf869ef82010-11-15 11:53:16 +100073 int ret, i;
Ben Skeggsfbd28952010-09-01 15:24:34 +100074
75 chan = kzalloc(sizeof(*chan), GFP_KERNEL);
76 if (!chan)
77 return -ENOMEM;
78 chan->dev = dev;
79
80 ret = nouveau_gpuobj_new(dev, NULL, size, 0x1000, 0, &chan->ramin);
81 if (ret) {
82 nv50_channel_del(&chan);
83 return ret;
84 }
85
86 ret = drm_mm_init(&chan->ramin_heap, 0x6000, chan->ramin->size);
87 if (ret) {
88 nv50_channel_del(&chan);
89 return ret;
90 }
91
92 ret = nouveau_gpuobj_new_fake(dev, chan->ramin->pinst == ~0 ? ~0 :
93 chan->ramin->pinst + pgd,
94 chan->ramin->vinst + pgd,
95 0x4000, NVOBJ_FLAG_ZERO_ALLOC,
96 &chan->vm_pd);
97 if (ret) {
98 nv50_channel_del(&chan);
99 return ret;
100 }
101
Ben Skeggsf869ef82010-11-15 11:53:16 +1000102 for (i = 0; i < 0x4000; i += 8) {
103 nv_wo32(chan->vm_pd, i + 0, 0x00000000);
104 nv_wo32(chan->vm_pd, i + 4, 0xdeadcafe);
105 }
106
107 ret = nouveau_vm_ref(vm, &chan->vm, chan->vm_pd);
108 if (ret) {
109 nv50_channel_del(&chan);
110 return ret;
111 }
112
Ben Skeggsfbd28952010-09-01 15:24:34 +1000113 ret = nouveau_gpuobj_new_fake(dev, chan->ramin->pinst == ~0 ? ~0 :
114 chan->ramin->pinst + fc,
115 chan->ramin->vinst + fc, 0x100,
116 NVOBJ_FLAG_ZERO_ALLOC, &chan->ramfc);
117 if (ret) {
118 nv50_channel_del(&chan);
119 return ret;
120 }
121
122 *pchan = chan;
123 return 0;
124}
Ben Skeggs6ee73862009-12-11 19:24:15 +1000125
126int
127nv50_instmem_init(struct drm_device *dev)
128{
129 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000130 struct nv50_instmem_priv *priv;
Ben Skeggsfbd28952010-09-01 15:24:34 +1000131 struct nouveau_channel *chan;
Ben Skeggsf869ef82010-11-15 11:53:16 +1000132 struct nouveau_vm *vm;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000133 int ret, i;
Ben Skeggsfbd28952010-09-01 15:24:34 +1000134 u32 tmp;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000135
136 priv = kzalloc(sizeof(*priv), GFP_KERNEL);
137 if (!priv)
138 return -ENOMEM;
139 dev_priv->engine.instmem.priv = priv;
140
141 /* Save state, will restore at takedown. */
142 for (i = 0x1700; i <= 0x1710; i += 4)
143 priv->save1700[(i-0x1700)/4] = nv_rd32(dev, i);
144
Ben Skeggsfbd28952010-09-01 15:24:34 +1000145 /* Global PRAMIN heap */
146 ret = drm_mm_init(&dev_priv->ramin_heap, 0, dev_priv->ramin_size);
147 if (ret) {
148 NV_ERROR(dev, "Failed to init RAMIN heap\n");
Ben Skeggsf869ef82010-11-15 11:53:16 +1000149 goto error;
Ben Skeggsfbd28952010-09-01 15:24:34 +1000150 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000151
Ben Skeggsf869ef82010-11-15 11:53:16 +1000152 /* BAR3 */
153 ret = nouveau_vm_new(dev, BAR3_VM_BASE, BAR3_VM_SIZE, BAR3_VM_BASE,
154 29, 12, 16, &dev_priv->bar3_vm);
Ben Skeggsfbd28952010-09-01 15:24:34 +1000155 if (ret)
Ben Skeggsf869ef82010-11-15 11:53:16 +1000156 goto error;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000157
Ben Skeggsf869ef82010-11-15 11:53:16 +1000158 ret = nouveau_gpuobj_new(dev, NULL, (BAR3_VM_SIZE >> 12) * 8,
159 0x1000, NVOBJ_FLAG_DONT_MAP |
160 NVOBJ_FLAG_ZERO_ALLOC,
161 &dev_priv->bar3_vm->pgt[0].obj);
Ben Skeggsfbd28952010-09-01 15:24:34 +1000162 if (ret)
Ben Skeggsf869ef82010-11-15 11:53:16 +1000163 goto error;
164 dev_priv->bar3_vm->pgt[0].page_shift = 12;
165 dev_priv->bar3_vm->pgt[0].refcount = 1;
Ben Skeggsfbd28952010-09-01 15:24:34 +1000166
Ben Skeggsf869ef82010-11-15 11:53:16 +1000167 nv50_instmem_map(dev_priv->bar3_vm->pgt[0].obj);
Ben Skeggsfbd28952010-09-01 15:24:34 +1000168
Ben Skeggsf869ef82010-11-15 11:53:16 +1000169 ret = nv50_channel_new(dev, 128 * 1024, dev_priv->bar3_vm, &chan);
Ben Skeggsfbd28952010-09-01 15:24:34 +1000170 if (ret)
Ben Skeggsf869ef82010-11-15 11:53:16 +1000171 goto error;
172 dev_priv->channels.ptr[0] = dev_priv->channels.ptr[127] = chan;
Ben Skeggsfbd28952010-09-01 15:24:34 +1000173
Ben Skeggsf869ef82010-11-15 11:53:16 +1000174 ret = nv50_gpuobj_dma_new(chan, 0x0000, BAR3_VM_BASE, BAR3_VM_SIZE,
175 NV_MEM_TARGET_VM, NV_MEM_ACCESS_VM,
176 NV_MEM_TYPE_VM, NV_MEM_COMP_VM,
177 &priv->bar3_dmaobj);
178 if (ret)
179 goto error;
Ben Skeggsfbd28952010-09-01 15:24:34 +1000180
Ben Skeggsfbd28952010-09-01 15:24:34 +1000181 nv_wr32(dev, 0x001704, 0x00000000 | (chan->ramin->vinst >> 12));
182 nv_wr32(dev, 0x001704, 0x40000000 | (chan->ramin->vinst >> 12));
Ben Skeggsf869ef82010-11-15 11:53:16 +1000183 nv_wr32(dev, 0x00170c, 0x80000000 | (priv->bar3_dmaobj->cinst >> 4));
Ben Skeggsfbd28952010-09-01 15:24:34 +1000184
185 tmp = nv_ri32(dev, 0);
186 nv_wi32(dev, 0, ~tmp);
187 if (nv_ri32(dev, 0) != ~tmp) {
188 NV_ERROR(dev, "PRAMIN readback failed\n");
Ben Skeggsf869ef82010-11-15 11:53:16 +1000189 ret = -EIO;
190 goto error;
Ben Skeggsfbd28952010-09-01 15:24:34 +1000191 }
192 nv_wi32(dev, 0, tmp);
193
194 dev_priv->ramin_available = true;
195
Ben Skeggsf869ef82010-11-15 11:53:16 +1000196 /* BAR1 */
197 ret = nouveau_vm_new(dev, BAR1_VM_BASE, BAR1_VM_SIZE, BAR1_VM_BASE,
198 29, 12, 16, &vm);
199 if (ret)
200 goto error;
201
202 ret = nouveau_vm_ref(vm, &dev_priv->bar1_vm, chan->vm_pd);
203 if (ret)
204 goto error;
205 nouveau_vm_ref(NULL, &vm, NULL);
206
207 ret = nv50_gpuobj_dma_new(chan, 0x0000, BAR1_VM_BASE, BAR1_VM_SIZE,
208 NV_MEM_TARGET_VM, NV_MEM_ACCESS_VM,
209 NV_MEM_TYPE_VM, NV_MEM_COMP_VM,
210 &priv->bar1_dmaobj);
211 if (ret)
212 goto error;
213
214 nv_wr32(dev, 0x001708, 0x80000000 | (priv->bar1_dmaobj->cinst >> 4));
215 for (i = 0; i < 8; i++)
216 nv_wr32(dev, 0x1900 + (i*4), 0);
217
Ben Skeggsb571fe22010-11-16 10:13:05 +1000218 /* Create shared channel VM, space is reserved at the beginning
219 * to catch "NULL pointer" references
Ben Skeggs4c1361422010-11-15 11:54:21 +1000220 */
Ben Skeggsb571fe22010-11-16 10:13:05 +1000221 ret = nouveau_vm_new(dev, 0, (1ULL << 40), 0x0020000000ULL,
Ben Skeggs4c1361422010-11-15 11:54:21 +1000222 29, 12, 16, &dev_priv->chan_vm);
223 if (ret)
224 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000225
Ben Skeggs6ee73862009-12-11 19:24:15 +1000226 return 0;
Ben Skeggsf869ef82010-11-15 11:53:16 +1000227
228error:
229 nv50_instmem_takedown(dev);
230 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000231}
232
233void
234nv50_instmem_takedown(struct drm_device *dev)
235{
236 struct drm_nouveau_private *dev_priv = dev->dev_private;
237 struct nv50_instmem_priv *priv = dev_priv->engine.instmem.priv;
Ben Skeggscff5c132010-10-06 16:16:59 +1000238 struct nouveau_channel *chan = dev_priv->channels.ptr[0];
Ben Skeggs6ee73862009-12-11 19:24:15 +1000239 int i;
240
241 NV_DEBUG(dev, "\n");
242
243 if (!priv)
244 return;
245
Ben Skeggsfbd28952010-09-01 15:24:34 +1000246 dev_priv->ramin_available = false;
247
Ben Skeggs4c1361422010-11-15 11:54:21 +1000248 nouveau_vm_ref(NULL, &dev_priv->chan_vm, NULL);
Ben Skeggsf869ef82010-11-15 11:53:16 +1000249
Ben Skeggs6ee73862009-12-11 19:24:15 +1000250 for (i = 0x1700; i <= 0x1710; i += 4)
251 nv_wr32(dev, i, priv->save1700[(i - 0x1700) / 4]);
252
Ben Skeggsf869ef82010-11-15 11:53:16 +1000253 nouveau_gpuobj_ref(NULL, &priv->bar3_dmaobj);
254 nouveau_gpuobj_ref(NULL, &priv->bar1_dmaobj);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000255
Ben Skeggsf869ef82010-11-15 11:53:16 +1000256 nouveau_vm_ref(NULL, &dev_priv->bar1_vm, chan->vm_pd);
257 dev_priv->channels.ptr[127] = 0;
258 nv50_channel_del(&dev_priv->channels.ptr[0]);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000259
Ben Skeggsf869ef82010-11-15 11:53:16 +1000260 nouveau_gpuobj_ref(NULL, &dev_priv->bar3_vm->pgt[0].obj);
261 nouveau_vm_ref(NULL, &dev_priv->bar3_vm, NULL);
262
263 if (dev_priv->ramin_heap.free_stack.next)
264 drm_mm_takedown(&dev_priv->ramin_heap);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000265
266 dev_priv->engine.instmem.priv = NULL;
267 kfree(priv);
268}
269
270int
271nv50_instmem_suspend(struct drm_device *dev)
272{
273 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000274
Ben Skeggsdc1e5c02010-10-25 15:23:59 +1000275 dev_priv->ramin_available = false;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000276 return 0;
277}
278
279void
280nv50_instmem_resume(struct drm_device *dev)
281{
282 struct drm_nouveau_private *dev_priv = dev->dev_private;
283 struct nv50_instmem_priv *priv = dev_priv->engine.instmem.priv;
Ben Skeggscff5c132010-10-06 16:16:59 +1000284 struct nouveau_channel *chan = dev_priv->channels.ptr[0];
Ben Skeggs6ee73862009-12-11 19:24:15 +1000285 int i;
286
Ben Skeggs6ee73862009-12-11 19:24:15 +1000287 /* Poke the relevant regs, and pray it works :) */
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000288 nv_wr32(dev, NV50_PUNK_BAR_CFG_BASE, (chan->ramin->vinst >> 12));
Ben Skeggs6ee73862009-12-11 19:24:15 +1000289 nv_wr32(dev, NV50_PUNK_UNK1710, 0);
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000290 nv_wr32(dev, NV50_PUNK_BAR_CFG_BASE, (chan->ramin->vinst >> 12) |
Ben Skeggs6ee73862009-12-11 19:24:15 +1000291 NV50_PUNK_BAR_CFG_BASE_VALID);
Ben Skeggsf869ef82010-11-15 11:53:16 +1000292 nv_wr32(dev, NV50_PUNK_BAR1_CTXDMA, (priv->bar1_dmaobj->cinst >> 4) |
Ben Skeggs6ee73862009-12-11 19:24:15 +1000293 NV50_PUNK_BAR1_CTXDMA_VALID);
Ben Skeggsf869ef82010-11-15 11:53:16 +1000294 nv_wr32(dev, NV50_PUNK_BAR3_CTXDMA, (priv->bar3_dmaobj->cinst >> 4) |
Ben Skeggs6ee73862009-12-11 19:24:15 +1000295 NV50_PUNK_BAR3_CTXDMA_VALID);
296
297 for (i = 0; i < 8; i++)
298 nv_wr32(dev, 0x1900 + (i*4), 0);
Ben Skeggsdc1e5c02010-10-25 15:23:59 +1000299
300 dev_priv->ramin_available = true;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000301}
302
Ben Skeggse41115d2010-11-01 11:45:02 +1000303struct nv50_gpuobj_node {
Ben Skeggsf869ef82010-11-15 11:53:16 +1000304 struct nouveau_vram *vram;
Ben Skeggs34cf01b2010-11-22 10:48:51 +1000305 struct nouveau_vma chan_vma;
Ben Skeggse41115d2010-11-01 11:45:02 +1000306 u32 align;
307};
308
309
Ben Skeggs6ee73862009-12-11 19:24:15 +1000310int
Ben Skeggse41115d2010-11-01 11:45:02 +1000311nv50_instmem_get(struct nouveau_gpuobj *gpuobj, u32 size, u32 align)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000312{
Ben Skeggse41115d2010-11-01 11:45:02 +1000313 struct drm_device *dev = gpuobj->dev;
Ben Skeggs34cf01b2010-11-22 10:48:51 +1000314 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000315 struct nouveau_vram_engine *vram = &dev_priv->engine.vram;
Ben Skeggse41115d2010-11-01 11:45:02 +1000316 struct nv50_gpuobj_node *node = NULL;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000317 int ret;
318
Ben Skeggse41115d2010-11-01 11:45:02 +1000319 node = kzalloc(sizeof(*node), GFP_KERNEL);
320 if (!node)
321 return -ENOMEM;
322 node->align = align;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000323
Ben Skeggsf869ef82010-11-15 11:53:16 +1000324 size = (size + 4095) & ~4095;
325 align = max(align, (u32)4096);
326
Ben Skeggs60d2a882010-12-06 15:28:54 +1000327 ret = vram->get(dev, size, align, 0, 0, &node->vram);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000328 if (ret) {
Ben Skeggsf869ef82010-11-15 11:53:16 +1000329 kfree(node);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000330 return ret;
331 }
332
Ben Skeggsf869ef82010-11-15 11:53:16 +1000333 gpuobj->vinst = node->vram->offset;
Ben Skeggs34cf01b2010-11-22 10:48:51 +1000334
335 if (gpuobj->flags & NVOBJ_FLAG_VM) {
336 ret = nouveau_vm_get(dev_priv->chan_vm, size, 12,
337 NV_MEM_ACCESS_RW | NV_MEM_ACCESS_SYS,
338 &node->chan_vma);
339 if (ret) {
Ben Skeggs60d2a882010-12-06 15:28:54 +1000340 vram->put(dev, &node->vram);
Ben Skeggs34cf01b2010-11-22 10:48:51 +1000341 kfree(node);
342 return ret;
343 }
344
345 nouveau_vm_map(&node->chan_vma, node->vram);
346 gpuobj->vinst = node->chan_vma.offset;
347 }
348
349 gpuobj->size = size;
350 gpuobj->node = node;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000351 return 0;
352}
353
354void
Ben Skeggse41115d2010-11-01 11:45:02 +1000355nv50_instmem_put(struct nouveau_gpuobj *gpuobj)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000356{
Ben Skeggsf869ef82010-11-15 11:53:16 +1000357 struct drm_device *dev = gpuobj->dev;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000358 struct drm_nouveau_private *dev_priv = dev->dev_private;
359 struct nouveau_vram_engine *vram = &dev_priv->engine.vram;
Ben Skeggse41115d2010-11-01 11:45:02 +1000360 struct nv50_gpuobj_node *node;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000361
Ben Skeggse41115d2010-11-01 11:45:02 +1000362 node = gpuobj->node;
363 gpuobj->node = NULL;
364
Ben Skeggs34cf01b2010-11-22 10:48:51 +1000365 if (node->chan_vma.node) {
366 nouveau_vm_unmap(&node->chan_vma);
367 nouveau_vm_put(&node->chan_vma);
368 }
Ben Skeggs60d2a882010-12-06 15:28:54 +1000369 vram->put(dev, &node->vram);
Ben Skeggse41115d2010-11-01 11:45:02 +1000370 kfree(node);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000371}
372
373int
Ben Skeggse41115d2010-11-01 11:45:02 +1000374nv50_instmem_map(struct nouveau_gpuobj *gpuobj)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000375{
Ben Skeggse41115d2010-11-01 11:45:02 +1000376 struct drm_nouveau_private *dev_priv = gpuobj->dev->dev_private;
Ben Skeggse41115d2010-11-01 11:45:02 +1000377 struct nv50_gpuobj_node *node = gpuobj->node;
Ben Skeggsf869ef82010-11-15 11:53:16 +1000378 int ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000379
Ben Skeggsf869ef82010-11-15 11:53:16 +1000380 ret = nouveau_vm_get(dev_priv->bar3_vm, gpuobj->size, 12,
381 NV_MEM_ACCESS_RW, &node->vram->bar_vma);
382 if (ret)
383 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000384
Ben Skeggsf869ef82010-11-15 11:53:16 +1000385 nouveau_vm_map(&node->vram->bar_vma, node->vram);
386 gpuobj->pinst = node->vram->bar_vma.offset;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000387 return 0;
388}
389
Ben Skeggse41115d2010-11-01 11:45:02 +1000390void
391nv50_instmem_unmap(struct nouveau_gpuobj *gpuobj)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000392{
Ben Skeggse41115d2010-11-01 11:45:02 +1000393 struct nv50_gpuobj_node *node = gpuobj->node;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000394
Ben Skeggsf869ef82010-11-15 11:53:16 +1000395 if (node->vram->bar_vma.node) {
396 nouveau_vm_unmap(&node->vram->bar_vma);
397 nouveau_vm_put(&node->vram->bar_vma);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000398 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000399}
400
401void
Ben Skeggsf56cb862010-07-08 11:29:10 +1000402nv50_instmem_flush(struct drm_device *dev)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000403{
Ben Skeggs734ee832010-07-15 11:02:54 +1000404 nv_wr32(dev, 0x00330c, 0x00000001);
Francisco Jerez4b5c1522010-09-07 17:34:44 +0200405 if (!nv_wait(dev, 0x00330c, 0x00000002, 0x00000000))
Ben Skeggs734ee832010-07-15 11:02:54 +1000406 NV_ERROR(dev, "PRAMIN flush timeout\n");
407}
408
409void
410nv84_instmem_flush(struct drm_device *dev)
411{
Ben Skeggsf56cb862010-07-08 11:29:10 +1000412 nv_wr32(dev, 0x070000, 0x00000001);
Francisco Jerez4b5c1522010-09-07 17:34:44 +0200413 if (!nv_wait(dev, 0x070000, 0x00000002, 0x00000000))
Ben Skeggsf56cb862010-07-08 11:29:10 +1000414 NV_ERROR(dev, "PRAMIN flush timeout\n");
Ben Skeggs6ee73862009-12-11 19:24:15 +1000415}
416