blob: 146d5df926db00364429cbe75ce9ff84e9dddf46 [file] [log] [blame]
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +00001/*
2 * Renesas SuperH DMA Engine support
3 *
4 * base is drivers/dma/flsdma.c
5 *
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +02006 * Copyright (C) 2011-2012 Guennadi Liakhovetski <g.liakhovetski@gmx.de>
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +00007 * Copyright (C) 2009 Nobuhiro Iwamatsu <iwamatsu.nobuhiro@renesas.com>
8 * Copyright (C) 2009 Renesas Solutions, Inc. All rights reserved.
9 * Copyright (C) 2007 Freescale Semiconductor, Inc. All rights reserved.
10 *
11 * This is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 *
16 * - DMA of SuperH does not have Hardware DMA chain mode.
17 * - MAX DMA size is 16MB.
18 *
19 */
20
Laurent Pincharta5cdc1c2014-05-13 01:02:11 +020021#include <linux/delay.h>
22#include <linux/dmaengine.h>
Laurent Pinchartc46b9af2014-05-13 01:02:12 +020023#include <linux/err.h>
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +000024#include <linux/init.h>
Laurent Pincharta5cdc1c2014-05-13 01:02:11 +020025#include <linux/interrupt.h>
26#include <linux/kdebug.h>
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +000027#include <linux/module.h>
Laurent Pincharta5cdc1c2014-05-13 01:02:11 +020028#include <linux/notifier.h>
Guennadi Liakhovetski4981c4d2013-08-02 16:50:36 +020029#include <linux/of.h>
30#include <linux/of_device.h>
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +000031#include <linux/platform_device.h>
Guennadi Liakhovetski20f2a3b2010-02-11 16:50:18 +000032#include <linux/pm_runtime.h>
Paul Mundt03aa18f2010-12-17 19:16:10 +090033#include <linux/rculist.h>
Laurent Pincharta5cdc1c2014-05-13 01:02:11 +020034#include <linux/sh_dma.h>
35#include <linux/slab.h>
36#include <linux/spinlock.h>
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000037
Guennadi Liakhovetskie95be942012-07-02 22:30:53 +020038#include "../dmaengine.h"
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +000039#include "shdma.h"
40
Guennadi Liakhovetski4620ad52013-08-02 16:50:37 +020041/* DMA register */
42#define SAR 0x00
43#define DAR 0x04
44#define TCR 0x08
45#define CHCR 0x0C
46#define DMAOR 0x40
47
48#define TEND 0x18 /* USB-DMAC */
49
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +020050#define SH_DMAE_DRV_NAME "sh-dma-engine"
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +000051
Guennadi Liakhovetski8b1935e2010-02-11 16:50:14 +000052/* Default MEMCPY transfer size = 2^2 = 4 bytes */
53#define LOG2_DEFAULT_XFER_SIZE 2
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +020054#define SH_DMA_SLAVE_NUMBER 256
55#define SH_DMA_TCR_MAX (16 * 1024 * 1024 - 1)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +000056
Paul Mundt03aa18f2010-12-17 19:16:10 +090057/*
58 * Used for write-side mutual exclusion for the global device list,
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +000059 * read-side synchronization by way of RCU, and per-controller data.
Paul Mundt03aa18f2010-12-17 19:16:10 +090060 */
61static DEFINE_SPINLOCK(sh_dmae_lock);
62static LIST_HEAD(sh_dmae_devices);
63
Guennadi Liakhovetskica8b3872013-07-10 12:09:47 +020064/*
65 * Different DMAC implementations provide different ways to clear DMA channels:
66 * (1) none - no CHCLR registers are available
67 * (2) one CHCLR register per channel - 0 has to be written to it to clear
68 * channel buffers
69 * (3) one CHCLR per several channels - 1 has to be written to the bit,
70 * corresponding to the specific channel to reset it
71 */
Guennadi Liakhovetskia28a94e2013-07-02 17:37:58 +020072static void channel_clear(struct sh_dmae_chan *sh_dc)
Guennadi Liakhovetskic11b46c322012-01-04 15:34:17 +010073{
74 struct sh_dmae_device *shdev = to_sh_dev(sh_dc);
Guennadi Liakhovetskica8b3872013-07-10 12:09:47 +020075 const struct sh_dmae_channel *chan_pdata = shdev->pdata->channel +
76 sh_dc->shdma_chan.id;
77 u32 val = shdev->pdata->chclr_bitwise ? 1 << chan_pdata->chclr_bit : 0;
Guennadi Liakhovetskic11b46c322012-01-04 15:34:17 +010078
Guennadi Liakhovetskica8b3872013-07-10 12:09:47 +020079 __raw_writel(val, shdev->chan_reg + chan_pdata->chclr_offset);
Guennadi Liakhovetskic11b46c322012-01-04 15:34:17 +010080}
Guennadi Liakhovetski3542a112009-12-17 09:41:39 -070081
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +000082static void sh_dmae_writel(struct sh_dmae_chan *sh_dc, u32 data, u32 reg)
83{
Guennadi Liakhovetski115357e2013-07-02 17:46:01 +020084 __raw_writel(data, sh_dc->base + reg);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +000085}
86
87static u32 sh_dmae_readl(struct sh_dmae_chan *sh_dc, u32 reg)
88{
Guennadi Liakhovetski115357e2013-07-02 17:46:01 +020089 return __raw_readl(sh_dc->base + reg);
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +000090}
91
92static u16 dmaor_read(struct sh_dmae_device *shdev)
93{
Guennadi Liakhovetski115357e2013-07-02 17:46:01 +020094 void __iomem *addr = shdev->chan_reg + DMAOR;
Kuninori Morimotoe76c3af2011-06-17 08:20:56 +000095
96 if (shdev->pdata->dmaor_is_32bit)
97 return __raw_readl(addr);
98 else
99 return __raw_readw(addr);
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000100}
101
102static void dmaor_write(struct sh_dmae_device *shdev, u16 data)
103{
Guennadi Liakhovetski115357e2013-07-02 17:46:01 +0200104 void __iomem *addr = shdev->chan_reg + DMAOR;
Kuninori Morimotoe76c3af2011-06-17 08:20:56 +0000105
106 if (shdev->pdata->dmaor_is_32bit)
107 __raw_writel(data, addr);
108 else
109 __raw_writew(data, addr);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000110}
111
Kuninori Morimoto5899a722011-06-17 08:20:40 +0000112static void chcr_write(struct sh_dmae_chan *sh_dc, u32 data)
113{
114 struct sh_dmae_device *shdev = to_sh_dev(sh_dc);
115
Guennadi Liakhovetski115357e2013-07-02 17:46:01 +0200116 __raw_writel(data, sh_dc->base + shdev->chcr_offset);
Kuninori Morimoto5899a722011-06-17 08:20:40 +0000117}
118
119static u32 chcr_read(struct sh_dmae_chan *sh_dc)
120{
121 struct sh_dmae_device *shdev = to_sh_dev(sh_dc);
122
Guennadi Liakhovetski115357e2013-07-02 17:46:01 +0200123 return __raw_readl(sh_dc->base + shdev->chcr_offset);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000124}
125
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000126/*
127 * Reset DMA controller
128 *
129 * SH7780 has two DMAOR register
130 */
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000131static void sh_dmae_ctl_stop(struct sh_dmae_device *shdev)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000132{
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000133 unsigned short dmaor;
134 unsigned long flags;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000135
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000136 spin_lock_irqsave(&sh_dmae_lock, flags);
137
138 dmaor = dmaor_read(shdev);
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000139 dmaor_write(shdev, dmaor & ~(DMAOR_NMIF | DMAOR_AE | DMAOR_DME));
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000140
141 spin_unlock_irqrestore(&sh_dmae_lock, flags);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000142}
143
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000144static int sh_dmae_rst(struct sh_dmae_device *shdev)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000145{
146 unsigned short dmaor;
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000147 unsigned long flags;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000148
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000149 spin_lock_irqsave(&sh_dmae_lock, flags);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000150
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000151 dmaor = dmaor_read(shdev) & ~(DMAOR_NMIF | DMAOR_AE | DMAOR_DME);
152
Guennadi Liakhovetskic11b46c322012-01-04 15:34:17 +0100153 if (shdev->pdata->chclr_present) {
154 int i;
155 for (i = 0; i < shdev->pdata->channel_num; i++) {
156 struct sh_dmae_chan *sh_chan = shdev->chan[i];
157 if (sh_chan)
Guennadi Liakhovetskia28a94e2013-07-02 17:37:58 +0200158 channel_clear(sh_chan);
Guennadi Liakhovetskic11b46c322012-01-04 15:34:17 +0100159 }
160 }
161
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000162 dmaor_write(shdev, dmaor | shdev->pdata->dmaor_init);
163
164 dmaor = dmaor_read(shdev);
165
166 spin_unlock_irqrestore(&sh_dmae_lock, flags);
167
168 if (dmaor & (DMAOR_AE | DMAOR_NMIF)) {
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200169 dev_warn(shdev->shdma_dev.dma_dev.dev, "Can't initialize DMAOR.\n");
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000170 return -EIO;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000171 }
Guennadi Liakhovetskic11b46c322012-01-04 15:34:17 +0100172 if (shdev->pdata->dmaor_init & ~dmaor)
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200173 dev_warn(shdev->shdma_dev.dma_dev.dev,
Guennadi Liakhovetskic11b46c322012-01-04 15:34:17 +0100174 "DMAOR=0x%x hasn't latched the initial value 0x%x.\n",
175 dmaor, shdev->pdata->dmaor_init);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000176 return 0;
177}
178
Guennadi Liakhovetskifc461852010-01-19 07:24:55 +0000179static bool dmae_is_busy(struct sh_dmae_chan *sh_chan)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000180{
Kuninori Morimoto5899a722011-06-17 08:20:40 +0000181 u32 chcr = chcr_read(sh_chan);
Guennadi Liakhovetskifc461852010-01-19 07:24:55 +0000182
183 if ((chcr & (CHCR_DE | CHCR_TE)) == CHCR_DE)
184 return true; /* working */
185
186 return false; /* waiting */
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000187}
188
Guennadi Liakhovetski8b1935e2010-02-11 16:50:14 +0000189static unsigned int calc_xmit_shift(struct sh_dmae_chan *sh_chan, u32 chcr)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000190{
Kuninori Morimotoc4e0dd72011-06-16 05:08:09 +0000191 struct sh_dmae_device *shdev = to_sh_dev(sh_chan);
Guennadi Liakhovetski2833c472013-08-02 16:18:09 +0200192 const struct sh_dmae_pdata *pdata = shdev->pdata;
Guennadi Liakhovetski8b1935e2010-02-11 16:50:14 +0000193 int cnt = ((chcr & pdata->ts_low_mask) >> pdata->ts_low_shift) |
194 ((chcr & pdata->ts_high_mask) >> pdata->ts_high_shift);
Guennadi Liakhovetski623b4ac2010-02-03 14:44:12 +0000195
Guennadi Liakhovetski8b1935e2010-02-11 16:50:14 +0000196 if (cnt >= pdata->ts_shift_num)
197 cnt = 0;
198
199 return pdata->ts_shift[cnt];
200}
201
202static u32 log2size_to_chcr(struct sh_dmae_chan *sh_chan, int l2size)
203{
Kuninori Morimotoc4e0dd72011-06-16 05:08:09 +0000204 struct sh_dmae_device *shdev = to_sh_dev(sh_chan);
Guennadi Liakhovetski2833c472013-08-02 16:18:09 +0200205 const struct sh_dmae_pdata *pdata = shdev->pdata;
Guennadi Liakhovetski8b1935e2010-02-11 16:50:14 +0000206 int i;
207
208 for (i = 0; i < pdata->ts_shift_num; i++)
209 if (pdata->ts_shift[i] == l2size)
210 break;
211
212 if (i == pdata->ts_shift_num)
213 i = 0;
214
215 return ((i << pdata->ts_low_shift) & pdata->ts_low_mask) |
216 ((i << pdata->ts_high_shift) & pdata->ts_high_mask);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000217}
218
Guennadi Liakhovetski3542a112009-12-17 09:41:39 -0700219static void dmae_set_reg(struct sh_dmae_chan *sh_chan, struct sh_dmae_regs *hw)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000220{
Guennadi Liakhovetski3542a112009-12-17 09:41:39 -0700221 sh_dmae_writel(sh_chan, hw->sar, SAR);
222 sh_dmae_writel(sh_chan, hw->dar, DAR);
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000223 sh_dmae_writel(sh_chan, hw->tcr >> sh_chan->xmit_shift, TCR);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000224}
225
226static void dmae_start(struct sh_dmae_chan *sh_chan)
227{
Kuninori Morimoto67c62692011-06-17 08:20:51 +0000228 struct sh_dmae_device *shdev = to_sh_dev(sh_chan);
Kuninori Morimoto5899a722011-06-17 08:20:40 +0000229 u32 chcr = chcr_read(sh_chan);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000230
Kuninori Morimoto260bf2c2011-06-17 08:21:05 +0000231 if (shdev->pdata->needs_tend_set)
232 sh_dmae_writel(sh_chan, 0xFFFFFFFF, TEND);
233
Kuninori Morimoto67c62692011-06-17 08:20:51 +0000234 chcr |= CHCR_DE | shdev->chcr_ie_bit;
Kuninori Morimoto5899a722011-06-17 08:20:40 +0000235 chcr_write(sh_chan, chcr & ~CHCR_TE);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000236}
237
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000238static void dmae_init(struct sh_dmae_chan *sh_chan)
239{
Guennadi Liakhovetski8b1935e2010-02-11 16:50:14 +0000240 /*
241 * Default configuration for dual address memory-memory transfer.
242 * 0x400 represents auto-request.
243 */
244 u32 chcr = DM_INC | SM_INC | 0x400 | log2size_to_chcr(sh_chan,
245 LOG2_DEFAULT_XFER_SIZE);
246 sh_chan->xmit_shift = calc_xmit_shift(sh_chan, chcr);
Kuninori Morimoto5899a722011-06-17 08:20:40 +0000247 chcr_write(sh_chan, chcr);
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000248}
249
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000250static int dmae_set_chcr(struct sh_dmae_chan *sh_chan, u32 val)
251{
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000252 /* If DMA is active, cannot set CHCR. TODO: remove this superfluous check */
Guennadi Liakhovetskifc461852010-01-19 07:24:55 +0000253 if (dmae_is_busy(sh_chan))
254 return -EBUSY;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000255
Guennadi Liakhovetski8b1935e2010-02-11 16:50:14 +0000256 sh_chan->xmit_shift = calc_xmit_shift(sh_chan, val);
Kuninori Morimoto5899a722011-06-17 08:20:40 +0000257 chcr_write(sh_chan, val);
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000258
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000259 return 0;
260}
261
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000262static int dmae_set_dmars(struct sh_dmae_chan *sh_chan, u16 val)
263{
Kuninori Morimotoc4e0dd72011-06-16 05:08:09 +0000264 struct sh_dmae_device *shdev = to_sh_dev(sh_chan);
Guennadi Liakhovetski2833c472013-08-02 16:18:09 +0200265 const struct sh_dmae_pdata *pdata = shdev->pdata;
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200266 const struct sh_dmae_channel *chan_pdata = &pdata->channel[sh_chan->shdma_chan.id];
Guennadi Liakhovetski115357e2013-07-02 17:46:01 +0200267 void __iomem *addr = shdev->dmars;
Kuninori Morimoto090b9182011-06-16 05:08:28 +0000268 unsigned int shift = chan_pdata->dmars_bit;
Guennadi Liakhovetskifc461852010-01-19 07:24:55 +0000269
270 if (dmae_is_busy(sh_chan))
271 return -EBUSY;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000272
Kuninori Morimoto260bf2c2011-06-17 08:21:05 +0000273 if (pdata->no_dmars)
274 return 0;
275
Magnus Damm26fc02a2011-05-24 10:31:12 +0000276 /* in the case of a missing DMARS resource use first memory window */
277 if (!addr)
Guennadi Liakhovetski115357e2013-07-02 17:46:01 +0200278 addr = shdev->chan_reg;
279 addr += chan_pdata->dmars;
Magnus Damm26fc02a2011-05-24 10:31:12 +0000280
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000281 __raw_writew((__raw_readw(addr) & (0xff00 >> shift)) | (val << shift),
282 addr);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000283
284 return 0;
285}
286
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200287static void sh_dmae_start_xfer(struct shdma_chan *schan,
288 struct shdma_desc *sdesc)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000289{
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200290 struct sh_dmae_chan *sh_chan = container_of(schan, struct sh_dmae_chan,
291 shdma_chan);
292 struct sh_dmae_desc *sh_desc = container_of(sdesc,
293 struct sh_dmae_desc, shdma_desc);
294 dev_dbg(sh_chan->shdma_chan.dev, "Queue #%d to %d: %u@%x -> %x\n",
295 sdesc->async_tx.cookie, sh_chan->shdma_chan.id,
296 sh_desc->hw.tcr, sh_desc->hw.sar, sh_desc->hw.dar);
297 /* Get the ld start address from ld_queue */
298 dmae_set_reg(sh_chan, &sh_desc->hw);
299 dmae_start(sh_chan);
300}
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000301
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200302static bool sh_dmae_channel_busy(struct shdma_chan *schan)
303{
304 struct sh_dmae_chan *sh_chan = container_of(schan, struct sh_dmae_chan,
305 shdma_chan);
306 return dmae_is_busy(sh_chan);
307}
Guennadi Liakhovetski7a1cd9a2011-08-18 16:55:27 +0200308
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200309static void sh_dmae_setup_xfer(struct shdma_chan *schan,
Guennadi Liakhovetskic2cdb7e2012-07-05 12:29:41 +0200310 int slave_id)
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200311{
312 struct sh_dmae_chan *sh_chan = container_of(schan, struct sh_dmae_chan,
313 shdma_chan);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000314
Guennadi Liakhovetskic2cdb7e2012-07-05 12:29:41 +0200315 if (slave_id >= 0) {
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200316 const struct sh_dmae_slave_config *cfg =
Guennadi Liakhovetskiecf90fb2012-07-05 12:29:40 +0200317 sh_chan->config;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000318
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200319 dmae_set_dmars(sh_chan, cfg->mid_rid);
320 dmae_set_chcr(sh_chan, cfg->chcr);
Guennadi Liakhovetskic11b46c322012-01-04 15:34:17 +0100321 } else {
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200322 dmae_init(sh_chan);
Guennadi Liakhovetski7a1cd9a2011-08-18 16:55:27 +0200323 }
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000324}
325
Guennadi Liakhovetski67eacc12013-06-18 18:16:57 +0200326/*
327 * Find a slave channel configuration from the contoller list by either a slave
328 * ID in the non-DT case, or by a MID/RID value in the DT case
329 */
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200330static const struct sh_dmae_slave_config *dmae_find_slave(
Guennadi Liakhovetski67eacc12013-06-18 18:16:57 +0200331 struct sh_dmae_chan *sh_chan, int match)
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000332{
Kuninori Morimotoc4e0dd72011-06-16 05:08:09 +0000333 struct sh_dmae_device *shdev = to_sh_dev(sh_chan);
Guennadi Liakhovetski2833c472013-08-02 16:18:09 +0200334 const struct sh_dmae_pdata *pdata = shdev->pdata;
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200335 const struct sh_dmae_slave_config *cfg;
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000336 int i;
337
Guennadi Liakhovetski67eacc12013-06-18 18:16:57 +0200338 if (!sh_chan->shdma_chan.dev->of_node) {
339 if (match >= SH_DMA_SLAVE_NUMBER)
340 return NULL;
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000341
Guennadi Liakhovetski67eacc12013-06-18 18:16:57 +0200342 for (i = 0, cfg = pdata->slave; i < pdata->slave_num; i++, cfg++)
343 if (cfg->slave_id == match)
344 return cfg;
345 } else {
346 for (i = 0, cfg = pdata->slave; i < pdata->slave_num; i++, cfg++)
347 if (cfg->mid_rid == match) {
Guennadi Liakhovetski4981c4d2013-08-02 16:50:36 +0200348 sh_chan->shdma_chan.slave_id = i;
Guennadi Liakhovetski67eacc12013-06-18 18:16:57 +0200349 return cfg;
350 }
351 }
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000352
353 return NULL;
354}
355
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200356static int sh_dmae_set_slave(struct shdma_chan *schan,
Guennadi Liakhovetski4981c4d2013-08-02 16:50:36 +0200357 int slave_id, dma_addr_t slave_addr, bool try)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000358{
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200359 struct sh_dmae_chan *sh_chan = container_of(schan, struct sh_dmae_chan,
360 shdma_chan);
Guennadi Liakhovetskic2cdb7e2012-07-05 12:29:41 +0200361 const struct sh_dmae_slave_config *cfg = dmae_find_slave(sh_chan, slave_id);
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200362 if (!cfg)
Guennadi Liakhovetski7c1119b2012-11-28 06:49:47 +0000363 return -ENXIO;
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000364
Guennadi Liakhovetski4981c4d2013-08-02 16:50:36 +0200365 if (!try) {
Guennadi Liakhovetski1ff8df42012-07-05 12:29:42 +0200366 sh_chan->config = cfg;
Guennadi Liakhovetski4981c4d2013-08-02 16:50:36 +0200367 sh_chan->slave_addr = slave_addr ? : cfg->addr;
368 }
Linus Walleijc3635c72010-03-26 16:44:01 -0700369
370 return 0;
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000371}
372
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200373static void dmae_halt(struct sh_dmae_chan *sh_chan)
Guennadi Liakhovetski3542a112009-12-17 09:41:39 -0700374{
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200375 struct sh_dmae_device *shdev = to_sh_dev(sh_chan);
376 u32 chcr = chcr_read(sh_chan);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000377
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200378 chcr &= ~(CHCR_DE | CHCR_TE | shdev->chcr_ie_bit);
379 chcr_write(sh_chan, chcr);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000380}
381
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200382static int sh_dmae_desc_setup(struct shdma_chan *schan,
383 struct shdma_desc *sdesc,
384 dma_addr_t src, dma_addr_t dst, size_t *len)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000385{
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200386 struct sh_dmae_desc *sh_desc = container_of(sdesc,
387 struct sh_dmae_desc, shdma_desc);
388
389 if (*len > schan->max_xfer_len)
390 *len = schan->max_xfer_len;
391
392 sh_desc->hw.sar = src;
393 sh_desc->hw.dar = dst;
394 sh_desc->hw.tcr = *len;
395
396 return 0;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000397}
398
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200399static void sh_dmae_halt(struct shdma_chan *schan)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000400{
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200401 struct sh_dmae_chan *sh_chan = container_of(schan, struct sh_dmae_chan,
402 shdma_chan);
403 dmae_halt(sh_chan);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000404}
405
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200406static bool sh_dmae_chan_irq(struct shdma_chan *schan, int irq)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000407{
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200408 struct sh_dmae_chan *sh_chan = container_of(schan, struct sh_dmae_chan,
409 shdma_chan);
Guennadi Liakhovetski7a1cd9a2011-08-18 16:55:27 +0200410
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200411 if (!(chcr_read(sh_chan) & CHCR_TE))
412 return false;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000413
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200414 /* DMA stop */
415 dmae_halt(sh_chan);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000416
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200417 return true;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000418}
419
Guennadi Liakhovetski4f46f8a2012-07-30 21:28:27 +0200420static size_t sh_dmae_get_partial(struct shdma_chan *schan,
421 struct shdma_desc *sdesc)
422{
423 struct sh_dmae_chan *sh_chan = container_of(schan, struct sh_dmae_chan,
424 shdma_chan);
425 struct sh_dmae_desc *sh_desc = container_of(sdesc,
426 struct sh_dmae_desc, shdma_desc);
Kuninori Morimoto3c4d9272013-07-23 23:12:41 -0700427 return sh_desc->hw.tcr -
428 (sh_dmae_readl(sh_chan, TCR) << sh_chan->xmit_shift);
Guennadi Liakhovetski4f46f8a2012-07-30 21:28:27 +0200429}
430
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000431/* Called from error IRQ or NMI */
432static bool sh_dmae_reset(struct sh_dmae_device *shdev)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000433{
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200434 bool ret;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000435
Guennadi Liakhovetski47a4dc22010-02-11 16:50:05 +0000436 /* halt the dma controller */
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000437 sh_dmae_ctl_stop(shdev);
Guennadi Liakhovetski47a4dc22010-02-11 16:50:05 +0000438
439 /* We cannot detect, which channel caused the error, have to reset all */
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200440 ret = shdma_reset(&shdev->shdma_dev);
Paul Mundt03aa18f2010-12-17 19:16:10 +0900441
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000442 sh_dmae_rst(shdev);
Guennadi Liakhovetski47a4dc22010-02-11 16:50:05 +0000443
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200444 return ret;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000445}
Paul Mundt03aa18f2010-12-17 19:16:10 +0900446
Laurent Pinchart52d6a5e2013-12-11 13:43:05 +0100447#if defined(CONFIG_CPU_SH4) || defined(CONFIG_ARM)
Paul Mundt03aa18f2010-12-17 19:16:10 +0900448static irqreturn_t sh_dmae_err(int irq, void *data)
449{
Yoshihiro Shimodaff7690b2011-02-09 07:46:47 +0000450 struct sh_dmae_device *shdev = data;
451
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000452 if (!(dmaor_read(shdev) & DMAOR_AE))
Yoshihiro Shimodaff7690b2011-02-09 07:46:47 +0000453 return IRQ_NONE;
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000454
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200455 sh_dmae_reset(shdev);
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000456 return IRQ_HANDLED;
Paul Mundt03aa18f2010-12-17 19:16:10 +0900457}
Laurent Pinchart52d6a5e2013-12-11 13:43:05 +0100458#endif
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000459
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200460static bool sh_dmae_desc_completed(struct shdma_chan *schan,
461 struct shdma_desc *sdesc)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000462{
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200463 struct sh_dmae_chan *sh_chan = container_of(schan,
464 struct sh_dmae_chan, shdma_chan);
465 struct sh_dmae_desc *sh_desc = container_of(sdesc,
466 struct sh_dmae_desc, shdma_desc);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000467 u32 sar_buf = sh_dmae_readl(sh_chan, SAR);
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000468 u32 dar_buf = sh_dmae_readl(sh_chan, DAR);
Guennadi Liakhovetski86d61b32009-12-10 18:35:07 +0100469
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200470 return (sdesc->direction == DMA_DEV_TO_MEM &&
471 (sh_desc->hw.dar + sh_desc->hw.tcr) == dar_buf) ||
472 (sdesc->direction != DMA_DEV_TO_MEM &&
473 (sh_desc->hw.sar + sh_desc->hw.tcr) == sar_buf);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000474}
475
Paul Mundt03aa18f2010-12-17 19:16:10 +0900476static bool sh_dmae_nmi_notify(struct sh_dmae_device *shdev)
477{
Paul Mundt03aa18f2010-12-17 19:16:10 +0900478 /* Fast path out if NMIF is not asserted for this controller */
479 if ((dmaor_read(shdev) & DMAOR_NMIF) == 0)
480 return false;
481
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000482 return sh_dmae_reset(shdev);
Paul Mundt03aa18f2010-12-17 19:16:10 +0900483}
484
485static int sh_dmae_nmi_handler(struct notifier_block *self,
486 unsigned long cmd, void *data)
487{
488 struct sh_dmae_device *shdev;
489 int ret = NOTIFY_DONE;
490 bool triggered;
491
492 /*
493 * Only concern ourselves with NMI events.
494 *
495 * Normally we would check the die chain value, but as this needs
496 * to be architecture independent, check for NMI context instead.
497 */
498 if (!in_nmi())
499 return NOTIFY_DONE;
500
501 rcu_read_lock();
502 list_for_each_entry_rcu(shdev, &sh_dmae_devices, node) {
503 /*
504 * Only stop if one of the controllers has NMIF asserted,
505 * we do not want to interfere with regular address error
506 * handling or NMI events that don't concern the DMACs.
507 */
508 triggered = sh_dmae_nmi_notify(shdev);
509 if (triggered == true)
510 ret = NOTIFY_OK;
511 }
512 rcu_read_unlock();
513
514 return ret;
515}
516
517static struct notifier_block sh_dmae_nmi_notifier __read_mostly = {
518 .notifier_call = sh_dmae_nmi_handler,
519
520 /* Run before NMI debug handler and KGDB */
521 .priority = 1,
522};
523
Bill Pemberton463a1f82012-11-19 13:22:55 -0500524static int sh_dmae_chan_probe(struct sh_dmae_device *shdev, int id,
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000525 int irq, unsigned long flags)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000526{
Guennadi Liakhovetski5bac9422010-04-21 15:36:49 +0000527 const struct sh_dmae_channel *chan_pdata = &shdev->pdata->channel[id];
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200528 struct shdma_dev *sdev = &shdev->shdma_dev;
529 struct platform_device *pdev = to_platform_device(sdev->dma_dev.dev);
530 struct sh_dmae_chan *sh_chan;
531 struct shdma_chan *schan;
532 int err;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000533
Guennadi Liakhovetskic1c63a12013-07-02 17:45:55 +0200534 sh_chan = devm_kzalloc(sdev->dma_dev.dev, sizeof(struct sh_dmae_chan),
535 GFP_KERNEL);
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200536 if (!sh_chan) {
537 dev_err(sdev->dma_dev.dev,
Guennadi Liakhovetski86d61b32009-12-10 18:35:07 +0100538 "No free memory for allocating dma channels!\n");
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000539 return -ENOMEM;
540 }
541
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200542 schan = &sh_chan->shdma_chan;
543 schan->max_xfer_len = SH_DMA_TCR_MAX + 1;
Guennadi Liakhovetski7a1cd9a2011-08-18 16:55:27 +0200544
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200545 shdma_chan_probe(sdev, schan, id);
Guennadi Liakhovetski8b1935e2010-02-11 16:50:14 +0000546
Guennadi Liakhovetski115357e2013-07-02 17:46:01 +0200547 sh_chan->base = shdev->chan_reg + chan_pdata->offset;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000548
549 /* set up channel irq */
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200550 if (pdev->id >= 0)
551 snprintf(sh_chan->dev_id, sizeof(sh_chan->dev_id),
552 "sh-dmae%d.%d", pdev->id, id);
553 else
554 snprintf(sh_chan->dev_id, sizeof(sh_chan->dev_id),
555 "sh-dma%d", id);
556
557 err = shdma_request_irq(schan, irq, flags, sh_chan->dev_id);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000558 if (err) {
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200559 dev_err(sdev->dma_dev.dev,
560 "DMA channel %d request_irq error %d\n",
561 id, err);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000562 goto err_no_irq;
563 }
564
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200565 shdev->chan[id] = sh_chan;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000566 return 0;
567
568err_no_irq:
569 /* remove from dmaengine device node */
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200570 shdma_chan_remove(schan);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000571 return err;
572}
573
574static void sh_dmae_chan_remove(struct sh_dmae_device *shdev)
575{
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200576 struct dma_device *dma_dev = &shdev->shdma_dev.dma_dev;
577 struct shdma_chan *schan;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000578 int i;
579
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200580 shdma_for_each_chan(schan, &shdev->shdma_dev, i) {
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200581 BUG_ON(!schan);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000582
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200583 shdma_chan_remove(schan);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000584 }
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200585 dma_dev->chancnt = 0;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000586}
587
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200588static void sh_dmae_shutdown(struct platform_device *pdev)
589{
590 struct sh_dmae_device *shdev = platform_get_drvdata(pdev);
591 sh_dmae_ctl_stop(shdev);
592}
593
594static int sh_dmae_runtime_suspend(struct device *dev)
595{
596 return 0;
597}
598
599static int sh_dmae_runtime_resume(struct device *dev)
600{
601 struct sh_dmae_device *shdev = dev_get_drvdata(dev);
602
603 return sh_dmae_rst(shdev);
604}
605
606#ifdef CONFIG_PM
607static int sh_dmae_suspend(struct device *dev)
608{
609 return 0;
610}
611
612static int sh_dmae_resume(struct device *dev)
613{
614 struct sh_dmae_device *shdev = dev_get_drvdata(dev);
615 int i, ret;
616
617 ret = sh_dmae_rst(shdev);
618 if (ret < 0)
619 dev_err(dev, "Failed to reset!\n");
620
621 for (i = 0; i < shdev->pdata->channel_num; i++) {
622 struct sh_dmae_chan *sh_chan = shdev->chan[i];
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200623
624 if (!sh_chan->shdma_chan.desc_num)
625 continue;
626
Guennadi Liakhovetskic2cdb7e2012-07-05 12:29:41 +0200627 if (sh_chan->shdma_chan.slave_id >= 0) {
Guennadi Liakhovetskiecf90fb2012-07-05 12:29:40 +0200628 const struct sh_dmae_slave_config *cfg = sh_chan->config;
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200629 dmae_set_dmars(sh_chan, cfg->mid_rid);
630 dmae_set_chcr(sh_chan, cfg->chcr);
631 } else {
632 dmae_init(sh_chan);
633 }
634 }
635
636 return 0;
637}
638#else
639#define sh_dmae_suspend NULL
640#define sh_dmae_resume NULL
641#endif
642
Laurent Pinchart51455ec2013-12-11 13:43:06 +0100643static const struct dev_pm_ops sh_dmae_pm = {
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200644 .suspend = sh_dmae_suspend,
645 .resume = sh_dmae_resume,
646 .runtime_suspend = sh_dmae_runtime_suspend,
647 .runtime_resume = sh_dmae_runtime_resume,
648};
649
650static dma_addr_t sh_dmae_slave_addr(struct shdma_chan *schan)
651{
Guennadi Liakhovetskiecf90fb2012-07-05 12:29:40 +0200652 struct sh_dmae_chan *sh_chan = container_of(schan,
653 struct sh_dmae_chan, shdma_chan);
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200654
655 /*
Guennadi Liakhovetskiecf90fb2012-07-05 12:29:40 +0200656 * Implicit BUG_ON(!sh_chan->config)
657 * This is an exclusive slave DMA operation, may only be called after a
658 * successful slave configuration.
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200659 */
Guennadi Liakhovetski4981c4d2013-08-02 16:50:36 +0200660 return sh_chan->slave_addr;
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200661}
662
663static struct shdma_desc *sh_dmae_embedded_desc(void *buf, int i)
664{
665 return &((struct sh_dmae_desc *)buf)[i].shdma_desc;
666}
667
668static const struct shdma_ops sh_dmae_shdma_ops = {
669 .desc_completed = sh_dmae_desc_completed,
670 .halt_channel = sh_dmae_halt,
671 .channel_busy = sh_dmae_channel_busy,
672 .slave_addr = sh_dmae_slave_addr,
673 .desc_setup = sh_dmae_desc_setup,
674 .set_slave = sh_dmae_set_slave,
675 .setup_xfer = sh_dmae_setup_xfer,
676 .start_xfer = sh_dmae_start_xfer,
677 .embedded_desc = sh_dmae_embedded_desc,
678 .chan_irq = sh_dmae_chan_irq,
Guennadi Liakhovetski4f46f8a2012-07-30 21:28:27 +0200679 .get_partial = sh_dmae_get_partial,
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200680};
681
Guennadi Liakhovetski4981c4d2013-08-02 16:50:36 +0200682static const struct of_device_id sh_dmae_of_match[] = {
Guennadi Liakhovetski1e696532013-08-02 16:50:39 +0200683 {.compatible = "renesas,shdma-r8a73a4", .data = r8a73a4_shdma_devid,},
Guennadi Liakhovetski4981c4d2013-08-02 16:50:36 +0200684 {}
685};
686MODULE_DEVICE_TABLE(of, sh_dmae_of_match);
687
Bill Pemberton463a1f82012-11-19 13:22:55 -0500688static int sh_dmae_probe(struct platform_device *pdev)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000689{
Guennadi Liakhovetski4981c4d2013-08-02 16:50:36 +0200690 const struct sh_dmae_pdata *pdata;
Laurent Pinchart52d6a5e2013-12-11 13:43:05 +0100691 unsigned long chan_flag[SH_DMAE_MAX_CHANNELS] = {};
692 int chan_irq[SH_DMAE_MAX_CHANNELS];
693#if defined(CONFIG_CPU_SH4) || defined(CONFIG_ARM)
694 unsigned long irqflags = 0;
695 int errirq;
696#endif
Magnus Damm300e5f92011-05-24 10:31:20 +0000697 int err, i, irq_cnt = 0, irqres = 0, irq_cap = 0;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000698 struct sh_dmae_device *shdev;
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200699 struct dma_device *dma_dev;
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000700 struct resource *chan, *dmars, *errirq_res, *chanirq_res;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000701
Guennadi Liakhovetski4981c4d2013-08-02 16:50:36 +0200702 if (pdev->dev.of_node)
703 pdata = of_match_device(sh_dmae_of_match, &pdev->dev)->data;
704 else
Vinod Koul265d9c62013-09-02 17:42:35 +0530705 pdata = dev_get_platdata(&pdev->dev);
Guennadi Liakhovetski4981c4d2013-08-02 16:50:36 +0200706
Dan Williams56adf7e2009-11-22 12:10:10 -0700707 /* get platform data */
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000708 if (!pdata || !pdata->channel_num)
Dan Williams56adf7e2009-11-22 12:10:10 -0700709 return -ENODEV;
710
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000711 chan = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Magnus Damm26fc02a2011-05-24 10:31:12 +0000712 /* DMARS area is optional */
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000713 dmars = platform_get_resource(pdev, IORESOURCE_MEM, 1);
714 /*
715 * IRQ resources:
716 * 1. there always must be at least one IRQ IO-resource. On SH4 it is
717 * the error IRQ, in which case it is the only IRQ in this resource:
718 * start == end. If it is the only IRQ resource, all channels also
719 * use the same IRQ.
720 * 2. DMA channel IRQ resources can be specified one per resource or in
721 * ranges (start != end)
722 * 3. iff all events (channels and, optionally, error) on this
723 * controller use the same IRQ, only one IRQ resource can be
724 * specified, otherwise there must be one IRQ per channel, even if
725 * some of them are equal
726 * 4. if all IRQs on this controller are equal or if some specific IRQs
727 * specify IORESOURCE_IRQ_SHAREABLE in their resources, they will be
728 * requested with the IRQF_SHARED flag
729 */
730 errirq_res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
731 if (!chan || !errirq_res)
732 return -ENODEV;
733
Guennadi Liakhovetskic1c63a12013-07-02 17:45:55 +0200734 shdev = devm_kzalloc(&pdev->dev, sizeof(struct sh_dmae_device),
735 GFP_KERNEL);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000736 if (!shdev) {
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000737 dev_err(&pdev->dev, "Not enough memory\n");
Guennadi Liakhovetskic1c63a12013-07-02 17:45:55 +0200738 return -ENOMEM;
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000739 }
740
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200741 dma_dev = &shdev->shdma_dev.dma_dev;
742
Guennadi Liakhovetskic1c63a12013-07-02 17:45:55 +0200743 shdev->chan_reg = devm_ioremap_resource(&pdev->dev, chan);
744 if (IS_ERR(shdev->chan_reg))
745 return PTR_ERR(shdev->chan_reg);
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000746 if (dmars) {
Guennadi Liakhovetskic1c63a12013-07-02 17:45:55 +0200747 shdev->dmars = devm_ioremap_resource(&pdev->dev, dmars);
748 if (IS_ERR(shdev->dmars))
749 return PTR_ERR(shdev->dmars);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000750 }
751
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200752 if (!pdata->slave_only)
753 dma_cap_set(DMA_MEMCPY, dma_dev->cap_mask);
754 if (pdata->slave && pdata->slave_num)
755 dma_cap_set(DMA_SLAVE, dma_dev->cap_mask);
756
757 /* Default transfer size of 32 bytes requires 32-byte alignment */
758 dma_dev->copy_align = LOG2_DEFAULT_XFER_SIZE;
759
760 shdev->shdma_dev.ops = &sh_dmae_shdma_ops;
761 shdev->shdma_dev.desc_size = sizeof(struct sh_dmae_desc);
762 err = shdma_init(&pdev->dev, &shdev->shdma_dev,
763 pdata->channel_num);
764 if (err < 0)
765 goto eshdma;
766
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000767 /* platform data */
Guennadi Liakhovetskifa743262013-06-06 17:37:13 +0200768 shdev->pdata = pdata;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000769
Kuninori Morimoto5899a722011-06-17 08:20:40 +0000770 if (pdata->chcr_offset)
771 shdev->chcr_offset = pdata->chcr_offset;
772 else
773 shdev->chcr_offset = CHCR;
774
Kuninori Morimoto67c62692011-06-17 08:20:51 +0000775 if (pdata->chcr_ie_bit)
776 shdev->chcr_ie_bit = pdata->chcr_ie_bit;
777 else
778 shdev->chcr_ie_bit = CHCR_IE;
779
Paul Mundt5c2de442011-05-31 15:53:03 +0900780 platform_set_drvdata(pdev, shdev);
781
Guennadi Liakhovetski20f2a3b2010-02-11 16:50:18 +0000782 pm_runtime_enable(&pdev->dev);
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200783 err = pm_runtime_get_sync(&pdev->dev);
784 if (err < 0)
785 dev_err(&pdev->dev, "%s(): GET = %d\n", __func__, err);
Guennadi Liakhovetski20f2a3b2010-02-11 16:50:18 +0000786
Guennadi Liakhovetski31705e22011-05-02 07:59:02 +0000787 spin_lock_irq(&sh_dmae_lock);
Paul Mundt03aa18f2010-12-17 19:16:10 +0900788 list_add_tail_rcu(&shdev->node, &sh_dmae_devices);
Guennadi Liakhovetski31705e22011-05-02 07:59:02 +0000789 spin_unlock_irq(&sh_dmae_lock);
Paul Mundt03aa18f2010-12-17 19:16:10 +0900790
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000791 /* reset dma controller - only needed as a test */
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000792 err = sh_dmae_rst(shdev);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000793 if (err)
794 goto rst_err;
795
Magnus Damm927a7c92010-03-19 04:47:19 +0000796#if defined(CONFIG_CPU_SH4) || defined(CONFIG_ARCH_SHMOBILE)
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000797 chanirq_res = platform_get_resource(pdev, IORESOURCE_IRQ, 1);
798
799 if (!chanirq_res)
800 chanirq_res = errirq_res;
801 else
802 irqres++;
803
804 if (chanirq_res == errirq_res ||
805 (errirq_res->flags & IORESOURCE_BITS) == IORESOURCE_IRQ_SHAREABLE)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000806 irqflags = IRQF_SHARED;
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000807
808 errirq = errirq_res->start;
809
Guennadi Liakhovetskic1c63a12013-07-02 17:45:55 +0200810 err = devm_request_irq(&pdev->dev, errirq, sh_dmae_err, irqflags,
811 "DMAC Address Error", shdev);
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000812 if (err) {
813 dev_err(&pdev->dev,
814 "DMA failed requesting irq #%d, error %d\n",
815 errirq, err);
816 goto eirq_err;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000817 }
818
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000819#else
820 chanirq_res = errirq_res;
Magnus Damm927a7c92010-03-19 04:47:19 +0000821#endif /* CONFIG_CPU_SH4 || CONFIG_ARCH_SHMOBILE */
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000822
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000823 if (chanirq_res->start == chanirq_res->end &&
824 !platform_get_resource(pdev, IORESOURCE_IRQ, 1)) {
825 /* Special case - all multiplexed */
826 for (; irq_cnt < pdata->channel_num; irq_cnt++) {
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200827 if (irq_cnt < SH_DMAE_MAX_CHANNELS) {
Magnus Damm300e5f92011-05-24 10:31:20 +0000828 chan_irq[irq_cnt] = chanirq_res->start;
829 chan_flag[irq_cnt] = IRQF_SHARED;
830 } else {
831 irq_cap = 1;
832 break;
833 }
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000834 }
835 } else {
836 do {
837 for (i = chanirq_res->start; i <= chanirq_res->end; i++) {
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200838 if (irq_cnt >= SH_DMAE_MAX_CHANNELS) {
Magnus Dammdcee0bb2011-06-09 06:35:08 +0000839 irq_cap = 1;
840 break;
841 }
842
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000843 if ((errirq_res->flags & IORESOURCE_BITS) ==
844 IORESOURCE_IRQ_SHAREABLE)
845 chan_flag[irq_cnt] = IRQF_SHARED;
846 else
Michael Opdenacker174b5372013-10-13 07:10:51 +0200847 chan_flag[irq_cnt] = 0;
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000848 dev_dbg(&pdev->dev,
849 "Found IRQ %d for channel %d\n",
850 i, irq_cnt);
851 chan_irq[irq_cnt++] = i;
Magnus Damm300e5f92011-05-24 10:31:20 +0000852 }
853
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200854 if (irq_cnt >= SH_DMAE_MAX_CHANNELS)
Magnus Damm300e5f92011-05-24 10:31:20 +0000855 break;
Magnus Dammdcee0bb2011-06-09 06:35:08 +0000856
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000857 chanirq_res = platform_get_resource(pdev,
858 IORESOURCE_IRQ, ++irqres);
859 } while (irq_cnt < pdata->channel_num && chanirq_res);
860 }
861
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000862 /* Create DMA Channel */
Magnus Damm300e5f92011-05-24 10:31:20 +0000863 for (i = 0; i < irq_cnt; i++) {
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000864 err = sh_dmae_chan_probe(shdev, i, chan_irq[i], chan_flag[i]);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000865 if (err)
866 goto chan_probe_err;
867 }
868
Magnus Damm300e5f92011-05-24 10:31:20 +0000869 if (irq_cap)
870 dev_notice(&pdev->dev, "Attempting to register %d DMA "
871 "channels when a maximum of %d are supported.\n",
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200872 pdata->channel_num, SH_DMAE_MAX_CHANNELS);
Magnus Damm300e5f92011-05-24 10:31:20 +0000873
Guennadi Liakhovetski20f2a3b2010-02-11 16:50:18 +0000874 pm_runtime_put(&pdev->dev);
875
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200876 err = dma_async_device_register(&shdev->shdma_dev.dma_dev);
877 if (err < 0)
878 goto edmadevreg;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000879
880 return err;
881
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200882edmadevreg:
883 pm_runtime_get(&pdev->dev);
884
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000885chan_probe_err:
886 sh_dmae_chan_remove(shdev);
Magnus Damm300e5f92011-05-24 10:31:20 +0000887
Magnus Damm927a7c92010-03-19 04:47:19 +0000888#if defined(CONFIG_CPU_SH4) || defined(CONFIG_ARCH_SHMOBILE)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000889eirq_err:
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000890#endif
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000891rst_err:
Guennadi Liakhovetski31705e22011-05-02 07:59:02 +0000892 spin_lock_irq(&sh_dmae_lock);
Paul Mundt03aa18f2010-12-17 19:16:10 +0900893 list_del_rcu(&shdev->node);
Guennadi Liakhovetski31705e22011-05-02 07:59:02 +0000894 spin_unlock_irq(&sh_dmae_lock);
Paul Mundt03aa18f2010-12-17 19:16:10 +0900895
Guennadi Liakhovetski20f2a3b2010-02-11 16:50:18 +0000896 pm_runtime_put(&pdev->dev);
Guennadi Liakhovetski467017b2011-04-29 17:09:25 +0000897 pm_runtime_disable(&pdev->dev);
898
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200899 shdma_cleanup(&shdev->shdma_dev);
900eshdma:
Guennadi Liakhovetski31705e22011-05-02 07:59:02 +0000901 synchronize_rcu();
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000902
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000903 return err;
904}
905
Greg Kroah-Hartman4bf27b82012-12-21 15:09:59 -0800906static int sh_dmae_remove(struct platform_device *pdev)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000907{
908 struct sh_dmae_device *shdev = platform_get_drvdata(pdev);
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200909 struct dma_device *dma_dev = &shdev->shdma_dev.dma_dev;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000910
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200911 dma_async_device_unregister(dma_dev);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000912
Guennadi Liakhovetski31705e22011-05-02 07:59:02 +0000913 spin_lock_irq(&sh_dmae_lock);
Paul Mundt03aa18f2010-12-17 19:16:10 +0900914 list_del_rcu(&shdev->node);
Guennadi Liakhovetski31705e22011-05-02 07:59:02 +0000915 spin_unlock_irq(&sh_dmae_lock);
Paul Mundt03aa18f2010-12-17 19:16:10 +0900916
Guennadi Liakhovetski20f2a3b2010-02-11 16:50:18 +0000917 pm_runtime_disable(&pdev->dev);
918
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200919 sh_dmae_chan_remove(shdev);
920 shdma_cleanup(&shdev->shdma_dev);
921
Guennadi Liakhovetski31705e22011-05-02 07:59:02 +0000922 synchronize_rcu();
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000923
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000924 return 0;
925}
926
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000927static struct platform_driver sh_dmae_driver = {
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200928 .driver = {
Guennadi Liakhovetski7a5c1062010-05-21 15:28:51 +0000929 .owner = THIS_MODULE,
Guennadi Liakhovetski467017b2011-04-29 17:09:25 +0000930 .pm = &sh_dmae_pm,
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200931 .name = SH_DMAE_DRV_NAME,
Guennadi Liakhovetski67eacc12013-06-18 18:16:57 +0200932 .of_match_table = sh_dmae_of_match,
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000933 },
Bill Pembertona7d6e3e2012-11-19 13:20:04 -0500934 .remove = sh_dmae_remove,
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200935 .shutdown = sh_dmae_shutdown,
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000936};
937
938static int __init sh_dmae_init(void)
939{
Guennadi Liakhovetski661382f2011-01-06 17:04:50 +0000940 /* Wire up NMI handling */
941 int err = register_die_notifier(&sh_dmae_nmi_notifier);
942 if (err)
943 return err;
944
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000945 return platform_driver_probe(&sh_dmae_driver, sh_dmae_probe);
946}
947module_init(sh_dmae_init);
948
949static void __exit sh_dmae_exit(void)
950{
951 platform_driver_unregister(&sh_dmae_driver);
Guennadi Liakhovetski661382f2011-01-06 17:04:50 +0000952
953 unregister_die_notifier(&sh_dmae_nmi_notifier);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000954}
955module_exit(sh_dmae_exit);
956
957MODULE_AUTHOR("Nobuhiro Iwamatsu <iwamatsu.nobuhiro@renesas.com>");
958MODULE_DESCRIPTION("Renesas SH DMA Engine driver");
959MODULE_LICENSE("GPL");
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200960MODULE_ALIAS("platform:" SH_DMAE_DRV_NAME);