blob: 6e767bce0605bb4f4d28c3d46f3398c019b7d478 [file] [log] [blame]
Matt Porter7ff71d62005-09-22 22:31:15 -07001/*
2 * EHCI HCD (Host Controller Driver) PCI Bus Glue.
3 *
4 * Copyright (c) 2000-2004 by David Brownell
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful, but
12 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
13 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
14 * for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software Foundation,
18 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
19 */
20
21#ifndef CONFIG_PCI
22#error "This file is PCI bus glue. CONFIG_PCI must be defined."
23#endif
24
Dirk Brandewie4f683842010-11-17 07:43:09 -080025/* defined here to avoid adding to pci_ids.h for single instance use */
26#define PCI_DEVICE_ID_INTEL_CE4100_USB 0x2e70
27
Matt Porter7ff71d62005-09-22 22:31:15 -070028/*-------------------------------------------------------------------------*/
29
David Brownell18807522005-11-23 15:45:37 -080030/* called after powerup, by probe or system-pm "wakeup" */
31static int ehci_pci_reinit(struct ehci_hcd *ehci, struct pci_dev *pdev)
32{
David Brownell18807522005-11-23 15:45:37 -080033 int retval;
David Brownell18807522005-11-23 15:45:37 -080034
David Brownell401feaf2006-01-24 07:15:30 -080035 /* we expect static quirk code to handle the "extended capabilities"
36 * (currently just BIOS handoff) allowed starting with EHCI 0.96
37 */
David Brownell18807522005-11-23 15:45:37 -080038
39 /* PCI Memory-Write-Invalidate cycle support is optional (uncommon) */
40 retval = pci_set_mwi(pdev);
41 if (!retval)
42 ehci_dbg(ehci, "MWI active\n");
43
David Brownell18807522005-11-23 15:45:37 -080044 return 0;
45}
46
David Brownell8926bfa2005-11-28 08:40:38 -080047/* called during probe() after chip reset completes */
48static int ehci_pci_setup(struct usb_hcd *hcd)
Matt Porter7ff71d62005-09-22 22:31:15 -070049{
David Brownellabcc944802005-11-23 15:45:32 -080050 struct ehci_hcd *ehci = hcd_to_ehci(hcd);
51 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
Andiry Xub09bc6c2008-11-14 11:42:29 +080052 struct pci_dev *p_smbus;
53 u8 rev;
Matt Porter7ff71d62005-09-22 22:31:15 -070054 u32 temp;
David Brownell18807522005-11-23 15:45:37 -080055 int retval;
Matt Porter7ff71d62005-09-22 22:31:15 -070056
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +110057 switch (pdev->vendor) {
58 case PCI_VENDOR_ID_TOSHIBA_2:
59 /* celleb's companion chip */
60 if (pdev->device == 0x01b5) {
61#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
62 ehci->big_endian_mmio = 1;
63#else
64 ehci_warn(ehci,
65 "unsupported big endian Toshiba quirk\n");
66#endif
67 }
68 break;
69 }
70
Matt Porter7ff71d62005-09-22 22:31:15 -070071 ehci->caps = hcd->regs;
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +110072 ehci->regs = hcd->regs +
Jan Anderssonc4301312011-05-03 20:11:57 +020073 HC_LENGTH(ehci, ehci_readl(ehci, &ehci->caps->hc_capbase));
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +110074
David Brownellabcc944802005-11-23 15:45:32 -080075 dbg_hcs_params(ehci, "reset");
76 dbg_hcc_params(ehci, "reset");
Matt Porter7ff71d62005-09-22 22:31:15 -070077
Paul Sericec32ba302006-06-07 10:23:38 -070078 /* ehci_init() causes memory for DMA transfers to be
79 * allocated. Thus, any vendor-specific workarounds based on
80 * limiting the type of memory used for DMA transfers must
81 * happen before ehci_init() is called. */
82 switch (pdev->vendor) {
83 case PCI_VENDOR_ID_NVIDIA:
84 /* NVidia reports that certain chips don't handle
85 * QH, ITD, or SITD addresses above 2GB. (But TD,
86 * data buffer, and periodic schedule are normal.)
87 */
88 switch (pdev->device) {
89 case 0x003c: /* MCP04 */
90 case 0x005b: /* CK804 */
91 case 0x00d8: /* CK8 */
92 case 0x00e8: /* CK8S */
93 if (pci_set_consistent_dma_mask(pdev,
Yang Hongyang929a22a2009-04-06 19:01:16 -070094 DMA_BIT_MASK(31)) < 0)
Paul Sericec32ba302006-06-07 10:23:38 -070095 ehci_warn(ehci, "can't enable NVidia "
96 "workaround for >2GB RAM\n");
97 break;
98 }
99 break;
100 }
101
Matt Porter7ff71d62005-09-22 22:31:15 -0700102 /* cache this readonly data; minimize chip reads */
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100103 ehci->hcs_params = ehci_readl(ehci, &ehci->caps->hcs_params);
Matt Porter7ff71d62005-09-22 22:31:15 -0700104
David Brownell18807522005-11-23 15:45:37 -0800105 retval = ehci_halt(ehci);
106 if (retval)
107 return retval;
108
Andiry Xu3d091a62010-11-08 17:58:35 +0800109 if ((pdev->vendor == PCI_VENDOR_ID_AMD && pdev->device == 0x7808) ||
110 (pdev->vendor == PCI_VENDOR_ID_ATI && pdev->device == 0x4396)) {
111 /* EHCI controller on AMD SB700/SB800/Hudson-2/3 platforms may
112 * read/write memory space which does not belong to it when
113 * there is NULL pointer with T-bit set to 1 in the frame list
114 * table. To avoid the issue, the frame list link pointer
115 * should always contain a valid pointer to a inactive qh.
116 */
117 ehci->use_dummy_qh = 1;
118 ehci_info(ehci, "applying AMD SB700/SB800/Hudson-2/3 EHCI "
119 "dummy qh workaround\n");
120 }
121
David Brownell8926bfa2005-11-28 08:40:38 -0800122 /* data structure init */
123 retval = ehci_init(hcd);
124 if (retval)
125 return retval;
126
David Brownellabcc944802005-11-23 15:45:32 -0800127 switch (pdev->vendor) {
David Miller3681d8f2010-04-06 18:26:03 -0700128 case PCI_VENDOR_ID_NEC:
129 ehci->need_io_watchdog = 0;
130 break;
Alek Du403dbd32009-07-13 17:30:41 +0800131 case PCI_VENDOR_ID_INTEL:
132 ehci->need_io_watchdog = 0;
Alan Sternae68a832010-07-14 11:03:23 -0400133 ehci->fs_i_thresh = 1;
Oliver Neukumee4ecb82009-11-27 15:17:59 +0100134 if (pdev->device == 0x27cc) {
135 ehci->broken_periodic = 1;
136 ehci_info(ehci, "using broken periodic workaround\n");
137 }
Alek Dufc928252010-09-06 14:50:57 +0100138 if (pdev->device == 0x0806 || pdev->device == 0x0811
139 || pdev->device == 0x0829) {
140 ehci_info(ehci, "disable lpm for langwell/penwell\n");
141 ehci->has_lpm = 0;
142 }
Dirk Brandewie4f683842010-11-17 07:43:09 -0800143 if (pdev->device == PCI_DEVICE_ID_INTEL_CE4100_USB) {
144 hcd->has_tt = 1;
145 tdi_reset(ehci);
146 }
Alek Du403dbd32009-07-13 17:30:41 +0800147 break;
David Brownellabcc944802005-11-23 15:45:32 -0800148 case PCI_VENDOR_ID_TDI:
149 if (pdev->device == PCI_DEVICE_ID_TDI_EHCI) {
Alan Stern7329e212008-04-03 18:02:56 -0400150 hcd->has_tt = 1;
David Brownellabcc944802005-11-23 15:45:32 -0800151 tdi_reset(ehci);
152 }
153 break;
154 case PCI_VENDOR_ID_AMD:
Andiry Xuad935622011-03-01 14:57:05 +0800155 /* AMD PLL quirk */
156 if (usb_amd_find_chipset_info())
157 ehci->amd_pll_fix = 1;
David Brownellabcc944802005-11-23 15:45:32 -0800158 /* AMD8111 EHCI doesn't work, according to AMD errata */
159 if (pdev->device == 0x7463) {
160 ehci_info(ehci, "ignoring AMD8111 (errata)\n");
David Brownell8926bfa2005-11-28 08:40:38 -0800161 retval = -EIO;
162 goto done;
David Brownellabcc944802005-11-23 15:45:32 -0800163 }
164 break;
165 case PCI_VENDOR_ID_NVIDIA:
David Brownellf8aeb3b2006-01-20 13:55:14 -0800166 switch (pdev->device) {
David Brownellf8aeb3b2006-01-20 13:55:14 -0800167 /* Some NForce2 chips have problems with selective suspend;
168 * fixed in newer silicon.
169 */
170 case 0x0068:
Auke Kok44c10132007-06-08 15:46:36 -0700171 if (pdev->revision < 0xa4)
David Brownellf8aeb3b2006-01-20 13:55:14 -0800172 ehci->no_selective_suspend = 1;
173 break;
Brian J. Tarriconea85b4e72010-11-21 21:15:52 -0800174
175 /* MCP89 chips on the MacBookAir3,1 give EPROTO when
176 * fetching device descriptors unless LPM is disabled.
177 * There are also intermittent problems enumerating
178 * devices with PPCD enabled.
179 */
180 case 0x0d9d:
181 ehci_info(ehci, "disable lpm/ppcd for nvidia mcp89");
182 ehci->has_lpm = 0;
183 ehci->has_ppcd = 0;
184 ehci->command &= ~CMD_PPCEE;
185 break;
Matt Porter7ff71d62005-09-22 22:31:15 -0700186 }
David Brownellabcc944802005-11-23 15:45:32 -0800187 break;
Rene Herman055b93c2008-03-20 00:58:16 -0700188 case PCI_VENDOR_ID_VIA:
189 if (pdev->device == 0x3104 && (pdev->revision & 0xf0) == 0x60) {
190 u8 tmp;
191
192 /* The VT6212 defaults to a 1 usec EHCI sleep time which
193 * hogs the PCI bus *badly*. Setting bit 5 of 0x4B makes
194 * that sleep time use the conventional 10 usec.
195 */
196 pci_read_config_byte(pdev, 0x4b, &tmp);
197 if (tmp & 0x20)
198 break;
199 pci_write_config_byte(pdev, 0x4b, tmp | 0x20);
200 }
201 break;
Andiry Xub09bc6c2008-11-14 11:42:29 +0800202 case PCI_VENDOR_ID_ATI:
Andiry Xuad935622011-03-01 14:57:05 +0800203 /* AMD PLL quirk */
204 if (usb_amd_find_chipset_info())
205 ehci->amd_pll_fix = 1;
Shane Huang0a99e8a2008-11-25 15:12:33 +0800206 /* SB600 and old version of SB700 have a bug in EHCI controller,
Andiry Xub09bc6c2008-11-14 11:42:29 +0800207 * which causes usb devices lose response in some cases.
208 */
Shane Huang0a99e8a2008-11-25 15:12:33 +0800209 if ((pdev->device == 0x4386) || (pdev->device == 0x4396)) {
Andiry Xub09bc6c2008-11-14 11:42:29 +0800210 p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
211 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
212 NULL);
213 if (!p_smbus)
214 break;
215 rev = p_smbus->revision;
Shane Huang0a99e8a2008-11-25 15:12:33 +0800216 if ((pdev->device == 0x4386) || (rev == 0x3a)
217 || (rev == 0x3b)) {
Andiry Xub09bc6c2008-11-14 11:42:29 +0800218 u8 tmp;
Shane Huang0a99e8a2008-11-25 15:12:33 +0800219 ehci_info(ehci, "applying AMD SB600/SB700 USB "
220 "freeze workaround\n");
Andiry Xub09bc6c2008-11-14 11:42:29 +0800221 pci_read_config_byte(pdev, 0x53, &tmp);
222 pci_write_config_byte(pdev, 0x53, tmp | (1<<3));
223 }
224 pci_dev_put(p_smbus);
225 }
226 break;
Alan Stern68aa95d2011-10-12 10:39:14 -0400227 case PCI_VENDOR_ID_NETMOS:
228 /* MosChip frame-index-register bug */
229 ehci_info(ehci, "applying MosChip frame-index workaround\n");
230 ehci->frame_index_bug = 1;
231 break;
David Brownellabcc944802005-11-23 15:45:32 -0800232 }
Matt Porter7ff71d62005-09-22 22:31:15 -0700233
Jason Wessel8d053c72009-08-20 15:39:54 -0500234 /* optional debug port, normally in the first BAR */
235 temp = pci_find_capability(pdev, 0x0a);
236 if (temp) {
237 pci_read_config_dword(pdev, temp, &temp);
238 temp >>= 16;
239 if ((temp & (3 << 13)) == (1 << 13)) {
240 temp &= 0x1fff;
241 ehci->debug = ehci_to_hcd(ehci)->regs + temp;
242 temp = ehci_readl(ehci, &ehci->debug->control);
243 ehci_info(ehci, "debug port %d%s\n",
244 HCS_DEBUG_PORT(ehci->hcs_params),
245 (temp & DBGP_ENABLED)
246 ? " IN USE"
247 : "");
248 if (!(temp & DBGP_ENABLED))
249 ehci->debug = NULL;
250 }
251 }
252
Marcelo Tosattiaf1c51f2007-08-20 18:13:27 -0700253 ehci_reset(ehci);
Matt Porter7ff71d62005-09-22 22:31:15 -0700254
Matt Porter7ff71d62005-09-22 22:31:15 -0700255 /* at least the Genesys GL880S needs fixup here */
256 temp = HCS_N_CC(ehci->hcs_params) * HCS_N_PCC(ehci->hcs_params);
257 temp &= 0x0f;
258 if (temp && HCS_N_PORTS(ehci->hcs_params) > temp) {
David Brownellabcc944802005-11-23 15:45:32 -0800259 ehci_dbg(ehci, "bogus port configuration: "
Matt Porter7ff71d62005-09-22 22:31:15 -0700260 "cc=%d x pcc=%d < ports=%d\n",
261 HCS_N_CC(ehci->hcs_params),
262 HCS_N_PCC(ehci->hcs_params),
263 HCS_N_PORTS(ehci->hcs_params));
264
David Brownellabcc944802005-11-23 15:45:32 -0800265 switch (pdev->vendor) {
266 case 0x17a0: /* GENESYS */
267 /* GL880S: should be PORTS=2 */
268 temp |= (ehci->hcs_params & ~0xf);
269 ehci->hcs_params = temp;
270 break;
271 case PCI_VENDOR_ID_NVIDIA:
272 /* NF4: should be PCC=10 */
273 break;
Matt Porter7ff71d62005-09-22 22:31:15 -0700274 }
275 }
276
David Brownellabcc944802005-11-23 15:45:32 -0800277 /* Serial Bus Release Number is at PCI 0x60 offset */
278 pci_read_config_byte(pdev, 0x60, &ehci->sbrn);
Alessandro Rubini3a0bac02012-01-06 13:33:28 +0100279 if (pdev->vendor == PCI_VENDOR_ID_STMICRO
280 && pdev->device == PCI_DEVICE_ID_STMICRO_USB_HOST)
281 ehci->sbrn = 0x20; /* ConneXT has no sbrn register */
Matt Porter7ff71d62005-09-22 22:31:15 -0700282
Alan Stern6fd90862008-12-17 17:20:38 -0500283 /* Keep this around for a while just in case some EHCI
284 * implementation uses legacy PCI PM support. This test
285 * can be removed on 17 Dec 2009 if the dev_warn() hasn't
286 * been triggered by then.
David Brownell2c1c3c42005-11-07 15:24:46 -0800287 */
288 if (!device_can_wakeup(&pdev->dev)) {
289 u16 port_wake;
290
291 pci_read_config_word(pdev, 0x62, &port_wake);
Alan Stern6fd90862008-12-17 17:20:38 -0500292 if (port_wake & 0x0001) {
293 dev_warn(&pdev->dev, "Enabling legacy PCI PM\n");
Alan Sternbcca06e2009-01-13 11:35:54 -0500294 device_set_wakeup_capable(&pdev->dev, 1);
Alan Stern6fd90862008-12-17 17:20:38 -0500295 }
David Brownell2c1c3c42005-11-07 15:24:46 -0800296 }
Matt Porter7ff71d62005-09-22 22:31:15 -0700297
David Brownellf8aeb3b2006-01-20 13:55:14 -0800298#ifdef CONFIG_USB_SUSPEND
299 /* REVISIT: the controller works fine for wakeup iff the root hub
300 * itself is "globally" suspended, but usbcore currently doesn't
301 * understand such things.
302 *
303 * System suspend currently expects to be able to suspend the entire
304 * device tree, device-at-a-time. If we failed selective suspend
305 * reports, system suspend would fail; so the root hub code must claim
Anand Gadiyar411c9402009-07-07 15:24:23 +0530306 * success. That's lying to usbcore, and it matters for runtime
David Brownellf8aeb3b2006-01-20 13:55:14 -0800307 * PM scenarios with selective suspend and remote wakeup...
308 */
309 if (ehci->no_selective_suspend && device_can_wakeup(&pdev->dev))
310 ehci_warn(ehci, "selective suspend/wakeup unavailable\n");
311#endif
312
Alan Sternaff6d182008-04-18 11:11:26 -0400313 ehci_port_power(ehci, 1);
David Brownell18807522005-11-23 15:45:37 -0800314 retval = ehci_pci_reinit(ehci, pdev);
David Brownell8926bfa2005-11-28 08:40:38 -0800315done:
316 return retval;
Matt Porter7ff71d62005-09-22 22:31:15 -0700317}
318
319/*-------------------------------------------------------------------------*/
320
321#ifdef CONFIG_PM
322
323/* suspend/resume, section 4.3 */
324
David Brownellf03c17f2005-11-23 15:45:28 -0800325/* These routines rely on the PCI bus glue
Matt Porter7ff71d62005-09-22 22:31:15 -0700326 * to handle powerdown and wakeup, and currently also on
327 * transceivers that don't need any software attention to set up
328 * the right sort of wakeup.
David Brownellf03c17f2005-11-23 15:45:28 -0800329 * Also they depend on separate root hub suspend/resume.
Matt Porter7ff71d62005-09-22 22:31:15 -0700330 */
331
Alan Stern41472002010-06-25 14:02:14 -0400332static int ehci_pci_suspend(struct usb_hcd *hcd, bool do_wakeup)
Matt Porter7ff71d62005-09-22 22:31:15 -0700333{
Alan Sternc5cf9212012-06-28 11:19:02 -0400334 return ehci_suspend(hcd, do_wakeup);
Matt Porter7ff71d62005-09-22 22:31:15 -0700335}
336
Sarah Sharp69e848c2011-02-22 09:57:15 -0800337static bool usb_is_intel_switchable_ehci(struct pci_dev *pdev)
338{
339 return pdev->class == PCI_CLASS_SERIAL_USB_EHCI &&
340 pdev->vendor == PCI_VENDOR_ID_INTEL &&
Sarah Sharp1c124432012-02-09 15:55:13 -0800341 (pdev->device == 0x1E26 ||
342 pdev->device == 0x8C2D ||
343 pdev->device == 0x8C26);
Sarah Sharp69e848c2011-02-22 09:57:15 -0800344}
345
346static void ehci_enable_xhci_companion(void)
347{
348 struct pci_dev *companion = NULL;
349
350 /* The xHCI and EHCI controllers are not on the same PCI slot */
351 for_each_pci_dev(companion) {
352 if (!usb_is_intel_switchable_xhci(companion))
353 continue;
354 usb_enable_xhci_ports(companion);
355 return;
356 }
357}
358
Alan Stern6ec4beb2009-04-27 13:33:41 -0400359static int ehci_pci_resume(struct usb_hcd *hcd, bool hibernated)
Matt Porter7ff71d62005-09-22 22:31:15 -0700360{
David Brownellabcc944802005-11-23 15:45:32 -0800361 struct ehci_hcd *ehci = hcd_to_ehci(hcd);
David Brownell18807522005-11-23 15:45:37 -0800362 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
Matt Porter7ff71d62005-09-22 22:31:15 -0700363
Sarah Sharp69e848c2011-02-22 09:57:15 -0800364 /* The BIOS on systems with the Intel Panther Point chipset may or may
365 * not support xHCI natively. That means that during system resume, it
366 * may switch the ports back to EHCI so that users can use their
367 * keyboard to select a kernel from GRUB after resume from hibernate.
368 *
369 * The BIOS is supposed to remember whether the OS had xHCI ports
370 * enabled before resume, and switch the ports back to xHCI when the
371 * BIOS/OS semaphore is written, but we all know we can't trust BIOS
372 * writers.
373 *
374 * Unconditionally switch the ports back to xHCI after a system resume.
375 * We can't tell whether the EHCI or xHCI controller will be resumed
376 * first, so we have to do the port switchover in both drivers. Writing
377 * a '1' to the port switchover registers should have no effect if the
378 * port was already switched over.
379 */
380 if (usb_is_intel_switchable_ehci(pdev))
381 ehci_enable_xhci_companion();
382
Alan Sternc5cf9212012-06-28 11:19:02 -0400383 if (ehci_resume(hcd, hibernated) != 0)
384 (void) ehci_pci_reinit(ehci, pdev);
Alan Stern8c033562006-11-09 14:42:16 -0500385 return 0;
Matt Porter7ff71d62005-09-22 22:31:15 -0700386}
387#endif
388
Alek Du48f24972010-06-04 15:47:55 +0800389static int ehci_update_device(struct usb_hcd *hcd, struct usb_device *udev)
390{
391 struct ehci_hcd *ehci = hcd_to_ehci(hcd);
392 int rc = 0;
393
394 if (!udev->parent) /* udev is root hub itself, impossible */
395 rc = -1;
396 /* we only support lpm device connected to root hub yet */
397 if (ehci->has_lpm && !udev->parent->parent) {
398 rc = ehci_lpm_set_da(ehci, udev->devnum, udev->portnum);
399 if (!rc)
400 rc = ehci_lpm_check(ehci, udev->portnum);
401 }
402 return rc;
403}
404
Matt Porter7ff71d62005-09-22 22:31:15 -0700405static const struct hc_driver ehci_pci_hc_driver = {
406 .description = hcd_name,
407 .product_desc = "EHCI Host Controller",
408 .hcd_priv_size = sizeof(struct ehci_hcd),
409
410 /*
411 * generic hardware linkage
412 */
413 .irq = ehci_irq,
414 .flags = HCD_MEMORY | HCD_USB2,
415
416 /*
417 * basic lifecycle operations
418 */
David Brownell8926bfa2005-11-28 08:40:38 -0800419 .reset = ehci_pci_setup,
David Brownell18807522005-11-23 15:45:37 -0800420 .start = ehci_run,
Matt Porter7ff71d62005-09-22 22:31:15 -0700421#ifdef CONFIG_PM
Alan Stern7be7d742008-04-03 18:03:06 -0400422 .pci_suspend = ehci_pci_suspend,
423 .pci_resume = ehci_pci_resume,
Matt Porter7ff71d62005-09-22 22:31:15 -0700424#endif
David Brownell18807522005-11-23 15:45:37 -0800425 .stop = ehci_stop,
Aleksey Gorelov64a21d02006-08-08 17:24:08 -0700426 .shutdown = ehci_shutdown,
Matt Porter7ff71d62005-09-22 22:31:15 -0700427
428 /*
429 * managing i/o requests and associated device resources
430 */
431 .urb_enqueue = ehci_urb_enqueue,
432 .urb_dequeue = ehci_urb_dequeue,
433 .endpoint_disable = ehci_endpoint_disable,
Alan Sternb18ffd42009-05-27 18:21:56 -0400434 .endpoint_reset = ehci_endpoint_reset,
Matt Porter7ff71d62005-09-22 22:31:15 -0700435
436 /*
437 * scheduling support
438 */
439 .get_frame_number = ehci_get_frame,
440
441 /*
442 * root hub support
443 */
444 .hub_status_data = ehci_hub_status_data,
445 .hub_control = ehci_hub_control,
Alan Stern0c0382e2005-10-13 17:08:02 -0400446 .bus_suspend = ehci_bus_suspend,
447 .bus_resume = ehci_bus_resume,
Alan Sterna8e51772008-05-20 16:58:11 -0400448 .relinquish_port = ehci_relinquish_port,
Alan Stern3a311552008-05-20 16:58:29 -0400449 .port_handed_over = ehci_port_handed_over,
Alan Stern914b7012009-06-29 10:47:30 -0400450
Alek Du48f24972010-06-04 15:47:55 +0800451 /*
452 * call back when device connected and addressed
453 */
454 .update_device = ehci_update_device,
455
Alan Stern914b7012009-06-29 10:47:30 -0400456 .clear_tt_buffer_complete = ehci_clear_tt_buffer_complete,
Matt Porter7ff71d62005-09-22 22:31:15 -0700457};
458
459/*-------------------------------------------------------------------------*/
460
461/* PCI driver selection metadata; PCI hotplugging uses this */
462static const struct pci_device_id pci_ids [] = { {
463 /* handle any USB 2.0 EHCI controller */
Jean Delvarec67808e2006-04-09 20:07:35 +0200464 PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_USB_EHCI, ~0),
Matt Porter7ff71d62005-09-22 22:31:15 -0700465 .driver_data = (unsigned long) &ehci_pci_hc_driver,
Alessandro Rubini3a0bac02012-01-06 13:33:28 +0100466 }, {
467 PCI_VDEVICE(STMICRO, PCI_DEVICE_ID_STMICRO_USB_HOST),
468 .driver_data = (unsigned long) &ehci_pci_hc_driver,
Matt Porter7ff71d62005-09-22 22:31:15 -0700469 },
470 { /* end: all zeroes */ }
471};
David Brownellabcc944802005-11-23 15:45:32 -0800472MODULE_DEVICE_TABLE(pci, pci_ids);
Matt Porter7ff71d62005-09-22 22:31:15 -0700473
474/* pci driver glue; this is a "new style" PCI driver module */
475static struct pci_driver ehci_pci_driver = {
476 .name = (char *) hcd_name,
477 .id_table = pci_ids,
Matt Porter7ff71d62005-09-22 22:31:15 -0700478
479 .probe = usb_hcd_pci_probe,
480 .remove = usb_hcd_pci_remove,
Aleksey Gorelov64a21d02006-08-08 17:24:08 -0700481 .shutdown = usb_hcd_pci_shutdown,
Alan Sternabb30642009-04-27 13:33:24 -0400482
483#ifdef CONFIG_PM_SLEEP
484 .driver = {
485 .pm = &usb_hcd_pci_pm_ops
486 },
487#endif
Matt Porter7ff71d62005-09-22 22:31:15 -0700488};