blob: ff4be0515a0dc7dbb206ae0a84968f922817101e [file] [log] [blame]
Steven J. Hill2299c492012-08-31 16:13:07 -05001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 2008 Ralf Baechle (ralf@linux-mips.org)
7 * Copyright (C) 2012 MIPS Technologies, Inc. All rights reserved.
8 */
Ralf Baechle39b8d522008-04-28 17:14:26 +01009#include <linux/bitmap.h>
Andrew Brestickerfb8f7be12014-10-20 12:03:55 -070010#include <linux/clocksource.h>
Ralf Baechle39b8d522008-04-28 17:14:26 +010011#include <linux/init.h>
Andrew Bresticker18743d22014-09-18 14:47:24 -070012#include <linux/interrupt.h>
Andrew Brestickerfb8f7be12014-10-20 12:03:55 -070013#include <linux/irq.h>
Andrew Bresticker4060bbe2014-10-20 12:03:53 -070014#include <linux/irqchip/mips-gic.h>
Andrew Brestickera7057272014-11-12 11:43:38 -080015#include <linux/of_address.h>
Andrew Bresticker18743d22014-09-18 14:47:24 -070016#include <linux/sched.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010017#include <linux/smp.h>
Ralf Baechle39b8d522008-04-28 17:14:26 +010018
Andrew Brestickera7057272014-11-12 11:43:38 -080019#include <asm/mips-cm.h>
Steven J. Hill98b67c32012-08-31 16:18:49 -050020#include <asm/setup.h>
21#include <asm/traps.h>
Ralf Baechle39b8d522008-04-28 17:14:26 +010022
Andrew Brestickera7057272014-11-12 11:43:38 -080023#include <dt-bindings/interrupt-controller/mips-gic.h>
24
25#include "irqchip.h"
26
Steven J. Hillff867142013-04-10 16:27:04 -050027unsigned int gic_present;
Steven J. Hill98b67c32012-08-31 16:18:49 -050028
Jeffrey Deans822350b2014-07-17 09:20:53 +010029struct gic_pcpu_mask {
Andrew Brestickerfbd55242014-09-18 14:47:25 -070030 DECLARE_BITMAP(pcpu_mask, GIC_MAX_INTRS);
Jeffrey Deans822350b2014-07-17 09:20:53 +010031};
32
Andrew Bresticker5f68fea2014-10-20 12:03:52 -070033static void __iomem *gic_base;
Steven J. Hill0b271f52012-08-31 16:05:37 -050034static struct gic_pcpu_mask pcpu_masks[NR_CPUS];
Andrew Bresticker95150ae2014-09-18 14:47:21 -070035static DEFINE_SPINLOCK(gic_lock);
Andrew Brestickerc49581a2014-09-18 14:47:23 -070036static struct irq_domain *gic_irq_domain;
Andrew Brestickerfbd55242014-09-18 14:47:25 -070037static int gic_shared_intrs;
Andrew Brestickere9de6882014-09-18 14:47:27 -070038static int gic_vpes;
Andrew Bresticker3263d082014-09-18 14:47:28 -070039static unsigned int gic_cpu_pin;
James Hogan1b6af712015-01-19 15:38:24 +000040static unsigned int timer_cpu_pin;
Andrew Bresticker4a6a3ea32014-09-18 14:47:26 -070041static struct irq_chip gic_level_irq_controller, gic_edge_irq_controller;
Ralf Baechle39b8d522008-04-28 17:14:26 +010042
Andrew Bresticker18743d22014-09-18 14:47:24 -070043static void __gic_irq_dispatch(void);
44
Andrew Bresticker5f68fea2014-10-20 12:03:52 -070045static inline unsigned int gic_read(unsigned int reg)
46{
47 return __raw_readl(gic_base + reg);
48}
49
50static inline void gic_write(unsigned int reg, unsigned int val)
51{
52 __raw_writel(val, gic_base + reg);
53}
54
55static inline void gic_update_bits(unsigned int reg, unsigned int mask,
56 unsigned int val)
57{
58 unsigned int regval;
59
60 regval = gic_read(reg);
61 regval &= ~mask;
62 regval |= val;
63 gic_write(reg, regval);
64}
65
66static inline void gic_reset_mask(unsigned int intr)
67{
68 gic_write(GIC_REG(SHARED, GIC_SH_RMASK) + GIC_INTR_OFS(intr),
69 1 << GIC_INTR_BIT(intr));
70}
71
72static inline void gic_set_mask(unsigned int intr)
73{
74 gic_write(GIC_REG(SHARED, GIC_SH_SMASK) + GIC_INTR_OFS(intr),
75 1 << GIC_INTR_BIT(intr));
76}
77
78static inline void gic_set_polarity(unsigned int intr, unsigned int pol)
79{
80 gic_update_bits(GIC_REG(SHARED, GIC_SH_SET_POLARITY) +
81 GIC_INTR_OFS(intr), 1 << GIC_INTR_BIT(intr),
82 pol << GIC_INTR_BIT(intr));
83}
84
85static inline void gic_set_trigger(unsigned int intr, unsigned int trig)
86{
87 gic_update_bits(GIC_REG(SHARED, GIC_SH_SET_TRIGGER) +
88 GIC_INTR_OFS(intr), 1 << GIC_INTR_BIT(intr),
89 trig << GIC_INTR_BIT(intr));
90}
91
92static inline void gic_set_dual_edge(unsigned int intr, unsigned int dual)
93{
94 gic_update_bits(GIC_REG(SHARED, GIC_SH_SET_DUAL) + GIC_INTR_OFS(intr),
95 1 << GIC_INTR_BIT(intr),
96 dual << GIC_INTR_BIT(intr));
97}
98
99static inline void gic_map_to_pin(unsigned int intr, unsigned int pin)
100{
101 gic_write(GIC_REG(SHARED, GIC_SH_INTR_MAP_TO_PIN_BASE) +
102 GIC_SH_MAP_TO_PIN(intr), GIC_MAP_TO_PIN_MSK | pin);
103}
104
105static inline void gic_map_to_vpe(unsigned int intr, unsigned int vpe)
106{
107 gic_write(GIC_REG(SHARED, GIC_SH_INTR_MAP_TO_VPE_BASE) +
108 GIC_SH_MAP_TO_VPE_REG_OFF(intr, vpe),
109 GIC_SH_MAP_TO_VPE_REG_BIT(vpe));
110}
111
Andrew Brestickera331ce62014-10-20 12:03:59 -0700112#ifdef CONFIG_CLKSRC_MIPS_GIC
Steven J. Hilldfa762e2013-04-10 16:28:36 -0500113cycle_t gic_read_count(void)
114{
115 unsigned int hi, hi2, lo;
116
117 do {
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700118 hi = gic_read(GIC_REG(SHARED, GIC_SH_COUNTER_63_32));
119 lo = gic_read(GIC_REG(SHARED, GIC_SH_COUNTER_31_00));
120 hi2 = gic_read(GIC_REG(SHARED, GIC_SH_COUNTER_63_32));
Steven J. Hilldfa762e2013-04-10 16:28:36 -0500121 } while (hi2 != hi);
122
123 return (((cycle_t) hi) << 32) + lo;
124}
Raghu Gandham0ab2b7d2013-04-10 16:30:12 -0500125
Andrew Bresticker387904f2014-10-20 12:03:49 -0700126unsigned int gic_get_count_width(void)
127{
128 unsigned int bits, config;
129
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700130 config = gic_read(GIC_REG(SHARED, GIC_SH_CONFIG));
Andrew Bresticker387904f2014-10-20 12:03:49 -0700131 bits = 32 + 4 * ((config & GIC_SH_CONFIG_COUNTBITS_MSK) >>
132 GIC_SH_CONFIG_COUNTBITS_SHF);
133
134 return bits;
135}
136
Raghu Gandham0ab2b7d2013-04-10 16:30:12 -0500137void gic_write_compare(cycle_t cnt)
138{
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700139 gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_COMPARE_HI),
Raghu Gandham0ab2b7d2013-04-10 16:30:12 -0500140 (int)(cnt >> 32));
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700141 gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_COMPARE_LO),
Raghu Gandham0ab2b7d2013-04-10 16:30:12 -0500142 (int)(cnt & 0xffffffff));
143}
144
Paul Burton414408d02014-03-05 11:35:53 +0000145void gic_write_cpu_compare(cycle_t cnt, int cpu)
146{
147 unsigned long flags;
148
149 local_irq_save(flags);
150
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700151 gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_OTHER_ADDR), cpu);
152 gic_write(GIC_REG(VPE_OTHER, GIC_VPE_COMPARE_HI),
Paul Burton414408d02014-03-05 11:35:53 +0000153 (int)(cnt >> 32));
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700154 gic_write(GIC_REG(VPE_OTHER, GIC_VPE_COMPARE_LO),
Paul Burton414408d02014-03-05 11:35:53 +0000155 (int)(cnt & 0xffffffff));
156
157 local_irq_restore(flags);
158}
159
Raghu Gandham0ab2b7d2013-04-10 16:30:12 -0500160cycle_t gic_read_compare(void)
161{
162 unsigned int hi, lo;
163
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700164 hi = gic_read(GIC_REG(VPE_LOCAL, GIC_VPE_COMPARE_HI));
165 lo = gic_read(GIC_REG(VPE_LOCAL, GIC_VPE_COMPARE_LO));
Raghu Gandham0ab2b7d2013-04-10 16:30:12 -0500166
167 return (((cycle_t) hi) << 32) + lo;
168}
Markos Chandras8fa4b932015-03-23 12:32:01 +0000169
170void gic_start_count(void)
171{
172 u32 gicconfig;
173
174 /* Start the counter */
175 gicconfig = gic_read(GIC_REG(SHARED, GIC_SH_CONFIG));
176 gicconfig &= ~(1 << GIC_SH_CONFIG_COUNTSTOP_SHF);
177 gic_write(GIC_REG(SHARED, GIC_SH_CONFIG), gicconfig);
178}
179
180void gic_stop_count(void)
181{
182 u32 gicconfig;
183
184 /* Stop the counter */
185 gicconfig = gic_read(GIC_REG(SHARED, GIC_SH_CONFIG));
186 gicconfig |= 1 << GIC_SH_CONFIG_COUNTSTOP_SHF;
187 gic_write(GIC_REG(SHARED, GIC_SH_CONFIG), gicconfig);
188}
189
Steven J. Hilldfa762e2013-04-10 16:28:36 -0500190#endif
191
Andrew Brestickere9de6882014-09-18 14:47:27 -0700192static bool gic_local_irq_is_routable(int intr)
193{
194 u32 vpe_ctl;
195
196 /* All local interrupts are routable in EIC mode. */
197 if (cpu_has_veic)
198 return true;
199
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700200 vpe_ctl = gic_read(GIC_REG(VPE_LOCAL, GIC_VPE_CTL));
Andrew Brestickere9de6882014-09-18 14:47:27 -0700201 switch (intr) {
202 case GIC_LOCAL_INT_TIMER:
203 return vpe_ctl & GIC_VPE_CTL_TIMER_RTBL_MSK;
204 case GIC_LOCAL_INT_PERFCTR:
205 return vpe_ctl & GIC_VPE_CTL_PERFCNT_RTBL_MSK;
206 case GIC_LOCAL_INT_FDC:
207 return vpe_ctl & GIC_VPE_CTL_FDC_RTBL_MSK;
208 case GIC_LOCAL_INT_SWINT0:
209 case GIC_LOCAL_INT_SWINT1:
210 return vpe_ctl & GIC_VPE_CTL_SWINT_RTBL_MSK;
211 default:
212 return true;
213 }
214}
215
Andrew Bresticker3263d082014-09-18 14:47:28 -0700216static void gic_bind_eic_interrupt(int irq, int set)
Steven J. Hill98b67c32012-08-31 16:18:49 -0500217{
218 /* Convert irq vector # to hw int # */
219 irq -= GIC_PIN_TO_VEC_OFFSET;
220
221 /* Set irq to use shadow set */
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700222 gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_EIC_SHADOW_SET_BASE) +
223 GIC_VPE_EIC_SS(irq), set);
Steven J. Hill98b67c32012-08-31 16:18:49 -0500224}
225
Ralf Baechle39b8d522008-04-28 17:14:26 +0100226void gic_send_ipi(unsigned int intr)
227{
Andrew Bresticker53a7bc82014-10-20 12:03:57 -0700228 gic_write(GIC_REG(SHARED, GIC_SH_WEDGE), GIC_SH_WEDGE_SET(intr));
Ralf Baechle39b8d522008-04-28 17:14:26 +0100229}
230
Andrew Brestickere9de6882014-09-18 14:47:27 -0700231int gic_get_c0_compare_int(void)
232{
233 if (!gic_local_irq_is_routable(GIC_LOCAL_INT_TIMER))
234 return MIPS_CPU_IRQ_BASE + cp0_compare_irq;
235 return irq_create_mapping(gic_irq_domain,
236 GIC_LOCAL_TO_HWIRQ(GIC_LOCAL_INT_TIMER));
237}
238
239int gic_get_c0_perfcount_int(void)
240{
241 if (!gic_local_irq_is_routable(GIC_LOCAL_INT_PERFCTR)) {
James Hogan7e3e6cb2015-01-27 21:45:50 +0000242 /* Is the performance counter shared with the timer? */
Andrew Brestickere9de6882014-09-18 14:47:27 -0700243 if (cp0_perfcount_irq < 0)
244 return -1;
245 return MIPS_CPU_IRQ_BASE + cp0_perfcount_irq;
246 }
247 return irq_create_mapping(gic_irq_domain,
248 GIC_LOCAL_TO_HWIRQ(GIC_LOCAL_INT_PERFCTR));
249}
250
James Hogan6429e2b2015-01-29 11:14:09 +0000251int gic_get_c0_fdc_int(void)
252{
253 if (!gic_local_irq_is_routable(GIC_LOCAL_INT_FDC)) {
254 /* Is the FDC IRQ even present? */
255 if (cp0_fdc_irq < 0)
256 return -1;
257 return MIPS_CPU_IRQ_BASE + cp0_fdc_irq;
258 }
259
James Hogan6429e2b2015-01-29 11:14:09 +0000260 return irq_create_mapping(gic_irq_domain,
261 GIC_LOCAL_TO_HWIRQ(GIC_LOCAL_INT_FDC));
262}
263
Rabin Vincent1b3ed362015-06-12 10:01:56 +0200264static void gic_handle_shared_int(bool chained)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100265{
Qais Yousefd7eb4f22015-01-19 11:51:29 +0000266 unsigned int i, intr, virq;
Andrew Bresticker8f5ee792014-10-20 12:03:56 -0700267 unsigned long *pcpu_mask;
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700268 unsigned long pending_reg, intrmask_reg;
Andrew Bresticker8f5ee792014-10-20 12:03:56 -0700269 DECLARE_BITMAP(pending, GIC_MAX_INTRS);
270 DECLARE_BITMAP(intrmask, GIC_MAX_INTRS);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100271
272 /* Get per-cpu bitmaps */
Ralf Baechle39b8d522008-04-28 17:14:26 +0100273 pcpu_mask = pcpu_masks[smp_processor_id()].pcpu_mask;
274
Andrew Bresticker824f3f72014-10-20 12:03:54 -0700275 pending_reg = GIC_REG(SHARED, GIC_SH_PEND);
276 intrmask_reg = GIC_REG(SHARED, GIC_SH_MASK);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100277
Andrew Brestickerfbd55242014-09-18 14:47:25 -0700278 for (i = 0; i < BITS_TO_LONGS(gic_shared_intrs); i++) {
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700279 pending[i] = gic_read(pending_reg);
280 intrmask[i] = gic_read(intrmask_reg);
281 pending_reg += 0x4;
282 intrmask_reg += 0x4;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100283 }
284
Andrew Brestickerfbd55242014-09-18 14:47:25 -0700285 bitmap_and(pending, pending, intrmask, gic_shared_intrs);
286 bitmap_and(pending, pending, pcpu_mask, gic_shared_intrs);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100287
Qais Yousefd7eb4f22015-01-19 11:51:29 +0000288 intr = find_first_bit(pending, gic_shared_intrs);
289 while (intr != gic_shared_intrs) {
290 virq = irq_linear_revmap(gic_irq_domain,
291 GIC_SHARED_TO_HWIRQ(intr));
Rabin Vincent1b3ed362015-06-12 10:01:56 +0200292 if (chained)
293 generic_handle_irq(virq);
294 else
295 do_IRQ(virq);
Qais Yousefd7eb4f22015-01-19 11:51:29 +0000296
297 /* go to next pending bit */
298 bitmap_clear(pending, intr, 1);
299 intr = find_first_bit(pending, gic_shared_intrs);
300 }
Ralf Baechle39b8d522008-04-28 17:14:26 +0100301}
302
Thomas Gleixner161d0492011-03-23 21:08:58 +0000303static void gic_mask_irq(struct irq_data *d)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100304{
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700305 gic_reset_mask(GIC_HWIRQ_TO_SHARED(d->hwirq));
Ralf Baechle39b8d522008-04-28 17:14:26 +0100306}
307
Thomas Gleixner161d0492011-03-23 21:08:58 +0000308static void gic_unmask_irq(struct irq_data *d)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100309{
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700310 gic_set_mask(GIC_HWIRQ_TO_SHARED(d->hwirq));
Ralf Baechle39b8d522008-04-28 17:14:26 +0100311}
312
Andrew Bresticker5561c9e2014-09-18 14:47:20 -0700313static void gic_ack_irq(struct irq_data *d)
314{
Andrew Brestickere9de6882014-09-18 14:47:27 -0700315 unsigned int irq = GIC_HWIRQ_TO_SHARED(d->hwirq);
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700316
Andrew Bresticker53a7bc82014-10-20 12:03:57 -0700317 gic_write(GIC_REG(SHARED, GIC_SH_WEDGE), GIC_SH_WEDGE_CLR(irq));
Andrew Bresticker5561c9e2014-09-18 14:47:20 -0700318}
319
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700320static int gic_set_type(struct irq_data *d, unsigned int type)
321{
Andrew Brestickere9de6882014-09-18 14:47:27 -0700322 unsigned int irq = GIC_HWIRQ_TO_SHARED(d->hwirq);
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700323 unsigned long flags;
324 bool is_edge;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100325
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700326 spin_lock_irqsave(&gic_lock, flags);
327 switch (type & IRQ_TYPE_SENSE_MASK) {
328 case IRQ_TYPE_EDGE_FALLING:
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700329 gic_set_polarity(irq, GIC_POL_NEG);
330 gic_set_trigger(irq, GIC_TRIG_EDGE);
331 gic_set_dual_edge(irq, GIC_TRIG_DUAL_DISABLE);
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700332 is_edge = true;
333 break;
334 case IRQ_TYPE_EDGE_RISING:
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700335 gic_set_polarity(irq, GIC_POL_POS);
336 gic_set_trigger(irq, GIC_TRIG_EDGE);
337 gic_set_dual_edge(irq, GIC_TRIG_DUAL_DISABLE);
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700338 is_edge = true;
339 break;
340 case IRQ_TYPE_EDGE_BOTH:
341 /* polarity is irrelevant in this case */
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700342 gic_set_trigger(irq, GIC_TRIG_EDGE);
343 gic_set_dual_edge(irq, GIC_TRIG_DUAL_ENABLE);
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700344 is_edge = true;
345 break;
346 case IRQ_TYPE_LEVEL_LOW:
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700347 gic_set_polarity(irq, GIC_POL_NEG);
348 gic_set_trigger(irq, GIC_TRIG_LEVEL);
349 gic_set_dual_edge(irq, GIC_TRIG_DUAL_DISABLE);
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700350 is_edge = false;
351 break;
352 case IRQ_TYPE_LEVEL_HIGH:
353 default:
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700354 gic_set_polarity(irq, GIC_POL_POS);
355 gic_set_trigger(irq, GIC_TRIG_LEVEL);
356 gic_set_dual_edge(irq, GIC_TRIG_DUAL_DISABLE);
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700357 is_edge = false;
358 break;
359 }
360
361 if (is_edge) {
Andrew Bresticker4a6a3ea32014-09-18 14:47:26 -0700362 __irq_set_chip_handler_name_locked(d->irq,
363 &gic_edge_irq_controller,
364 handle_edge_irq, NULL);
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700365 } else {
Andrew Bresticker4a6a3ea32014-09-18 14:47:26 -0700366 __irq_set_chip_handler_name_locked(d->irq,
367 &gic_level_irq_controller,
368 handle_level_irq, NULL);
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700369 }
370 spin_unlock_irqrestore(&gic_lock, flags);
371
372 return 0;
373}
374
375#ifdef CONFIG_SMP
Thomas Gleixner161d0492011-03-23 21:08:58 +0000376static int gic_set_affinity(struct irq_data *d, const struct cpumask *cpumask,
377 bool force)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100378{
Andrew Brestickere9de6882014-09-18 14:47:27 -0700379 unsigned int irq = GIC_HWIRQ_TO_SHARED(d->hwirq);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100380 cpumask_t tmp = CPU_MASK_NONE;
381 unsigned long flags;
382 int i;
383
Rusty Russell0de26522008-12-13 21:20:26 +1030384 cpumask_and(&tmp, cpumask, cpu_online_mask);
Rusty Russellf9b531f2015-03-05 10:49:16 +1030385 if (cpumask_empty(&tmp))
Andrew Bresticker14d160a2014-09-18 14:47:22 -0700386 return -EINVAL;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100387
388 /* Assumption : cpumask refers to a single CPU */
389 spin_lock_irqsave(&gic_lock, flags);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100390
Tony Wuc214c032013-06-21 10:13:08 +0000391 /* Re-route this IRQ */
Rusty Russellf9b531f2015-03-05 10:49:16 +1030392 gic_map_to_vpe(irq, cpumask_first(&tmp));
Ralf Baechle39b8d522008-04-28 17:14:26 +0100393
Tony Wuc214c032013-06-21 10:13:08 +0000394 /* Update the pcpu_masks */
395 for (i = 0; i < NR_CPUS; i++)
396 clear_bit(irq, pcpu_masks[i].pcpu_mask);
Rusty Russellf9b531f2015-03-05 10:49:16 +1030397 set_bit(irq, pcpu_masks[cpumask_first(&tmp)].pcpu_mask);
Tony Wuc214c032013-06-21 10:13:08 +0000398
Thomas Gleixner161d0492011-03-23 21:08:58 +0000399 cpumask_copy(d->affinity, cpumask);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100400 spin_unlock_irqrestore(&gic_lock, flags);
401
Thomas Gleixner161d0492011-03-23 21:08:58 +0000402 return IRQ_SET_MASK_OK_NOCOPY;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100403}
404#endif
405
Andrew Bresticker4a6a3ea32014-09-18 14:47:26 -0700406static struct irq_chip gic_level_irq_controller = {
407 .name = "MIPS GIC",
408 .irq_mask = gic_mask_irq,
409 .irq_unmask = gic_unmask_irq,
410 .irq_set_type = gic_set_type,
411#ifdef CONFIG_SMP
412 .irq_set_affinity = gic_set_affinity,
413#endif
414};
415
416static struct irq_chip gic_edge_irq_controller = {
Thomas Gleixner161d0492011-03-23 21:08:58 +0000417 .name = "MIPS GIC",
Andrew Bresticker5561c9e2014-09-18 14:47:20 -0700418 .irq_ack = gic_ack_irq,
Thomas Gleixner161d0492011-03-23 21:08:58 +0000419 .irq_mask = gic_mask_irq,
Thomas Gleixner161d0492011-03-23 21:08:58 +0000420 .irq_unmask = gic_unmask_irq,
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700421 .irq_set_type = gic_set_type,
Ralf Baechle39b8d522008-04-28 17:14:26 +0100422#ifdef CONFIG_SMP
Thomas Gleixner161d0492011-03-23 21:08:58 +0000423 .irq_set_affinity = gic_set_affinity,
Ralf Baechle39b8d522008-04-28 17:14:26 +0100424#endif
425};
426
Rabin Vincent1b3ed362015-06-12 10:01:56 +0200427static void gic_handle_local_int(bool chained)
Andrew Brestickere9de6882014-09-18 14:47:27 -0700428{
429 unsigned long pending, masked;
Qais Yousefd7eb4f22015-01-19 11:51:29 +0000430 unsigned int intr, virq;
Andrew Brestickere9de6882014-09-18 14:47:27 -0700431
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700432 pending = gic_read(GIC_REG(VPE_LOCAL, GIC_VPE_PEND));
433 masked = gic_read(GIC_REG(VPE_LOCAL, GIC_VPE_MASK));
Andrew Brestickere9de6882014-09-18 14:47:27 -0700434
435 bitmap_and(&pending, &pending, &masked, GIC_NUM_LOCAL_INTRS);
436
Qais Yousefd7eb4f22015-01-19 11:51:29 +0000437 intr = find_first_bit(&pending, GIC_NUM_LOCAL_INTRS);
438 while (intr != GIC_NUM_LOCAL_INTRS) {
439 virq = irq_linear_revmap(gic_irq_domain,
440 GIC_LOCAL_TO_HWIRQ(intr));
Rabin Vincent1b3ed362015-06-12 10:01:56 +0200441 if (chained)
442 generic_handle_irq(virq);
443 else
444 do_IRQ(virq);
Qais Yousefd7eb4f22015-01-19 11:51:29 +0000445
446 /* go to next pending bit */
447 bitmap_clear(&pending, intr, 1);
448 intr = find_first_bit(&pending, GIC_NUM_LOCAL_INTRS);
449 }
Andrew Brestickere9de6882014-09-18 14:47:27 -0700450}
451
452static void gic_mask_local_irq(struct irq_data *d)
453{
454 int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq);
455
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700456 gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_RMASK), 1 << intr);
Andrew Brestickere9de6882014-09-18 14:47:27 -0700457}
458
459static void gic_unmask_local_irq(struct irq_data *d)
460{
461 int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq);
462
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700463 gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_SMASK), 1 << intr);
Andrew Brestickere9de6882014-09-18 14:47:27 -0700464}
465
466static struct irq_chip gic_local_irq_controller = {
467 .name = "MIPS GIC Local",
468 .irq_mask = gic_mask_local_irq,
469 .irq_unmask = gic_unmask_local_irq,
470};
471
472static void gic_mask_local_irq_all_vpes(struct irq_data *d)
473{
474 int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq);
475 int i;
476 unsigned long flags;
477
478 spin_lock_irqsave(&gic_lock, flags);
479 for (i = 0; i < gic_vpes; i++) {
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700480 gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_OTHER_ADDR), i);
481 gic_write(GIC_REG(VPE_OTHER, GIC_VPE_RMASK), 1 << intr);
Andrew Brestickere9de6882014-09-18 14:47:27 -0700482 }
483 spin_unlock_irqrestore(&gic_lock, flags);
484}
485
486static void gic_unmask_local_irq_all_vpes(struct irq_data *d)
487{
488 int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq);
489 int i;
490 unsigned long flags;
491
492 spin_lock_irqsave(&gic_lock, flags);
493 for (i = 0; i < gic_vpes; i++) {
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700494 gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_OTHER_ADDR), i);
495 gic_write(GIC_REG(VPE_OTHER, GIC_VPE_SMASK), 1 << intr);
Andrew Brestickere9de6882014-09-18 14:47:27 -0700496 }
497 spin_unlock_irqrestore(&gic_lock, flags);
498}
499
500static struct irq_chip gic_all_vpes_local_irq_controller = {
501 .name = "MIPS GIC Local",
502 .irq_mask = gic_mask_local_irq_all_vpes,
503 .irq_unmask = gic_unmask_local_irq_all_vpes,
504};
505
Andrew Bresticker18743d22014-09-18 14:47:24 -0700506static void __gic_irq_dispatch(void)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100507{
Rabin Vincent1b3ed362015-06-12 10:01:56 +0200508 gic_handle_local_int(false);
509 gic_handle_shared_int(false);
Andrew Bresticker18743d22014-09-18 14:47:24 -0700510}
511
512static void gic_irq_dispatch(unsigned int irq, struct irq_desc *desc)
513{
Rabin Vincent1b3ed362015-06-12 10:01:56 +0200514 gic_handle_local_int(true);
515 gic_handle_shared_int(true);
Andrew Bresticker18743d22014-09-18 14:47:24 -0700516}
517
518#ifdef CONFIG_MIPS_GIC_IPI
519static int gic_resched_int_base;
520static int gic_call_int_base;
521
522unsigned int plat_ipi_resched_int_xlate(unsigned int cpu)
523{
524 return gic_resched_int_base + cpu;
525}
526
527unsigned int plat_ipi_call_int_xlate(unsigned int cpu)
528{
529 return gic_call_int_base + cpu;
530}
531
532static irqreturn_t ipi_resched_interrupt(int irq, void *dev_id)
533{
534 scheduler_ipi();
535
536 return IRQ_HANDLED;
537}
538
539static irqreturn_t ipi_call_interrupt(int irq, void *dev_id)
540{
Alex Smith4ace6132015-07-24 16:57:49 +0100541 generic_smp_call_function_interrupt();
Andrew Bresticker18743d22014-09-18 14:47:24 -0700542
543 return IRQ_HANDLED;
544}
545
546static struct irqaction irq_resched = {
547 .handler = ipi_resched_interrupt,
548 .flags = IRQF_PERCPU,
549 .name = "IPI resched"
550};
551
552static struct irqaction irq_call = {
553 .handler = ipi_call_interrupt,
554 .flags = IRQF_PERCPU,
555 .name = "IPI call"
556};
557
558static __init void gic_ipi_init_one(unsigned int intr, int cpu,
559 struct irqaction *action)
560{
Andrew Brestickere9de6882014-09-18 14:47:27 -0700561 int virq = irq_create_mapping(gic_irq_domain,
562 GIC_SHARED_TO_HWIRQ(intr));
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700563 int i;
Steven J. Hill98b67c32012-08-31 16:18:49 -0500564
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700565 gic_map_to_vpe(intr, cpu);
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700566 for (i = 0; i < NR_CPUS; i++)
567 clear_bit(intr, pcpu_masks[i].pcpu_mask);
Jeffrey Deansb0a88ae2014-07-17 09:20:55 +0100568 set_bit(intr, pcpu_masks[cpu].pcpu_mask);
569
Andrew Bresticker18743d22014-09-18 14:47:24 -0700570 irq_set_irq_type(virq, IRQ_TYPE_EDGE_RISING);
571
572 irq_set_handler(virq, handle_percpu_irq);
573 setup_irq(virq, action);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100574}
575
Andrew Bresticker18743d22014-09-18 14:47:24 -0700576static __init void gic_ipi_init(void)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100577{
Andrew Bresticker18743d22014-09-18 14:47:24 -0700578 int i;
579
580 /* Use last 2 * NR_CPUS interrupts as IPIs */
Andrew Brestickerfbd55242014-09-18 14:47:25 -0700581 gic_resched_int_base = gic_shared_intrs - nr_cpu_ids;
Andrew Bresticker18743d22014-09-18 14:47:24 -0700582 gic_call_int_base = gic_resched_int_base - nr_cpu_ids;
583
584 for (i = 0; i < nr_cpu_ids; i++) {
585 gic_ipi_init_one(gic_call_int_base + i, i, &irq_call);
586 gic_ipi_init_one(gic_resched_int_base + i, i, &irq_resched);
587 }
588}
589#else
590static inline void gic_ipi_init(void)
591{
592}
593#endif
594
Andrew Brestickere9de6882014-09-18 14:47:27 -0700595static void __init gic_basic_init(void)
Andrew Bresticker18743d22014-09-18 14:47:24 -0700596{
597 unsigned int i;
Steven J. Hill98b67c32012-08-31 16:18:49 -0500598
599 board_bind_eic_interrupt = &gic_bind_eic_interrupt;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100600
601 /* Setup defaults */
Andrew Brestickerfbd55242014-09-18 14:47:25 -0700602 for (i = 0; i < gic_shared_intrs; i++) {
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700603 gic_set_polarity(i, GIC_POL_POS);
604 gic_set_trigger(i, GIC_TRIG_LEVEL);
605 gic_reset_mask(i);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100606 }
607
Andrew Brestickere9de6882014-09-18 14:47:27 -0700608 for (i = 0; i < gic_vpes; i++) {
609 unsigned int j;
610
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700611 gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_OTHER_ADDR), i);
Andrew Brestickere9de6882014-09-18 14:47:27 -0700612 for (j = 0; j < GIC_NUM_LOCAL_INTRS; j++) {
613 if (!gic_local_irq_is_routable(j))
614 continue;
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700615 gic_write(GIC_REG(VPE_OTHER, GIC_VPE_RMASK), 1 << j);
Andrew Brestickere9de6882014-09-18 14:47:27 -0700616 }
617 }
Ralf Baechle39b8d522008-04-28 17:14:26 +0100618}
619
Andrew Brestickere9de6882014-09-18 14:47:27 -0700620static int gic_local_irq_domain_map(struct irq_domain *d, unsigned int virq,
621 irq_hw_number_t hw)
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700622{
Andrew Brestickere9de6882014-09-18 14:47:27 -0700623 int intr = GIC_HWIRQ_TO_LOCAL(hw);
624 int ret = 0;
625 int i;
626 unsigned long flags;
627
628 if (!gic_local_irq_is_routable(intr))
629 return -EPERM;
630
631 /*
632 * HACK: These are all really percpu interrupts, but the rest
633 * of the MIPS kernel code does not use the percpu IRQ API for
634 * the CP0 timer and performance counter interrupts.
635 */
James Hoganb720fd82015-01-29 11:14:08 +0000636 switch (intr) {
637 case GIC_LOCAL_INT_TIMER:
638 case GIC_LOCAL_INT_PERFCTR:
639 case GIC_LOCAL_INT_FDC:
640 irq_set_chip_and_handler(virq,
641 &gic_all_vpes_local_irq_controller,
642 handle_percpu_irq);
643 break;
644 default:
Andrew Brestickere9de6882014-09-18 14:47:27 -0700645 irq_set_chip_and_handler(virq,
646 &gic_local_irq_controller,
647 handle_percpu_devid_irq);
648 irq_set_percpu_devid(virq);
James Hoganb720fd82015-01-29 11:14:08 +0000649 break;
Andrew Brestickere9de6882014-09-18 14:47:27 -0700650 }
651
652 spin_lock_irqsave(&gic_lock, flags);
653 for (i = 0; i < gic_vpes; i++) {
654 u32 val = GIC_MAP_TO_PIN_MSK | gic_cpu_pin;
655
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700656 gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_OTHER_ADDR), i);
Andrew Brestickere9de6882014-09-18 14:47:27 -0700657
658 switch (intr) {
659 case GIC_LOCAL_INT_WD:
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700660 gic_write(GIC_REG(VPE_OTHER, GIC_VPE_WD_MAP), val);
Andrew Brestickere9de6882014-09-18 14:47:27 -0700661 break;
662 case GIC_LOCAL_INT_COMPARE:
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700663 gic_write(GIC_REG(VPE_OTHER, GIC_VPE_COMPARE_MAP), val);
Andrew Brestickere9de6882014-09-18 14:47:27 -0700664 break;
665 case GIC_LOCAL_INT_TIMER:
James Hogan1b6af712015-01-19 15:38:24 +0000666 /* CONFIG_MIPS_CMP workaround (see __gic_init) */
667 val = GIC_MAP_TO_PIN_MSK | timer_cpu_pin;
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700668 gic_write(GIC_REG(VPE_OTHER, GIC_VPE_TIMER_MAP), val);
Andrew Brestickere9de6882014-09-18 14:47:27 -0700669 break;
670 case GIC_LOCAL_INT_PERFCTR:
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700671 gic_write(GIC_REG(VPE_OTHER, GIC_VPE_PERFCTR_MAP), val);
Andrew Brestickere9de6882014-09-18 14:47:27 -0700672 break;
673 case GIC_LOCAL_INT_SWINT0:
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700674 gic_write(GIC_REG(VPE_OTHER, GIC_VPE_SWINT0_MAP), val);
Andrew Brestickere9de6882014-09-18 14:47:27 -0700675 break;
676 case GIC_LOCAL_INT_SWINT1:
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700677 gic_write(GIC_REG(VPE_OTHER, GIC_VPE_SWINT1_MAP), val);
Andrew Brestickere9de6882014-09-18 14:47:27 -0700678 break;
679 case GIC_LOCAL_INT_FDC:
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700680 gic_write(GIC_REG(VPE_OTHER, GIC_VPE_FDC_MAP), val);
Andrew Brestickere9de6882014-09-18 14:47:27 -0700681 break;
682 default:
683 pr_err("Invalid local IRQ %d\n", intr);
684 ret = -EINVAL;
685 break;
686 }
687 }
688 spin_unlock_irqrestore(&gic_lock, flags);
689
690 return ret;
691}
692
693static int gic_shared_irq_domain_map(struct irq_domain *d, unsigned int virq,
694 irq_hw_number_t hw)
695{
696 int intr = GIC_HWIRQ_TO_SHARED(hw);
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700697 unsigned long flags;
698
Andrew Bresticker4a6a3ea32014-09-18 14:47:26 -0700699 irq_set_chip_and_handler(virq, &gic_level_irq_controller,
700 handle_level_irq);
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700701
702 spin_lock_irqsave(&gic_lock, flags);
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700703 gic_map_to_pin(intr, gic_cpu_pin);
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700704 /* Map to VPE 0 by default */
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700705 gic_map_to_vpe(intr, 0);
Andrew Brestickere9de6882014-09-18 14:47:27 -0700706 set_bit(intr, pcpu_masks[0].pcpu_mask);
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700707 spin_unlock_irqrestore(&gic_lock, flags);
708
709 return 0;
710}
711
Andrew Brestickere9de6882014-09-18 14:47:27 -0700712static int gic_irq_domain_map(struct irq_domain *d, unsigned int virq,
713 irq_hw_number_t hw)
714{
715 if (GIC_HWIRQ_TO_LOCAL(hw) < GIC_NUM_LOCAL_INTRS)
716 return gic_local_irq_domain_map(d, virq, hw);
717 return gic_shared_irq_domain_map(d, virq, hw);
718}
719
Andrew Brestickera7057272014-11-12 11:43:38 -0800720static int gic_irq_domain_xlate(struct irq_domain *d, struct device_node *ctrlr,
721 const u32 *intspec, unsigned int intsize,
722 irq_hw_number_t *out_hwirq,
723 unsigned int *out_type)
724{
725 if (intsize != 3)
726 return -EINVAL;
727
728 if (intspec[0] == GIC_SHARED)
729 *out_hwirq = GIC_SHARED_TO_HWIRQ(intspec[1]);
730 else if (intspec[0] == GIC_LOCAL)
731 *out_hwirq = GIC_LOCAL_TO_HWIRQ(intspec[1]);
732 else
733 return -EINVAL;
734 *out_type = intspec[2] & IRQ_TYPE_SENSE_MASK;
735
736 return 0;
737}
738
Krzysztof Kozlowski96009732015-04-27 21:54:24 +0900739static const struct irq_domain_ops gic_irq_domain_ops = {
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700740 .map = gic_irq_domain_map,
Andrew Brestickera7057272014-11-12 11:43:38 -0800741 .xlate = gic_irq_domain_xlate,
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700742};
743
Andrew Brestickera7057272014-11-12 11:43:38 -0800744static void __init __gic_init(unsigned long gic_base_addr,
745 unsigned long gic_addrspace_size,
746 unsigned int cpu_vec, unsigned int irqbase,
747 struct device_node *node)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100748{
749 unsigned int gicconfig;
750
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700751 gic_base = ioremap_nocache(gic_base_addr, gic_addrspace_size);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100752
Andrew Bresticker5f68fea2014-10-20 12:03:52 -0700753 gicconfig = gic_read(GIC_REG(SHARED, GIC_SH_CONFIG));
Andrew Brestickerfbd55242014-09-18 14:47:25 -0700754 gic_shared_intrs = (gicconfig & GIC_SH_CONFIG_NUMINTRS_MSK) >>
Ralf Baechle39b8d522008-04-28 17:14:26 +0100755 GIC_SH_CONFIG_NUMINTRS_SHF;
Andrew Brestickerfbd55242014-09-18 14:47:25 -0700756 gic_shared_intrs = ((gic_shared_intrs + 1) * 8);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100757
Andrew Brestickere9de6882014-09-18 14:47:27 -0700758 gic_vpes = (gicconfig & GIC_SH_CONFIG_NUMVPES_MSK) >>
Ralf Baechle39b8d522008-04-28 17:14:26 +0100759 GIC_SH_CONFIG_NUMVPES_SHF;
Andrew Brestickere9de6882014-09-18 14:47:27 -0700760 gic_vpes = gic_vpes + 1;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100761
Andrew Bresticker18743d22014-09-18 14:47:24 -0700762 if (cpu_has_veic) {
763 /* Always use vector 1 in EIC mode */
764 gic_cpu_pin = 0;
James Hogan1b6af712015-01-19 15:38:24 +0000765 timer_cpu_pin = gic_cpu_pin;
Andrew Bresticker18743d22014-09-18 14:47:24 -0700766 set_vi_handler(gic_cpu_pin + GIC_PIN_TO_VEC_OFFSET,
767 __gic_irq_dispatch);
768 } else {
769 gic_cpu_pin = cpu_vec - GIC_CPU_PIN_OFFSET;
770 irq_set_chained_handler(MIPS_CPU_IRQ_BASE + cpu_vec,
771 gic_irq_dispatch);
James Hogan1b6af712015-01-19 15:38:24 +0000772 /*
773 * With the CMP implementation of SMP (deprecated), other CPUs
774 * are started by the bootloader and put into a timer based
775 * waiting poll loop. We must not re-route those CPU's local
776 * timer interrupts as the wait instruction will never finish,
777 * so just handle whatever CPU interrupt it is routed to by
778 * default.
779 *
780 * This workaround should be removed when CMP support is
781 * dropped.
782 */
783 if (IS_ENABLED(CONFIG_MIPS_CMP) &&
784 gic_local_irq_is_routable(GIC_LOCAL_INT_TIMER)) {
785 timer_cpu_pin = gic_read(GIC_REG(VPE_LOCAL,
786 GIC_VPE_TIMER_MAP)) &
787 GIC_MAP_MSK;
788 irq_set_chained_handler(MIPS_CPU_IRQ_BASE +
789 GIC_CPU_PIN_OFFSET +
790 timer_cpu_pin,
791 gic_irq_dispatch);
792 } else {
793 timer_cpu_pin = gic_cpu_pin;
794 }
Andrew Bresticker18743d22014-09-18 14:47:24 -0700795 }
796
Andrew Brestickera7057272014-11-12 11:43:38 -0800797 gic_irq_domain = irq_domain_add_simple(node, GIC_NUM_LOCAL_INTRS +
Andrew Brestickere9de6882014-09-18 14:47:27 -0700798 gic_shared_intrs, irqbase,
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700799 &gic_irq_domain_ops, NULL);
800 if (!gic_irq_domain)
801 panic("Failed to add GIC IRQ domain");
Steven J. Hill0b271f52012-08-31 16:05:37 -0500802
Andrew Brestickere9de6882014-09-18 14:47:27 -0700803 gic_basic_init();
Andrew Bresticker18743d22014-09-18 14:47:24 -0700804
805 gic_ipi_init();
Ralf Baechle39b8d522008-04-28 17:14:26 +0100806}
Andrew Brestickera7057272014-11-12 11:43:38 -0800807
808void __init gic_init(unsigned long gic_base_addr,
809 unsigned long gic_addrspace_size,
810 unsigned int cpu_vec, unsigned int irqbase)
811{
812 __gic_init(gic_base_addr, gic_addrspace_size, cpu_vec, irqbase, NULL);
813}
814
815static int __init gic_of_init(struct device_node *node,
816 struct device_node *parent)
817{
818 struct resource res;
819 unsigned int cpu_vec, i = 0, reserved = 0;
820 phys_addr_t gic_base;
821 size_t gic_len;
822
823 /* Find the first available CPU vector. */
824 while (!of_property_read_u32_index(node, "mti,reserved-cpu-vectors",
825 i++, &cpu_vec))
826 reserved |= BIT(cpu_vec);
827 for (cpu_vec = 2; cpu_vec < 8; cpu_vec++) {
828 if (!(reserved & BIT(cpu_vec)))
829 break;
830 }
831 if (cpu_vec == 8) {
832 pr_err("No CPU vectors available for GIC\n");
833 return -ENODEV;
834 }
835
836 if (of_address_to_resource(node, 0, &res)) {
837 /*
838 * Probe the CM for the GIC base address if not specified
839 * in the device-tree.
840 */
841 if (mips_cm_present()) {
842 gic_base = read_gcr_gic_base() &
843 ~CM_GCR_GIC_BASE_GICEN_MSK;
844 gic_len = 0x20000;
845 } else {
846 pr_err("Failed to get GIC memory range\n");
847 return -ENODEV;
848 }
849 } else {
850 gic_base = res.start;
851 gic_len = resource_size(&res);
852 }
853
854 if (mips_cm_present())
855 write_gcr_gic_base(gic_base | CM_GCR_GIC_BASE_GICEN_MSK);
856 gic_present = true;
857
858 __gic_init(gic_base, gic_len, cpu_vec, 0, node);
859
860 return 0;
861}
862IRQCHIP_DECLARE(mips_gic, "mti,gic", gic_of_init);