blob: 984fb86349ba67cf9c05bfffe04f1dd979a14c7c [file] [log] [blame]
Tony Lindgren046d6b22005-11-10 14:26:52 +00001/*
2 * linux/arch/arm/mach-omap2/clock.c
3 *
Tony Lindgrena16e9702008-03-18 11:56:39 +02004 * Copyright (C) 2005-2008 Texas Instruments, Inc.
5 * Copyright (C) 2004-2008 Nokia Corporation
6 *
7 * Contacts:
Tony Lindgren046d6b22005-11-10 14:26:52 +00008 * Richard Woodruff <r-woodruff2@ti.com>
Tony Lindgrena16e9702008-03-18 11:56:39 +02009 * Paul Walmsley
Tony Lindgren046d6b22005-11-10 14:26:52 +000010 *
Tony Lindgrena16e9702008-03-18 11:56:39 +020011 * Based on earlier work by Tuukka Tikkanen, Tony Lindgren,
12 * Gordon McNutt and RidgeRun, Inc.
Tony Lindgren046d6b22005-11-10 14:26:52 +000013 *
14 * This program is free software; you can redistribute it and/or modify
15 * it under the terms of the GNU General Public License version 2 as
16 * published by the Free Software Foundation.
17 */
Paul Walmsley6b8858a2008-03-18 10:35:15 +020018#undef DEBUG
19
Tony Lindgren046d6b22005-11-10 14:26:52 +000020#include <linux/module.h>
21#include <linux/kernel.h>
22#include <linux/device.h>
23#include <linux/list.h>
24#include <linux/errno.h>
25#include <linux/delay.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000026#include <linux/clk.h>
Paul Walmsley6b8858a2008-03-18 10:35:15 +020027#include <linux/io.h>
28#include <linux/cpufreq.h>
Russell Kingfbd3bdb2008-09-06 12:13:59 +010029#include <linux/bitops.h>
Tony Lindgren046d6b22005-11-10 14:26:52 +000030
Russell Kinga09e64f2008-08-05 16:14:15 +010031#include <mach/clock.h>
32#include <mach/sram.h>
Tony Lindgren76631482006-12-12 23:02:43 -080033#include <asm/div64.h>
Russell King8ad8ff62009-01-19 15:27:29 +000034#include <asm/clkdev.h>
Tony Lindgren046d6b22005-11-10 14:26:52 +000035
Paul Walmsleyf8de9b22009-01-28 12:27:31 -070036#include <mach/sdrc.h>
Paul Walmsley6b8858a2008-03-18 10:35:15 +020037#include "clock.h"
Paul Walmsley6b8858a2008-03-18 10:35:15 +020038#include "prm.h"
39#include "prm-regbits-24xx.h"
40#include "cm.h"
41#include "cm-regbits-24xx.h"
Tony Lindgren046d6b22005-11-10 14:26:52 +000042
Russell King548d8492008-11-04 14:02:46 +000043static const struct clkops clkops_oscck;
44static const struct clkops clkops_fixed;
45
46#include "clock24xx.h"
47
Russell King8ad8ff62009-01-19 15:27:29 +000048struct omap_clk {
49 u32 cpu;
50 struct clk_lookup lk;
51};
52
53#define CLK(dev, con, ck, cp) \
54 { \
55 .cpu = cp, \
56 .lk = { \
57 .dev_id = dev, \
58 .con_id = con, \
59 .clk = ck, \
60 }, \
61 }
62
63#define CK_243X (1 << 0)
64#define CK_242X (1 << 1)
65
66static struct omap_clk omap24xx_clks[] = {
67 /* external root sources */
68 CLK(NULL, "func_32k_ck", &func_32k_ck, CK_243X | CK_242X),
69 CLK(NULL, "osc_ck", &osc_ck, CK_243X | CK_242X),
70 CLK(NULL, "sys_ck", &sys_ck, CK_243X | CK_242X),
71 CLK(NULL, "alt_ck", &alt_ck, CK_243X | CK_242X),
72 /* internal analog sources */
73 CLK(NULL, "dpll_ck", &dpll_ck, CK_243X | CK_242X),
74 CLK(NULL, "apll96_ck", &apll96_ck, CK_243X | CK_242X),
75 CLK(NULL, "apll54_ck", &apll54_ck, CK_243X | CK_242X),
76 /* internal prcm root sources */
77 CLK(NULL, "func_54m_ck", &func_54m_ck, CK_243X | CK_242X),
78 CLK(NULL, "core_ck", &core_ck, CK_243X | CK_242X),
79 CLK(NULL, "func_96m_ck", &func_96m_ck, CK_243X | CK_242X),
80 CLK(NULL, "func_48m_ck", &func_48m_ck, CK_243X | CK_242X),
81 CLK(NULL, "func_12m_ck", &func_12m_ck, CK_243X | CK_242X),
82 CLK(NULL, "ck_wdt1_osc", &wdt1_osc_ck, CK_243X | CK_242X),
83 CLK(NULL, "sys_clkout_src", &sys_clkout_src, CK_243X | CK_242X),
84 CLK(NULL, "sys_clkout", &sys_clkout, CK_243X | CK_242X),
85 CLK(NULL, "sys_clkout2_src", &sys_clkout2_src, CK_242X),
86 CLK(NULL, "sys_clkout2", &sys_clkout2, CK_242X),
87 CLK(NULL, "emul_ck", &emul_ck, CK_242X),
88 /* mpu domain clocks */
89 CLK(NULL, "mpu_ck", &mpu_ck, CK_243X | CK_242X),
90 /* dsp domain clocks */
91 CLK(NULL, "dsp_fck", &dsp_fck, CK_243X | CK_242X),
92 CLK(NULL, "dsp_irate_ick", &dsp_irate_ick, CK_243X | CK_242X),
93 CLK(NULL, "dsp_ick", &dsp_ick, CK_242X),
94 CLK(NULL, "iva2_1_ick", &iva2_1_ick, CK_243X),
95 CLK(NULL, "iva1_ifck", &iva1_ifck, CK_242X),
96 CLK(NULL, "iva1_mpu_int_ifck", &iva1_mpu_int_ifck, CK_242X),
97 /* GFX domain clocks */
98 CLK(NULL, "gfx_3d_fck", &gfx_3d_fck, CK_243X | CK_242X),
99 CLK(NULL, "gfx_2d_fck", &gfx_2d_fck, CK_243X | CK_242X),
100 CLK(NULL, "gfx_ick", &gfx_ick, CK_243X | CK_242X),
101 /* Modem domain clocks */
102 CLK(NULL, "mdm_ick", &mdm_ick, CK_243X),
103 CLK(NULL, "mdm_osc_ck", &mdm_osc_ck, CK_243X),
104 /* DSS domain clocks */
105 CLK(NULL, "dss_ick", &dss_ick, CK_243X | CK_242X),
106 CLK(NULL, "dss1_fck", &dss1_fck, CK_243X | CK_242X),
107 CLK(NULL, "dss2_fck", &dss2_fck, CK_243X | CK_242X),
108 CLK(NULL, "dss_54m_fck", &dss_54m_fck, CK_243X | CK_242X),
109 /* L3 domain clocks */
110 CLK(NULL, "core_l3_ck", &core_l3_ck, CK_243X | CK_242X),
111 CLK(NULL, "ssi_fck", &ssi_ssr_sst_fck, CK_243X | CK_242X),
112 CLK(NULL, "usb_l4_ick", &usb_l4_ick, CK_243X | CK_242X),
113 /* L4 domain clocks */
114 CLK(NULL, "l4_ck", &l4_ck, CK_243X | CK_242X),
Paul Walmsley9299fd82009-01-27 19:12:54 -0700115 CLK(NULL, "ssi_l4_ick", &ssi_l4_ick, CK_243X | CK_242X),
Russell King8ad8ff62009-01-19 15:27:29 +0000116 /* virtual meta-group clock */
117 CLK(NULL, "virt_prcm_set", &virt_prcm_set, CK_243X | CK_242X),
118 /* general l4 interface ck, multi-parent functional clk */
119 CLK(NULL, "gpt1_ick", &gpt1_ick, CK_243X | CK_242X),
120 CLK(NULL, "gpt1_fck", &gpt1_fck, CK_243X | CK_242X),
121 CLK(NULL, "gpt2_ick", &gpt2_ick, CK_243X | CK_242X),
122 CLK(NULL, "gpt2_fck", &gpt2_fck, CK_243X | CK_242X),
123 CLK(NULL, "gpt3_ick", &gpt3_ick, CK_243X | CK_242X),
124 CLK(NULL, "gpt3_fck", &gpt3_fck, CK_243X | CK_242X),
125 CLK(NULL, "gpt4_ick", &gpt4_ick, CK_243X | CK_242X),
126 CLK(NULL, "gpt4_fck", &gpt4_fck, CK_243X | CK_242X),
127 CLK(NULL, "gpt5_ick", &gpt5_ick, CK_243X | CK_242X),
128 CLK(NULL, "gpt5_fck", &gpt5_fck, CK_243X | CK_242X),
129 CLK(NULL, "gpt6_ick", &gpt6_ick, CK_243X | CK_242X),
130 CLK(NULL, "gpt6_fck", &gpt6_fck, CK_243X | CK_242X),
131 CLK(NULL, "gpt7_ick", &gpt7_ick, CK_243X | CK_242X),
132 CLK(NULL, "gpt7_fck", &gpt7_fck, CK_243X | CK_242X),
133 CLK(NULL, "gpt8_ick", &gpt8_ick, CK_243X | CK_242X),
134 CLK(NULL, "gpt8_fck", &gpt8_fck, CK_243X | CK_242X),
135 CLK(NULL, "gpt9_ick", &gpt9_ick, CK_243X | CK_242X),
136 CLK(NULL, "gpt9_fck", &gpt9_fck, CK_243X | CK_242X),
137 CLK(NULL, "gpt10_ick", &gpt10_ick, CK_243X | CK_242X),
138 CLK(NULL, "gpt10_fck", &gpt10_fck, CK_243X | CK_242X),
139 CLK(NULL, "gpt11_ick", &gpt11_ick, CK_243X | CK_242X),
140 CLK(NULL, "gpt11_fck", &gpt11_fck, CK_243X | CK_242X),
141 CLK(NULL, "gpt12_ick", &gpt12_ick, CK_243X | CK_242X),
142 CLK(NULL, "gpt12_fck", &gpt12_fck, CK_243X | CK_242X),
Russell Kingb820ce42009-01-23 10:26:46 +0000143 CLK("omap-mcbsp.1", "ick", &mcbsp1_ick, CK_243X | CK_242X),
144 CLK("omap-mcbsp.1", "fck", &mcbsp1_fck, CK_243X | CK_242X),
145 CLK("omap-mcbsp.2", "ick", &mcbsp2_ick, CK_243X | CK_242X),
146 CLK("omap-mcbsp.2", "fck", &mcbsp2_fck, CK_243X | CK_242X),
147 CLK("omap-mcbsp.3", "ick", &mcbsp3_ick, CK_243X),
148 CLK("omap-mcbsp.3", "fck", &mcbsp3_fck, CK_243X),
149 CLK("omap-mcbsp.4", "ick", &mcbsp4_ick, CK_243X),
150 CLK("omap-mcbsp.4", "fck", &mcbsp4_fck, CK_243X),
151 CLK("omap-mcbsp.5", "ick", &mcbsp5_ick, CK_243X),
152 CLK("omap-mcbsp.5", "fck", &mcbsp5_fck, CK_243X),
Russell King1b5715e2009-01-19 20:49:37 +0000153 CLK("omap2_mcspi.1", "ick", &mcspi1_ick, CK_243X | CK_242X),
154 CLK("omap2_mcspi.1", "fck", &mcspi1_fck, CK_243X | CK_242X),
155 CLK("omap2_mcspi.2", "ick", &mcspi2_ick, CK_243X | CK_242X),
156 CLK("omap2_mcspi.2", "fck", &mcspi2_fck, CK_243X | CK_242X),
157 CLK("omap2_mcspi.3", "ick", &mcspi3_ick, CK_243X),
158 CLK("omap2_mcspi.3", "fck", &mcspi3_fck, CK_243X),
Russell King8ad8ff62009-01-19 15:27:29 +0000159 CLK(NULL, "uart1_ick", &uart1_ick, CK_243X | CK_242X),
160 CLK(NULL, "uart1_fck", &uart1_fck, CK_243X | CK_242X),
161 CLK(NULL, "uart2_ick", &uart2_ick, CK_243X | CK_242X),
162 CLK(NULL, "uart2_fck", &uart2_fck, CK_243X | CK_242X),
163 CLK(NULL, "uart3_ick", &uart3_ick, CK_243X | CK_242X),
164 CLK(NULL, "uart3_fck", &uart3_fck, CK_243X | CK_242X),
165 CLK(NULL, "gpios_ick", &gpios_ick, CK_243X | CK_242X),
166 CLK(NULL, "gpios_fck", &gpios_fck, CK_243X | CK_242X),
Russell King39a80c72009-01-19 20:44:33 +0000167 CLK("omap_wdt", "ick", &mpu_wdt_ick, CK_243X | CK_242X),
168 CLK("omap_wdt", "fck", &mpu_wdt_fck, CK_243X | CK_242X),
Russell King8ad8ff62009-01-19 15:27:29 +0000169 CLK(NULL, "sync_32k_ick", &sync_32k_ick, CK_243X | CK_242X),
170 CLK(NULL, "wdt1_ick", &wdt1_ick, CK_243X | CK_242X),
171 CLK(NULL, "omapctrl_ick", &omapctrl_ick, CK_243X | CK_242X),
172 CLK(NULL, "icr_ick", &icr_ick, CK_243X),
Russell King6c5dbb42009-01-24 16:27:06 +0000173 CLK("omap24xxcam", "fck", &cam_fck, CK_243X | CK_242X),
174 CLK("omap24xxcam", "ick", &cam_ick, CK_243X | CK_242X),
Russell King8ad8ff62009-01-19 15:27:29 +0000175 CLK(NULL, "mailboxes_ick", &mailboxes_ick, CK_243X | CK_242X),
176 CLK(NULL, "wdt4_ick", &wdt4_ick, CK_243X | CK_242X),
177 CLK(NULL, "wdt4_fck", &wdt4_fck, CK_243X | CK_242X),
178 CLK(NULL, "wdt3_ick", &wdt3_ick, CK_242X),
179 CLK(NULL, "wdt3_fck", &wdt3_fck, CK_242X),
180 CLK(NULL, "mspro_ick", &mspro_ick, CK_243X | CK_242X),
181 CLK(NULL, "mspro_fck", &mspro_fck, CK_243X | CK_242X),
Russell King5c9e02b2009-01-19 20:53:30 +0000182 CLK("mmci-omap.0", "ick", &mmc_ick, CK_242X),
183 CLK("mmci-omap.0", "fck", &mmc_fck, CK_242X),
Russell King8ad8ff62009-01-19 15:27:29 +0000184 CLK(NULL, "fac_ick", &fac_ick, CK_243X | CK_242X),
185 CLK(NULL, "fac_fck", &fac_fck, CK_243X | CK_242X),
186 CLK(NULL, "eac_ick", &eac_ick, CK_242X),
187 CLK(NULL, "eac_fck", &eac_fck, CK_242X),
Russell Kingcc51c9d2009-01-22 10:12:04 +0000188 CLK("omap_hdq.0", "ick", &hdq_ick, CK_243X | CK_242X),
189 CLK("omap_hdq.1", "fck", &hdq_fck, CK_243X | CK_242X),
Russell King1d14de02009-01-19 21:02:29 +0000190 CLK("i2c_omap.1", "ick", &i2c1_ick, CK_243X | CK_242X),
191 CLK("i2c_omap.1", "fck", &i2c1_fck, CK_242X),
192 CLK("i2c_omap.1", "fck", &i2chs1_fck, CK_243X),
193 CLK("i2c_omap.2", "ick", &i2c2_ick, CK_243X | CK_242X),
194 CLK("i2c_omap.2", "fck", &i2c2_fck, CK_242X),
195 CLK("i2c_omap.2", "fck", &i2chs2_fck, CK_243X),
Russell King8ad8ff62009-01-19 15:27:29 +0000196 CLK(NULL, "gpmc_fck", &gpmc_fck, CK_243X | CK_242X),
197 CLK(NULL, "sdma_fck", &sdma_fck, CK_243X | CK_242X),
198 CLK(NULL, "sdma_ick", &sdma_ick, CK_243X | CK_242X),
199 CLK(NULL, "vlynq_ick", &vlynq_ick, CK_242X),
200 CLK(NULL, "vlynq_fck", &vlynq_fck, CK_242X),
201 CLK(NULL, "sdrc_ick", &sdrc_ick, CK_243X),
202 CLK(NULL, "des_ick", &des_ick, CK_243X | CK_242X),
203 CLK(NULL, "sha_ick", &sha_ick, CK_243X | CK_242X),
Russell Kingeeec7c82009-01-19 20:58:56 +0000204 CLK("omap_rng", "ick", &rng_ick, CK_243X | CK_242X),
Russell King8ad8ff62009-01-19 15:27:29 +0000205 CLK(NULL, "aes_ick", &aes_ick, CK_243X | CK_242X),
206 CLK(NULL, "pka_ick", &pka_ick, CK_243X | CK_242X),
207 CLK(NULL, "usb_fck", &usb_fck, CK_243X | CK_242X),
208 CLK(NULL, "usbhs_ick", &usbhs_ick, CK_243X),
Russell King6f7607c2009-01-28 10:22:50 +0000209 CLK("mmci-omap-hs.0", "ick", &mmchs1_ick, CK_243X),
210 CLK("mmci-omap-hs.0", "fck", &mmchs1_fck, CK_243X),
211 CLK("mmci-omap-hs.1", "ick", &mmchs2_ick, CK_243X),
212 CLK("mmci-omap-hs.1", "fck", &mmchs2_fck, CK_243X),
Russell King8ad8ff62009-01-19 15:27:29 +0000213 CLK(NULL, "gpio5_ick", &gpio5_ick, CK_243X),
214 CLK(NULL, "gpio5_fck", &gpio5_fck, CK_243X),
215 CLK(NULL, "mdm_intc_ick", &mdm_intc_ick, CK_243X),
216 CLK("mmci-omap-hs.0", "mmchsdb_fck", &mmchsdb1_fck, CK_243X),
217 CLK("mmci-omap-hs.1", "mmchsdb_fck", &mmchsdb2_fck, CK_243X),
218};
219
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200220/* CM_CLKEN_PLL.EN_{54,96}M_PLL options (24XX) */
221#define EN_APLL_STOPPED 0
222#define EN_APLL_LOCKED 3
Juha Yrjoladdc32a82006-09-25 12:41:50 +0300223
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200224/* CM_CLKSEL1_PLL.APLLS_CLKIN options (24XX) */
225#define APLLS_CLKIN_19_2MHZ 0
226#define APLLS_CLKIN_13MHZ 2
227#define APLLS_CLKIN_12MHZ 3
228
229/* #define DOWN_VARIABLE_DPLL 1 */ /* Experimental */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000230
231static struct prcm_config *curr_prcm_set;
Tony Lindgrenae78dcf2006-09-25 12:41:20 +0300232static struct clk *vclk;
233static struct clk *sclk;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000234
235/*-------------------------------------------------------------------------
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200236 * Omap24xx specific clock functions
Tony Lindgren046d6b22005-11-10 14:26:52 +0000237 *-------------------------------------------------------------------------*/
238
Russell Kingc0bf3132009-02-19 13:29:22 +0000239/**
240 * omap2xxx_clk_get_core_rate - return the CORE_CLK rate
241 * @clk: pointer to the combined dpll_ck + core_ck (currently "dpll_ck")
242 *
243 * Returns the CORE_CLK rate. CORE_CLK can have one of three rate
244 * sources on OMAP2xxx: the DPLL CLKOUT rate, DPLL CLKOUTX2, or 32KHz
245 * (the latter is unusual). This currently should be called with
246 * struct clk *dpll_ck, which is a composite clock of dpll_ck and
247 * core_ck.
248 */
249static unsigned long omap2xxx_clk_get_core_rate(struct clk *clk)
Tony Lindgrena16e9702008-03-18 11:56:39 +0200250{
Russell Kingc0bf3132009-02-19 13:29:22 +0000251 long long core_clk;
252 u32 v;
Tony Lindgrena16e9702008-03-18 11:56:39 +0200253
Russell Kingc0bf3132009-02-19 13:29:22 +0000254 core_clk = omap2_get_dpll_rate(clk);
Tony Lindgrena16e9702008-03-18 11:56:39 +0200255
Russell Kingc0bf3132009-02-19 13:29:22 +0000256 v = cm_read_mod_reg(PLL_MOD, CM_CLKSEL2);
257 v &= OMAP24XX_CORE_CLK_SRC_MASK;
Tony Lindgrena16e9702008-03-18 11:56:39 +0200258
Russell Kingc0bf3132009-02-19 13:29:22 +0000259 if (v == CORE_CLK_SRC_32K)
260 core_clk = 32768;
261 else
262 core_clk *= v;
263
264 return core_clk;
Tony Lindgrena16e9702008-03-18 11:56:39 +0200265}
266
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200267static int omap2_enable_osc_ck(struct clk *clk)
268{
269 u32 pcc;
270
271 pcc = __raw_readl(OMAP24XX_PRCM_CLKSRC_CTRL);
272
273 __raw_writel(pcc & ~OMAP_AUTOEXTCLKMODE_MASK,
274 OMAP24XX_PRCM_CLKSRC_CTRL);
275
276 return 0;
277}
278
279static void omap2_disable_osc_ck(struct clk *clk)
280{
281 u32 pcc;
282
283 pcc = __raw_readl(OMAP24XX_PRCM_CLKSRC_CTRL);
284
285 __raw_writel(pcc | OMAP_AUTOEXTCLKMODE_MASK,
286 OMAP24XX_PRCM_CLKSRC_CTRL);
287}
288
Russell King548d8492008-11-04 14:02:46 +0000289static const struct clkops clkops_oscck = {
290 .enable = &omap2_enable_osc_ck,
291 .disable = &omap2_disable_osc_ck,
292};
293
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200294#ifdef OLD_CK
Tony Lindgren046d6b22005-11-10 14:26:52 +0000295/* Recalculate SYST_CLK */
296static void omap2_sys_clk_recalc(struct clk * clk)
297{
298 u32 div = PRCM_CLKSRC_CTRL;
299 div &= (1 << 7) | (1 << 6); /* Test if ext clk divided by 1 or 2 */
300 div >>= clk->rate_offset;
301 clk->rate = (clk->parent->rate / div);
302 propagate_rate(clk);
303}
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200304#endif /* OLD_CK */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000305
Tony Lindgren046d6b22005-11-10 14:26:52 +0000306/* Enable an APLL if off */
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200307static int omap2_clk_fixed_enable(struct clk *clk)
Tony Lindgren046d6b22005-11-10 14:26:52 +0000308{
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200309 u32 cval, apll_mask;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000310
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200311 apll_mask = EN_APLL_LOCKED << clk->enable_bit;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000312
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200313 cval = cm_read_mod_reg(PLL_MOD, CM_CLKEN);
Tony Lindgren046d6b22005-11-10 14:26:52 +0000314
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200315 if ((cval & apll_mask) == apll_mask)
316 return 0; /* apll already enabled */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000317
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200318 cval &= ~apll_mask;
319 cval |= apll_mask;
320 cm_write_mod_reg(cval, PLL_MOD, CM_CLKEN);
Tony Lindgren046d6b22005-11-10 14:26:52 +0000321
322 if (clk == &apll96_ck)
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200323 cval = OMAP24XX_ST_96M_APLL;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000324 else if (clk == &apll54_ck)
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200325 cval = OMAP24XX_ST_54M_APLL;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000326
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200327 omap2_wait_clock_ready(OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST), cval,
328 clk->name);
329
330 /*
331 * REVISIT: Should we return an error code if omap2_wait_clock_ready()
332 * fails?
333 */
334 return 0;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000335}
336
Tony Lindgren046d6b22005-11-10 14:26:52 +0000337/* Stop APLL */
338static void omap2_clk_fixed_disable(struct clk *clk)
339{
340 u32 cval;
341
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200342 cval = cm_read_mod_reg(PLL_MOD, CM_CLKEN);
343 cval &= ~(EN_APLL_LOCKED << clk->enable_bit);
344 cm_write_mod_reg(cval, PLL_MOD, CM_CLKEN);
Tony Lindgren046d6b22005-11-10 14:26:52 +0000345}
346
Russell King548d8492008-11-04 14:02:46 +0000347static const struct clkops clkops_fixed = {
348 .enable = &omap2_clk_fixed_enable,
349 .disable = &omap2_clk_fixed_disable,
350};
351
Tony Lindgren046d6b22005-11-10 14:26:52 +0000352/*
353 * Uses the current prcm set to tell if a rate is valid.
354 * You can go slower, but not faster within a given rate set.
355 */
Paul Walmsleyfecb4942009-01-27 19:12:50 -0700356static long omap2_dpllcore_round_rate(unsigned long target_rate)
Tony Lindgren046d6b22005-11-10 14:26:52 +0000357{
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200358 u32 high, low, core_clk_src;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000359
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200360 core_clk_src = cm_read_mod_reg(PLL_MOD, CM_CLKSEL2);
361 core_clk_src &= OMAP24XX_CORE_CLK_SRC_MASK;
362
363 if (core_clk_src == CORE_CLK_SRC_DPLL) { /* DPLL clockout */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000364 high = curr_prcm_set->dpll_speed * 2;
365 low = curr_prcm_set->dpll_speed;
366 } else { /* DPLL clockout x 2 */
367 high = curr_prcm_set->dpll_speed;
368 low = curr_prcm_set->dpll_speed / 2;
369 }
370
371#ifdef DOWN_VARIABLE_DPLL
372 if (target_rate > high)
373 return high;
374 else
375 return target_rate;
376#else
377 if (target_rate > low)
378 return high;
379 else
380 return low;
381#endif
382
383}
384
Russell King8b9dbc12009-02-12 10:12:59 +0000385static unsigned long omap2_dpllcore_recalc(struct clk *clk)
Tony Lindgren046d6b22005-11-10 14:26:52 +0000386{
Russell Kingc0bf3132009-02-19 13:29:22 +0000387 return omap2xxx_clk_get_core_rate(clk);
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200388}
389
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300390static int omap2_reprogram_dpllcore(struct clk *clk, unsigned long rate)
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200391{
392 u32 cur_rate, low, mult, div, valid_rate, done_rate;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000393 u32 bypass = 0;
394 struct prcm_config tmpset;
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200395 const struct dpll_data *dd;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000396
Russell Kingc0bf3132009-02-19 13:29:22 +0000397 cur_rate = omap2xxx_clk_get_core_rate(&dpll_ck);
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200398 mult = cm_read_mod_reg(PLL_MOD, CM_CLKSEL2);
399 mult &= OMAP24XX_CORE_CLK_SRC_MASK;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000400
401 if ((rate == (cur_rate / 2)) && (mult == 2)) {
Paul Walmsleyf2ab9972009-01-28 12:27:37 -0700402 omap2xxx_sdrc_reprogram(CORE_CLK_SRC_DPLL, 1);
Tony Lindgren046d6b22005-11-10 14:26:52 +0000403 } else if ((rate == (cur_rate * 2)) && (mult == 1)) {
Paul Walmsleyf2ab9972009-01-28 12:27:37 -0700404 omap2xxx_sdrc_reprogram(CORE_CLK_SRC_DPLL_X2, 1);
Tony Lindgren046d6b22005-11-10 14:26:52 +0000405 } else if (rate != cur_rate) {
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300406 valid_rate = omap2_dpllcore_round_rate(rate);
Tony Lindgren046d6b22005-11-10 14:26:52 +0000407 if (valid_rate != rate)
Paul Walmsley883992b2009-01-28 12:35:31 -0700408 return -EINVAL;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000409
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200410 if (mult == 1)
Tony Lindgren046d6b22005-11-10 14:26:52 +0000411 low = curr_prcm_set->dpll_speed;
412 else
413 low = curr_prcm_set->dpll_speed / 2;
414
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200415 dd = clk->dpll_data;
416 if (!dd)
Paul Walmsley883992b2009-01-28 12:35:31 -0700417 return -EINVAL;
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200418
419 tmpset.cm_clksel1_pll = __raw_readl(dd->mult_div1_reg);
420 tmpset.cm_clksel1_pll &= ~(dd->mult_mask |
421 dd->div1_mask);
Tony Lindgren046d6b22005-11-10 14:26:52 +0000422 div = ((curr_prcm_set->xtal_speed / 1000000) - 1);
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200423 tmpset.cm_clksel2_pll = cm_read_mod_reg(PLL_MOD, CM_CLKSEL2);
424 tmpset.cm_clksel2_pll &= ~OMAP24XX_CORE_CLK_SRC_MASK;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000425 if (rate > low) {
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200426 tmpset.cm_clksel2_pll |= CORE_CLK_SRC_DPLL_X2;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000427 mult = ((rate / 2) / 1000000);
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200428 done_rate = CORE_CLK_SRC_DPLL_X2;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000429 } else {
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200430 tmpset.cm_clksel2_pll |= CORE_CLK_SRC_DPLL;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000431 mult = (rate / 1000000);
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200432 done_rate = CORE_CLK_SRC_DPLL;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000433 }
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200434 tmpset.cm_clksel1_pll |= (div << __ffs(dd->mult_mask));
435 tmpset.cm_clksel1_pll |= (mult << __ffs(dd->div1_mask));
Tony Lindgren046d6b22005-11-10 14:26:52 +0000436
437 /* Worst case */
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200438 tmpset.base_sdrc_rfr = SDRC_RFR_CTRL_BYPASS;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000439
440 if (rate == curr_prcm_set->xtal_speed) /* If asking for 1-1 */
441 bypass = 1;
442
Paul Walmsleyf2ab9972009-01-28 12:27:37 -0700443 /* For omap2xxx_sdrc_init_params() */
444 omap2xxx_sdrc_reprogram(CORE_CLK_SRC_DPLL_X2, 1);
Tony Lindgren046d6b22005-11-10 14:26:52 +0000445
446 /* Force dll lock mode */
447 omap2_set_prcm(tmpset.cm_clksel1_pll, tmpset.base_sdrc_rfr,
448 bypass);
449
450 /* Errata: ret dll entry state */
Paul Walmsleyf2ab9972009-01-28 12:27:37 -0700451 omap2xxx_sdrc_init_params(omap2xxx_sdrc_dll_is_unlocked());
452 omap2xxx_sdrc_reprogram(done_rate, 0);
Tony Lindgren046d6b22005-11-10 14:26:52 +0000453 }
Tony Lindgren046d6b22005-11-10 14:26:52 +0000454
Paul Walmsley883992b2009-01-28 12:35:31 -0700455 return 0;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000456}
457
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200458/**
459 * omap2_table_mpu_recalc - just return the MPU speed
460 * @clk: virt_prcm_set struct clk
461 *
462 * Set virt_prcm_set's rate to the mpu_speed field of the current PRCM set.
463 */
Russell King8b9dbc12009-02-12 10:12:59 +0000464static unsigned long omap2_table_mpu_recalc(struct clk *clk)
Tony Lindgren046d6b22005-11-10 14:26:52 +0000465{
Russell King8b9dbc12009-02-12 10:12:59 +0000466 return curr_prcm_set->mpu_speed;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000467}
468
469/*
470 * Look for a rate equal or less than the target rate given a configuration set.
471 *
472 * What's not entirely clear is "which" field represents the key field.
473 * Some might argue L3-DDR, others ARM, others IVA. This code is simple and
474 * just uses the ARM rates.
475 */
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200476static long omap2_round_to_table_rate(struct clk *clk, unsigned long rate)
Tony Lindgren046d6b22005-11-10 14:26:52 +0000477{
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200478 struct prcm_config *ptr;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000479 long highest_rate;
480
481 if (clk != &virt_prcm_set)
482 return -EINVAL;
483
484 highest_rate = -EINVAL;
485
486 for (ptr = rate_table; ptr->mpu_speed; ptr++) {
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200487 if (!(ptr->flags & cpu_mask))
488 continue;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000489 if (ptr->xtal_speed != sys_ck.rate)
490 continue;
491
492 highest_rate = ptr->mpu_speed;
493
494 /* Can check only after xtal frequency check */
495 if (ptr->mpu_speed <= rate)
496 break;
497 }
498 return highest_rate;
499}
500
Tony Lindgren046d6b22005-11-10 14:26:52 +0000501/* Sets basic clocks based on the specified rate */
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200502static int omap2_select_table_rate(struct clk *clk, unsigned long rate)
Tony Lindgren046d6b22005-11-10 14:26:52 +0000503{
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200504 u32 cur_rate, done_rate, bypass = 0, tmp;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000505 struct prcm_config *prcm;
506 unsigned long found_speed = 0;
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200507 unsigned long flags;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000508
509 if (clk != &virt_prcm_set)
510 return -EINVAL;
511
Tony Lindgren046d6b22005-11-10 14:26:52 +0000512 for (prcm = rate_table; prcm->mpu_speed; prcm++) {
513 if (!(prcm->flags & cpu_mask))
514 continue;
515
516 if (prcm->xtal_speed != sys_ck.rate)
517 continue;
518
519 if (prcm->mpu_speed <= rate) {
520 found_speed = prcm->mpu_speed;
521 break;
522 }
523 }
524
525 if (!found_speed) {
526 printk(KERN_INFO "Could not set MPU rate to %luMHz\n",
Tony Lindgrena16e9702008-03-18 11:56:39 +0200527 rate / 1000000);
Tony Lindgren046d6b22005-11-10 14:26:52 +0000528 return -EINVAL;
529 }
530
531 curr_prcm_set = prcm;
Russell Kingc0bf3132009-02-19 13:29:22 +0000532 cur_rate = omap2xxx_clk_get_core_rate(&dpll_ck);
Tony Lindgren046d6b22005-11-10 14:26:52 +0000533
534 if (prcm->dpll_speed == cur_rate / 2) {
Paul Walmsleyf2ab9972009-01-28 12:27:37 -0700535 omap2xxx_sdrc_reprogram(CORE_CLK_SRC_DPLL, 1);
Tony Lindgren046d6b22005-11-10 14:26:52 +0000536 } else if (prcm->dpll_speed == cur_rate * 2) {
Paul Walmsleyf2ab9972009-01-28 12:27:37 -0700537 omap2xxx_sdrc_reprogram(CORE_CLK_SRC_DPLL_X2, 1);
Tony Lindgren046d6b22005-11-10 14:26:52 +0000538 } else if (prcm->dpll_speed != cur_rate) {
539 local_irq_save(flags);
540
541 if (prcm->dpll_speed == prcm->xtal_speed)
542 bypass = 1;
543
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200544 if ((prcm->cm_clksel2_pll & OMAP24XX_CORE_CLK_SRC_MASK) ==
545 CORE_CLK_SRC_DPLL_X2)
546 done_rate = CORE_CLK_SRC_DPLL_X2;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000547 else
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200548 done_rate = CORE_CLK_SRC_DPLL;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000549
550 /* MPU divider */
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200551 cm_write_mod_reg(prcm->cm_clksel_mpu, MPU_MOD, CM_CLKSEL);
Tony Lindgren046d6b22005-11-10 14:26:52 +0000552
553 /* dsp + iva1 div(2420), iva2.1(2430) */
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200554 cm_write_mod_reg(prcm->cm_clksel_dsp,
555 OMAP24XX_DSP_MOD, CM_CLKSEL);
Tony Lindgren046d6b22005-11-10 14:26:52 +0000556
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200557 cm_write_mod_reg(prcm->cm_clksel_gfx, GFX_MOD, CM_CLKSEL);
Tony Lindgren046d6b22005-11-10 14:26:52 +0000558
559 /* Major subsystem dividers */
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200560 tmp = cm_read_mod_reg(CORE_MOD, CM_CLKSEL1) & OMAP24XX_CLKSEL_DSS2_MASK;
Paul Walmsleyfecb4942009-01-27 19:12:50 -0700561 cm_write_mod_reg(prcm->cm_clksel1_core | tmp, CORE_MOD,
562 CM_CLKSEL1);
563
Tony Lindgren046d6b22005-11-10 14:26:52 +0000564 if (cpu_is_omap2430())
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200565 cm_write_mod_reg(prcm->cm_clksel_mdm,
566 OMAP2430_MDM_MOD, CM_CLKSEL);
Tony Lindgren046d6b22005-11-10 14:26:52 +0000567
Paul Walmsleyf2ab9972009-01-28 12:27:37 -0700568 /* x2 to enter omap2xxx_sdrc_init_params() */
569 omap2xxx_sdrc_reprogram(CORE_CLK_SRC_DPLL_X2, 1);
Tony Lindgren046d6b22005-11-10 14:26:52 +0000570
571 omap2_set_prcm(prcm->cm_clksel1_pll, prcm->base_sdrc_rfr,
572 bypass);
573
Paul Walmsleyf2ab9972009-01-28 12:27:37 -0700574 omap2xxx_sdrc_init_params(omap2xxx_sdrc_dll_is_unlocked());
575 omap2xxx_sdrc_reprogram(done_rate, 0);
Tony Lindgren046d6b22005-11-10 14:26:52 +0000576
577 local_irq_restore(flags);
578 }
Tony Lindgren046d6b22005-11-10 14:26:52 +0000579
580 return 0;
581}
582
Kevin Hilmanaeec2992009-01-27 19:13:38 -0700583#ifdef CONFIG_CPU_FREQ
584/*
585 * Walk PRCM rate table and fillout cpufreq freq_table
586 */
587static struct cpufreq_frequency_table freq_table[ARRAY_SIZE(rate_table)];
588
589void omap2_clk_init_cpufreq_table(struct cpufreq_frequency_table **table)
590{
591 struct prcm_config *prcm;
592 int i = 0;
593
594 for (prcm = rate_table; prcm->mpu_speed; prcm++) {
595 if (!(prcm->flags & cpu_mask))
596 continue;
597 if (prcm->xtal_speed != sys_ck.rate)
598 continue;
599
600 /* don't put bypass rates in table */
601 if (prcm->dpll_speed == prcm->xtal_speed)
602 continue;
603
604 freq_table[i].index = i;
605 freq_table[i].frequency = prcm->mpu_speed / 1000;
606 i++;
607 }
608
609 if (i == 0) {
610 printk(KERN_WARNING "%s: failed to initialize frequency "
611 "table\n", __func__);
612 return;
613 }
614
615 freq_table[i].index = i;
616 freq_table[i].frequency = CPUFREQ_TABLE_END;
617
618 *table = &freq_table[0];
619}
620#endif
621
Tony Lindgren046d6b22005-11-10 14:26:52 +0000622static struct clk_functions omap2_clk_functions = {
623 .clk_enable = omap2_clk_enable,
624 .clk_disable = omap2_clk_disable,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000625 .clk_round_rate = omap2_clk_round_rate,
626 .clk_set_rate = omap2_clk_set_rate,
627 .clk_set_parent = omap2_clk_set_parent,
Tony Lindgren90afd5c2006-09-25 13:27:20 +0300628 .clk_disable_unused = omap2_clk_disable_unused,
Kevin Hilmanaeec2992009-01-27 19:13:38 -0700629#ifdef CONFIG_CPU_FREQ
630 .clk_init_cpufreq_table = omap2_clk_init_cpufreq_table,
631#endif
Tony Lindgren046d6b22005-11-10 14:26:52 +0000632};
633
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200634static u32 omap2_get_apll_clkin(void)
Tony Lindgren046d6b22005-11-10 14:26:52 +0000635{
Paul Walmsleyfecb4942009-01-27 19:12:50 -0700636 u32 aplls, srate = 0;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000637
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200638 aplls = cm_read_mod_reg(PLL_MOD, CM_CLKSEL1);
639 aplls &= OMAP24XX_APLLS_CLKIN_MASK;
640 aplls >>= OMAP24XX_APLLS_CLKIN_SHIFT;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000641
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200642 if (aplls == APLLS_CLKIN_19_2MHZ)
Paul Walmsleyfecb4942009-01-27 19:12:50 -0700643 srate = 19200000;
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200644 else if (aplls == APLLS_CLKIN_13MHZ)
Paul Walmsleyfecb4942009-01-27 19:12:50 -0700645 srate = 13000000;
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200646 else if (aplls == APLLS_CLKIN_12MHZ)
Paul Walmsleyfecb4942009-01-27 19:12:50 -0700647 srate = 12000000;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000648
Paul Walmsleyfecb4942009-01-27 19:12:50 -0700649 return srate;
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200650}
Tony Lindgren046d6b22005-11-10 14:26:52 +0000651
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200652static u32 omap2_get_sysclkdiv(void)
653{
654 u32 div;
655
656 div = __raw_readl(OMAP24XX_PRCM_CLKSRC_CTRL);
657 div &= OMAP_SYSCLKDIV_MASK;
658 div >>= OMAP_SYSCLKDIV_SHIFT;
659
660 return div;
661}
662
Russell King8b9dbc12009-02-12 10:12:59 +0000663static unsigned long omap2_osc_clk_recalc(struct clk *clk)
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200664{
Russell King8b9dbc12009-02-12 10:12:59 +0000665 return omap2_get_apll_clkin() * omap2_get_sysclkdiv();
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200666}
667
Russell King8b9dbc12009-02-12 10:12:59 +0000668static unsigned long omap2_sys_clk_recalc(struct clk *clk)
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200669{
Russell King8b9dbc12009-02-12 10:12:59 +0000670 return clk->parent->rate / omap2_get_sysclkdiv();
Tony Lindgren046d6b22005-11-10 14:26:52 +0000671}
672
Tony Lindgrenae78dcf2006-09-25 12:41:20 +0300673/*
674 * Set clocks for bypass mode for reboot to work.
675 */
676void omap2_clk_prepare_for_reboot(void)
677{
678 u32 rate;
679
680 if (vclk == NULL || sclk == NULL)
681 return;
682
683 rate = clk_get_rate(sclk);
684 clk_set_rate(vclk, rate);
685}
686
Tony Lindgren046d6b22005-11-10 14:26:52 +0000687/*
688 * Switch the MPU rate if specified on cmdline.
689 * We cannot do this early until cmdline is parsed.
690 */
691static int __init omap2_clk_arch_init(void)
692{
693 if (!mpurate)
694 return -EINVAL;
695
Paul Walmsley7b0f89d2009-01-28 12:27:48 -0700696 if (clk_set_rate(&virt_prcm_set, mpurate))
Tony Lindgren046d6b22005-11-10 14:26:52 +0000697 printk(KERN_ERR "Could not find matching MPU rate\n");
698
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200699 recalculate_root_clocks();
Tony Lindgren046d6b22005-11-10 14:26:52 +0000700
701 printk(KERN_INFO "Switched to new clocking rate (Crystal/DPLL/MPU): "
702 "%ld.%01ld/%ld/%ld MHz\n",
703 (sys_ck.rate / 1000000), (sys_ck.rate / 100000) % 10,
704 (dpll_ck.rate / 1000000), (mpu_ck.rate / 1000000)) ;
705
706 return 0;
707}
708arch_initcall(omap2_clk_arch_init);
709
710int __init omap2_clk_init(void)
711{
712 struct prcm_config *prcm;
Russell King8ad8ff62009-01-19 15:27:29 +0000713 struct omap_clk *c;
714 u32 clkrate, cpu_mask;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000715
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200716 if (cpu_is_omap242x())
717 cpu_mask = RATE_IN_242X;
718 else if (cpu_is_omap2430())
719 cpu_mask = RATE_IN_243X;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000720
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200721 clk_init(&omap2_clk_functions);
722
Paul Walmsleyc8088112009-04-22 19:48:53 -0600723 for (c = omap24xx_clks; c < omap24xx_clks + ARRAY_SIZE(omap24xx_clks); c++)
724 clk_init_one(c->lk.clk);
725
Russell King8b9dbc12009-02-12 10:12:59 +0000726 osc_ck.rate = omap2_osc_clk_recalc(&osc_ck);
Russell King9a5feda2008-11-13 13:44:15 +0000727 propagate_rate(&osc_ck);
Russell King8b9dbc12009-02-12 10:12:59 +0000728 sys_ck.rate = omap2_sys_clk_recalc(&sys_ck);
Russell King9a5feda2008-11-13 13:44:15 +0000729 propagate_rate(&sys_ck);
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200730
Russell King8ad8ff62009-01-19 15:27:29 +0000731 cpu_mask = 0;
732 if (cpu_is_omap2420())
733 cpu_mask |= CK_242X;
734 if (cpu_is_omap2430())
735 cpu_mask |= CK_243X;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000736
Russell King8ad8ff62009-01-19 15:27:29 +0000737 for (c = omap24xx_clks; c < omap24xx_clks + ARRAY_SIZE(omap24xx_clks); c++)
738 if (c->cpu & cpu_mask) {
739 clkdev_add(&c->lk);
740 clk_register(c->lk.clk);
Tony Lindgren046d6b22005-11-10 14:26:52 +0000741 }
742
Tony Lindgren046d6b22005-11-10 14:26:52 +0000743 /* Check the MPU rate set by bootloader */
Russell Kingc0bf3132009-02-19 13:29:22 +0000744 clkrate = omap2xxx_clk_get_core_rate(&dpll_ck);
Tony Lindgren046d6b22005-11-10 14:26:52 +0000745 for (prcm = rate_table; prcm->mpu_speed; prcm++) {
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200746 if (!(prcm->flags & cpu_mask))
747 continue;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000748 if (prcm->xtal_speed != sys_ck.rate)
749 continue;
750 if (prcm->dpll_speed <= clkrate)
751 break;
752 }
753 curr_prcm_set = prcm;
754
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200755 recalculate_root_clocks();
Tony Lindgren046d6b22005-11-10 14:26:52 +0000756
757 printk(KERN_INFO "Clocking rate (Crystal/DPLL/MPU): "
758 "%ld.%01ld/%ld/%ld MHz\n",
759 (sys_ck.rate / 1000000), (sys_ck.rate / 100000) % 10,
760 (dpll_ck.rate / 1000000), (mpu_ck.rate / 1000000)) ;
761
762 /*
763 * Only enable those clocks we will need, let the drivers
764 * enable other clocks as necessary
765 */
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200766 clk_enable_init_clocks();
Tony Lindgren046d6b22005-11-10 14:26:52 +0000767
Tony Lindgrenae78dcf2006-09-25 12:41:20 +0300768 /* Avoid sleeping sleeping during omap2_clk_prepare_for_reboot() */
769 vclk = clk_get(NULL, "virt_prcm_set");
770 sclk = clk_get(NULL, "sys_ck");
771
Tony Lindgren046d6b22005-11-10 14:26:52 +0000772 return 0;
773}