blob: fa84e37bf091546035c6638130892a5bbe559c66 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Paul Gortmaker9d9779e2011-07-03 15:21:01 -040019#include <linux/module.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070020#include <asm/unaligned.h>
21
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070022#include "hw.h"
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040023#include "hw-ops.h"
Luis R. Rodriguezcfe8cba2009-09-13 23:39:31 -070024#include "rc.h"
Luis R. Rodriguezb622a722010-04-15 17:39:28 -040025#include "ar9003_mac.h"
Sujith Manoharanf4701b52012-02-22 12:41:18 +053026#include "ar9003_mci.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070027
Sujithcbe61d82009-02-09 13:27:12 +053028static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070029
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040030MODULE_AUTHOR("Atheros Communications");
31MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
32MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
33MODULE_LICENSE("Dual BSD/GPL");
34
35static int __init ath9k_init(void)
36{
37 return 0;
38}
39module_init(ath9k_init);
40
41static void __exit ath9k_exit(void)
42{
43 return;
44}
45module_exit(ath9k_exit);
46
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040047/* Private hardware callbacks */
48
49static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
50{
51 ath9k_hw_private_ops(ah)->init_cal_settings(ah);
52}
53
54static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
55{
56 ath9k_hw_private_ops(ah)->init_mode_regs(ah);
57}
58
Luis R. Rodriguez64773962010-04-15 17:38:17 -040059static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
60 struct ath9k_channel *chan)
61{
62 return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
63}
64
Luis R. Rodriguez991312d2010-04-15 17:39:05 -040065static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
66{
67 if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
68 return;
69
70 ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
71}
72
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -040073static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
74{
75 /* You will not have this callback if using the old ANI */
76 if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
77 return;
78
79 ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
80}
81
Sujithf1dc5602008-10-29 10:16:30 +053082/********************/
83/* Helper Functions */
84/********************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070085
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020086static void ath9k_hw_set_clockrate(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +053087{
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -070088 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020089 struct ath_common *common = ath9k_hw_common(ah);
90 unsigned int clockrate;
Sujithcbe61d82009-02-09 13:27:12 +053091
Felix Fietkau087b6ff2011-07-09 11:12:49 +070092 /* AR9287 v1.3+ uses async FIFO and runs the MAC at 117 MHz */
93 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah))
94 clockrate = 117;
95 else if (!ah->curchan) /* should really check for CCK instead */
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020096 clockrate = ATH9K_CLOCK_RATE_CCK;
97 else if (conf->channel->band == IEEE80211_BAND_2GHZ)
98 clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
99 else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
100 clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
Vasanthakumar Thiagarajane5553722010-04-26 15:04:33 -0400101 else
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200102 clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;
103
104 if (conf_is_ht40(conf))
105 clockrate *= 2;
106
Felix Fietkau906c7202011-07-09 11:12:48 +0700107 if (ah->curchan) {
108 if (IS_CHAN_HALF_RATE(ah->curchan))
109 clockrate /= 2;
110 if (IS_CHAN_QUARTER_RATE(ah->curchan))
111 clockrate /= 4;
112 }
113
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200114 common->clockrate = clockrate;
Sujithf1dc5602008-10-29 10:16:30 +0530115}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700116
Sujithcbe61d82009-02-09 13:27:12 +0530117static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +0530118{
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200119 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +0530120
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200121 return usecs * common->clockrate;
Sujithf1dc5602008-10-29 10:16:30 +0530122}
123
Sujith0caa7b12009-02-16 13:23:20 +0530124bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700125{
126 int i;
127
Sujith0caa7b12009-02-16 13:23:20 +0530128 BUG_ON(timeout < AH_TIME_QUANTUM);
129
130 for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700131 if ((REG_READ(ah, reg) & mask) == val)
132 return true;
133
134 udelay(AH_TIME_QUANTUM);
135 }
Sujith04bd4632008-11-28 22:18:05 +0530136
Joe Perchesd2182b62011-12-15 14:55:53 -0800137 ath_dbg(ath9k_hw_common(ah), ANY,
Joe Perches226afe62010-12-02 19:12:37 -0800138 "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
139 timeout, reg, REG_READ(ah, reg), mask, val);
Sujithf1dc5602008-10-29 10:16:30 +0530140
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700141 return false;
142}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400143EXPORT_SYMBOL(ath9k_hw_wait);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700144
Felix Fietkaua9b6b252011-03-23 20:57:27 +0100145void ath9k_hw_write_array(struct ath_hw *ah, struct ar5416IniArray *array,
146 int column, unsigned int *writecnt)
147{
148 int r;
149
150 ENABLE_REGWRITE_BUFFER(ah);
151 for (r = 0; r < array->ia_rows; r++) {
152 REG_WRITE(ah, INI_RA(array, r, 0),
153 INI_RA(array, r, column));
154 DO_DELAY(*writecnt);
155 }
156 REGWRITE_BUFFER_FLUSH(ah);
157}
158
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700159u32 ath9k_hw_reverse_bits(u32 val, u32 n)
160{
161 u32 retval;
162 int i;
163
164 for (i = 0, retval = 0; i < n; i++) {
165 retval = (retval << 1) | (val & 1);
166 val >>= 1;
167 }
168 return retval;
169}
170
Sujithcbe61d82009-02-09 13:27:12 +0530171u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +0100172 u8 phy, int kbps,
Sujithf1dc5602008-10-29 10:16:30 +0530173 u32 frameLen, u16 rateix,
174 bool shortPreamble)
175{
176 u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
Sujithf1dc5602008-10-29 10:16:30 +0530177
178 if (kbps == 0)
179 return 0;
180
Felix Fietkau545750d2009-11-23 22:21:01 +0100181 switch (phy) {
Sujith46d14a52008-11-18 09:08:13 +0530182 case WLAN_RC_PHY_CCK:
Sujithf1dc5602008-10-29 10:16:30 +0530183 phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
Felix Fietkau545750d2009-11-23 22:21:01 +0100184 if (shortPreamble)
Sujithf1dc5602008-10-29 10:16:30 +0530185 phyTime >>= 1;
186 numBits = frameLen << 3;
187 txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
188 break;
Sujith46d14a52008-11-18 09:08:13 +0530189 case WLAN_RC_PHY_OFDM:
Sujith2660b812009-02-09 13:27:26 +0530190 if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530191 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
192 numBits = OFDM_PLCP_BITS + (frameLen << 3);
193 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
194 txTime = OFDM_SIFS_TIME_QUARTER
195 + OFDM_PREAMBLE_TIME_QUARTER
196 + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
Sujith2660b812009-02-09 13:27:26 +0530197 } else if (ah->curchan &&
198 IS_CHAN_HALF_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530199 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
200 numBits = OFDM_PLCP_BITS + (frameLen << 3);
201 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
202 txTime = OFDM_SIFS_TIME_HALF +
203 OFDM_PREAMBLE_TIME_HALF
204 + (numSymbols * OFDM_SYMBOL_TIME_HALF);
205 } else {
206 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
207 numBits = OFDM_PLCP_BITS + (frameLen << 3);
208 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
209 txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
210 + (numSymbols * OFDM_SYMBOL_TIME);
211 }
212 break;
213 default:
Joe Perches38002762010-12-02 19:12:36 -0800214 ath_err(ath9k_hw_common(ah),
215 "Unknown phy %u (rate ix %u)\n", phy, rateix);
Sujithf1dc5602008-10-29 10:16:30 +0530216 txTime = 0;
217 break;
218 }
219
220 return txTime;
221}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400222EXPORT_SYMBOL(ath9k_hw_computetxtime);
Sujithf1dc5602008-10-29 10:16:30 +0530223
Sujithcbe61d82009-02-09 13:27:12 +0530224void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530225 struct ath9k_channel *chan,
226 struct chan_centers *centers)
227{
228 int8_t extoff;
Sujithf1dc5602008-10-29 10:16:30 +0530229
230 if (!IS_CHAN_HT40(chan)) {
231 centers->ctl_center = centers->ext_center =
232 centers->synth_center = chan->channel;
233 return;
234 }
235
236 if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
237 (chan->chanmode == CHANNEL_G_HT40PLUS)) {
238 centers->synth_center =
239 chan->channel + HT40_CHANNEL_CENTER_SHIFT;
240 extoff = 1;
241 } else {
242 centers->synth_center =
243 chan->channel - HT40_CHANNEL_CENTER_SHIFT;
244 extoff = -1;
245 }
246
247 centers->ctl_center =
248 centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700249 /* 25 MHz spacing is supported by hw but not on upper layers */
Sujithf1dc5602008-10-29 10:16:30 +0530250 centers->ext_center =
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700251 centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
Sujithf1dc5602008-10-29 10:16:30 +0530252}
253
254/******************/
255/* Chip Revisions */
256/******************/
257
Sujithcbe61d82009-02-09 13:27:12 +0530258static void ath9k_hw_read_revisions(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530259{
260 u32 val;
261
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530262 switch (ah->hw_version.devid) {
263 case AR5416_AR9100_DEVID:
264 ah->hw_version.macVersion = AR_SREV_VERSION_9100;
265 break;
Gabor Juhos37625612011-06-21 11:23:23 +0200266 case AR9300_DEVID_AR9330:
267 ah->hw_version.macVersion = AR_SREV_VERSION_9330;
268 if (ah->get_mac_revision) {
269 ah->hw_version.macRev = ah->get_mac_revision();
270 } else {
271 val = REG_READ(ah, AR_SREV);
272 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
273 }
274 return;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530275 case AR9300_DEVID_AR9340:
276 ah->hw_version.macVersion = AR_SREV_VERSION_9340;
277 val = REG_READ(ah, AR_SREV);
278 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
279 return;
280 }
281
Sujithf1dc5602008-10-29 10:16:30 +0530282 val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
283
284 if (val == 0xFF) {
285 val = REG_READ(ah, AR_SREV);
Sujithd535a422009-02-09 13:27:06 +0530286 ah->hw_version.macVersion =
287 (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
288 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
Mohammed Shafi Shajakhan76ed94b2011-09-30 11:31:28 +0530289
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530290 if (AR_SREV_9462(ah))
Mohammed Shafi Shajakhan76ed94b2011-09-30 11:31:28 +0530291 ah->is_pciexpress = true;
292 else
293 ah->is_pciexpress = (val &
294 AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
Sujithf1dc5602008-10-29 10:16:30 +0530295 } else {
296 if (!AR_SREV_9100(ah))
Sujithd535a422009-02-09 13:27:06 +0530297 ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
Sujithf1dc5602008-10-29 10:16:30 +0530298
Sujithd535a422009-02-09 13:27:06 +0530299 ah->hw_version.macRev = val & AR_SREV_REVISION;
Sujithf1dc5602008-10-29 10:16:30 +0530300
Sujithd535a422009-02-09 13:27:06 +0530301 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
Sujith2660b812009-02-09 13:27:26 +0530302 ah->is_pciexpress = true;
Sujithf1dc5602008-10-29 10:16:30 +0530303 }
304}
305
Sujithf1dc5602008-10-29 10:16:30 +0530306/************************************/
307/* HW Attach, Detach, Init Routines */
308/************************************/
309
Sujithcbe61d82009-02-09 13:27:12 +0530310static void ath9k_hw_disablepcie(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530311{
Felix Fietkau040b74f2010-12-12 00:51:07 +0100312 if (!AR_SREV_5416(ah))
Sujithf1dc5602008-10-29 10:16:30 +0530313 return;
314
315 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
316 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
317 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
318 REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
319 REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
320 REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
321 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
322 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
323 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
324
325 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
326}
327
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200328static void ath9k_hw_aspm_init(struct ath_hw *ah)
329{
330 struct ath_common *common = ath9k_hw_common(ah);
331
332 if (common->bus_ops->aspm_init)
333 common->bus_ops->aspm_init(common);
334}
335
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400336/* This should work for all families including legacy */
Sujithcbe61d82009-02-09 13:27:12 +0530337static bool ath9k_hw_chip_test(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530338{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700339 struct ath_common *common = ath9k_hw_common(ah);
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400340 u32 regAddr[2] = { AR_STA_ID0 };
Sujithf1dc5602008-10-29 10:16:30 +0530341 u32 regHold[2];
Joe Perches07b2fa52010-11-20 18:38:53 -0800342 static const u32 patternData[4] = {
343 0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
344 };
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400345 int i, j, loop_max;
Sujithf1dc5602008-10-29 10:16:30 +0530346
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400347 if (!AR_SREV_9300_20_OR_LATER(ah)) {
348 loop_max = 2;
349 regAddr[1] = AR_PHY_BASE + (8 << 2);
350 } else
351 loop_max = 1;
352
353 for (i = 0; i < loop_max; i++) {
Sujithf1dc5602008-10-29 10:16:30 +0530354 u32 addr = regAddr[i];
355 u32 wrData, rdData;
356
357 regHold[i] = REG_READ(ah, addr);
358 for (j = 0; j < 0x100; j++) {
359 wrData = (j << 16) | j;
360 REG_WRITE(ah, addr, wrData);
361 rdData = REG_READ(ah, addr);
362 if (rdData != wrData) {
Joe Perches38002762010-12-02 19:12:36 -0800363 ath_err(common,
364 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
365 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530366 return false;
367 }
368 }
369 for (j = 0; j < 4; j++) {
370 wrData = patternData[j];
371 REG_WRITE(ah, addr, wrData);
372 rdData = REG_READ(ah, addr);
373 if (wrData != rdData) {
Joe Perches38002762010-12-02 19:12:36 -0800374 ath_err(common,
375 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
376 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530377 return false;
378 }
379 }
380 REG_WRITE(ah, regAddr[i], regHold[i]);
381 }
382 udelay(100);
Sujithcbe61d82009-02-09 13:27:12 +0530383
Sujithf1dc5602008-10-29 10:16:30 +0530384 return true;
385}
386
Luis R. Rodriguezb8b0f372009-08-03 12:24:43 -0700387static void ath9k_hw_init_config(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700388{
389 int i;
390
Sujith2660b812009-02-09 13:27:26 +0530391 ah->config.dma_beacon_response_time = 2;
392 ah->config.sw_beacon_response_time = 10;
393 ah->config.additional_swba_backoff = 0;
394 ah->config.ack_6mb = 0x0;
395 ah->config.cwm_ignore_extcca = 0;
Sujith2660b812009-02-09 13:27:26 +0530396 ah->config.pcie_clock_req = 0;
Sujith2660b812009-02-09 13:27:26 +0530397 ah->config.pcie_waen = 0;
398 ah->config.analog_shiftreg = 1;
Luis R. Rodriguez03c72512010-06-12 00:33:46 -0400399 ah->config.enable_ani = true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700400
401 for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
Sujith2660b812009-02-09 13:27:26 +0530402 ah->config.spurchans[i][0] = AR_NO_SPUR;
403 ah->config.spurchans[i][1] = AR_NO_SPUR;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700404 }
405
Luis R. Rodriguez6f481012011-01-20 17:47:39 -0800406 /* PAPRD needs some more work to be enabled */
407 ah->config.paprd_disable = 1;
408
Sujith0ce024c2009-12-14 14:57:00 +0530409 ah->config.rx_intr_mitigation = true;
Luis R. Rodriguez6a0ec302010-06-21 18:38:49 -0400410 ah->config.pcieSerDesWrite = true;
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400411
412 /*
413 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
414 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
415 * This means we use it for all AR5416 devices, and the few
416 * minor PCI AR9280 devices out there.
417 *
418 * Serialization is required because these devices do not handle
419 * well the case of two concurrent reads/writes due to the latency
420 * involved. During one read/write another read/write can be issued
421 * on another CPU while the previous read/write may still be working
422 * on our hardware, if we hit this case the hardware poops in a loop.
423 * We prevent this by serializing reads and writes.
424 *
425 * This issue is not present on PCI-Express devices or pre-AR5416
426 * devices (legacy, 802.11abg).
427 */
428 if (num_possible_cpus() > 1)
David S. Miller2d6a5e92009-03-17 15:01:30 -0700429 ah->config.serialize_regmode = SER_REG_MODE_AUTO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700430}
431
Luis R. Rodriguez50aca252009-08-03 12:24:42 -0700432static void ath9k_hw_init_defaults(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700433{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700434 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
435
436 regulatory->country_code = CTRY_DEFAULT;
437 regulatory->power_limit = MAX_RATE_POWER;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700438
Sujithd535a422009-02-09 13:27:06 +0530439 ah->hw_version.magic = AR5416_MAGIC;
Sujithd535a422009-02-09 13:27:06 +0530440 ah->hw_version.subvendorid = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700441
Sujith2660b812009-02-09 13:27:26 +0530442 ah->atim_window = 0;
Felix Fietkau16f24112010-06-12 17:22:32 +0200443 ah->sta_id1_defaults =
444 AR_STA_ID1_CRPT_MIC_ENABLE |
445 AR_STA_ID1_MCAST_KSRCH;
Felix Fietkauf1717602011-03-19 13:55:41 +0100446 if (AR_SREV_9100(ah))
447 ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
Sujith2660b812009-02-09 13:27:26 +0530448 ah->enable_32kHz_clock = DONT_USE_32KHZ;
Rajkumar Manoharane3f2acc2011-08-27 11:22:59 +0530449 ah->slottime = ATH9K_SLOT_TIME_9;
Sujith2660b812009-02-09 13:27:26 +0530450 ah->globaltxtimeout = (u32) -1;
Gabor Juhoscbdec972009-07-24 17:27:22 +0200451 ah->power_mode = ATH9K_PM_UNDEFINED;
Felix Fietkau8efa7a82012-03-14 16:40:23 +0100452 ah->htc_reset_init = true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700453}
454
Sujithcbe61d82009-02-09 13:27:12 +0530455static int ath9k_hw_init_macaddr(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700456{
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700457 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530458 u32 sum;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700459 int i;
Sujithf1dc5602008-10-29 10:16:30 +0530460 u16 eeval;
Joe Perches07b2fa52010-11-20 18:38:53 -0800461 static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700462
Sujithf1dc5602008-10-29 10:16:30 +0530463 sum = 0;
464 for (i = 0; i < 3; i++) {
Luis R. Rodriguez49101672010-04-15 17:39:13 -0400465 eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
Sujithf1dc5602008-10-29 10:16:30 +0530466 sum += eeval;
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700467 common->macaddr[2 * i] = eeval >> 8;
468 common->macaddr[2 * i + 1] = eeval & 0xff;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700469 }
Sujithd8baa932009-03-30 15:28:25 +0530470 if (sum == 0 || sum == 0xffff * 3)
Sujithf1dc5602008-10-29 10:16:30 +0530471 return -EADDRNOTAVAIL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700472
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700473 return 0;
474}
475
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700476static int ath9k_hw_post_init(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700477{
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530478 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700479 int ecode;
480
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530481 if (common->bus_ops->ath_bus_type != ATH_USB) {
Sujith527d4852010-03-17 14:25:16 +0530482 if (!ath9k_hw_chip_test(ah))
483 return -ENODEV;
484 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700485
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400486 if (!AR_SREV_9300_20_OR_LATER(ah)) {
487 ecode = ar9002_hw_rf_claim(ah);
488 if (ecode != 0)
489 return ecode;
490 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700491
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700492 ecode = ath9k_hw_eeprom_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700493 if (ecode != 0)
494 return ecode;
Sujith7d01b222009-03-13 08:55:55 +0530495
Joe Perchesd2182b62011-12-15 14:55:53 -0800496 ath_dbg(ath9k_hw_common(ah), CONFIG, "Eeprom VER: %d, REV: %d\n",
Joe Perches226afe62010-12-02 19:12:37 -0800497 ah->eep_ops->get_eeprom_ver(ah),
498 ah->eep_ops->get_eeprom_rev(ah));
Sujith7d01b222009-03-13 08:55:55 +0530499
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400500 ecode = ath9k_hw_rf_alloc_ext_banks(ah);
501 if (ecode) {
Joe Perches38002762010-12-02 19:12:36 -0800502 ath_err(ath9k_hw_common(ah),
503 "Failed allocating banks for external radio\n");
Rajkumar Manoharan48a7c3d2010-11-08 20:40:53 +0530504 ath9k_hw_rf_free_ext_banks(ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400505 return ecode;
Luis R. Rodriguez574d6b12009-10-19 02:33:37 -0400506 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700507
Nikolay Martynov42794252011-12-02 22:39:16 -0500508 if (ah->config.enable_ani) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700509 ath9k_hw_ani_setup(ah);
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700510 ath9k_hw_ani_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700511 }
Sujithf1dc5602008-10-29 10:16:30 +0530512
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700513 return 0;
514}
515
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400516static void ath9k_hw_attach_ops(struct ath_hw *ah)
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700517{
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400518 if (AR_SREV_9300_20_OR_LATER(ah))
519 ar9003_hw_attach_ops(ah);
520 else
521 ar9002_hw_attach_ops(ah);
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700522}
523
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400524/* Called for all hardware families */
525static int __ath9k_hw_init(struct ath_hw *ah)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700526{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700527 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700528 int r = 0;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700529
Senthil Balasubramanianac45c122010-12-22 21:14:20 +0530530 ath9k_hw_read_revisions(ah);
531
Senthil Balasubramanian0a8d7cb2010-12-22 19:17:18 +0530532 /*
533 * Read back AR_WA into a permanent copy and set bits 14 and 17.
534 * We need to do this to avoid RMW of this register. We cannot
535 * read the reg when chip is asleep.
536 */
537 ah->WARegVal = REG_READ(ah, AR_WA);
538 ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
539 AR_WA_ASPM_TIMER_BASED_DISABLE);
540
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700541 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Joe Perches38002762010-12-02 19:12:36 -0800542 ath_err(common, "Couldn't reset chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700543 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700544 }
545
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530546 if (AR_SREV_9462(ah))
Rajkumar Manoharaneec353c2011-10-13 10:49:13 +0530547 ah->WARegVal &= ~AR_WA_D3_L1_DISABLE;
548
Luis R. Rodriguezbab1f622010-04-15 17:38:20 -0400549 ath9k_hw_init_defaults(ah);
550 ath9k_hw_init_config(ah);
551
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400552 ath9k_hw_attach_ops(ah);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400553
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700554 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
Joe Perches38002762010-12-02 19:12:36 -0800555 ath_err(common, "Couldn't wakeup chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700556 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700557 }
558
Felix Fietkauf3eef642012-03-14 16:40:25 +0100559 if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700560 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
John W. Linville4c85ab12010-07-28 10:06:35 -0400561 ((AR_SREV_9160(ah) || AR_SREV_9280(ah)) &&
562 !ah->is_pciexpress)) {
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700563 ah->config.serialize_regmode =
564 SER_REG_MODE_ON;
565 } else {
566 ah->config.serialize_regmode =
567 SER_REG_MODE_OFF;
568 }
569 }
570
Joe Perchesd2182b62011-12-15 14:55:53 -0800571 ath_dbg(common, RESET, "serialize_regmode is %d\n",
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700572 ah->config.serialize_regmode);
573
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500574 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
575 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
576 else
577 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
578
Felix Fietkau6da5a722010-12-12 00:51:12 +0100579 switch (ah->hw_version.macVersion) {
580 case AR_SREV_VERSION_5416_PCI:
581 case AR_SREV_VERSION_5416_PCIE:
582 case AR_SREV_VERSION_9160:
583 case AR_SREV_VERSION_9100:
584 case AR_SREV_VERSION_9280:
585 case AR_SREV_VERSION_9285:
586 case AR_SREV_VERSION_9287:
587 case AR_SREV_VERSION_9271:
588 case AR_SREV_VERSION_9300:
Gabor Juhos2c8e5932011-06-21 11:23:21 +0200589 case AR_SREV_VERSION_9330:
Felix Fietkau6da5a722010-12-12 00:51:12 +0100590 case AR_SREV_VERSION_9485:
Vasanthakumar Thiagarajanbca04682011-04-19 19:29:20 +0530591 case AR_SREV_VERSION_9340:
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530592 case AR_SREV_VERSION_9462:
Felix Fietkau6da5a722010-12-12 00:51:12 +0100593 break;
594 default:
Joe Perches38002762010-12-02 19:12:36 -0800595 ath_err(common,
596 "Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
597 ah->hw_version.macVersion, ah->hw_version.macRev);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700598 return -EOPNOTSUPP;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700599 }
600
Gabor Juhos2c8e5932011-06-21 11:23:21 +0200601 if (AR_SREV_9271(ah) || AR_SREV_9100(ah) || AR_SREV_9340(ah) ||
602 AR_SREV_9330(ah))
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400603 ah->is_pciexpress = false;
604
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700605 ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700606 ath9k_hw_init_cal_settings(ah);
607
608 ah->ani_function = ATH9K_ANI_ALL;
Felix Fietkau7a370812010-09-22 12:34:52 +0200609 if (AR_SREV_9280_20_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700610 ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400611 if (!AR_SREV_9300_20_OR_LATER(ah))
612 ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700613
Nikolay Martynov4f17c482011-12-06 21:57:17 -0500614 /* disable ANI for 9340 */
615 if (AR_SREV_9340(ah))
Nikolay Martynov42794252011-12-02 22:39:16 -0500616 ah->config.enable_ani = false;
617
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700618 ath9k_hw_init_mode_regs(ah);
619
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200620 if (!ah->is_pciexpress)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700621 ath9k_hw_disablepcie(ah);
622
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700623 r = ath9k_hw_post_init(ah);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700624 if (r)
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700625 return r;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700626
627 ath9k_hw_init_mode_gain_regs(ah);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100628 r = ath9k_hw_fill_cap_info(ah);
629 if (r)
630 return r;
631
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200632 if (ah->is_pciexpress)
633 ath9k_hw_aspm_init(ah);
634
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700635 r = ath9k_hw_init_macaddr(ah);
636 if (r) {
Joe Perches38002762010-12-02 19:12:36 -0800637 ath_err(common, "Failed to initialize MAC address\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700638 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700639 }
640
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400641 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
Sujith2660b812009-02-09 13:27:26 +0530642 ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700643 else
Sujith2660b812009-02-09 13:27:26 +0530644 ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700645
Gabor Juhos88e641d2011-06-21 11:23:30 +0200646 if (AR_SREV_9330(ah))
647 ah->bb_watchdog_timeout_ms = 85;
648 else
649 ah->bb_watchdog_timeout_ms = 25;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700650
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400651 common->state = ATH_HW_INITIALIZED;
652
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700653 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700654}
655
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400656int ath9k_hw_init(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530657{
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400658 int ret;
659 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530660
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400661 /* These are all the AR5008/AR9001/AR9002 hardware family of chipsets */
662 switch (ah->hw_version.devid) {
663 case AR5416_DEVID_PCI:
664 case AR5416_DEVID_PCIE:
665 case AR5416_AR9100_DEVID:
666 case AR9160_DEVID_PCI:
667 case AR9280_DEVID_PCI:
668 case AR9280_DEVID_PCIE:
669 case AR9285_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400670 case AR9287_DEVID_PCI:
671 case AR9287_DEVID_PCIE:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400672 case AR2427_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400673 case AR9300_DEVID_PCIE:
Vasanthakumar Thiagarajan3050c912010-12-06 04:27:36 -0800674 case AR9300_DEVID_AR9485_PCIE:
Gabor Juhos999a7a82011-06-21 11:23:52 +0200675 case AR9300_DEVID_AR9330:
Vasanthakumar Thiagarajanbca04682011-04-19 19:29:20 +0530676 case AR9300_DEVID_AR9340:
Luis R. Rodriguez5a63ef02011-08-24 15:36:08 -0700677 case AR9300_DEVID_AR9580:
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530678 case AR9300_DEVID_AR9462:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400679 break;
680 default:
681 if (common->bus_ops->ath_bus_type == ATH_USB)
682 break;
Joe Perches38002762010-12-02 19:12:36 -0800683 ath_err(common, "Hardware device ID 0x%04x not supported\n",
684 ah->hw_version.devid);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400685 return -EOPNOTSUPP;
686 }
Sujithf1dc5602008-10-29 10:16:30 +0530687
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400688 ret = __ath9k_hw_init(ah);
689 if (ret) {
Joe Perches38002762010-12-02 19:12:36 -0800690 ath_err(common,
691 "Unable to initialize hardware; initialization status: %d\n",
692 ret);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400693 return ret;
694 }
Sujithf1dc5602008-10-29 10:16:30 +0530695
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400696 return 0;
Sujithf1dc5602008-10-29 10:16:30 +0530697}
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400698EXPORT_SYMBOL(ath9k_hw_init);
Sujithf1dc5602008-10-29 10:16:30 +0530699
Sujithcbe61d82009-02-09 13:27:12 +0530700static void ath9k_hw_init_qos(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530701{
Sujith7d0d0df2010-04-16 11:53:57 +0530702 ENABLE_REGWRITE_BUFFER(ah);
703
Sujithf1dc5602008-10-29 10:16:30 +0530704 REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
705 REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
706
707 REG_WRITE(ah, AR_QOS_NO_ACK,
708 SM(2, AR_QOS_NO_ACK_TWO_BIT) |
709 SM(5, AR_QOS_NO_ACK_BIT_OFF) |
710 SM(0, AR_QOS_NO_ACK_BYTE_OFF));
711
712 REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
713 REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
714 REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
715 REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
716 REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
Sujith7d0d0df2010-04-16 11:53:57 +0530717
718 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530719}
720
Senthil Balasubramanianb84628e2011-04-22 11:32:12 +0530721u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
Vivek Natarajanb1415812011-01-27 14:45:07 +0530722{
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100723 REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
724 udelay(100);
725 REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
726
727 while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0)
Vivek Natarajanb1415812011-01-27 14:45:07 +0530728 udelay(100);
Vivek Natarajanb1415812011-01-27 14:45:07 +0530729
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100730 return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
Vivek Natarajanb1415812011-01-27 14:45:07 +0530731}
732EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);
733
Sujithcbe61d82009-02-09 13:27:12 +0530734static void ath9k_hw_init_pll(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530735 struct ath9k_channel *chan)
736{
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800737 u32 pll;
738
Vivek Natarajan22983c32011-01-27 14:45:09 +0530739 if (AR_SREV_9485(ah)) {
Vivek Natarajan22983c32011-01-27 14:45:09 +0530740
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530741 /* program BB PLL ki and kd value, ki=0x4, kd=0x40 */
742 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
743 AR_CH0_BB_DPLL2_PLL_PWD, 0x1);
744 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
745 AR_CH0_DPLL2_KD, 0x40);
746 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
747 AR_CH0_DPLL2_KI, 0x4);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530748
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530749 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
750 AR_CH0_BB_DPLL1_REFDIV, 0x5);
751 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
752 AR_CH0_BB_DPLL1_NINI, 0x58);
753 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
754 AR_CH0_BB_DPLL1_NFRAC, 0x0);
755
756 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
757 AR_CH0_BB_DPLL2_OUTDIV, 0x1);
758 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
759 AR_CH0_BB_DPLL2_LOCAL_PLL, 0x1);
760 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
761 AR_CH0_BB_DPLL2_EN_NEGTRIG, 0x1);
762
763 /* program BB PLL phase_shift to 0x6 */
764 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
765 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x6);
766
767 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
768 AR_CH0_BB_DPLL2_PLL_PWD, 0x0);
Vivek Natarajan75e03512011-03-10 11:05:42 +0530769 udelay(1000);
Gabor Juhosa5415d62011-06-21 11:23:29 +0200770 } else if (AR_SREV_9330(ah)) {
771 u32 ddr_dpll2, pll_control2, kd;
772
773 if (ah->is_clk_25mhz) {
774 ddr_dpll2 = 0x18e82f01;
775 pll_control2 = 0xe04a3d;
776 kd = 0x1d;
777 } else {
778 ddr_dpll2 = 0x19e82f01;
779 pll_control2 = 0x886666;
780 kd = 0x3d;
781 }
782
783 /* program DDR PLL ki and kd value */
784 REG_WRITE(ah, AR_CH0_DDR_DPLL2, ddr_dpll2);
785
786 /* program DDR PLL phase_shift */
787 REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3,
788 AR_CH0_DPLL3_PHASE_SHIFT, 0x1);
789
790 REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
791 udelay(1000);
792
793 /* program refdiv, nint, frac to RTC register */
794 REG_WRITE(ah, AR_RTC_PLL_CONTROL2, pll_control2);
795
796 /* program BB PLL kd and ki value */
797 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KD, kd);
798 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KI, 0x06);
799
800 /* program BB PLL phase_shift */
801 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
802 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x1);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530803 } else if (AR_SREV_9340(ah)) {
804 u32 regval, pll2_divint, pll2_divfrac, refdiv;
805
806 REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
807 udelay(1000);
808
809 REG_SET_BIT(ah, AR_PHY_PLL_MODE, 0x1 << 16);
810 udelay(100);
811
812 if (ah->is_clk_25mhz) {
813 pll2_divint = 0x54;
814 pll2_divfrac = 0x1eb85;
815 refdiv = 3;
816 } else {
817 pll2_divint = 88;
818 pll2_divfrac = 0;
819 refdiv = 5;
820 }
821
822 regval = REG_READ(ah, AR_PHY_PLL_MODE);
823 regval |= (0x1 << 16);
824 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
825 udelay(100);
826
827 REG_WRITE(ah, AR_PHY_PLL_CONTROL, (refdiv << 27) |
828 (pll2_divint << 18) | pll2_divfrac);
829 udelay(100);
830
831 regval = REG_READ(ah, AR_PHY_PLL_MODE);
832 regval = (regval & 0x80071fff) | (0x1 << 30) | (0x1 << 13) |
833 (0x4 << 26) | (0x18 << 19);
834 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
835 REG_WRITE(ah, AR_PHY_PLL_MODE,
836 REG_READ(ah, AR_PHY_PLL_MODE) & 0xfffeffff);
837 udelay(1000);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530838 }
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800839
840 pll = ath9k_hw_compute_pll_control(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +0530841
Gabor Juhosd03a66c2009-01-14 20:17:09 +0100842 REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
Sujithf1dc5602008-10-29 10:16:30 +0530843
Gabor Juhosa5415d62011-06-21 11:23:29 +0200844 if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah))
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530845 udelay(1000);
846
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400847 /* Switch the core clock for ar9271 to 117Mhz */
848 if (AR_SREV_9271(ah)) {
Sujith25e2ab12010-03-17 14:25:22 +0530849 udelay(500);
850 REG_WRITE(ah, 0x50040, 0x304);
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400851 }
852
Sujithf1dc5602008-10-29 10:16:30 +0530853 udelay(RTC_PLL_SETTLE_DELAY);
854
855 REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530856
857 if (AR_SREV_9340(ah)) {
858 if (ah->is_clk_25mhz) {
859 REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x17c << 1);
860 REG_WRITE(ah, AR_SLP32_MODE, 0x0010f3d7);
861 REG_WRITE(ah, AR_SLP32_INC, 0x0001e7ae);
862 } else {
863 REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x261 << 1);
864 REG_WRITE(ah, AR_SLP32_MODE, 0x0010f400);
865 REG_WRITE(ah, AR_SLP32_INC, 0x0001e800);
866 }
867 udelay(100);
868 }
Sujithf1dc5602008-10-29 10:16:30 +0530869}
870
Sujithcbe61d82009-02-09 13:27:12 +0530871static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
Colin McCabed97809d2008-12-01 13:38:55 -0800872 enum nl80211_iftype opmode)
Sujithf1dc5602008-10-29 10:16:30 +0530873{
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530874 u32 sync_default = AR_INTR_SYNC_DEFAULT;
Pavel Roskin152d5302010-03-31 18:05:37 -0400875 u32 imr_reg = AR_IMR_TXERR |
Sujithf1dc5602008-10-29 10:16:30 +0530876 AR_IMR_TXURN |
877 AR_IMR_RXERR |
878 AR_IMR_RXORN |
879 AR_IMR_BCNMISC;
880
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530881 if (AR_SREV_9340(ah))
882 sync_default &= ~AR_INTR_SYNC_HOST1_FATAL;
883
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400884 if (AR_SREV_9300_20_OR_LATER(ah)) {
885 imr_reg |= AR_IMR_RXOK_HP;
886 if (ah->config.rx_intr_mitigation)
887 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
888 else
889 imr_reg |= AR_IMR_RXOK_LP;
Sujithf1dc5602008-10-29 10:16:30 +0530890
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400891 } else {
892 if (ah->config.rx_intr_mitigation)
893 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
894 else
895 imr_reg |= AR_IMR_RXOK;
896 }
897
898 if (ah->config.tx_intr_mitigation)
899 imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
900 else
901 imr_reg |= AR_IMR_TXOK;
Sujithf1dc5602008-10-29 10:16:30 +0530902
Colin McCabed97809d2008-12-01 13:38:55 -0800903 if (opmode == NL80211_IFTYPE_AP)
Pavel Roskin152d5302010-03-31 18:05:37 -0400904 imr_reg |= AR_IMR_MIB;
Sujithf1dc5602008-10-29 10:16:30 +0530905
Sujith7d0d0df2010-04-16 11:53:57 +0530906 ENABLE_REGWRITE_BUFFER(ah);
907
Pavel Roskin152d5302010-03-31 18:05:37 -0400908 REG_WRITE(ah, AR_IMR, imr_reg);
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500909 ah->imrs2_reg |= AR_IMR_S2_GTT;
910 REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
Sujithf1dc5602008-10-29 10:16:30 +0530911
912 if (!AR_SREV_9100(ah)) {
913 REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530914 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default);
Sujithf1dc5602008-10-29 10:16:30 +0530915 REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
916 }
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400917
Sujith7d0d0df2010-04-16 11:53:57 +0530918 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530919
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400920 if (AR_SREV_9300_20_OR_LATER(ah)) {
921 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
922 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
923 REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
924 REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
925 }
Sujithf1dc5602008-10-29 10:16:30 +0530926}
927
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700928static void ath9k_hw_set_sifs_time(struct ath_hw *ah, u32 us)
929{
930 u32 val = ath9k_hw_mac_to_clks(ah, us - 2);
931 val = min(val, (u32) 0xFFFF);
932 REG_WRITE(ah, AR_D_GBL_IFS_SIFS, val);
933}
934
Felix Fietkau0005baf2010-01-15 02:33:40 +0100935static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530936{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100937 u32 val = ath9k_hw_mac_to_clks(ah, us);
938 val = min(val, (u32) 0xFFFF);
939 REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
Sujithf1dc5602008-10-29 10:16:30 +0530940}
941
Felix Fietkau0005baf2010-01-15 02:33:40 +0100942static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530943{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100944 u32 val = ath9k_hw_mac_to_clks(ah, us);
945 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
946 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
947}
948
949static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
950{
951 u32 val = ath9k_hw_mac_to_clks(ah, us);
952 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
953 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
Sujithf1dc5602008-10-29 10:16:30 +0530954}
955
Sujithcbe61d82009-02-09 13:27:12 +0530956static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
Sujithf1dc5602008-10-29 10:16:30 +0530957{
Sujithf1dc5602008-10-29 10:16:30 +0530958 if (tu > 0xFFFF) {
Joe Perchesd2182b62011-12-15 14:55:53 -0800959 ath_dbg(ath9k_hw_common(ah), XMIT, "bad global tx timeout %u\n",
960 tu);
Sujith2660b812009-02-09 13:27:26 +0530961 ah->globaltxtimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +0530962 return false;
963 } else {
964 REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
Sujith2660b812009-02-09 13:27:26 +0530965 ah->globaltxtimeout = tu;
Sujithf1dc5602008-10-29 10:16:30 +0530966 return true;
967 }
968}
969
Felix Fietkau0005baf2010-01-15 02:33:40 +0100970void ath9k_hw_init_global_settings(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530971{
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700972 struct ath_common *common = ath9k_hw_common(ah);
973 struct ieee80211_conf *conf = &common->hw->conf;
974 const struct ath9k_channel *chan = ah->curchan;
Felix Fietkauadb50662011-08-28 01:52:10 +0200975 int acktimeout, ctstimeout;
Felix Fietkaue239d852010-01-15 02:34:58 +0100976 int slottime;
Felix Fietkau0005baf2010-01-15 02:33:40 +0100977 int sifstime;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700978 int rx_lat = 0, tx_lat = 0, eifs = 0;
979 u32 reg;
Felix Fietkau0005baf2010-01-15 02:33:40 +0100980
Joe Perchesd2182b62011-12-15 14:55:53 -0800981 ath_dbg(ath9k_hw_common(ah), RESET, "ah->misc_mode 0x%x\n",
Joe Perches226afe62010-12-02 19:12:37 -0800982 ah->misc_mode);
Sujithf1dc5602008-10-29 10:16:30 +0530983
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700984 if (!chan)
985 return;
986
Sujith2660b812009-02-09 13:27:26 +0530987 if (ah->misc_mode != 0)
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100988 REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
Felix Fietkau0005baf2010-01-15 02:33:40 +0100989
Rajkumar Manoharan81a91d52011-08-31 10:47:30 +0530990 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
991 rx_lat = 41;
992 else
993 rx_lat = 37;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700994 tx_lat = 54;
995
996 if (IS_CHAN_HALF_RATE(chan)) {
997 eifs = 175;
998 rx_lat *= 2;
999 tx_lat *= 2;
1000 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1001 tx_lat += 11;
1002
1003 slottime = 13;
1004 sifstime = 32;
1005 } else if (IS_CHAN_QUARTER_RATE(chan)) {
1006 eifs = 340;
Rajkumar Manoharan81a91d52011-08-31 10:47:30 +05301007 rx_lat = (rx_lat * 4) - 1;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001008 tx_lat *= 4;
1009 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1010 tx_lat += 22;
1011
1012 slottime = 21;
1013 sifstime = 64;
1014 } else {
Rajkumar Manoharana7be0392011-08-27 12:13:21 +05301015 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
1016 eifs = AR_D_GBL_IFS_EIFS_ASYNC_FIFO;
1017 reg = AR_USEC_ASYNC_FIFO;
1018 } else {
1019 eifs = REG_READ(ah, AR_D_GBL_IFS_EIFS)/
1020 common->clockrate;
1021 reg = REG_READ(ah, AR_USEC);
1022 }
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001023 rx_lat = MS(reg, AR_USEC_RX_LAT);
1024 tx_lat = MS(reg, AR_USEC_TX_LAT);
1025
1026 slottime = ah->slottime;
1027 if (IS_CHAN_5GHZ(chan))
1028 sifstime = 16;
1029 else
1030 sifstime = 10;
1031 }
Felix Fietkau0005baf2010-01-15 02:33:40 +01001032
Felix Fietkaue239d852010-01-15 02:34:58 +01001033 /* As defined by IEEE 802.11-2007 17.3.8.6 */
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001034 acktimeout = slottime + sifstime + 3 * ah->coverage_class;
Felix Fietkauadb50662011-08-28 01:52:10 +02001035 ctstimeout = acktimeout;
Felix Fietkau42c45682010-02-11 18:07:19 +01001036
1037 /*
1038 * Workaround for early ACK timeouts, add an offset to match the
Felix Fietkau55a2bb42012-02-05 21:15:18 +01001039 * initval's 64us ack timeout value. Use 48us for the CTS timeout.
Felix Fietkau42c45682010-02-11 18:07:19 +01001040 * This was initially only meant to work around an issue with delayed
1041 * BA frames in some implementations, but it has been found to fix ACK
1042 * timeout issues in other cases as well.
1043 */
Felix Fietkau55a2bb42012-02-05 21:15:18 +01001044 if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ) {
Felix Fietkau42c45682010-02-11 18:07:19 +01001045 acktimeout += 64 - sifstime - ah->slottime;
Felix Fietkau55a2bb42012-02-05 21:15:18 +01001046 ctstimeout += 48 - sifstime - ah->slottime;
1047 }
1048
Felix Fietkau42c45682010-02-11 18:07:19 +01001049
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001050 ath9k_hw_set_sifs_time(ah, sifstime);
1051 ath9k_hw_setslottime(ah, slottime);
Felix Fietkau0005baf2010-01-15 02:33:40 +01001052 ath9k_hw_set_ack_timeout(ah, acktimeout);
Felix Fietkauadb50662011-08-28 01:52:10 +02001053 ath9k_hw_set_cts_timeout(ah, ctstimeout);
Sujith2660b812009-02-09 13:27:26 +05301054 if (ah->globaltxtimeout != (u32) -1)
1055 ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001056
1057 REG_WRITE(ah, AR_D_GBL_IFS_EIFS, ath9k_hw_mac_to_clks(ah, eifs));
1058 REG_RMW(ah, AR_USEC,
1059 (common->clockrate - 1) |
1060 SM(rx_lat, AR_USEC_RX_LAT) |
1061 SM(tx_lat, AR_USEC_TX_LAT),
1062 AR_USEC_TX_LAT | AR_USEC_RX_LAT | AR_USEC_USEC);
1063
Sujithf1dc5602008-10-29 10:16:30 +05301064}
Felix Fietkau0005baf2010-01-15 02:33:40 +01001065EXPORT_SYMBOL(ath9k_hw_init_global_settings);
Sujithf1dc5602008-10-29 10:16:30 +05301066
Sujith285f2dd2010-01-08 10:36:07 +05301067void ath9k_hw_deinit(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001068{
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001069 struct ath_common *common = ath9k_hw_common(ah);
1070
Sujith736b3a22010-03-17 14:25:24 +05301071 if (common->state < ATH_HW_INITIALIZED)
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001072 goto free_hw;
1073
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001074 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001075
1076free_hw:
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001077 ath9k_hw_rf_free_ext_banks(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001078}
Sujith285f2dd2010-01-08 10:36:07 +05301079EXPORT_SYMBOL(ath9k_hw_deinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001080
Sujithf1dc5602008-10-29 10:16:30 +05301081/*******/
1082/* INI */
1083/*******/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001084
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001085u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
Bob Copeland3a702e42009-03-30 22:30:29 -04001086{
1087 u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
1088
1089 if (IS_CHAN_B(chan))
1090 ctl |= CTL_11B;
1091 else if (IS_CHAN_G(chan))
1092 ctl |= CTL_11G;
1093 else
1094 ctl |= CTL_11A;
1095
1096 return ctl;
1097}
1098
Sujithf1dc5602008-10-29 10:16:30 +05301099/****************************************/
1100/* Reset and Channel Switching Routines */
1101/****************************************/
1102
Sujithcbe61d82009-02-09 13:27:12 +05301103static inline void ath9k_hw_set_dma(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301104{
Felix Fietkau57b32222010-04-15 17:39:22 -04001105 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301106
Sujith7d0d0df2010-04-16 11:53:57 +05301107 ENABLE_REGWRITE_BUFFER(ah);
1108
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001109 /*
1110 * set AHB_MODE not to do cacheline prefetches
1111 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001112 if (!AR_SREV_9300_20_OR_LATER(ah))
1113 REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
Sujithf1dc5602008-10-29 10:16:30 +05301114
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001115 /*
1116 * let mac dma reads be in 128 byte chunks
1117 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001118 REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301119
Sujith7d0d0df2010-04-16 11:53:57 +05301120 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301121
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001122 /*
1123 * Restore TX Trigger Level to its pre-reset value.
1124 * The initial value depends on whether aggregation is enabled, and is
1125 * adjusted whenever underruns are detected.
1126 */
Felix Fietkau57b32222010-04-15 17:39:22 -04001127 if (!AR_SREV_9300_20_OR_LATER(ah))
1128 REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
Sujithf1dc5602008-10-29 10:16:30 +05301129
Sujith7d0d0df2010-04-16 11:53:57 +05301130 ENABLE_REGWRITE_BUFFER(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301131
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001132 /*
1133 * let mac dma writes be in 128 byte chunks
1134 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001135 REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301136
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001137 /*
1138 * Setup receive FIFO threshold to hold off TX activities
1139 */
Sujithf1dc5602008-10-29 10:16:30 +05301140 REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
1141
Felix Fietkau57b32222010-04-15 17:39:22 -04001142 if (AR_SREV_9300_20_OR_LATER(ah)) {
1143 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
1144 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);
1145
1146 ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
1147 ah->caps.rx_status_len);
1148 }
1149
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001150 /*
1151 * reduce the number of usable entries in PCU TXBUF to avoid
1152 * wrap around issues.
1153 */
Sujithf1dc5602008-10-29 10:16:30 +05301154 if (AR_SREV_9285(ah)) {
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001155 /* For AR9285 the number of Fifos are reduced to half.
1156 * So set the usable tx buf size also to half to
1157 * avoid data/delimiter underruns
1158 */
Sujithf1dc5602008-10-29 10:16:30 +05301159 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
1160 AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001161 } else if (!AR_SREV_9271(ah)) {
Sujithf1dc5602008-10-29 10:16:30 +05301162 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
1163 AR_PCU_TXBUF_CTRL_USABLE_SIZE);
1164 }
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001165
Sujith7d0d0df2010-04-16 11:53:57 +05301166 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301167
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001168 if (AR_SREV_9300_20_OR_LATER(ah))
1169 ath9k_hw_reset_txstatus_ring(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301170}
1171
Sujithcbe61d82009-02-09 13:27:12 +05301172static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
Sujithf1dc5602008-10-29 10:16:30 +05301173{
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001174 u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
1175 u32 set = AR_STA_ID1_KSRCH_MODE;
Sujithf1dc5602008-10-29 10:16:30 +05301176
Sujithf1dc5602008-10-29 10:16:30 +05301177 switch (opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08001178 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -04001179 case NL80211_IFTYPE_MESH_POINT:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001180 set |= AR_STA_ID1_ADHOC;
Sujithf1dc5602008-10-29 10:16:30 +05301181 REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1182 break;
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001183 case NL80211_IFTYPE_AP:
1184 set |= AR_STA_ID1_STA_AP;
1185 /* fall through */
Colin McCabed97809d2008-12-01 13:38:55 -08001186 case NL80211_IFTYPE_STATION:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001187 REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
Sujithf1dc5602008-10-29 10:16:30 +05301188 break;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301189 default:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001190 if (!ah->is_monitoring)
1191 set = 0;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301192 break;
Sujithf1dc5602008-10-29 10:16:30 +05301193 }
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001194 REG_RMW(ah, AR_STA_ID1, set, mask);
Sujithf1dc5602008-10-29 10:16:30 +05301195}
1196
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001197void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
1198 u32 *coef_mantissa, u32 *coef_exponent)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001199{
1200 u32 coef_exp, coef_man;
1201
1202 for (coef_exp = 31; coef_exp > 0; coef_exp--)
1203 if ((coef_scaled >> coef_exp) & 0x1)
1204 break;
1205
1206 coef_exp = 14 - (coef_exp - COEF_SCALE_S);
1207
1208 coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
1209
1210 *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
1211 *coef_exponent = coef_exp - 16;
1212}
1213
Sujithcbe61d82009-02-09 13:27:12 +05301214static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
Sujithf1dc5602008-10-29 10:16:30 +05301215{
1216 u32 rst_flags;
1217 u32 tmpReg;
1218
Sujith70768492009-02-16 13:23:12 +05301219 if (AR_SREV_9100(ah)) {
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001220 REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
1221 AR_RTC_DERIVED_CLK_PERIOD, 1);
Sujith70768492009-02-16 13:23:12 +05301222 (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
1223 }
1224
Sujith7d0d0df2010-04-16 11:53:57 +05301225 ENABLE_REGWRITE_BUFFER(ah);
1226
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001227 if (AR_SREV_9300_20_OR_LATER(ah)) {
1228 REG_WRITE(ah, AR_WA, ah->WARegVal);
1229 udelay(10);
1230 }
1231
Sujithf1dc5602008-10-29 10:16:30 +05301232 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1233 AR_RTC_FORCE_WAKE_ON_INT);
1234
1235 if (AR_SREV_9100(ah)) {
1236 rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
1237 AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
1238 } else {
1239 tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
1240 if (tmpReg &
1241 (AR_INTR_SYNC_LOCAL_TIMEOUT |
1242 AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001243 u32 val;
Sujithf1dc5602008-10-29 10:16:30 +05301244 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001245
1246 val = AR_RC_HOSTIF;
1247 if (!AR_SREV_9300_20_OR_LATER(ah))
1248 val |= AR_RC_AHB;
1249 REG_WRITE(ah, AR_RC, val);
1250
1251 } else if (!AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301252 REG_WRITE(ah, AR_RC, AR_RC_AHB);
Sujithf1dc5602008-10-29 10:16:30 +05301253
1254 rst_flags = AR_RTC_RC_MAC_WARM;
1255 if (type == ATH9K_RESET_COLD)
1256 rst_flags |= AR_RTC_RC_MAC_COLD;
1257 }
1258
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001259 if (AR_SREV_9330(ah)) {
1260 int npend = 0;
1261 int i;
1262
1263 /* AR9330 WAR:
1264 * call external reset function to reset WMAC if:
1265 * - doing a cold reset
1266 * - we have pending frames in the TX queues
1267 */
1268
1269 for (i = 0; i < AR_NUM_QCU; i++) {
1270 npend = ath9k_hw_numtxpending(ah, i);
1271 if (npend)
1272 break;
1273 }
1274
1275 if (ah->external_reset &&
1276 (npend || type == ATH9K_RESET_COLD)) {
1277 int reset_err = 0;
1278
Joe Perchesd2182b62011-12-15 14:55:53 -08001279 ath_dbg(ath9k_hw_common(ah), RESET,
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001280 "reset MAC via external reset\n");
1281
1282 reset_err = ah->external_reset();
1283 if (reset_err) {
1284 ath_err(ath9k_hw_common(ah),
1285 "External reset failed, err=%d\n",
1286 reset_err);
1287 return false;
1288 }
1289
1290 REG_WRITE(ah, AR_RTC_RESET, 1);
1291 }
1292 }
1293
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001294 REG_WRITE(ah, AR_RTC_RC, rst_flags);
Sujith7d0d0df2010-04-16 11:53:57 +05301295
1296 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301297
Sujithf1dc5602008-10-29 10:16:30 +05301298 udelay(50);
1299
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001300 REG_WRITE(ah, AR_RTC_RC, 0);
Sujith0caa7b12009-02-16 13:23:20 +05301301 if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001302 ath_dbg(ath9k_hw_common(ah), RESET, "RTC stuck in MAC reset\n");
Sujithf1dc5602008-10-29 10:16:30 +05301303 return false;
1304 }
1305
1306 if (!AR_SREV_9100(ah))
1307 REG_WRITE(ah, AR_RC, 0);
1308
Sujithf1dc5602008-10-29 10:16:30 +05301309 if (AR_SREV_9100(ah))
1310 udelay(50);
1311
1312 return true;
1313}
1314
Sujithcbe61d82009-02-09 13:27:12 +05301315static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301316{
Sujith7d0d0df2010-04-16 11:53:57 +05301317 ENABLE_REGWRITE_BUFFER(ah);
1318
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001319 if (AR_SREV_9300_20_OR_LATER(ah)) {
1320 REG_WRITE(ah, AR_WA, ah->WARegVal);
1321 udelay(10);
1322 }
1323
Sujithf1dc5602008-10-29 10:16:30 +05301324 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1325 AR_RTC_FORCE_WAKE_ON_INT);
1326
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001327 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301328 REG_WRITE(ah, AR_RC, AR_RC_AHB);
1329
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001330 REG_WRITE(ah, AR_RTC_RESET, 0);
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301331
Sujith7d0d0df2010-04-16 11:53:57 +05301332 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301333
Senthil Balasubramanian84e21692010-04-15 17:38:30 -04001334 if (!AR_SREV_9300_20_OR_LATER(ah))
1335 udelay(2);
1336
1337 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301338 REG_WRITE(ah, AR_RC, 0);
1339
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001340 REG_WRITE(ah, AR_RTC_RESET, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301341
1342 if (!ath9k_hw_wait(ah,
1343 AR_RTC_STATUS,
1344 AR_RTC_STATUS_M,
Sujith0caa7b12009-02-16 13:23:20 +05301345 AR_RTC_STATUS_ON,
1346 AH_WAIT_TIMEOUT)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001347 ath_dbg(ath9k_hw_common(ah), RESET, "RTC not waking up\n");
Sujithf1dc5602008-10-29 10:16:30 +05301348 return false;
1349 }
1350
Sujithf1dc5602008-10-29 10:16:30 +05301351 return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
1352}
1353
Sujithcbe61d82009-02-09 13:27:12 +05301354static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
Sujithf1dc5602008-10-29 10:16:30 +05301355{
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301356 bool ret = false;
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05301357
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001358 if (AR_SREV_9300_20_OR_LATER(ah)) {
1359 REG_WRITE(ah, AR_WA, ah->WARegVal);
1360 udelay(10);
1361 }
1362
Sujithf1dc5602008-10-29 10:16:30 +05301363 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1364 AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
1365
1366 switch (type) {
1367 case ATH9K_RESET_POWER_ON:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301368 ret = ath9k_hw_set_reset_power_on(ah);
1369 break;
Sujithf1dc5602008-10-29 10:16:30 +05301370 case ATH9K_RESET_WARM:
1371 case ATH9K_RESET_COLD:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301372 ret = ath9k_hw_set_reset(ah, type);
1373 break;
Sujithf1dc5602008-10-29 10:16:30 +05301374 default:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301375 break;
Sujithf1dc5602008-10-29 10:16:30 +05301376 }
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301377
1378 if (ah->caps.hw_caps & ATH9K_HW_CAP_MCI)
1379 REG_WRITE(ah, AR_RTC_KEEP_AWAKE, 0x2);
1380
1381 return ret;
Sujithf1dc5602008-10-29 10:16:30 +05301382}
1383
Sujithcbe61d82009-02-09 13:27:12 +05301384static bool ath9k_hw_chip_reset(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301385 struct ath9k_channel *chan)
1386{
Felix Fietkau9c083af2012-03-03 15:17:02 +01001387 int reset_type = ATH9K_RESET_WARM;
1388
1389 if (AR_SREV_9280(ah)) {
1390 if (ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
1391 reset_type = ATH9K_RESET_POWER_ON;
1392 else
1393 reset_type = ATH9K_RESET_COLD;
1394 }
1395
1396 if (!ath9k_hw_set_reset_reg(ah, reset_type))
Sujithf1dc5602008-10-29 10:16:30 +05301397 return false;
1398
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001399 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05301400 return false;
1401
Sujith2660b812009-02-09 13:27:26 +05301402 ah->chip_fullsleep = false;
Sujithf1dc5602008-10-29 10:16:30 +05301403 ath9k_hw_init_pll(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301404 ath9k_hw_set_rfmode(ah, chan);
1405
1406 return true;
1407}
1408
Sujithcbe61d82009-02-09 13:27:12 +05301409static bool ath9k_hw_channel_change(struct ath_hw *ah,
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001410 struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301411{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001412 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001413 u32 qnum;
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001414 int r;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301415 bool edma = !!(ah->caps.hw_caps & ATH9K_HW_CAP_EDMA);
1416 bool band_switch, mode_diff;
1417 u8 ini_reloaded;
1418
1419 band_switch = (chan->channelFlags & (CHANNEL_2GHZ | CHANNEL_5GHZ)) !=
1420 (ah->curchan->channelFlags & (CHANNEL_2GHZ |
1421 CHANNEL_5GHZ));
1422 mode_diff = (chan->chanmode != ah->curchan->chanmode);
Sujithf1dc5602008-10-29 10:16:30 +05301423
1424 for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
1425 if (ath9k_hw_numtxpending(ah, qnum)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001426 ath_dbg(common, QUEUE,
Joe Perches226afe62010-12-02 19:12:37 -08001427 "Transmit frames pending on queue %d\n", qnum);
Sujithf1dc5602008-10-29 10:16:30 +05301428 return false;
1429 }
1430 }
1431
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001432 if (!ath9k_hw_rfbus_req(ah)) {
Joe Perches38002762010-12-02 19:12:36 -08001433 ath_err(common, "Could not kill baseband RX\n");
Sujithf1dc5602008-10-29 10:16:30 +05301434 return false;
1435 }
1436
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301437 if (edma && (band_switch || mode_diff)) {
1438 ath9k_hw_mark_phy_inactive(ah);
1439 udelay(5);
1440
1441 ath9k_hw_init_pll(ah, NULL);
1442
1443 if (ath9k_hw_fast_chan_change(ah, chan, &ini_reloaded)) {
1444 ath_err(common, "Failed to do fast channel change\n");
1445 return false;
1446 }
1447 }
1448
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001449 ath9k_hw_set_channel_regs(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301450
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001451 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001452 if (r) {
Joe Perches38002762010-12-02 19:12:36 -08001453 ath_err(common, "Failed to set channel\n");
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001454 return false;
Sujithf1dc5602008-10-29 10:16:30 +05301455 }
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001456 ath9k_hw_set_clockrate(ah);
Gabor Juhos64ea57d2012-04-15 20:38:05 +02001457 ath9k_hw_apply_txpower(ah, chan, false);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001458 ath9k_hw_rfbus_done(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301459
1460 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1461 ath9k_hw_set_delta_slope(ah, chan);
1462
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001463 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301464
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301465 if (edma && (band_switch || mode_diff)) {
Rajkumar Manoharana126ff52011-10-13 11:00:42 +05301466 ah->ah_flags |= AH_FASTCC;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301467 if (band_switch || ini_reloaded)
1468 ah->eep_ops->set_board_values(ah, chan);
1469
1470 ath9k_hw_init_bb(ah, chan);
1471
1472 if (band_switch || ini_reloaded)
1473 ath9k_hw_init_cal(ah, chan);
Rajkumar Manoharana126ff52011-10-13 11:00:42 +05301474 ah->ah_flags &= ~AH_FASTCC;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301475 }
1476
Sujithf1dc5602008-10-29 10:16:30 +05301477 return true;
1478}
1479
Felix Fietkau691680b2011-03-19 13:55:38 +01001480static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
1481{
1482 u32 gpio_mask = ah->gpio_mask;
1483 int i;
1484
1485 for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
1486 if (!(gpio_mask & 1))
1487 continue;
1488
1489 ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1490 ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
1491 }
1492}
1493
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001494bool ath9k_hw_check_alive(struct ath_hw *ah)
Johannes Berg3b319aa2009-06-13 14:50:26 +05301495{
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001496 int count = 50;
1497 u32 reg;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301498
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001499 if (AR_SREV_9285_12_OR_LATER(ah))
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001500 return true;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301501
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001502 do {
1503 reg = REG_READ(ah, AR_OBS_BUS_1);
1504
1505 if ((reg & 0x7E7FFFEF) == 0x00702400)
1506 continue;
1507
1508 switch (reg & 0x7E000B00) {
1509 case 0x1E000000:
1510 case 0x52000B00:
1511 case 0x18000B00:
1512 continue;
1513 default:
1514 return true;
1515 }
1516 } while (count-- > 0);
1517
1518 return false;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301519}
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001520EXPORT_SYMBOL(ath9k_hw_check_alive);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301521
Sujith Manoharancaed6572012-03-14 14:40:46 +05301522/*
1523 * Fast channel change:
1524 * (Change synthesizer based on channel freq without resetting chip)
1525 *
1526 * Don't do FCC when
1527 * - Flag is not set
1528 * - Chip is just coming out of full sleep
1529 * - Channel to be set is same as current channel
1530 * - Channel flags are different, (eg.,moving from 2GHz to 5GHz channel)
1531 */
1532static int ath9k_hw_do_fastcc(struct ath_hw *ah, struct ath9k_channel *chan)
1533{
1534 struct ath_common *common = ath9k_hw_common(ah);
1535 int ret;
1536
1537 if (AR_SREV_9280(ah) && common->bus_ops->ath_bus_type == ATH_PCI)
1538 goto fail;
1539
1540 if (ah->chip_fullsleep)
1541 goto fail;
1542
1543 if (!ah->curchan)
1544 goto fail;
1545
1546 if (chan->channel == ah->curchan->channel)
1547 goto fail;
1548
1549 if ((chan->channelFlags & CHANNEL_ALL) !=
1550 (ah->curchan->channelFlags & CHANNEL_ALL))
1551 goto fail;
1552
1553 if (!ath9k_hw_check_alive(ah))
1554 goto fail;
1555
1556 /*
1557 * For AR9462, make sure that calibration data for
1558 * re-using are present.
1559 */
1560 if (AR_SREV_9462(ah) && (!ah->caldata ||
1561 !ah->caldata->done_txiqcal_once ||
1562 !ah->caldata->done_txclcal_once ||
1563 !ah->caldata->rtt_hist.num_readings))
1564 goto fail;
1565
1566 ath_dbg(common, RESET, "FastChannelChange for %d -> %d\n",
1567 ah->curchan->channel, chan->channel);
1568
1569 ret = ath9k_hw_channel_change(ah, chan);
1570 if (!ret)
1571 goto fail;
1572
1573 ath9k_hw_loadnf(ah, ah->curchan);
1574 ath9k_hw_start_nfcal(ah, true);
1575
1576 if ((ah->caps.hw_caps & ATH9K_HW_CAP_MCI) && ar9003_mci_is_ready(ah))
1577 ar9003_mci_2g5g_switch(ah, true);
1578
1579 if (AR_SREV_9271(ah))
1580 ar9002_hw_load_ani_reg(ah, chan);
1581
1582 return 0;
1583fail:
1584 return -EINVAL;
1585}
1586
Sujithcbe61d82009-02-09 13:27:12 +05301587int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Sujith Manoharancaed6572012-03-14 14:40:46 +05301588 struct ath9k_hw_cal_data *caldata, bool fastcc)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001589{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001590 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001591 u32 saveLedState;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001592 u32 saveDefAntenna;
1593 u32 macStaId1;
Sujith46fe7822009-09-17 09:25:25 +05301594 u64 tsf = 0;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001595 int i, r;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301596 bool start_mci_reset = false;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301597 bool mci = !!(ah->caps.hw_caps & ATH9K_HW_CAP_MCI);
1598 bool save_fullsleep = ah->chip_fullsleep;
1599
1600 if (mci) {
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301601 start_mci_reset = ar9003_mci_start_reset(ah, chan);
1602 if (start_mci_reset)
1603 return 0;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301604 }
1605
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001606 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001607 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001608
Sujith Manoharancaed6572012-03-14 14:40:46 +05301609 if (ah->curchan && !ah->chip_fullsleep)
1610 ath9k_hw_getnf(ah, ah->curchan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001611
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001612 ah->caldata = caldata;
1613 if (caldata &&
1614 (chan->channel != caldata->channel ||
1615 (chan->channelFlags & ~CHANNEL_CW_INT) !=
1616 (caldata->channelFlags & ~CHANNEL_CW_INT))) {
1617 /* Operating channel changed, reset channel calibration data */
1618 memset(caldata, 0, sizeof(*caldata));
1619 ath9k_init_nfcal_hist_buffer(ah, chan);
1620 }
Felix Fietkauf23fba492011-07-28 14:08:56 +02001621 ah->noise = ath9k_hw_getchan_noise(ah, chan);
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001622
Sujith Manoharancaed6572012-03-14 14:40:46 +05301623 if (fastcc) {
1624 r = ath9k_hw_do_fastcc(ah, chan);
1625 if (!r)
1626 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001627 }
1628
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301629 if (mci)
1630 ar9003_mci_stop_bt(ah, save_fullsleep);
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301631
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001632 saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
1633 if (saveDefAntenna == 0)
1634 saveDefAntenna = 1;
1635
1636 macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
1637
Sujith46fe7822009-09-17 09:25:25 +05301638 /* For chips on which RTC reset is done, save TSF before it gets cleared */
Felix Fietkauf860d522010-06-30 02:07:48 +02001639 if (AR_SREV_9100(ah) ||
1640 (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)))
Sujith46fe7822009-09-17 09:25:25 +05301641 tsf = ath9k_hw_gettsf64(ah);
1642
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001643 saveLedState = REG_READ(ah, AR_CFG_LED) &
1644 (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
1645 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
1646
1647 ath9k_hw_mark_phy_inactive(ah);
1648
Vasanthakumar Thiagarajan45ef6a0b2010-12-15 07:30:53 -08001649 ah->paprd_table_write_done = false;
1650
Sujith05020d22010-03-17 14:25:23 +05301651 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001652 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1653 REG_WRITE(ah,
1654 AR9271_RESET_POWER_DOWN_CONTROL,
1655 AR9271_RADIO_RF_RST);
1656 udelay(50);
1657 }
1658
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001659 if (!ath9k_hw_chip_reset(ah, chan)) {
Joe Perches38002762010-12-02 19:12:36 -08001660 ath_err(common, "Chip reset failed\n");
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001661 return -EINVAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001662 }
1663
Sujith05020d22010-03-17 14:25:23 +05301664 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001665 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1666 ah->htc_reset_init = false;
1667 REG_WRITE(ah,
1668 AR9271_RESET_POWER_DOWN_CONTROL,
1669 AR9271_GATE_MAC_CTL);
1670 udelay(50);
1671 }
1672
Sujith46fe7822009-09-17 09:25:25 +05301673 /* Restore TSF */
Felix Fietkauf860d522010-06-30 02:07:48 +02001674 if (tsf)
Sujith46fe7822009-09-17 09:25:25 +05301675 ath9k_hw_settsf64(ah, tsf);
1676
Felix Fietkau7a370812010-09-22 12:34:52 +02001677 if (AR_SREV_9280_20_OR_LATER(ah))
Vasanthakumar Thiagarajan369391d2009-01-21 19:24:13 +05301678 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001679
Sujithe9141f72010-06-01 15:14:10 +05301680 if (!AR_SREV_9300_20_OR_LATER(ah))
1681 ar9002_hw_enable_async_fifo(ah);
1682
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001683 r = ath9k_hw_process_ini(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001684 if (r)
1685 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001686
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301687 if (mci)
1688 ar9003_mci_reset(ah, false, IS_CHAN_2GHZ(chan), save_fullsleep);
1689
Felix Fietkauf860d522010-06-30 02:07:48 +02001690 /*
1691 * Some AR91xx SoC devices frequently fail to accept TSF writes
1692 * right after the chip reset. When that happens, write a new
1693 * value after the initvals have been applied, with an offset
1694 * based on measured time difference
1695 */
1696 if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
1697 tsf += 1500;
1698 ath9k_hw_settsf64(ah, tsf);
1699 }
1700
Jouni Malinen0ced0e12009-01-08 13:32:13 +02001701 /* Setup MFP options for CCMP */
1702 if (AR_SREV_9280_20_OR_LATER(ah)) {
1703 /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
1704 * frames when constructing CCMP AAD. */
1705 REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
1706 0xc7ff);
1707 ah->sw_mgmt_crypto = false;
1708 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
1709 /* Disable hardware crypto for management frames */
1710 REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
1711 AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
1712 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1713 AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
1714 ah->sw_mgmt_crypto = true;
1715 } else
1716 ah->sw_mgmt_crypto = true;
1717
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001718 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1719 ath9k_hw_set_delta_slope(ah, chan);
1720
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001721 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithd6509152009-03-13 08:56:05 +05301722 ah->eep_ops->set_board_values(ah, chan);
Luis R. Rodrigueza7765822009-10-19 02:33:45 -04001723
Sujith7d0d0df2010-04-16 11:53:57 +05301724 ENABLE_REGWRITE_BUFFER(ah);
1725
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001726 REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
1727 REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001728 | macStaId1
1729 | AR_STA_ID1_RTS_USE_DEF
Sujith2660b812009-02-09 13:27:26 +05301730 | (ah->config.
Sujith60b67f52008-08-07 10:52:38 +05301731 ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
Sujith2660b812009-02-09 13:27:26 +05301732 | ah->sta_id1_defaults);
Luis R. Rodriguez13b81552009-09-10 17:52:45 -07001733 ath_hw_setbssidmask(common);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001734 REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
Luis R. Rodriguez3453ad82009-09-10 08:57:00 -07001735 ath9k_hw_write_associd(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001736 REG_WRITE(ah, AR_ISR, ~0);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001737 REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
1738
Sujith7d0d0df2010-04-16 11:53:57 +05301739 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301740
Sujith Manoharan00e00032011-01-26 21:59:05 +05301741 ath9k_hw_set_operating_mode(ah, ah->opmode);
1742
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001743 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001744 if (r)
1745 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001746
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001747 ath9k_hw_set_clockrate(ah);
1748
Sujith7d0d0df2010-04-16 11:53:57 +05301749 ENABLE_REGWRITE_BUFFER(ah);
1750
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001751 for (i = 0; i < AR_NUM_DCU; i++)
1752 REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
1753
Sujith7d0d0df2010-04-16 11:53:57 +05301754 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301755
Sujith2660b812009-02-09 13:27:26 +05301756 ah->intr_txqs = 0;
Felix Fietkauf4c607d2011-03-23 20:57:28 +01001757 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001758 ath9k_hw_resettxqueue(ah, i);
1759
Sujith2660b812009-02-09 13:27:26 +05301760 ath9k_hw_init_interrupt_masks(ah, ah->opmode);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001761 ath9k_hw_ani_cache_ini_regs(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001762 ath9k_hw_init_qos(ah);
1763
Sujith2660b812009-02-09 13:27:26 +05301764 if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Felix Fietkau55821322010-12-17 00:57:01 +01001765 ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301766
Felix Fietkau0005baf2010-01-15 02:33:40 +01001767 ath9k_hw_init_global_settings(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001768
Felix Fietkaufe2b6af2011-07-09 11:12:51 +07001769 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
1770 REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
1771 AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
1772 REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
1773 AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
1774 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1775 AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05301776 }
1777
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001778 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001779
1780 ath9k_hw_set_dma(ah);
1781
1782 REG_WRITE(ah, AR_OBS, 8);
1783
Sujith0ce024c2009-12-14 14:57:00 +05301784 if (ah->config.rx_intr_mitigation) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001785 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
1786 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
1787 }
1788
Vasanthakumar Thiagarajan7f62a132010-04-15 17:39:19 -04001789 if (ah->config.tx_intr_mitigation) {
1790 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
1791 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
1792 }
1793
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001794 ath9k_hw_init_bb(ah, chan);
1795
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +05301796 if (caldata) {
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301797 caldata->done_txiqcal_once = false;
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +05301798 caldata->done_txclcal_once = false;
Rajkumar Manoharan324c74a2011-10-13 11:00:41 +05301799 caldata->rtt_hist.num_readings = 0;
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +05301800 }
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001801 if (!ath9k_hw_init_cal(ah, chan))
Joe Perches6badaaf2009-06-28 09:26:32 -07001802 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001803
Rajkumar Manoharan93348922011-10-25 16:47:36 +05301804 ath9k_hw_loadnf(ah, chan);
1805 ath9k_hw_start_nfcal(ah, true);
1806
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301807 if (mci && ar9003_mci_end_reset(ah, chan, caldata))
1808 return -EIO;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301809
Sujith7d0d0df2010-04-16 11:53:57 +05301810 ENABLE_REGWRITE_BUFFER(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001811
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001812 ath9k_hw_restore_chainmask(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001813 REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
1814
Sujith7d0d0df2010-04-16 11:53:57 +05301815 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301816
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001817 /*
1818 * For big endian systems turn on swapping for descriptors
1819 */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001820 if (AR_SREV_9100(ah)) {
1821 u32 mask;
1822 mask = REG_READ(ah, AR_CFG);
1823 if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001824 ath_dbg(common, RESET, "CFG Byte Swap Set 0x%x\n",
1825 mask);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001826 } else {
1827 mask =
1828 INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
1829 REG_WRITE(ah, AR_CFG, mask);
Joe Perchesd2182b62011-12-15 14:55:53 -08001830 ath_dbg(common, RESET, "Setting CFG 0x%x\n",
1831 REG_READ(ah, AR_CFG));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001832 }
1833 } else {
Sujithcbba8cd2010-06-02 15:53:31 +05301834 if (common->bus_ops->ath_bus_type == ATH_USB) {
1835 /* Configure AR9271 target WLAN */
1836 if (AR_SREV_9271(ah))
1837 REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
1838 else
1839 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1840 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001841#ifdef __BIG_ENDIAN
Gabor Juhos4033bda2011-06-21 11:23:35 +02001842 else if (AR_SREV_9330(ah) || AR_SREV_9340(ah))
Vasanthakumar Thiagarajan2be7bfe2011-04-19 19:29:14 +05301843 REG_RMW(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB, 0);
1844 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001845 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001846#endif
1847 }
1848
Sujith Manoharandbccdd12012-02-22 17:55:47 +05301849 if (ath9k_hw_btcoex_is_enabled(ah))
Vasanthakumar Thiagarajan42cc41e2009-08-26 21:08:45 +05301850 ath9k_hw_btcoex_enable(ah);
1851
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301852 if (mci)
1853 ar9003_mci_check_bt(ah);
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301854
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05301855 if (AR_SREV_9300_20_OR_LATER(ah)) {
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001856 ar9003_hw_bb_watchdog_config(ah);
Vasanthakumar Thiagarajand8903a52010-04-15 17:39:25 -04001857
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05301858 ar9003_hw_disable_phy_restart(ah);
1859 }
1860
Felix Fietkau691680b2011-03-19 13:55:38 +01001861 ath9k_hw_apply_gpio_override(ah);
1862
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001863 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001864}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001865EXPORT_SYMBOL(ath9k_hw_reset);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001866
Sujithf1dc5602008-10-29 10:16:30 +05301867/******************************/
1868/* Power Management (Chipset) */
1869/******************************/
1870
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001871/*
1872 * Notify Power Mgt is disabled in self-generated frames.
1873 * If requested, force chip to sleep.
1874 */
Sujithcbe61d82009-02-09 13:27:12 +05301875static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
Sujithf1dc5602008-10-29 10:16:30 +05301876{
1877 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1878 if (setChip) {
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05301879 if (AR_SREV_9462(ah)) {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05301880 REG_WRITE(ah, AR_TIMER_MODE,
1881 REG_READ(ah, AR_TIMER_MODE) & 0xFFFFFF00);
1882 REG_WRITE(ah, AR_NDP2_TIMER_MODE, REG_READ(ah,
1883 AR_NDP2_TIMER_MODE) & 0xFFFFFF00);
1884 REG_WRITE(ah, AR_SLP32_INC,
1885 REG_READ(ah, AR_SLP32_INC) & 0xFFF00000);
1886 /* xxx Required for WLAN only case ? */
1887 REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, 0);
1888 udelay(100);
1889 }
1890
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001891 /*
1892 * Clear the RTC force wake bit to allow the
1893 * mac to go to sleep.
1894 */
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05301895 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
1896
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05301897 if (AR_SREV_9462(ah))
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05301898 udelay(100);
1899
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001900 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301901 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1902
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001903 /* Shutdown chip. Active low */
Sujith Manoharanc91ec462012-02-22 12:40:03 +05301904 if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah)) {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05301905 REG_CLR_BIT(ah, AR_RTC_RESET, AR_RTC_RESET_EN);
1906 udelay(2);
1907 }
Sujithf1dc5602008-10-29 10:16:30 +05301908 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001909
1910 /* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
Rafael J. Wysockia7322812011-11-26 23:37:43 +01001911 if (AR_SREV_9300_20_OR_LATER(ah))
1912 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001913}
1914
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04001915/*
1916 * Notify Power Management is enabled in self-generating
1917 * frames. If request, set power mode of chip to
1918 * auto/normal. Duration in units of 128us (1/8 TU).
1919 */
Sujithcbe61d82009-02-09 13:27:12 +05301920static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001921{
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05301922 u32 val;
1923
Sujithf1dc5602008-10-29 10:16:30 +05301924 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1925 if (setChip) {
Sujith2660b812009-02-09 13:27:26 +05301926 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001927
Sujithf1dc5602008-10-29 10:16:30 +05301928 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04001929 /* Set WakeOnInterrupt bit; clear ForceWake bit */
Sujithf1dc5602008-10-29 10:16:30 +05301930 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1931 AR_RTC_FORCE_WAKE_ON_INT);
1932 } else {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05301933
1934 /* When chip goes into network sleep, it could be waken
1935 * up by MCI_INT interrupt caused by BT's HW messages
1936 * (LNA_xxx, CONT_xxx) which chould be in a very fast
1937 * rate (~100us). This will cause chip to leave and
1938 * re-enter network sleep mode frequently, which in
1939 * consequence will have WLAN MCI HW to generate lots of
1940 * SYS_WAKING and SYS_SLEEPING messages which will make
1941 * BT CPU to busy to process.
1942 */
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05301943 if (AR_SREV_9462(ah)) {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05301944 val = REG_READ(ah, AR_MCI_INTERRUPT_RX_MSG_EN) &
1945 ~AR_MCI_INTERRUPT_RX_HW_MSG_MASK;
1946 REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, val);
1947 }
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04001948 /*
1949 * Clear the RTC force wake bit to allow the
1950 * mac to go to sleep.
1951 */
Sujithf1dc5602008-10-29 10:16:30 +05301952 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
1953 AR_RTC_FORCE_WAKE_EN);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05301954
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05301955 if (AR_SREV_9462(ah))
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05301956 udelay(30);
Sujithf1dc5602008-10-29 10:16:30 +05301957 }
1958 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001959
1960 /* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
1961 if (AR_SREV_9300_20_OR_LATER(ah))
1962 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Sujithf1dc5602008-10-29 10:16:30 +05301963}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001964
Sujithcbe61d82009-02-09 13:27:12 +05301965static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
Sujithf1dc5602008-10-29 10:16:30 +05301966{
1967 u32 val;
1968 int i;
1969
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001970 /* Set Bits 14 and 17 of AR_WA before powering on the chip. */
1971 if (AR_SREV_9300_20_OR_LATER(ah)) {
1972 REG_WRITE(ah, AR_WA, ah->WARegVal);
1973 udelay(10);
1974 }
1975
Sujithf1dc5602008-10-29 10:16:30 +05301976 if (setChip) {
1977 if ((REG_READ(ah, AR_RTC_STATUS) &
1978 AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
Joe Perches23677ce2012-02-09 11:17:23 +00001979 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Sujithf1dc5602008-10-29 10:16:30 +05301980 return false;
1981 }
Luis R. Rodrigueze0412282010-04-15 17:38:15 -04001982 if (!AR_SREV_9300_20_OR_LATER(ah))
1983 ath9k_hw_init_pll(ah, NULL);
Sujithf1dc5602008-10-29 10:16:30 +05301984 }
1985 if (AR_SREV_9100(ah))
1986 REG_SET_BIT(ah, AR_RTC_RESET,
1987 AR_RTC_RESET_EN);
1988
1989 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
1990 AR_RTC_FORCE_WAKE_EN);
1991 udelay(50);
1992
1993 for (i = POWER_UP_TIME / 50; i > 0; i--) {
1994 val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
1995 if (val == AR_RTC_STATUS_ON)
1996 break;
1997 udelay(50);
1998 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
1999 AR_RTC_FORCE_WAKE_EN);
2000 }
2001 if (i == 0) {
Joe Perches38002762010-12-02 19:12:36 -08002002 ath_err(ath9k_hw_common(ah),
2003 "Failed to wakeup in %uus\n",
2004 POWER_UP_TIME / 20);
Sujithf1dc5602008-10-29 10:16:30 +05302005 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002006 }
2007 }
2008
Sujithf1dc5602008-10-29 10:16:30 +05302009 REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2010
2011 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002012}
2013
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002014bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
Sujithf1dc5602008-10-29 10:16:30 +05302015{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002016 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +05302017 int status = true, setChip = true;
Sujithf1dc5602008-10-29 10:16:30 +05302018 static const char *modes[] = {
2019 "AWAKE",
2020 "FULL-SLEEP",
2021 "NETWORK SLEEP",
2022 "UNDEFINED"
2023 };
Sujithf1dc5602008-10-29 10:16:30 +05302024
Gabor Juhoscbdec972009-07-24 17:27:22 +02002025 if (ah->power_mode == mode)
2026 return status;
2027
Joe Perchesd2182b62011-12-15 14:55:53 -08002028 ath_dbg(common, RESET, "%s -> %s\n",
Joe Perches226afe62010-12-02 19:12:37 -08002029 modes[ah->power_mode], modes[mode]);
Sujithf1dc5602008-10-29 10:16:30 +05302030
2031 switch (mode) {
2032 case ATH9K_PM_AWAKE:
2033 status = ath9k_hw_set_power_awake(ah, setChip);
Mohammed Shafi Shajakhan10109112011-11-30 10:41:24 +05302034
2035 if (ah->caps.hw_caps & ATH9K_HW_CAP_MCI)
2036 REG_WRITE(ah, AR_RTC_KEEP_AWAKE, 0x2);
2037
Sujithf1dc5602008-10-29 10:16:30 +05302038 break;
2039 case ATH9K_PM_FULL_SLEEP:
Sujith Manoharand1ca8b82012-02-22 12:41:01 +05302040 if (ah->caps.hw_caps & ATH9K_HW_CAP_MCI)
2041 ar9003_mci_set_full_sleep(ah);
Mohammed Shafi Shajakhan10109112011-11-30 10:41:24 +05302042
Sujithf1dc5602008-10-29 10:16:30 +05302043 ath9k_set_power_sleep(ah, setChip);
Sujith2660b812009-02-09 13:27:26 +05302044 ah->chip_fullsleep = true;
Sujithf1dc5602008-10-29 10:16:30 +05302045 break;
2046 case ATH9K_PM_NETWORK_SLEEP:
Mohammed Shafi Shajakhan10109112011-11-30 10:41:24 +05302047
2048 if (ah->caps.hw_caps & ATH9K_HW_CAP_MCI)
2049 REG_WRITE(ah, AR_RTC_KEEP_AWAKE, 0x2);
2050
Sujithf1dc5602008-10-29 10:16:30 +05302051 ath9k_set_power_network_sleep(ah, setChip);
2052 break;
2053 default:
Joe Perches38002762010-12-02 19:12:36 -08002054 ath_err(common, "Unknown power mode %u\n", mode);
Sujithf1dc5602008-10-29 10:16:30 +05302055 return false;
2056 }
Sujith2660b812009-02-09 13:27:26 +05302057 ah->power_mode = mode;
Sujithf1dc5602008-10-29 10:16:30 +05302058
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08002059 /*
2060 * XXX: If this warning never comes up after a while then
2061 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
2062 * ath9k_hw_setpower() return type void.
2063 */
Sujith Manoharan97dcec52010-12-20 08:02:42 +05302064
2065 if (!(ah->ah_flags & AH_UNPLUGGED))
2066 ATH_DBG_WARN_ON_ONCE(!status);
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08002067
Sujithf1dc5602008-10-29 10:16:30 +05302068 return status;
2069}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002070EXPORT_SYMBOL(ath9k_hw_setpower);
Sujithf1dc5602008-10-29 10:16:30 +05302071
Sujithf1dc5602008-10-29 10:16:30 +05302072/*******************/
2073/* Beacon Handling */
2074/*******************/
2075
Sujithcbe61d82009-02-09 13:27:12 +05302076void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002077{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002078 int flags = 0;
2079
Sujith7d0d0df2010-04-16 11:53:57 +05302080 ENABLE_REGWRITE_BUFFER(ah);
2081
Sujith2660b812009-02-09 13:27:26 +05302082 switch (ah->opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08002083 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -04002084 case NL80211_IFTYPE_MESH_POINT:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002085 REG_SET_BIT(ah, AR_TXCFG,
2086 AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
Felix Fietkaudd347f22011-03-22 21:54:17 +01002087 REG_WRITE(ah, AR_NEXT_NDP_TIMER, next_beacon +
2088 TU_TO_USEC(ah->atim_window ? ah->atim_window : 1));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002089 flags |= AR_NDP_TIMER_EN;
Colin McCabed97809d2008-12-01 13:38:55 -08002090 case NL80211_IFTYPE_AP:
Felix Fietkaudd347f22011-03-22 21:54:17 +01002091 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
2092 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
2093 TU_TO_USEC(ah->config.dma_beacon_response_time));
2094 REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
2095 TU_TO_USEC(ah->config.sw_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002096 flags |=
2097 AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
2098 break;
Colin McCabed97809d2008-12-01 13:38:55 -08002099 default:
Joe Perchesd2182b62011-12-15 14:55:53 -08002100 ath_dbg(ath9k_hw_common(ah), BEACON,
2101 "%s: unsupported opmode: %d\n", __func__, ah->opmode);
Colin McCabed97809d2008-12-01 13:38:55 -08002102 return;
2103 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002104 }
2105
Felix Fietkaudd347f22011-03-22 21:54:17 +01002106 REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
2107 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
2108 REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
2109 REG_WRITE(ah, AR_NDP_PERIOD, beacon_period);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002110
Sujith7d0d0df2010-04-16 11:53:57 +05302111 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302112
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002113 REG_SET_BIT(ah, AR_TIMER_MODE, flags);
2114}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002115EXPORT_SYMBOL(ath9k_hw_beaconinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002116
Sujithcbe61d82009-02-09 13:27:12 +05302117void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302118 const struct ath9k_beacon_state *bs)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002119{
2120 u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
Sujith2660b812009-02-09 13:27:26 +05302121 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002122 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002123
Sujith7d0d0df2010-04-16 11:53:57 +05302124 ENABLE_REGWRITE_BUFFER(ah);
2125
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002126 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));
2127
2128 REG_WRITE(ah, AR_BEACON_PERIOD,
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05302129 TU_TO_USEC(bs->bs_intval));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002130 REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05302131 TU_TO_USEC(bs->bs_intval));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002132
Sujith7d0d0df2010-04-16 11:53:57 +05302133 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302134
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002135 REG_RMW_FIELD(ah, AR_RSSI_THR,
2136 AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
2137
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05302138 beaconintval = bs->bs_intval;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002139
2140 if (bs->bs_sleepduration > beaconintval)
2141 beaconintval = bs->bs_sleepduration;
2142
2143 dtimperiod = bs->bs_dtimperiod;
2144 if (bs->bs_sleepduration > dtimperiod)
2145 dtimperiod = bs->bs_sleepduration;
2146
2147 if (beaconintval == dtimperiod)
2148 nextTbtt = bs->bs_nextdtim;
2149 else
2150 nextTbtt = bs->bs_nexttbtt;
2151
Joe Perchesd2182b62011-12-15 14:55:53 -08002152 ath_dbg(common, BEACON, "next DTIM %d\n", bs->bs_nextdtim);
2153 ath_dbg(common, BEACON, "next beacon %d\n", nextTbtt);
2154 ath_dbg(common, BEACON, "beacon period %d\n", beaconintval);
2155 ath_dbg(common, BEACON, "DTIM period %d\n", dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002156
Sujith7d0d0df2010-04-16 11:53:57 +05302157 ENABLE_REGWRITE_BUFFER(ah);
2158
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002159 REG_WRITE(ah, AR_NEXT_DTIM,
2160 TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
2161 REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
2162
2163 REG_WRITE(ah, AR_SLEEP1,
2164 SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
2165 | AR_SLEEP1_ASSUME_DTIM);
2166
Sujith60b67f52008-08-07 10:52:38 +05302167 if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002168 beacontimeout = (BEACON_TIMEOUT_VAL << 3);
2169 else
2170 beacontimeout = MIN_BEACON_TIMEOUT_VAL;
2171
2172 REG_WRITE(ah, AR_SLEEP2,
2173 SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
2174
2175 REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
2176 REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
2177
Sujith7d0d0df2010-04-16 11:53:57 +05302178 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302179
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002180 REG_SET_BIT(ah, AR_TIMER_MODE,
2181 AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
2182 AR_DTIM_TIMER_EN);
2183
Sujith4af9cf42009-02-12 10:06:47 +05302184 /* TSF Out of Range Threshold */
2185 REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002186}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002187EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002188
Sujithf1dc5602008-10-29 10:16:30 +05302189/*******************/
2190/* HW Capabilities */
2191/*******************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002192
Felix Fietkau60540692011-07-19 08:46:44 +02002193static u8 fixup_chainmask(u8 chip_chainmask, u8 eeprom_chainmask)
2194{
2195 eeprom_chainmask &= chip_chainmask;
2196 if (eeprom_chainmask)
2197 return eeprom_chainmask;
2198 else
2199 return chip_chainmask;
2200}
2201
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002202/**
2203 * ath9k_hw_dfs_tested - checks if DFS has been tested with used chipset
2204 * @ah: the atheros hardware data structure
2205 *
2206 * We enable DFS support upstream on chipsets which have passed a series
2207 * of tests. The testing requirements are going to be documented. Desired
2208 * test requirements are documented at:
2209 *
2210 * http://wireless.kernel.org/en/users/Drivers/ath9k/dfs
2211 *
2212 * Once a new chipset gets properly tested an individual commit can be used
2213 * to document the testing for DFS for that chipset.
2214 */
2215static bool ath9k_hw_dfs_tested(struct ath_hw *ah)
2216{
2217
2218 switch (ah->hw_version.macVersion) {
2219 /* AR9580 will likely be our first target to get testing on */
2220 case AR_SREV_VERSION_9580:
2221 default:
2222 return false;
2223 }
2224}
2225
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002226int ath9k_hw_fill_cap_info(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002227{
Sujith2660b812009-02-09 13:27:26 +05302228 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002229 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002230 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkau60540692011-07-19 08:46:44 +02002231 unsigned int chip_chainmask;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002232
Sujith Manoharan0ff2b5c2011-04-20 11:00:34 +05302233 u16 eeval;
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002234 u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002235
Sujithf74df6f2009-02-09 13:27:24 +05302236 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002237 regulatory->current_rd = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05302238
Sujith2660b812009-02-09 13:27:26 +05302239 if (ah->opmode != NL80211_IFTYPE_AP &&
Sujithd535a422009-02-09 13:27:06 +05302240 ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002241 if (regulatory->current_rd == 0x64 ||
2242 regulatory->current_rd == 0x65)
2243 regulatory->current_rd += 5;
2244 else if (regulatory->current_rd == 0x41)
2245 regulatory->current_rd = 0x43;
Joe Perchesd2182b62011-12-15 14:55:53 -08002246 ath_dbg(common, REGULATORY, "regdomain mapped to 0x%x\n",
2247 regulatory->current_rd);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002248 }
Sujithdc2222a2008-08-14 13:26:55 +05302249
Sujithf74df6f2009-02-09 13:27:24 +05302250 eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002251 if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
Joe Perches38002762010-12-02 19:12:36 -08002252 ath_err(common,
2253 "no band has been marked as supported in EEPROM\n");
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002254 return -EINVAL;
2255 }
2256
Felix Fietkaud4659912010-10-14 16:02:39 +02002257 if (eeval & AR5416_OPFLAGS_11A)
2258 pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002259
Felix Fietkaud4659912010-10-14 16:02:39 +02002260 if (eeval & AR5416_OPFLAGS_11G)
2261 pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
Sujithf1dc5602008-10-29 10:16:30 +05302262
Felix Fietkau60540692011-07-19 08:46:44 +02002263 if (AR_SREV_9485(ah) || AR_SREV_9285(ah) || AR_SREV_9330(ah))
2264 chip_chainmask = 1;
Mohammed Shafi Shajakhanba5736a2011-11-30 21:10:52 +05302265 else if (AR_SREV_9462(ah))
2266 chip_chainmask = 3;
Felix Fietkau60540692011-07-19 08:46:44 +02002267 else if (!AR_SREV_9280_20_OR_LATER(ah))
2268 chip_chainmask = 7;
2269 else if (!AR_SREV_9300_20_OR_LATER(ah) || AR_SREV_9340(ah))
2270 chip_chainmask = 3;
2271 else
2272 chip_chainmask = 7;
2273
Sujithf74df6f2009-02-09 13:27:24 +05302274 pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002275 /*
2276 * For AR9271 we will temporarilly uses the rx chainmax as read from
2277 * the EEPROM.
2278 */
Sujith8147f5d2009-02-20 15:13:23 +05302279 if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002280 !(eeval & AR5416_OPFLAGS_11A) &&
2281 !(AR_SREV_9271(ah)))
2282 /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
Sujith8147f5d2009-02-20 15:13:23 +05302283 pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
Felix Fietkau598cdd52011-03-19 13:55:42 +01002284 else if (AR_SREV_9100(ah))
2285 pCap->rx_chainmask = 0x7;
Sujith8147f5d2009-02-20 15:13:23 +05302286 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002287 /* Use rx_chainmask from EEPROM. */
Sujith8147f5d2009-02-20 15:13:23 +05302288 pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05302289
Felix Fietkau60540692011-07-19 08:46:44 +02002290 pCap->tx_chainmask = fixup_chainmask(chip_chainmask, pCap->tx_chainmask);
2291 pCap->rx_chainmask = fixup_chainmask(chip_chainmask, pCap->rx_chainmask);
Felix Fietkau82b2d332011-09-03 01:40:23 +02002292 ah->txchainmask = pCap->tx_chainmask;
2293 ah->rxchainmask = pCap->rx_chainmask;
Felix Fietkau60540692011-07-19 08:46:44 +02002294
Felix Fietkau7a370812010-09-22 12:34:52 +02002295 ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
Sujithf1dc5602008-10-29 10:16:30 +05302296
Felix Fietkau02d2ebb2010-11-22 15:39:39 +01002297 /* enable key search for every frame in an aggregate */
2298 if (AR_SREV_9300_20_OR_LATER(ah))
2299 ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;
2300
Bruno Randolfce2220d2010-09-17 11:36:25 +09002301 common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;
2302
Felix Fietkau0db156e2011-03-23 20:57:29 +01002303 if (ah->hw_version.devid != AR2427_DEVID_PCIE)
Sujithf1dc5602008-10-29 10:16:30 +05302304 pCap->hw_caps |= ATH9K_HW_CAP_HT;
2305 else
2306 pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2307
Sujith5b5fa352010-03-17 14:25:15 +05302308 if (AR_SREV_9271(ah))
2309 pCap->num_gpio_pins = AR9271_NUM_GPIO;
Sujith88c1f4f2010-06-30 14:46:31 +05302310 else if (AR_DEVID_7010(ah))
2311 pCap->num_gpio_pins = AR7010_NUM_GPIO;
Mohammed Shafi Shajakhan6321eb02011-09-30 11:31:27 +05302312 else if (AR_SREV_9300_20_OR_LATER(ah))
2313 pCap->num_gpio_pins = AR9300_NUM_GPIO;
2314 else if (AR_SREV_9287_11_OR_LATER(ah))
2315 pCap->num_gpio_pins = AR9287_NUM_GPIO;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002316 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302317 pCap->num_gpio_pins = AR9285_NUM_GPIO;
Felix Fietkau7a370812010-09-22 12:34:52 +02002318 else if (AR_SREV_9280_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302319 pCap->num_gpio_pins = AR928X_NUM_GPIO;
2320 else
2321 pCap->num_gpio_pins = AR_NUM_GPIO;
2322
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +05302323 if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302324 pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +05302325 else
Sujithf1dc5602008-10-29 10:16:30 +05302326 pCap->rts_aggr_limit = (8 * 1024);
Sujithf1dc5602008-10-29 10:16:30 +05302327
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05302328#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Sujith2660b812009-02-09 13:27:26 +05302329 ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
2330 if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
2331 ah->rfkill_gpio =
2332 MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
2333 ah->rfkill_polarity =
2334 MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
Sujithf1dc5602008-10-29 10:16:30 +05302335
2336 pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2337 }
2338#endif
Vasanthakumar Thiagarajand5d11542010-05-17 18:57:56 -07002339 if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
Vivek Natarajanbde748a2010-04-05 14:48:05 +05302340 pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
2341 else
2342 pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
Sujithf1dc5602008-10-29 10:16:30 +05302343
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05302344 if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302345 pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
2346 else
2347 pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2348
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002349 if (AR_SREV_9300_20_OR_LATER(ah)) {
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002350 pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
Gabor Juhos0e707a92011-06-21 11:23:31 +02002351 if (!AR_SREV_9330(ah) && !AR_SREV_9485(ah))
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002352 pCap->hw_caps |= ATH9K_HW_CAP_LDPC;
2353
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002354 pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
2355 pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
2356 pCap->rx_status_len = sizeof(struct ar9003_rxs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002357 pCap->tx_desc_len = sizeof(struct ar9003_txc);
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -04002358 pCap->txs_len = sizeof(struct ar9003_txs);
Luis R. Rodriguez6f481012011-01-20 17:47:39 -08002359 if (!ah->config.paprd_disable &&
2360 ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
Felix Fietkau49352502010-06-12 00:33:59 -04002361 pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002362 } else {
2363 pCap->tx_desc_len = sizeof(struct ath_desc);
Felix Fietkaua949b172011-07-09 11:12:47 +07002364 if (AR_SREV_9280_20(ah))
Felix Fietkau6b42e8d2010-04-26 15:04:35 -04002365 pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002366 }
Vasanthakumar Thiagarajan1adf02f2010-04-15 17:38:24 -04002367
Vasanthakumar Thiagarajan6c84ce02010-04-15 17:39:16 -04002368 if (AR_SREV_9300_20_OR_LATER(ah))
2369 pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;
2370
Senthil Balasubramanian6ee63f52010-11-10 05:03:16 -08002371 if (AR_SREV_9300_20_OR_LATER(ah))
2372 ah->ent_mode = REG_READ(ah, AR_ENT_OTP);
2373
Felix Fietkaua42acef2010-09-22 12:34:54 +02002374 if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -07002375 pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;
2376
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002377 if (AR_SREV_9285(ah))
2378 if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
2379 ant_div_ctl1 =
2380 ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
2381 if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1))
2382 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
2383 }
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +05302384 if (AR_SREV_9300_20_OR_LATER(ah)) {
2385 if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
2386 pCap->hw_caps |= ATH9K_HW_CAP_APM;
2387 }
2388
2389
Gabor Juhos431da562011-06-21 11:23:41 +02002390 if (AR_SREV_9330(ah) || AR_SREV_9485(ah)) {
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302391 ant_div_ctl1 = ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
2392 /*
2393 * enable the diversity-combining algorithm only when
2394 * both enable_lna_div and enable_fast_div are set
2395 * Table for Diversity
2396 * ant_div_alt_lnaconf bit 0-1
2397 * ant_div_main_lnaconf bit 2-3
2398 * ant_div_alt_gaintb bit 4
2399 * ant_div_main_gaintb bit 5
2400 * enable_ant_div_lnadiv bit 6
2401 * enable_ant_fast_div bit 7
2402 */
2403 if ((ant_div_ctl1 >> 0x6) == 0x3)
2404 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
2405 }
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002406
Vasanthakumar Thiagarajan8060e162010-12-06 04:27:42 -08002407 if (AR_SREV_9485_10(ah)) {
2408 pCap->pcie_lcr_extsync_en = true;
2409 pCap->pcie_lcr_offset = 0x80;
2410 }
2411
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002412 if (ath9k_hw_dfs_tested(ah))
2413 pCap->hw_caps |= ATH9K_HW_CAP_DFS;
2414
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002415 tx_chainmask = pCap->tx_chainmask;
2416 rx_chainmask = pCap->rx_chainmask;
2417 while (tx_chainmask || rx_chainmask) {
2418 if (tx_chainmask & BIT(0))
2419 pCap->max_txchains++;
2420 if (rx_chainmask & BIT(0))
2421 pCap->max_rxchains++;
2422
2423 tx_chainmask >>= 1;
2424 rx_chainmask >>= 1;
2425 }
2426
Rajkumar Manoharan8ad74c42011-10-13 11:00:38 +05302427 if (AR_SREV_9300_20_OR_LATER(ah)) {
2428 ah->enabled_cals |= TX_IQ_CAL;
Mohammed Shafi Shajakhan6fea5932011-11-30 21:01:31 +05302429 if (AR_SREV_9485_OR_LATER(ah))
Rajkumar Manoharan8ad74c42011-10-13 11:00:38 +05302430 ah->enabled_cals |= TX_IQ_ON_AGC_CAL;
2431 }
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302432
2433 if (AR_SREV_9462(ah)) {
2434
2435 if (!(ah->ent_mode & AR_ENT_OTP_49GHZ_DISABLE))
2436 pCap->hw_caps |= ATH9K_HW_CAP_MCI;
2437
2438 if (AR_SREV_9462_20(ah))
2439 pCap->hw_caps |= ATH9K_HW_CAP_RTT;
2440
2441 }
2442
Rajkumar Manoharan324c74a2011-10-13 11:00:41 +05302443
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002444 return 0;
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002445}
2446
Sujithf1dc5602008-10-29 10:16:30 +05302447/****************************/
2448/* GPIO / RFKILL / Antennae */
2449/****************************/
2450
Sujithcbe61d82009-02-09 13:27:12 +05302451static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302452 u32 gpio, u32 type)
2453{
2454 int addr;
2455 u32 gpio_shift, tmp;
2456
2457 if (gpio > 11)
2458 addr = AR_GPIO_OUTPUT_MUX3;
2459 else if (gpio > 5)
2460 addr = AR_GPIO_OUTPUT_MUX2;
2461 else
2462 addr = AR_GPIO_OUTPUT_MUX1;
2463
2464 gpio_shift = (gpio % 6) * 5;
2465
2466 if (AR_SREV_9280_20_OR_LATER(ah)
2467 || (addr != AR_GPIO_OUTPUT_MUX1)) {
2468 REG_RMW(ah, addr, (type << gpio_shift),
2469 (0x1f << gpio_shift));
2470 } else {
2471 tmp = REG_READ(ah, addr);
2472 tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
2473 tmp &= ~(0x1f << gpio_shift);
2474 tmp |= (type << gpio_shift);
2475 REG_WRITE(ah, addr, tmp);
2476 }
2477}
2478
Sujithcbe61d82009-02-09 13:27:12 +05302479void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302480{
2481 u32 gpio_shift;
2482
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -07002483 BUG_ON(gpio >= ah->caps.num_gpio_pins);
Sujithf1dc5602008-10-29 10:16:30 +05302484
Sujith88c1f4f2010-06-30 14:46:31 +05302485 if (AR_DEVID_7010(ah)) {
2486 gpio_shift = gpio;
2487 REG_RMW(ah, AR7010_GPIO_OE,
2488 (AR7010_GPIO_OE_AS_INPUT << gpio_shift),
2489 (AR7010_GPIO_OE_MASK << gpio_shift));
2490 return;
2491 }
Sujithf1dc5602008-10-29 10:16:30 +05302492
Sujith88c1f4f2010-06-30 14:46:31 +05302493 gpio_shift = gpio << 1;
Sujithf1dc5602008-10-29 10:16:30 +05302494 REG_RMW(ah,
2495 AR_GPIO_OE_OUT,
2496 (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
2497 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2498}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002499EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
Sujithf1dc5602008-10-29 10:16:30 +05302500
Sujithcbe61d82009-02-09 13:27:12 +05302501u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302502{
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302503#define MS_REG_READ(x, y) \
2504 (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
2505
Sujith2660b812009-02-09 13:27:26 +05302506 if (gpio >= ah->caps.num_gpio_pins)
Sujithf1dc5602008-10-29 10:16:30 +05302507 return 0xffffffff;
2508
Sujith88c1f4f2010-06-30 14:46:31 +05302509 if (AR_DEVID_7010(ah)) {
2510 u32 val;
2511 val = REG_READ(ah, AR7010_GPIO_IN);
2512 return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
2513 } else if (AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan93069902010-11-30 23:24:09 -08002514 return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
2515 AR_GPIO_BIT(gpio)) != 0;
Felix Fietkau783dfca2010-04-15 17:38:11 -04002516 else if (AR_SREV_9271(ah))
Sujith5b5fa352010-03-17 14:25:15 +05302517 return MS_REG_READ(AR9271, gpio) != 0;
Felix Fietkaua42acef2010-09-22 12:34:54 +02002518 else if (AR_SREV_9287_11_OR_LATER(ah))
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302519 return MS_REG_READ(AR9287, gpio) != 0;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002520 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302521 return MS_REG_READ(AR9285, gpio) != 0;
Felix Fietkau7a370812010-09-22 12:34:52 +02002522 else if (AR_SREV_9280_20_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302523 return MS_REG_READ(AR928X, gpio) != 0;
2524 else
2525 return MS_REG_READ(AR, gpio) != 0;
Sujithf1dc5602008-10-29 10:16:30 +05302526}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002527EXPORT_SYMBOL(ath9k_hw_gpio_get);
Sujithf1dc5602008-10-29 10:16:30 +05302528
Sujithcbe61d82009-02-09 13:27:12 +05302529void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujithf1dc5602008-10-29 10:16:30 +05302530 u32 ah_signal_type)
2531{
2532 u32 gpio_shift;
2533
Sujith88c1f4f2010-06-30 14:46:31 +05302534 if (AR_DEVID_7010(ah)) {
2535 gpio_shift = gpio;
2536 REG_RMW(ah, AR7010_GPIO_OE,
2537 (AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
2538 (AR7010_GPIO_OE_MASK << gpio_shift));
2539 return;
2540 }
2541
Sujithf1dc5602008-10-29 10:16:30 +05302542 ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
Sujithf1dc5602008-10-29 10:16:30 +05302543 gpio_shift = 2 * gpio;
Sujithf1dc5602008-10-29 10:16:30 +05302544 REG_RMW(ah,
2545 AR_GPIO_OE_OUT,
2546 (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
2547 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2548}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002549EXPORT_SYMBOL(ath9k_hw_cfg_output);
Sujithf1dc5602008-10-29 10:16:30 +05302550
Sujithcbe61d82009-02-09 13:27:12 +05302551void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
Sujithf1dc5602008-10-29 10:16:30 +05302552{
Sujith88c1f4f2010-06-30 14:46:31 +05302553 if (AR_DEVID_7010(ah)) {
2554 val = val ? 0 : 1;
2555 REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
2556 AR_GPIO_BIT(gpio));
2557 return;
2558 }
2559
Sujith5b5fa352010-03-17 14:25:15 +05302560 if (AR_SREV_9271(ah))
2561 val = ~val;
2562
Sujithf1dc5602008-10-29 10:16:30 +05302563 REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
2564 AR_GPIO_BIT(gpio));
2565}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002566EXPORT_SYMBOL(ath9k_hw_set_gpio);
Sujithf1dc5602008-10-29 10:16:30 +05302567
Sujithcbe61d82009-02-09 13:27:12 +05302568void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
Sujithf1dc5602008-10-29 10:16:30 +05302569{
2570 REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2571}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002572EXPORT_SYMBOL(ath9k_hw_setantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302573
Sujithf1dc5602008-10-29 10:16:30 +05302574/*********************/
2575/* General Operation */
2576/*********************/
2577
Sujithcbe61d82009-02-09 13:27:12 +05302578u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302579{
2580 u32 bits = REG_READ(ah, AR_RX_FILTER);
2581 u32 phybits = REG_READ(ah, AR_PHY_ERR);
2582
2583 if (phybits & AR_PHY_ERR_RADAR)
2584 bits |= ATH9K_RX_FILTER_PHYRADAR;
2585 if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
2586 bits |= ATH9K_RX_FILTER_PHYERR;
2587
2588 return bits;
2589}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002590EXPORT_SYMBOL(ath9k_hw_getrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302591
Sujithcbe61d82009-02-09 13:27:12 +05302592void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
Sujithf1dc5602008-10-29 10:16:30 +05302593{
2594 u32 phybits;
2595
Sujith7d0d0df2010-04-16 11:53:57 +05302596 ENABLE_REGWRITE_BUFFER(ah);
2597
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05302598 if (AR_SREV_9462(ah))
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302599 bits |= ATH9K_RX_FILTER_CONTROL_WRAPPER;
2600
Sujith7ea310b2009-09-03 12:08:43 +05302601 REG_WRITE(ah, AR_RX_FILTER, bits);
2602
Sujithf1dc5602008-10-29 10:16:30 +05302603 phybits = 0;
2604 if (bits & ATH9K_RX_FILTER_PHYRADAR)
2605 phybits |= AR_PHY_ERR_RADAR;
2606 if (bits & ATH9K_RX_FILTER_PHYERR)
2607 phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
2608 REG_WRITE(ah, AR_PHY_ERR, phybits);
2609
2610 if (phybits)
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002611 REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujithf1dc5602008-10-29 10:16:30 +05302612 else
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002613 REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujith7d0d0df2010-04-16 11:53:57 +05302614
2615 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302616}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002617EXPORT_SYMBOL(ath9k_hw_setrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302618
Sujithcbe61d82009-02-09 13:27:12 +05302619bool ath9k_hw_phy_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302620{
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302621 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
2622 return false;
2623
2624 ath9k_hw_init_pll(ah, NULL);
Felix Fietkau8efa7a82012-03-14 16:40:23 +01002625 ah->htc_reset_init = true;
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302626 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302627}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002628EXPORT_SYMBOL(ath9k_hw_phy_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302629
Sujithcbe61d82009-02-09 13:27:12 +05302630bool ath9k_hw_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302631{
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002632 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05302633 return false;
2634
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302635 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
2636 return false;
2637
2638 ath9k_hw_init_pll(ah, NULL);
2639 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302640}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002641EXPORT_SYMBOL(ath9k_hw_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302642
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002643static int get_antenna_gain(struct ath_hw *ah, struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05302644{
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002645 enum eeprom_param gain_param;
Felix Fietkau9c204b42011-07-27 15:01:05 +02002646
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002647 if (IS_CHAN_2GHZ(chan))
2648 gain_param = EEP_ANTENNA_GAIN_2G;
2649 else
2650 gain_param = EEP_ANTENNA_GAIN_5G;
Sujithf1dc5602008-10-29 10:16:30 +05302651
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002652 return ah->eep_ops->get_eeprom(ah, gain_param);
2653}
2654
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002655void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
2656 bool test)
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002657{
2658 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2659 struct ieee80211_channel *channel;
2660 int chan_pwr, new_pwr, max_gain;
2661 int ant_gain, ant_reduction = 0;
2662
2663 if (!chan)
2664 return;
2665
2666 channel = chan->chan;
2667 chan_pwr = min_t(int, channel->max_power * 2, MAX_RATE_POWER);
2668 new_pwr = min_t(int, chan_pwr, reg->power_limit);
2669 max_gain = chan_pwr - new_pwr + channel->max_antenna_gain * 2;
2670
2671 ant_gain = get_antenna_gain(ah, chan);
2672 if (ant_gain > max_gain)
2673 ant_reduction = ant_gain - max_gain;
Sujithf1dc5602008-10-29 10:16:30 +05302674
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002675 ah->eep_ops->set_txpower(ah, chan,
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002676 ath9k_regd_get_ctl(reg, chan),
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002677 ant_reduction, new_pwr, test);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002678}
2679
2680void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
2681{
2682 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2683 struct ath9k_channel *chan = ah->curchan;
2684 struct ieee80211_channel *channel = chan->chan;
2685
Dan Carpenter48ef5c42011-10-17 10:28:23 +03002686 reg->power_limit = min_t(u32, limit, MAX_RATE_POWER);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002687 if (test)
2688 channel->max_power = MAX_RATE_POWER / 2;
2689
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002690 ath9k_hw_apply_txpower(ah, chan, test);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002691
2692 if (test)
2693 channel->max_power = DIV_ROUND_UP(reg->max_power_level, 2);
Sujithf1dc5602008-10-29 10:16:30 +05302694}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002695EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
Sujithf1dc5602008-10-29 10:16:30 +05302696
Sujithcbe61d82009-02-09 13:27:12 +05302697void ath9k_hw_setopmode(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302698{
Sujith2660b812009-02-09 13:27:26 +05302699 ath9k_hw_set_operating_mode(ah, ah->opmode);
Sujithf1dc5602008-10-29 10:16:30 +05302700}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002701EXPORT_SYMBOL(ath9k_hw_setopmode);
Sujithf1dc5602008-10-29 10:16:30 +05302702
Sujithcbe61d82009-02-09 13:27:12 +05302703void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
Sujithf1dc5602008-10-29 10:16:30 +05302704{
2705 REG_WRITE(ah, AR_MCAST_FIL0, filter0);
2706 REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2707}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002708EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302709
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -07002710void ath9k_hw_write_associd(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302711{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07002712 struct ath_common *common = ath9k_hw_common(ah);
2713
2714 REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
2715 REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
2716 ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
Sujithf1dc5602008-10-29 10:16:30 +05302717}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002718EXPORT_SYMBOL(ath9k_hw_write_associd);
Sujithf1dc5602008-10-29 10:16:30 +05302719
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002720#define ATH9K_MAX_TSF_READ 10
2721
Sujithcbe61d82009-02-09 13:27:12 +05302722u64 ath9k_hw_gettsf64(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302723{
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002724 u32 tsf_lower, tsf_upper1, tsf_upper2;
2725 int i;
Sujithf1dc5602008-10-29 10:16:30 +05302726
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002727 tsf_upper1 = REG_READ(ah, AR_TSF_U32);
2728 for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
2729 tsf_lower = REG_READ(ah, AR_TSF_L32);
2730 tsf_upper2 = REG_READ(ah, AR_TSF_U32);
2731 if (tsf_upper2 == tsf_upper1)
2732 break;
2733 tsf_upper1 = tsf_upper2;
2734 }
Sujithf1dc5602008-10-29 10:16:30 +05302735
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002736 WARN_ON( i == ATH9K_MAX_TSF_READ );
2737
2738 return (((u64)tsf_upper1 << 32) | tsf_lower);
Sujithf1dc5602008-10-29 10:16:30 +05302739}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002740EXPORT_SYMBOL(ath9k_hw_gettsf64);
Sujithf1dc5602008-10-29 10:16:30 +05302741
Sujithcbe61d82009-02-09 13:27:12 +05302742void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002743{
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002744 REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
Alina Friedrichsenb9a16192009-03-02 23:28:38 +01002745 REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002746}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002747EXPORT_SYMBOL(ath9k_hw_settsf64);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002748
Sujithcbe61d82009-02-09 13:27:12 +05302749void ath9k_hw_reset_tsf(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302750{
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002751 if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
2752 AH_TSF_WRITE_TIMEOUT))
Joe Perchesd2182b62011-12-15 14:55:53 -08002753 ath_dbg(ath9k_hw_common(ah), RESET,
Joe Perches226afe62010-12-02 19:12:37 -08002754 "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002755
Sujithf1dc5602008-10-29 10:16:30 +05302756 REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002757}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002758EXPORT_SYMBOL(ath9k_hw_reset_tsf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002759
Sujith54e4cec2009-08-07 09:45:09 +05302760void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002761{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002762 if (setting)
Sujith2660b812009-02-09 13:27:26 +05302763 ah->misc_mode |= AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002764 else
Sujith2660b812009-02-09 13:27:26 +05302765 ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002766}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002767EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002768
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002769void ath9k_hw_set11nmac2040(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002770{
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002771 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Sujithf1dc5602008-10-29 10:16:30 +05302772 u32 macmode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002773
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002774 if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
Sujithf1dc5602008-10-29 10:16:30 +05302775 macmode = AR_2040_JOINED_RX_CLEAR;
2776 else
2777 macmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002778
Sujithf1dc5602008-10-29 10:16:30 +05302779 REG_WRITE(ah, AR_2040_MODE, macmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002780}
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302781
2782/* HW Generic timers configuration */
2783
2784static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
2785{
2786 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2787 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2788 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2789 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2790 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2791 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2792 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2793 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2794 {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
2795 {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
2796 AR_NDP2_TIMER_MODE, 0x0002},
2797 {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
2798 AR_NDP2_TIMER_MODE, 0x0004},
2799 {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
2800 AR_NDP2_TIMER_MODE, 0x0008},
2801 {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
2802 AR_NDP2_TIMER_MODE, 0x0010},
2803 {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
2804 AR_NDP2_TIMER_MODE, 0x0020},
2805 {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
2806 AR_NDP2_TIMER_MODE, 0x0040},
2807 {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
2808 AR_NDP2_TIMER_MODE, 0x0080}
2809};
2810
2811/* HW generic timer primitives */
2812
2813/* compute and clear index of rightmost 1 */
2814static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
2815{
2816 u32 b;
2817
2818 b = *mask;
2819 b &= (0-b);
2820 *mask &= ~b;
2821 b *= debruijn32;
2822 b >>= 27;
2823
2824 return timer_table->gen_timer_index[b];
2825}
2826
Felix Fietkaudd347f22011-03-22 21:54:17 +01002827u32 ath9k_hw_gettsf32(struct ath_hw *ah)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302828{
2829 return REG_READ(ah, AR_TSF_L32);
2830}
Felix Fietkaudd347f22011-03-22 21:54:17 +01002831EXPORT_SYMBOL(ath9k_hw_gettsf32);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302832
2833struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
2834 void (*trigger)(void *),
2835 void (*overflow)(void *),
2836 void *arg,
2837 u8 timer_index)
2838{
2839 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2840 struct ath_gen_timer *timer;
2841
2842 timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
2843
2844 if (timer == NULL) {
Joe Perches38002762010-12-02 19:12:36 -08002845 ath_err(ath9k_hw_common(ah),
2846 "Failed to allocate memory for hw timer[%d]\n",
2847 timer_index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302848 return NULL;
2849 }
2850
2851 /* allocate a hardware generic timer slot */
2852 timer_table->timers[timer_index] = timer;
2853 timer->index = timer_index;
2854 timer->trigger = trigger;
2855 timer->overflow = overflow;
2856 timer->arg = arg;
2857
2858 return timer;
2859}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002860EXPORT_SYMBOL(ath_gen_timer_alloc);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302861
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002862void ath9k_hw_gen_timer_start(struct ath_hw *ah,
2863 struct ath_gen_timer *timer,
Vasanthakumar Thiagarajan788f6872011-04-21 18:33:27 +05302864 u32 trig_timeout,
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002865 u32 timer_period)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302866{
2867 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
Vasanthakumar Thiagarajan788f6872011-04-21 18:33:27 +05302868 u32 tsf, timer_next;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302869
2870 BUG_ON(!timer_period);
2871
2872 set_bit(timer->index, &timer_table->timer_mask.timer_bits);
2873
2874 tsf = ath9k_hw_gettsf32(ah);
2875
Vasanthakumar Thiagarajan788f6872011-04-21 18:33:27 +05302876 timer_next = tsf + trig_timeout;
2877
Joe Perchesd2182b62011-12-15 14:55:53 -08002878 ath_dbg(ath9k_hw_common(ah), HWTIMER,
Joe Perches226afe62010-12-02 19:12:37 -08002879 "current tsf %x period %x timer_next %x\n",
2880 tsf, timer_period, timer_next);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302881
2882 /*
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302883 * Program generic timer registers
2884 */
2885 REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
2886 timer_next);
2887 REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
2888 timer_period);
2889 REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
2890 gen_tmr_configuration[timer->index].mode_mask);
2891
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05302892 if (AR_SREV_9462(ah)) {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302893 /*
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05302894 * Starting from AR9462, each generic timer can select which tsf
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302895 * to use. But we still follow the old rule, 0 - 7 use tsf and
2896 * 8 - 15 use tsf2.
2897 */
2898 if ((timer->index < AR_GEN_TIMER_BANK_1_LEN))
2899 REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
2900 (1 << timer->index));
2901 else
2902 REG_SET_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
2903 (1 << timer->index));
2904 }
2905
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302906 /* Enable both trigger and thresh interrupt masks */
2907 REG_SET_BIT(ah, AR_IMR_S5,
2908 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
2909 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302910}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002911EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302912
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002913void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302914{
2915 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2916
2917 if ((timer->index < AR_FIRST_NDP_TIMER) ||
2918 (timer->index >= ATH_MAX_GEN_TIMER)) {
2919 return;
2920 }
2921
2922 /* Clear generic timer enable bits. */
2923 REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
2924 gen_tmr_configuration[timer->index].mode_mask);
2925
2926 /* Disable both trigger and thresh interrupt masks */
2927 REG_CLR_BIT(ah, AR_IMR_S5,
2928 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
2929 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
2930
2931 clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302932}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002933EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302934
2935void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
2936{
2937 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2938
2939 /* free the hardware generic timer slot */
2940 timer_table->timers[timer->index] = NULL;
2941 kfree(timer);
2942}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002943EXPORT_SYMBOL(ath_gen_timer_free);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302944
2945/*
2946 * Generic Timer Interrupts handling
2947 */
2948void ath_gen_timer_isr(struct ath_hw *ah)
2949{
2950 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2951 struct ath_gen_timer *timer;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002952 struct ath_common *common = ath9k_hw_common(ah);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302953 u32 trigger_mask, thresh_mask, index;
2954
2955 /* get hardware generic timer interrupt status */
2956 trigger_mask = ah->intr_gen_timer_trigger;
2957 thresh_mask = ah->intr_gen_timer_thresh;
2958 trigger_mask &= timer_table->timer_mask.val;
2959 thresh_mask &= timer_table->timer_mask.val;
2960
2961 trigger_mask &= ~thresh_mask;
2962
2963 while (thresh_mask) {
2964 index = rightmost_index(timer_table, &thresh_mask);
2965 timer = timer_table->timers[index];
2966 BUG_ON(!timer);
Joe Perchesd2182b62011-12-15 14:55:53 -08002967 ath_dbg(common, HWTIMER, "TSF overflow for Gen timer %d\n",
2968 index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302969 timer->overflow(timer->arg);
2970 }
2971
2972 while (trigger_mask) {
2973 index = rightmost_index(timer_table, &trigger_mask);
2974 timer = timer_table->timers[index];
2975 BUG_ON(!timer);
Joe Perchesd2182b62011-12-15 14:55:53 -08002976 ath_dbg(common, HWTIMER,
Joe Perches226afe62010-12-02 19:12:37 -08002977 "Gen timer[%d] trigger\n", index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302978 timer->trigger(timer->arg);
2979 }
2980}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002981EXPORT_SYMBOL(ath_gen_timer_isr);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002982
Sujith05020d22010-03-17 14:25:23 +05302983/********/
2984/* HTC */
2985/********/
2986
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002987static struct {
2988 u32 version;
2989 const char * name;
2990} ath_mac_bb_names[] = {
2991 /* Devices with external radios */
2992 { AR_SREV_VERSION_5416_PCI, "5416" },
2993 { AR_SREV_VERSION_5416_PCIE, "5418" },
2994 { AR_SREV_VERSION_9100, "9100" },
2995 { AR_SREV_VERSION_9160, "9160" },
2996 /* Single-chip solutions */
2997 { AR_SREV_VERSION_9280, "9280" },
2998 { AR_SREV_VERSION_9285, "9285" },
Luis R. Rodriguez11158472009-10-27 12:59:35 -04002999 { AR_SREV_VERSION_9287, "9287" },
3000 { AR_SREV_VERSION_9271, "9271" },
Luis R. Rodriguezec839032010-04-15 17:39:20 -04003001 { AR_SREV_VERSION_9300, "9300" },
Gabor Juhos2c8e5932011-06-21 11:23:21 +02003002 { AR_SREV_VERSION_9330, "9330" },
Florian Fainelli397e5d52011-08-25 21:33:48 +02003003 { AR_SREV_VERSION_9340, "9340" },
Senthil Balasubramanian8f06ca22011-04-01 17:16:33 +05303004 { AR_SREV_VERSION_9485, "9485" },
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05303005 { AR_SREV_VERSION_9462, "9462" },
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003006};
3007
3008/* For devices with external radios */
3009static struct {
3010 u16 version;
3011 const char * name;
3012} ath_rf_names[] = {
3013 { 0, "5133" },
3014 { AR_RAD5133_SREV_MAJOR, "5133" },
3015 { AR_RAD5122_SREV_MAJOR, "5122" },
3016 { AR_RAD2133_SREV_MAJOR, "2133" },
3017 { AR_RAD2122_SREV_MAJOR, "2122" }
3018};
3019
3020/*
3021 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
3022 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003023static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003024{
3025 int i;
3026
3027 for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
3028 if (ath_mac_bb_names[i].version == mac_bb_version) {
3029 return ath_mac_bb_names[i].name;
3030 }
3031 }
3032
3033 return "????";
3034}
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003035
3036/*
3037 * Return the RF name. "????" is returned if the RF is unknown.
3038 * Used for devices with external radios.
3039 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003040static const char *ath9k_hw_rf_name(u16 rf_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003041{
3042 int i;
3043
3044 for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
3045 if (ath_rf_names[i].version == rf_version) {
3046 return ath_rf_names[i].name;
3047 }
3048 }
3049
3050 return "????";
3051}
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003052
3053void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
3054{
3055 int used;
3056
3057 /* chipsets >= AR9280 are single-chip */
Felix Fietkau7a370812010-09-22 12:34:52 +02003058 if (AR_SREV_9280_20_OR_LATER(ah)) {
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003059 used = snprintf(hw_name, len,
3060 "Atheros AR%s Rev:%x",
3061 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3062 ah->hw_version.macRev);
3063 }
3064 else {
3065 used = snprintf(hw_name, len,
3066 "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
3067 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3068 ah->hw_version.macRev,
3069 ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
3070 AR_RADIO_SREV_MAJOR)),
3071 ah->hw_version.phyRev);
3072 }
3073
3074 hw_name[used] = '\0';
3075}
3076EXPORT_SYMBOL(ath9k_hw_name);