blob: 1f328ad9476fd37c205d39a968a0ee3bed2bc829 [file] [log] [blame]
R Sricharan6b5de092012-05-10 19:46:00 +05301/*
2 * Copyright (C) 2012 Texas Instruments Incorporated - http://www.ti.com/
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 * Based on "omap4.dtsi"
8 */
9
Florian Vaussard6d624ea2013-05-31 14:32:56 +020010#include <dt-bindings/gpio/gpio.h>
Florian Vaussard8fea7d52013-05-31 14:32:57 +020011#include <dt-bindings/interrupt-controller/arm-gic.h>
Florian Vaussardbcd3cca2013-05-31 14:32:59 +020012#include <dt-bindings/pinctrl/omap.h>
R Sricharan6b5de092012-05-10 19:46:00 +053013
Florian Vaussard98ef79572013-05-31 14:32:55 +020014#include "skeleton.dtsi"
R Sricharan6b5de092012-05-10 19:46:00 +053015
16/ {
Santosh Shilimkarba1829b2013-02-12 15:57:55 +053017 #address-cells = <1>;
18 #size-cells = <1>;
19
R Sricharan6b5de092012-05-10 19:46:00 +053020 compatible = "ti,omap5";
21 interrupt-parent = <&gic>;
22
23 aliases {
Nishanth Menon20b80942013-10-16 15:21:03 -050024 i2c0 = &i2c1;
25 i2c1 = &i2c2;
26 i2c2 = &i2c3;
27 i2c3 = &i2c4;
28 i2c4 = &i2c5;
R Sricharan6b5de092012-05-10 19:46:00 +053029 serial0 = &uart1;
30 serial1 = &uart2;
31 serial2 = &uart3;
32 serial3 = &uart4;
33 serial4 = &uart5;
34 serial5 = &uart6;
35 };
36
37 cpus {
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010038 #address-cells = <1>;
39 #size-cells = <0>;
40
Nishanth Menonb8981d72013-10-16 10:39:04 -050041 cpu0: cpu@0 {
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010042 device_type = "cpu";
R Sricharan6b5de092012-05-10 19:46:00 +053043 compatible = "arm,cortex-a15";
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010044 reg = <0x0>;
J Keerthy6c248942013-10-16 10:39:06 -050045
46 operating-points = <
47 /* kHz uV */
48 500000 880000
49 1000000 1060000
50 1500000 1250000
51 >;
Eduardo Valentin2cd29f62013-08-16 11:30:47 -040052 /* cooling options */
53 cooling-min-level = <0>;
54 cooling-max-level = <2>;
55 #cooling-cells = <2>; /* min followed by max */
R Sricharan6b5de092012-05-10 19:46:00 +053056 };
57 cpu@1 {
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010058 device_type = "cpu";
R Sricharan6b5de092012-05-10 19:46:00 +053059 compatible = "arm,cortex-a15";
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010060 reg = <0x1>;
R Sricharan6b5de092012-05-10 19:46:00 +053061 };
62 };
63
Eduardo Valentin1b761fc2013-08-16 12:01:02 -040064 thermal-zones {
65 #include "omap4-cpu-thermal.dtsi"
66 #include "omap5-gpu-thermal.dtsi"
67 #include "omap5-core-thermal.dtsi"
68 };
69
Santosh Shilimkarb45ccc42013-02-10 21:40:19 +053070 timer {
71 compatible = "arm,armv7-timer";
Florian Vaussard8fea7d52013-05-31 14:32:57 +020072 /* PPI secure/nonsecure IRQ */
73 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
74 <GIC_PPI 14 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
75 <GIC_PPI 11 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
76 <GIC_PPI 10 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>;
Santosh Shilimkarb45ccc42013-02-10 21:40:19 +053077 };
78
Santosh Shilimkarba1829b2013-02-12 15:57:55 +053079 gic: interrupt-controller@48211000 {
80 compatible = "arm,cortex-a15-gic";
81 interrupt-controller;
82 #interrupt-cells = <3>;
83 reg = <0x48211000 0x1000>,
Santosh Shilimkar0129c162013-02-19 17:29:24 +053084 <0x48212000 0x1000>,
85 <0x48214000 0x2000>,
86 <0x48216000 0x2000>;
Santosh Shilimkarba1829b2013-02-12 15:57:55 +053087 };
88
R Sricharan6b5de092012-05-10 19:46:00 +053089 /*
90 * The soc node represents the soc top level view. It is uses for IPs
91 * that are not memory mapped in the MPU view or for the MPU itself.
92 */
93 soc {
94 compatible = "ti,omap-infra";
95 mpu {
96 compatible = "ti,omap5-mpu";
97 ti,hwmods = "mpu";
98 };
99 };
100
101 /*
102 * XXX: Use a flat representation of the OMAP3 interconnect.
103 * The real OMAP interconnect network is quite complex.
104 * Since that will not bring real advantage to represent that in DT for
105 * the moment, just use a fake OCP bus entry to represent the whole bus
106 * hierarchy.
107 */
108 ocp {
109 compatible = "ti,omap4-l3-noc", "simple-bus";
110 #address-cells = <1>;
111 #size-cells = <1>;
112 ranges;
113 ti,hwmods = "l3_main_1", "l3_main_2", "l3_main_3";
Santosh Shilimkar20a60ea2013-02-26 17:36:14 +0530114 reg = <0x44000000 0x2000>,
115 <0x44800000 0x3000>,
116 <0x45000000 0x4000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200117 interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
118 <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530119
Tero Kristo85dc74e2013-07-18 17:09:29 +0300120 prm: prm@4ae06000 {
121 compatible = "ti,omap5-prm";
122 reg = <0x4ae06000 0x3000>;
123
124 prm_clocks: clocks {
125 #address-cells = <1>;
126 #size-cells = <0>;
127 };
128
129 prm_clockdomains: clockdomains {
130 };
131 };
132
133 cm_core_aon: cm_core_aon@4a004000 {
134 compatible = "ti,omap5-cm-core-aon";
135 reg = <0x4a004000 0x2000>;
136
137 cm_core_aon_clocks: clocks {
138 #address-cells = <1>;
139 #size-cells = <0>;
140 };
141
142 cm_core_aon_clockdomains: clockdomains {
143 };
144 };
145
146 scrm: scrm@4ae0a000 {
147 compatible = "ti,omap5-scrm";
148 reg = <0x4ae0a000 0x2000>;
149
150 scrm_clocks: clocks {
151 #address-cells = <1>;
152 #size-cells = <0>;
153 };
154
155 scrm_clockdomains: clockdomains {
156 };
157 };
158
159 cm_core: cm_core@4a008000 {
160 compatible = "ti,omap5-cm-core";
161 reg = <0x4a008000 0x3000>;
162
163 cm_core_clocks: clocks {
164 #address-cells = <1>;
165 #size-cells = <0>;
166 };
167
168 cm_core_clockdomains: clockdomains {
169 };
170 };
171
Jon Hunter3b3132f2012-11-01 09:12:23 -0500172 counter32k: counter@4ae04000 {
173 compatible = "ti,omap-counter32k";
174 reg = <0x4ae04000 0x40>;
175 ti,hwmods = "counter_32k";
176 };
177
Peter Ujfalusi5da6a2d2012-10-04 14:57:27 +0300178 omap5_pmx_core: pinmux@4a002840 {
179 compatible = "ti,omap4-padconf", "pinctrl-single";
180 reg = <0x4a002840 0x01b6>;
181 #address-cells = <1>;
182 #size-cells = <0>;
183 pinctrl-single,register-width = <16>;
184 pinctrl-single,function-mask = <0x7fff>;
185 };
186 omap5_pmx_wkup: pinmux@4ae0c840 {
187 compatible = "ti,omap4-padconf", "pinctrl-single";
188 reg = <0x4ae0c840 0x0038>;
189 #address-cells = <1>;
190 #size-cells = <0>;
191 pinctrl-single,register-width = <16>;
192 pinctrl-single,function-mask = <0x7fff>;
193 };
194
Balaji T Kcd042fe2014-02-19 20:26:40 +0530195 omap5_padconf_global: tisyscon@4a002da0 {
196 compatible = "syscon";
197 reg = <0x4A002da0 0xec>;
198 };
199
200 pbias_regulator: pbias_regulator {
201 compatible = "ti,pbias-omap";
202 reg = <0x60 0x4>;
203 syscon = <&omap5_padconf_global>;
204 pbias_mmc_reg: pbias_mmc_omap5 {
205 regulator-name = "pbias_mmc_omap5";
206 regulator-min-microvolt = <1800000>;
207 regulator-max-microvolt = <3000000>;
208 };
209 };
210
Jon Hunter2c2dc542012-04-26 13:47:59 -0500211 sdma: dma-controller@4a056000 {
212 compatible = "ti,omap4430-sdma";
213 reg = <0x4a056000 0x1000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200214 interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
215 <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
216 <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
217 <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500218 #dma-cells = <1>;
219 #dma-channels = <32>;
220 #dma-requests = <127>;
221 };
222
R Sricharan6b5de092012-05-10 19:46:00 +0530223 gpio1: gpio@4ae10000 {
224 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200225 reg = <0x4ae10000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200226 interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530227 ti,hwmods = "gpio1";
Jon Huntere4b9b9f2013-04-04 15:16:16 -0500228 ti,gpio-always-on;
R Sricharan6b5de092012-05-10 19:46:00 +0530229 gpio-controller;
230 #gpio-cells = <2>;
231 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600232 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530233 };
234
235 gpio2: gpio@48055000 {
236 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200237 reg = <0x48055000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200238 interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530239 ti,hwmods = "gpio2";
240 gpio-controller;
241 #gpio-cells = <2>;
242 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600243 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530244 };
245
246 gpio3: gpio@48057000 {
247 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200248 reg = <0x48057000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200249 interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530250 ti,hwmods = "gpio3";
251 gpio-controller;
252 #gpio-cells = <2>;
253 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600254 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530255 };
256
257 gpio4: gpio@48059000 {
258 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200259 reg = <0x48059000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200260 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530261 ti,hwmods = "gpio4";
262 gpio-controller;
263 #gpio-cells = <2>;
264 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600265 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530266 };
267
268 gpio5: gpio@4805b000 {
269 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200270 reg = <0x4805b000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200271 interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530272 ti,hwmods = "gpio5";
273 gpio-controller;
274 #gpio-cells = <2>;
275 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600276 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530277 };
278
279 gpio6: gpio@4805d000 {
280 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200281 reg = <0x4805d000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200282 interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530283 ti,hwmods = "gpio6";
284 gpio-controller;
285 #gpio-cells = <2>;
286 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600287 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530288 };
289
290 gpio7: gpio@48051000 {
291 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200292 reg = <0x48051000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200293 interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530294 ti,hwmods = "gpio7";
295 gpio-controller;
296 #gpio-cells = <2>;
297 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600298 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530299 };
300
301 gpio8: gpio@48053000 {
302 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200303 reg = <0x48053000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200304 interrupts = <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530305 ti,hwmods = "gpio8";
306 gpio-controller;
307 #gpio-cells = <2>;
308 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600309 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530310 };
311
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600312 gpmc: gpmc@50000000 {
313 compatible = "ti,omap4430-gpmc";
314 reg = <0x50000000 0x1000>;
315 #address-cells = <2>;
316 #size-cells = <1>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200317 interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600318 gpmc,num-cs = <8>;
319 gpmc,num-waitpins = <4>;
320 ti,hwmods = "gpmc";
321 };
322
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530323 i2c1: i2c@48070000 {
324 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200325 reg = <0x48070000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200326 interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530327 #address-cells = <1>;
328 #size-cells = <0>;
329 ti,hwmods = "i2c1";
330 };
331
332 i2c2: i2c@48072000 {
333 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200334 reg = <0x48072000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200335 interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530336 #address-cells = <1>;
337 #size-cells = <0>;
338 ti,hwmods = "i2c2";
339 };
340
341 i2c3: i2c@48060000 {
342 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200343 reg = <0x48060000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200344 interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530345 #address-cells = <1>;
346 #size-cells = <0>;
347 ti,hwmods = "i2c3";
348 };
349
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200350 i2c4: i2c@4807a000 {
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530351 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200352 reg = <0x4807a000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200353 interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530354 #address-cells = <1>;
355 #size-cells = <0>;
356 ti,hwmods = "i2c4";
357 };
358
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200359 i2c5: i2c@4807c000 {
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530360 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200361 reg = <0x4807c000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200362 interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530363 #address-cells = <1>;
364 #size-cells = <0>;
365 ti,hwmods = "i2c5";
366 };
367
Suman Annafe0e09e2013-10-10 16:15:34 -0500368 hwspinlock: spinlock@4a0f6000 {
369 compatible = "ti,omap4-hwspinlock";
370 reg = <0x4a0f6000 0x1000>;
371 ti,hwmods = "spinlock";
372 };
373
Felipe Balbi43286b12013-02-13 14:58:36 +0530374 mcspi1: spi@48098000 {
375 compatible = "ti,omap4-mcspi";
376 reg = <0x48098000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200377 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
Felipe Balbi43286b12013-02-13 14:58:36 +0530378 #address-cells = <1>;
379 #size-cells = <0>;
380 ti,hwmods = "mcspi1";
381 ti,spi-num-cs = <4>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500382 dmas = <&sdma 35>,
383 <&sdma 36>,
384 <&sdma 37>,
385 <&sdma 38>,
386 <&sdma 39>,
387 <&sdma 40>,
388 <&sdma 41>,
389 <&sdma 42>;
390 dma-names = "tx0", "rx0", "tx1", "rx1",
391 "tx2", "rx2", "tx3", "rx3";
Felipe Balbi43286b12013-02-13 14:58:36 +0530392 };
393
394 mcspi2: spi@4809a000 {
395 compatible = "ti,omap4-mcspi";
396 reg = <0x4809a000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200397 interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
Felipe Balbi43286b12013-02-13 14:58:36 +0530398 #address-cells = <1>;
399 #size-cells = <0>;
400 ti,hwmods = "mcspi2";
401 ti,spi-num-cs = <2>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500402 dmas = <&sdma 43>,
403 <&sdma 44>,
404 <&sdma 45>,
405 <&sdma 46>;
406 dma-names = "tx0", "rx0", "tx1", "rx1";
Felipe Balbi43286b12013-02-13 14:58:36 +0530407 };
408
409 mcspi3: spi@480b8000 {
410 compatible = "ti,omap4-mcspi";
411 reg = <0x480b8000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200412 interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
Felipe Balbi43286b12013-02-13 14:58:36 +0530413 #address-cells = <1>;
414 #size-cells = <0>;
415 ti,hwmods = "mcspi3";
416 ti,spi-num-cs = <2>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500417 dmas = <&sdma 15>, <&sdma 16>;
418 dma-names = "tx0", "rx0";
Felipe Balbi43286b12013-02-13 14:58:36 +0530419 };
420
421 mcspi4: spi@480ba000 {
422 compatible = "ti,omap4-mcspi";
423 reg = <0x480ba000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200424 interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
Felipe Balbi43286b12013-02-13 14:58:36 +0530425 #address-cells = <1>;
426 #size-cells = <0>;
427 ti,hwmods = "mcspi4";
428 ti,spi-num-cs = <1>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500429 dmas = <&sdma 70>, <&sdma 71>;
430 dma-names = "tx0", "rx0";
Felipe Balbi43286b12013-02-13 14:58:36 +0530431 };
432
R Sricharan6b5de092012-05-10 19:46:00 +0530433 uart1: serial@4806a000 {
434 compatible = "ti,omap4-uart";
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200435 reg = <0x4806a000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200436 interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530437 ti,hwmods = "uart1";
438 clock-frequency = <48000000>;
439 };
440
441 uart2: serial@4806c000 {
442 compatible = "ti,omap4-uart";
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200443 reg = <0x4806c000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200444 interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530445 ti,hwmods = "uart2";
446 clock-frequency = <48000000>;
447 };
448
449 uart3: serial@48020000 {
450 compatible = "ti,omap4-uart";
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200451 reg = <0x48020000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200452 interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530453 ti,hwmods = "uart3";
454 clock-frequency = <48000000>;
455 };
456
457 uart4: serial@4806e000 {
458 compatible = "ti,omap4-uart";
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200459 reg = <0x4806e000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200460 interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530461 ti,hwmods = "uart4";
462 clock-frequency = <48000000>;
463 };
464
465 uart5: serial@48066000 {
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200466 compatible = "ti,omap4-uart";
467 reg = <0x48066000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200468 interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530469 ti,hwmods = "uart5";
470 clock-frequency = <48000000>;
471 };
472
473 uart6: serial@48068000 {
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200474 compatible = "ti,omap4-uart";
475 reg = <0x48068000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200476 interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530477 ti,hwmods = "uart6";
478 clock-frequency = <48000000>;
479 };
Balaji T K5dd18b02012-08-07 12:48:21 +0530480
481 mmc1: mmc@4809c000 {
482 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200483 reg = <0x4809c000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200484 interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530485 ti,hwmods = "mmc1";
486 ti,dual-volt;
487 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500488 dmas = <&sdma 61>, <&sdma 62>;
489 dma-names = "tx", "rx";
Balaji T Kcd042fe2014-02-19 20:26:40 +0530490 pbias-supply = <&pbias_mmc_reg>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530491 };
492
493 mmc2: mmc@480b4000 {
494 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200495 reg = <0x480b4000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200496 interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530497 ti,hwmods = "mmc2";
498 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500499 dmas = <&sdma 47>, <&sdma 48>;
500 dma-names = "tx", "rx";
Balaji T K5dd18b02012-08-07 12:48:21 +0530501 };
502
503 mmc3: mmc@480ad000 {
504 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200505 reg = <0x480ad000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200506 interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530507 ti,hwmods = "mmc3";
508 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500509 dmas = <&sdma 77>, <&sdma 78>;
510 dma-names = "tx", "rx";
Balaji T K5dd18b02012-08-07 12:48:21 +0530511 };
512
513 mmc4: mmc@480d1000 {
514 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200515 reg = <0x480d1000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200516 interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530517 ti,hwmods = "mmc4";
518 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500519 dmas = <&sdma 57>, <&sdma 58>;
520 dma-names = "tx", "rx";
Balaji T K5dd18b02012-08-07 12:48:21 +0530521 };
522
523 mmc5: mmc@480d5000 {
524 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200525 reg = <0x480d5000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200526 interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530527 ti,hwmods = "mmc5";
528 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500529 dmas = <&sdma 59>, <&sdma 60>;
530 dma-names = "tx", "rx";
Balaji T K5dd18b02012-08-07 12:48:21 +0530531 };
Sourav Poddar5449fbc2012-07-25 11:03:27 +0530532
533 keypad: keypad@4ae1c000 {
534 compatible = "ti,omap4-keypad";
Santosh Shilimkar8cc8b892013-01-23 19:53:30 +0530535 reg = <0x4ae1c000 0x400>;
Sourav Poddar5449fbc2012-07-25 11:03:27 +0530536 ti,hwmods = "kbd";
537 };
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300538
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300539 mcpdm: mcpdm@40132000 {
540 compatible = "ti,omap4-mcpdm";
541 reg = <0x40132000 0x7f>, /* MPU private access */
542 <0x49032000 0x7f>; /* L3 Interconnect */
543 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200544 interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300545 ti,hwmods = "mcpdm";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100546 dmas = <&sdma 65>,
547 <&sdma 66>;
548 dma-names = "up_link", "dn_link";
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300549 };
550
551 dmic: dmic@4012e000 {
552 compatible = "ti,omap4-dmic";
553 reg = <0x4012e000 0x7f>, /* MPU private access */
554 <0x4902e000 0x7f>; /* L3 Interconnect */
555 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200556 interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300557 ti,hwmods = "dmic";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100558 dmas = <&sdma 67>;
559 dma-names = "up_link";
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300560 };
561
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300562 mcbsp1: mcbsp@40122000 {
563 compatible = "ti,omap4-mcbsp";
564 reg = <0x40122000 0xff>, /* MPU private access */
565 <0x49022000 0xff>; /* L3 Interconnect */
566 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200567 interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300568 interrupt-names = "common";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300569 ti,buffer-size = <128>;
570 ti,hwmods = "mcbsp1";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100571 dmas = <&sdma 33>,
572 <&sdma 34>;
573 dma-names = "tx", "rx";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300574 };
575
576 mcbsp2: mcbsp@40124000 {
577 compatible = "ti,omap4-mcbsp";
578 reg = <0x40124000 0xff>, /* MPU private access */
579 <0x49024000 0xff>; /* L3 Interconnect */
580 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200581 interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300582 interrupt-names = "common";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300583 ti,buffer-size = <128>;
584 ti,hwmods = "mcbsp2";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100585 dmas = <&sdma 17>,
586 <&sdma 18>;
587 dma-names = "tx", "rx";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300588 };
589
590 mcbsp3: mcbsp@40126000 {
591 compatible = "ti,omap4-mcbsp";
592 reg = <0x40126000 0xff>, /* MPU private access */
593 <0x49026000 0xff>; /* L3 Interconnect */
594 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200595 interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300596 interrupt-names = "common";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300597 ti,buffer-size = <128>;
598 ti,hwmods = "mcbsp3";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100599 dmas = <&sdma 19>,
600 <&sdma 20>;
601 dma-names = "tx", "rx";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300602 };
Jon Hunterdf692a92012-11-01 09:09:51 -0500603
604 timer1: timer@4ae18000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500605 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500606 reg = <0x4ae18000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200607 interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500608 ti,hwmods = "timer1";
609 ti,timer-alwon;
610 };
611
612 timer2: timer@48032000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500613 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500614 reg = <0x48032000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200615 interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500616 ti,hwmods = "timer2";
617 };
618
619 timer3: timer@48034000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500620 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500621 reg = <0x48034000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200622 interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500623 ti,hwmods = "timer3";
624 };
625
626 timer4: timer@48036000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500627 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500628 reg = <0x48036000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200629 interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500630 ti,hwmods = "timer4";
631 };
632
633 timer5: timer@40138000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500634 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500635 reg = <0x40138000 0x80>,
636 <0x49038000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200637 interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500638 ti,hwmods = "timer5";
639 ti,timer-dsp;
Suman Anna83416132013-04-17 18:23:15 -0500640 ti,timer-pwm;
Jon Hunterdf692a92012-11-01 09:09:51 -0500641 };
642
643 timer6: timer@4013a000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500644 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500645 reg = <0x4013a000 0x80>,
646 <0x4903a000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200647 interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500648 ti,hwmods = "timer6";
649 ti,timer-dsp;
650 ti,timer-pwm;
651 };
652
653 timer7: timer@4013c000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500654 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500655 reg = <0x4013c000 0x80>,
656 <0x4903c000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200657 interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500658 ti,hwmods = "timer7";
659 ti,timer-dsp;
660 };
661
662 timer8: timer@4013e000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500663 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500664 reg = <0x4013e000 0x80>,
665 <0x4903e000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200666 interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500667 ti,hwmods = "timer8";
668 ti,timer-dsp;
669 ti,timer-pwm;
670 };
671
672 timer9: timer@4803e000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500673 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500674 reg = <0x4803e000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200675 interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500676 ti,hwmods = "timer9";
Suman Anna83416132013-04-17 18:23:15 -0500677 ti,timer-pwm;
Jon Hunterdf692a92012-11-01 09:09:51 -0500678 };
679
680 timer10: timer@48086000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500681 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500682 reg = <0x48086000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200683 interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500684 ti,hwmods = "timer10";
Suman Anna83416132013-04-17 18:23:15 -0500685 ti,timer-pwm;
Jon Hunterdf692a92012-11-01 09:09:51 -0500686 };
687
688 timer11: timer@48088000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500689 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500690 reg = <0x48088000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200691 interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500692 ti,hwmods = "timer11";
693 ti,timer-pwm;
694 };
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530695
Lokesh Vutla55452192013-02-27 11:54:45 +0530696 wdt2: wdt@4ae14000 {
697 compatible = "ti,omap5-wdt", "ti,omap3-wdt";
698 reg = <0x4ae14000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200699 interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
Lokesh Vutla55452192013-02-27 11:54:45 +0530700 ti,hwmods = "wd_timer2";
701 };
702
Lee Jones8906d652013-07-22 11:52:37 +0100703 emif1: emif@4c000000 {
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530704 compatible = "ti,emif-4d5";
705 ti,hwmods = "emif1";
Rajendra Nayakf12ecbe2013-10-15 12:37:50 +0530706 ti,no-idle-on-init;
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530707 phy-type = <2>; /* DDR PHY type: Intelli PHY */
708 reg = <0x4c000000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200709 interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530710 hw-caps-read-idle-ctrl;
711 hw-caps-ll-interface;
712 hw-caps-temp-alert;
713 };
714
Lee Jones8906d652013-07-22 11:52:37 +0100715 emif2: emif@4d000000 {
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530716 compatible = "ti,emif-4d5";
717 ti,hwmods = "emif2";
Rajendra Nayakf12ecbe2013-10-15 12:37:50 +0530718 ti,no-idle-on-init;
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530719 phy-type = <2>; /* DDR PHY type: Intelli PHY */
720 reg = <0x4d000000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200721 interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530722 hw-caps-read-idle-ctrl;
723 hw-caps-ll-interface;
724 hw-caps-temp-alert;
725 };
Kishon Vijay Abraham Ifedc4282013-03-07 19:05:17 +0530726
Roger Quadrosb297c292013-10-03 18:12:37 +0300727 omap_control_usb2phy: control-phy@4a002300 {
728 compatible = "ti,control-phy-usb2";
729 reg = <0x4a002300 0x4>;
730 reg-names = "power";
731 };
732
733 omap_control_usb3phy: control-phy@4a002370 {
734 compatible = "ti,control-phy-pipe3";
735 reg = <0x4a002370 0x4>;
736 reg-names = "power";
Kishon Vijay Abraham Ifedc4282013-03-07 19:05:17 +0530737 };
Kishon Vijay Abraham Ie9831962013-03-07 19:05:18 +0530738
Felipe Balbie3a412c2013-08-21 20:01:32 +0530739 usb3: omap_dwc3@4a020000 {
Kishon Vijay Abraham I72f6f952013-03-07 19:05:20 +0530740 compatible = "ti,dwc3";
741 ti,hwmods = "usb_otg_ss";
Felipe Balbi6f61ee22013-08-21 20:01:30 +0530742 reg = <0x4a020000 0x10000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200743 interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
Kishon Vijay Abraham I72f6f952013-03-07 19:05:20 +0530744 #address-cells = <1>;
745 #size-cells = <1>;
746 utmi-mode = <2>;
747 ranges;
748 dwc3@4a030000 {
Felipe Balbi22a5aa12013-07-02 21:20:24 +0300749 compatible = "snps,dwc3";
Felipe Balbi6f61ee22013-08-21 20:01:30 +0530750 reg = <0x4a030000 0x10000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200751 interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
Kishon Vijay Abraham I72f6f952013-03-07 19:05:20 +0530752 usb-phy = <&usb2_phy>, <&usb3_phy>;
George Cherianc47ee6e2013-10-10 16:19:54 +0530753 dr_mode = "peripheral";
Kishon Vijay Abraham I72f6f952013-03-07 19:05:20 +0530754 tx-fifo-resize;
755 };
756 };
757
Felipe Balbib6731f72013-08-21 20:01:31 +0530758 ocp2scp@4a080000 {
Kishon Vijay Abraham Ie9831962013-03-07 19:05:18 +0530759 compatible = "ti,omap-ocp2scp";
760 #address-cells = <1>;
761 #size-cells = <1>;
Felipe Balbib6731f72013-08-21 20:01:31 +0530762 reg = <0x4a080000 0x20>;
Kishon Vijay Abraham Ie9831962013-03-07 19:05:18 +0530763 ranges;
764 ti,hwmods = "ocp2scp1";
Kishon Vijay Abraham Iae6a32d2013-03-07 19:05:19 +0530765 usb2_phy: usb2phy@4a084000 {
766 compatible = "ti,omap-usb2";
767 reg = <0x4a084000 0x7c>;
Roger Quadrosb297c292013-10-03 18:12:37 +0300768 ctrl-module = <&omap_control_usb2phy>;
Kishon Vijay Abraham Iae6a32d2013-03-07 19:05:19 +0530769 };
770
771 usb3_phy: usb3phy@4a084400 {
772 compatible = "ti,omap-usb3";
773 reg = <0x4a084400 0x80>,
774 <0x4a084800 0x64>,
775 <0x4a084c00 0x40>;
776 reg-names = "phy_rx", "phy_tx", "pll_ctrl";
Roger Quadrosb297c292013-10-03 18:12:37 +0300777 ctrl-module = <&omap_control_usb3phy>;
Kishon Vijay Abraham Iae6a32d2013-03-07 19:05:19 +0530778 };
Kishon Vijay Abraham Ie9831962013-03-07 19:05:18 +0530779 };
Roger Quadrosed7f8e82013-06-07 18:52:48 +0530780
781 usbhstll: usbhstll@4a062000 {
782 compatible = "ti,usbhs-tll";
783 reg = <0x4a062000 0x1000>;
784 interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
785 ti,hwmods = "usb_tll_hs";
786 };
787
788 usbhshost: usbhshost@4a064000 {
789 compatible = "ti,usbhs-host";
790 reg = <0x4a064000 0x800>;
791 ti,hwmods = "usb_host_hs";
792 #address-cells = <1>;
793 #size-cells = <1>;
794 ranges;
795
796 usbhsohci: ohci@4a064800 {
797 compatible = "ti,ohci-omap3", "usb-ohci";
798 reg = <0x4a064800 0x400>;
799 interrupt-parent = <&gic>;
800 interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
801 };
802
803 usbhsehci: ehci@4a064c00 {
804 compatible = "ti,ehci-omap", "usb-ehci";
805 reg = <0x4a064c00 0x400>;
806 interrupt-parent = <&gic>;
807 interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
808 };
809 };
Eduardo Valentincbad26d2013-06-18 22:36:38 -0400810
Eduardo Valentin1b761fc2013-08-16 12:01:02 -0400811 bandgap: bandgap@4a0021e0 {
Eduardo Valentincbad26d2013-06-18 22:36:38 -0400812 reg = <0x4a0021e0 0xc
813 0x4a00232c 0xc
814 0x4a002380 0x2c
815 0x4a0023C0 0x3c>;
816 interrupts = <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>;
817 compatible = "ti,omap5430-bandgap";
Eduardo Valentin1b761fc2013-08-16 12:01:02 -0400818
819 #thermal-sensor-cells = <1>;
Eduardo Valentincbad26d2013-06-18 22:36:38 -0400820 };
R Sricharan6b5de092012-05-10 19:46:00 +0530821 };
822};
Tero Kristo85dc74e2013-07-18 17:09:29 +0300823
824/include/ "omap54xx-clocks.dtsi"