blob: 094234f6a790d02c378695c1954eeb2616d72e9b [file] [log] [blame]
Lars Persson077742d2015-07-28 12:01:48 +02001/* Synopsys DWC Ethernet Quality-of-Service v4.10a linux driver
2 *
3 * This is a driver for the Synopsys DWC Ethernet QoS IP version 4.10a (GMAC).
4 * This version introduced a lot of changes which breaks backwards
5 * compatibility the non-QoS IP from Synopsys (used in the ST Micro drivers).
6 * Some fields differ between version 4.00a and 4.10a, mainly the interrupt
7 * bit fields. The driver could be made compatible with 4.00, if all relevant
8 * HW erratas are handled.
9 *
10 * The GMAC is highly configurable at synthesis time. This driver has been
11 * developed for a subset of the total available feature set. Currently
12 * it supports:
13 * - TSO
14 * - Checksum offload for RX and TX.
15 * - Energy efficient ethernet.
16 * - GMII phy interface.
17 * - The statistics module.
18 * - Single RX and TX queue.
19 *
20 * Copyright (C) 2015 Axis Communications AB.
21 *
22 * This program is free software; you can redistribute it and/or modify it
23 * under the terms and conditions of the GNU General Public License,
24 * version 2, as published by the Free Software Foundation.
25 */
26
27#include <linux/clk.h>
28#include <linux/module.h>
29#include <linux/kernel.h>
30#include <linux/init.h>
31#include <linux/io.h>
32#include <linux/ethtool.h>
33#include <linux/stat.h>
34#include <linux/types.h>
35
36#include <linux/types.h>
37#include <linux/slab.h>
38#include <linux/delay.h>
39#include <linux/mm.h>
40#include <linux/netdevice.h>
41#include <linux/etherdevice.h>
42#include <linux/platform_device.h>
43
44#include <linux/phy.h>
45#include <linux/mii.h>
46#include <linux/delay.h>
47#include <linux/dma-mapping.h>
48#include <linux/vmalloc.h>
49#include <linux/version.h>
50
51#include <linux/device.h>
52#include <linux/bitrev.h>
53#include <linux/crc32.h>
54
55#include <linux/of.h>
56#include <linux/interrupt.h>
57#include <linux/clocksource.h>
58#include <linux/net_tstamp.h>
59#include <linux/pm_runtime.h>
60#include <linux/of_net.h>
61#include <linux/of_address.h>
62#include <linux/of_mdio.h>
63#include <linux/timer.h>
64#include <linux/tcp.h>
65
66#define DRIVER_NAME "dwceqos"
67#define DRIVER_DESCRIPTION "Synopsys DWC Ethernet QoS driver"
68#define DRIVER_VERSION "0.9"
69
70#define DWCEQOS_MSG_DEFAULT (NETIF_MSG_DRV | NETIF_MSG_PROBE | \
71 NETIF_MSG_LINK | NETIF_MSG_IFDOWN | NETIF_MSG_IFUP)
72
73#define DWCEQOS_TX_TIMEOUT 5 /* Seconds */
74
75#define DWCEQOS_LPI_TIMER_MIN 8
76#define DWCEQOS_LPI_TIMER_MAX ((1 << 20) - 1)
77
78#define DWCEQOS_RX_BUF_SIZE 2048
79
80#define DWCEQOS_RX_DCNT 256
81#define DWCEQOS_TX_DCNT 256
82
83#define DWCEQOS_HASH_TABLE_SIZE 64
84
85/* The size field in the DMA descriptor is 14 bits */
86#define BYTES_PER_DMA_DESC 16376
87
88/* Hardware registers */
89#define START_MAC_REG_OFFSET 0x0000
90#define MAX_MAC_REG_OFFSET 0x0bd0
91#define START_MTL_REG_OFFSET 0x0c00
92#define MAX_MTL_REG_OFFSET 0x0d7c
93#define START_DMA_REG_OFFSET 0x1000
94#define MAX_DMA_REG_OFFSET 0x117C
95
96#define REG_SPACE_SIZE 0x1800
97
98/* DMA */
99#define REG_DWCEQOS_DMA_MODE 0x1000
100#define REG_DWCEQOS_DMA_SYSBUS_MODE 0x1004
101#define REG_DWCEQOS_DMA_IS 0x1008
102#define REG_DWCEQOS_DMA_DEBUG_ST0 0x100c
103
104/* DMA channel registers */
105#define REG_DWCEQOS_DMA_CH0_CTRL 0x1100
106#define REG_DWCEQOS_DMA_CH0_TX_CTRL 0x1104
107#define REG_DWCEQOS_DMA_CH0_RX_CTRL 0x1108
108#define REG_DWCEQOS_DMA_CH0_TXDESC_LIST 0x1114
109#define REG_DWCEQOS_DMA_CH0_RXDESC_LIST 0x111c
110#define REG_DWCEQOS_DMA_CH0_TXDESC_TAIL 0x1120
111#define REG_DWCEQOS_DMA_CH0_RXDESC_TAIL 0x1128
112#define REG_DWCEQOS_DMA_CH0_TXDESC_LEN 0x112c
113#define REG_DWCEQOS_DMA_CH0_RXDESC_LEN 0x1130
114#define REG_DWCEQOS_DMA_CH0_IE 0x1134
115#define REG_DWCEQOS_DMA_CH0_CUR_TXDESC 0x1144
116#define REG_DWCEQOS_DMA_CH0_CUR_RXDESC 0x114c
117#define REG_DWCEQOS_DMA_CH0_CUR_TXBUF 0x1154
118#define REG_DWCEQOS_DMA_CH0_CUR_RXBUG 0x115c
119#define REG_DWCEQOS_DMA_CH0_STA 0x1160
120
121#define DWCEQOS_DMA_MODE_TXPR BIT(11)
122#define DWCEQOS_DMA_MODE_DA BIT(1)
123
124#define DWCEQOS_DMA_SYSBUS_MODE_EN_LPI BIT(31)
125#define DWCEQOS_DMA_SYSBUS_MODE_FB BIT(0)
126#define DWCEQOS_DMA_SYSBUS_MODE_AAL BIT(12)
127
128#define DWCEQOS_DMA_SYSBUS_MODE_RD_OSR_LIMIT(x) \
129 (((x) << 16) & 0x000F0000)
130#define DWCEQOS_DMA_SYSBUS_MODE_RD_OSR_LIMIT_DEFAULT 3
131#define DWCEQOS_DMA_SYSBUS_MODE_RD_OSR_LIMIT_MASK GENMASK(19, 16)
132
133#define DWCEQOS_DMA_SYSBUS_MODE_WR_OSR_LIMIT(x) \
134 (((x) << 24) & 0x0F000000)
135#define DWCEQOS_DMA_SYSBUS_MODE_WR_OSR_LIMIT_DEFAULT 3
136#define DWCEQOS_DMA_SYSBUS_MODE_WR_OSR_LIMIT_MASK GENMASK(27, 24)
137
138#define DWCEQOS_DMA_SYSBUS_MODE_BURST_MASK GENMASK(7, 1)
139#define DWCEQOS_DMA_SYSBUS_MODE_BURST(x) \
140 (((x) << 1) & DWCEQOS_DMA_SYSBUS_MODE_BURST_MASK)
141#define DWCEQOS_DMA_SYSBUS_MODE_BURST_DEFAULT GENMASK(3, 1)
142
143#define DWCEQOS_DMA_CH_CTRL_PBLX8 BIT(16)
144#define DWCEQOS_DMA_CH_CTRL_DSL(x) ((x) << 18)
145
146#define DWCEQOS_DMA_CH_CTRL_PBL(x) ((x) << 16)
147#define DWCEQOS_DMA_CH_CTRL_START BIT(0)
148#define DWCEQOS_DMA_CH_RX_CTRL_BUFSIZE(x) ((x) << 1)
149#define DWCEQOS_DMA_CH_TX_OSP BIT(4)
150#define DWCEQOS_DMA_CH_TX_TSE BIT(12)
151
152#define DWCEQOS_DMA_CH0_IE_NIE BIT(15)
153#define DWCEQOS_DMA_CH0_IE_AIE BIT(14)
154#define DWCEQOS_DMA_CH0_IE_RIE BIT(6)
155#define DWCEQOS_DMA_CH0_IE_TIE BIT(0)
156#define DWCEQOS_DMA_CH0_IE_FBEE BIT(12)
157#define DWCEQOS_DMA_CH0_IE_RBUE BIT(7)
158
159#define DWCEQOS_DMA_IS_DC0IS BIT(0)
160#define DWCEQOS_DMA_IS_MTLIS BIT(16)
161#define DWCEQOS_DMA_IS_MACIS BIT(17)
162
163#define DWCEQOS_DMA_CH0_IS_TI BIT(0)
164#define DWCEQOS_DMA_CH0_IS_RI BIT(6)
165#define DWCEQOS_DMA_CH0_IS_RBU BIT(7)
166#define DWCEQOS_DMA_CH0_IS_FBE BIT(12)
167#define DWCEQOS_DMA_CH0_IS_CDE BIT(13)
168#define DWCEQOS_DMA_CH0_IS_AIS BIT(14)
169
170#define DWCEQOS_DMA_CH0_IS_TEB GENMASK(18, 16)
171#define DWCEQOS_DMA_CH0_IS_TX_ERR_READ BIT(16)
172#define DWCEQOS_DMA_CH0_IS_TX_ERR_DESCR BIT(17)
173
174#define DWCEQOS_DMA_CH0_IS_REB GENMASK(21, 19)
175#define DWCEQOS_DMA_CH0_IS_RX_ERR_READ BIT(19)
176#define DWCEQOS_DMA_CH0_IS_RX_ERR_DESCR BIT(20)
177
178/* DMA descriptor bits for RX normal descriptor (read format) */
179#define DWCEQOS_DMA_RDES3_OWN BIT(31)
180#define DWCEQOS_DMA_RDES3_INTE BIT(30)
181#define DWCEQOS_DMA_RDES3_BUF2V BIT(25)
182#define DWCEQOS_DMA_RDES3_BUF1V BIT(24)
183
184/* DMA descriptor bits for RX normal descriptor (write back format) */
185#define DWCEQOS_DMA_RDES1_IPCE BIT(7)
186#define DWCEQOS_DMA_RDES3_ES BIT(15)
187#define DWCEQOS_DMA_RDES3_E_JT BIT(14)
188#define DWCEQOS_DMA_RDES3_PL(x) ((x) & 0x7fff)
189#define DWCEQOS_DMA_RDES1_PT 0x00000007
190#define DWCEQOS_DMA_RDES1_PT_UDP BIT(0)
191#define DWCEQOS_DMA_RDES1_PT_TCP BIT(1)
192#define DWCEQOS_DMA_RDES1_PT_ICMP 0x00000003
193
194/* DMA descriptor bits for TX normal descriptor (read format) */
195#define DWCEQOS_DMA_TDES2_IOC BIT(31)
196#define DWCEQOS_DMA_TDES3_OWN BIT(31)
197#define DWCEQOS_DMA_TDES3_CTXT BIT(30)
198#define DWCEQOS_DMA_TDES3_FD BIT(29)
199#define DWCEQOS_DMA_TDES3_LD BIT(28)
200#define DWCEQOS_DMA_TDES3_CIPH BIT(16)
201#define DWCEQOS_DMA_TDES3_CIPP BIT(17)
202#define DWCEQOS_DMA_TDES3_CA 0x00030000
203#define DWCEQOS_DMA_TDES3_TSE BIT(18)
204#define DWCEQOS_DMA_DES3_THL(x) ((x) << 19)
205#define DWCEQOS_DMA_DES2_B2L(x) ((x) << 16)
206
207#define DWCEQOS_DMA_TDES3_TCMSSV BIT(26)
208
209/* DMA channel states */
210#define DMA_TX_CH_STOPPED 0
211#define DMA_TX_CH_SUSPENDED 6
212
213#define DMA_GET_TX_STATE_CH0(status0) ((status0 & 0xF000) >> 12)
214
215/* MTL */
216#define REG_DWCEQOS_MTL_OPER 0x0c00
217#define REG_DWCEQOS_MTL_DEBUG_ST 0x0c0c
218#define REG_DWCEQOS_MTL_TXQ0_DEBUG_ST 0x0d08
219#define REG_DWCEQOS_MTL_RXQ0_DEBUG_ST 0x0d38
220
221#define REG_DWCEQOS_MTL_IS 0x0c20
222#define REG_DWCEQOS_MTL_TXQ0_OPER 0x0d00
223#define REG_DWCEQOS_MTL_RXQ0_OPER 0x0d30
224#define REG_DWCEQOS_MTL_RXQ0_MIS_CNT 0x0d34
225#define REG_DWCEQOS_MTL_RXQ0_CTRL 0x0d3c
226
227#define REG_DWCEQOS_MTL_Q0_ISCTRL 0x0d2c
228
229#define DWCEQOS_MTL_SCHALG_STRICT 0x00000060
230
231#define DWCEQOS_MTL_TXQ_TXQEN BIT(3)
232#define DWCEQOS_MTL_TXQ_TSF BIT(1)
233#define DWCEQOS_MTL_TXQ_FTQ BIT(0)
234#define DWCEQOS_MTL_TXQ_TTC512 0x00000070
235
236#define DWCEQOS_MTL_TXQ_SIZE(x) ((((x) - 256) & 0xff00) << 8)
237
238#define DWCEQOS_MTL_RXQ_SIZE(x) ((((x) - 256) & 0xff00) << 12)
239#define DWCEQOS_MTL_RXQ_EHFC BIT(7)
240#define DWCEQOS_MTL_RXQ_DIS_TCP_EF BIT(6)
241#define DWCEQOS_MTL_RXQ_FEP BIT(4)
242#define DWCEQOS_MTL_RXQ_FUP BIT(3)
243#define DWCEQOS_MTL_RXQ_RSF BIT(5)
244#define DWCEQOS_MTL_RXQ_RTC32 BIT(0)
245
246/* MAC */
247#define REG_DWCEQOS_MAC_CFG 0x0000
248#define REG_DWCEQOS_MAC_EXT_CFG 0x0004
249#define REG_DWCEQOS_MAC_PKT_FILT 0x0008
250#define REG_DWCEQOS_MAC_WD_TO 0x000c
251#define REG_DWCEQOS_HASTABLE_LO 0x0010
252#define REG_DWCEQOS_HASTABLE_HI 0x0014
253#define REG_DWCEQOS_MAC_IS 0x00b0
254#define REG_DWCEQOS_MAC_IE 0x00b4
255#define REG_DWCEQOS_MAC_STAT 0x00b8
256#define REG_DWCEQOS_MAC_MDIO_ADDR 0x0200
257#define REG_DWCEQOS_MAC_MDIO_DATA 0x0204
258#define REG_DWCEQOS_MAC_MAC_ADDR0_HI 0x0300
259#define REG_DWCEQOS_MAC_MAC_ADDR0_LO 0x0304
260#define REG_DWCEQOS_MAC_RXQ0_CTRL0 0x00a0
261#define REG_DWCEQOS_MAC_HW_FEATURE0 0x011c
262#define REG_DWCEQOS_MAC_HW_FEATURE1 0x0120
263#define REG_DWCEQOS_MAC_HW_FEATURE2 0x0124
264#define REG_DWCEQOS_MAC_HASHTABLE_LO 0x0010
265#define REG_DWCEQOS_MAC_HASHTABLE_HI 0x0014
266#define REG_DWCEQOS_MAC_LPI_CTRL_STATUS 0x00d0
267#define REG_DWCEQOS_MAC_LPI_TIMERS_CTRL 0x00d4
268#define REG_DWCEQOS_MAC_LPI_ENTRY_TIMER 0x00d8
269#define REG_DWCEQOS_MAC_1US_TIC_COUNTER 0x00dc
270#define REG_DWCEQOS_MAC_RX_FLOW_CTRL 0x0090
271#define REG_DWCEQOS_MAC_Q0_TX_FLOW 0x0070
272
273#define DWCEQOS_MAC_CFG_ACS BIT(20)
274#define DWCEQOS_MAC_CFG_JD BIT(17)
275#define DWCEQOS_MAC_CFG_JE BIT(16)
276#define DWCEQOS_MAC_CFG_PS BIT(15)
277#define DWCEQOS_MAC_CFG_FES BIT(14)
278#define DWCEQOS_MAC_CFG_DM BIT(13)
279#define DWCEQOS_MAC_CFG_DO BIT(10)
280#define DWCEQOS_MAC_CFG_TE BIT(1)
281#define DWCEQOS_MAC_CFG_IPC BIT(27)
282#define DWCEQOS_MAC_CFG_RE BIT(0)
283
284#define DWCEQOS_ADDR_HIGH(reg) (0x00000300 + (reg * 8))
285#define DWCEQOS_ADDR_LOW(reg) (0x00000304 + (reg * 8))
286
287#define DWCEQOS_MAC_IS_LPI_INT BIT(5)
288#define DWCEQOS_MAC_IS_MMC_INT BIT(8)
289
290#define DWCEQOS_MAC_RXQ_EN BIT(1)
291#define DWCEQOS_MAC_MAC_ADDR_HI_EN BIT(31)
292#define DWCEQOS_MAC_PKT_FILT_RA BIT(31)
293#define DWCEQOS_MAC_PKT_FILT_HPF BIT(10)
294#define DWCEQOS_MAC_PKT_FILT_SAF BIT(9)
295#define DWCEQOS_MAC_PKT_FILT_SAIF BIT(8)
296#define DWCEQOS_MAC_PKT_FILT_DBF BIT(5)
297#define DWCEQOS_MAC_PKT_FILT_PM BIT(4)
298#define DWCEQOS_MAC_PKT_FILT_DAIF BIT(3)
299#define DWCEQOS_MAC_PKT_FILT_HMC BIT(2)
300#define DWCEQOS_MAC_PKT_FILT_HUC BIT(1)
301#define DWCEQOS_MAC_PKT_FILT_PR BIT(0)
302
303#define DWCEQOS_MAC_MDIO_ADDR_CR(x) (((x & 15)) << 8)
304#define DWCEQOS_MAC_MDIO_ADDR_CR_20 2
305#define DWCEQOS_MAC_MDIO_ADDR_CR_35 3
306#define DWCEQOS_MAC_MDIO_ADDR_CR_60 0
307#define DWCEQOS_MAC_MDIO_ADDR_CR_100 1
308#define DWCEQOS_MAC_MDIO_ADDR_CR_150 4
309#define DWCEQOS_MAC_MDIO_ADDR_CR_250 5
310#define DWCEQOS_MAC_MDIO_ADDR_GOC_READ 0x0000000c
311#define DWCEQOS_MAC_MDIO_ADDR_GOC_WRITE BIT(2)
312#define DWCEQOS_MAC_MDIO_ADDR_GB BIT(0)
313
314#define DWCEQOS_MAC_LPI_CTRL_STATUS_TLPIEN BIT(0)
315#define DWCEQOS_MAC_LPI_CTRL_STATUS_TLPIEX BIT(1)
316#define DWCEQOS_MAC_LPI_CTRL_STATUS_RLPIEN BIT(2)
317#define DWCEQOS_MAC_LPI_CTRL_STATUS_RLPIEX BIT(3)
318#define DWCEQOS_MAC_LPI_CTRL_STATUS_TLPIST BIT(8)
319#define DWCEQOS_MAC_LPI_CTRL_STATUS_RLPIST BIT(9)
320#define DWCEQOS_MAC_LPI_CTRL_STATUS_LPIEN BIT(16)
321#define DWCEQOS_MAC_LPI_CTRL_STATUS_PLS BIT(17)
322#define DWCEQOS_MAC_LPI_CTRL_STATUS_PLSEN BIT(18)
323#define DWCEQOS_MAC_LPI_CTRL_STATUS_LIPTXA BIT(19)
324#define DWCEQOS_MAC_LPI_CTRL_STATUS_LPITE BIT(20)
325#define DWCEQOS_MAC_LPI_CTRL_STATUS_LPITCSE BIT(21)
326
327#define DWCEQOS_MAC_1US_TIC_COUNTER_VAL(x) ((x) & GENMASK(11, 0))
328
329#define DWCEQOS_LPI_CTRL_ENABLE_EEE (DWCEQOS_MAC_LPI_CTRL_STATUS_LPITE | \
330 DWCEQOS_MAC_LPI_CTRL_STATUS_LIPTXA | \
331 DWCEQOS_MAC_LPI_CTRL_STATUS_LPIEN)
332
333#define DWCEQOS_MAC_RX_FLOW_CTRL_RFE BIT(0)
334
335#define DWCEQOS_MAC_Q0_TX_FLOW_TFE BIT(1)
336#define DWCEQOS_MAC_Q0_TX_FLOW_PT(time) ((time) << 16)
337#define DWCEQOS_MAC_Q0_TX_FLOW_PLT_4_SLOTS (0 << 4)
338
339/* Features */
340#define DWCEQOS_MAC_HW_FEATURE0_RXCOESEL BIT(16)
341#define DWCEQOS_MAC_HW_FEATURE0_TXCOESEL BIT(14)
342#define DWCEQOS_MAC_HW_FEATURE0_HDSEL BIT(2)
343#define DWCEQOS_MAC_HW_FEATURE0_EEESEL BIT(13)
344#define DWCEQOS_MAC_HW_FEATURE0_GMIISEL BIT(1)
345#define DWCEQOS_MAC_HW_FEATURE0_MIISEL BIT(0)
346
347#define DWCEQOS_MAC_HW_FEATURE1_TSOEN BIT(18)
348#define DWCEQOS_MAC_HW_FEATURE1_TXFIFOSIZE(x) ((128 << ((x) & 0x7c0)) >> 6)
349#define DWCEQOS_MAC_HW_FEATURE1_RXFIFOSIZE(x) (128 << ((x) & 0x1f))
350
351#define DWCEQOS_MAX_PERFECT_ADDRESSES(feature1) \
352 (1 + (((feature1) & 0x1fc0000) >> 18))
353
354#define DWCEQOS_MDIO_PHYADDR(x) (((x) & 0x1f) << 21)
355#define DWCEQOS_MDIO_PHYREG(x) (((x) & 0x1f) << 16)
356
357#define DWCEQOS_DMA_MODE_SWR BIT(0)
358
359#define DWCEQOS_DWCEQOS_RX_BUF_SIZE 2048
360
361/* Mac Management Counters */
362#define REG_DWCEQOS_MMC_CTRL 0x0700
363#define REG_DWCEQOS_MMC_RXIRQ 0x0704
364#define REG_DWCEQOS_MMC_TXIRQ 0x0708
365#define REG_DWCEQOS_MMC_RXIRQMASK 0x070c
366#define REG_DWCEQOS_MMC_TXIRQMASK 0x0710
367
368#define DWCEQOS_MMC_CTRL_CNTRST BIT(0)
369#define DWCEQOS_MMC_CTRL_RSTONRD BIT(2)
370
371#define DWC_MMC_TXLPITRANSCNTR 0x07F0
372#define DWC_MMC_TXLPIUSCNTR 0x07EC
373#define DWC_MMC_TXOVERSIZE_G 0x0778
374#define DWC_MMC_TXVLANPACKETS_G 0x0774
375#define DWC_MMC_TXPAUSEPACKETS 0x0770
376#define DWC_MMC_TXEXCESSDEF 0x076C
377#define DWC_MMC_TXPACKETCOUNT_G 0x0768
378#define DWC_MMC_TXOCTETCOUNT_G 0x0764
379#define DWC_MMC_TXCARRIERERROR 0x0760
380#define DWC_MMC_TXEXCESSCOL 0x075C
381#define DWC_MMC_TXLATECOL 0x0758
382#define DWC_MMC_TXDEFERRED 0x0754
383#define DWC_MMC_TXMULTICOL_G 0x0750
384#define DWC_MMC_TXSINGLECOL_G 0x074C
385#define DWC_MMC_TXUNDERFLOWERROR 0x0748
386#define DWC_MMC_TXBROADCASTPACKETS_GB 0x0744
387#define DWC_MMC_TXMULTICASTPACKETS_GB 0x0740
388#define DWC_MMC_TXUNICASTPACKETS_GB 0x073C
389#define DWC_MMC_TX1024TOMAXOCTETS_GB 0x0738
390#define DWC_MMC_TX512TO1023OCTETS_GB 0x0734
391#define DWC_MMC_TX256TO511OCTETS_GB 0x0730
392#define DWC_MMC_TX128TO255OCTETS_GB 0x072C
393#define DWC_MMC_TX65TO127OCTETS_GB 0x0728
394#define DWC_MMC_TX64OCTETS_GB 0x0724
395#define DWC_MMC_TXMULTICASTPACKETS_G 0x0720
396#define DWC_MMC_TXBROADCASTPACKETS_G 0x071C
397#define DWC_MMC_TXPACKETCOUNT_GB 0x0718
398#define DWC_MMC_TXOCTETCOUNT_GB 0x0714
399
400#define DWC_MMC_RXLPITRANSCNTR 0x07F8
401#define DWC_MMC_RXLPIUSCNTR 0x07F4
402#define DWC_MMC_RXCTRLPACKETS_G 0x07E4
403#define DWC_MMC_RXRCVERROR 0x07E0
404#define DWC_MMC_RXWATCHDOG 0x07DC
405#define DWC_MMC_RXVLANPACKETS_GB 0x07D8
406#define DWC_MMC_RXFIFOOVERFLOW 0x07D4
407#define DWC_MMC_RXPAUSEPACKETS 0x07D0
408#define DWC_MMC_RXOUTOFRANGETYPE 0x07CC
409#define DWC_MMC_RXLENGTHERROR 0x07C8
410#define DWC_MMC_RXUNICASTPACKETS_G 0x07C4
411#define DWC_MMC_RX1024TOMAXOCTETS_GB 0x07C0
412#define DWC_MMC_RX512TO1023OCTETS_GB 0x07BC
413#define DWC_MMC_RX256TO511OCTETS_GB 0x07B8
414#define DWC_MMC_RX128TO255OCTETS_GB 0x07B4
415#define DWC_MMC_RX65TO127OCTETS_GB 0x07B0
416#define DWC_MMC_RX64OCTETS_GB 0x07AC
417#define DWC_MMC_RXOVERSIZE_G 0x07A8
418#define DWC_MMC_RXUNDERSIZE_G 0x07A4
419#define DWC_MMC_RXJABBERERROR 0x07A0
420#define DWC_MMC_RXRUNTERROR 0x079C
421#define DWC_MMC_RXALIGNMENTERROR 0x0798
422#define DWC_MMC_RXCRCERROR 0x0794
423#define DWC_MMC_RXMULTICASTPACKETS_G 0x0790
424#define DWC_MMC_RXBROADCASTPACKETS_G 0x078C
425#define DWC_MMC_RXOCTETCOUNT_G 0x0788
426#define DWC_MMC_RXOCTETCOUNT_GB 0x0784
427#define DWC_MMC_RXPACKETCOUNT_GB 0x0780
428
Rabin Vincent016a91c2016-02-29 16:22:33 +0100429static int debug = -1;
Lars Persson077742d2015-07-28 12:01:48 +0200430module_param(debug, int, 0);
431MODULE_PARM_DESC(debug, "DWC_eth_qos debug level (0=none,...,16=all)");
432
433/* DMA ring descriptor. These are used as support descriptors for the HW DMA */
434struct ring_desc {
435 struct sk_buff *skb;
436 dma_addr_t mapping;
437 size_t len;
438};
439
440/* DMA hardware descriptor */
441struct dwceqos_dma_desc {
442 u32 des0;
443 u32 des1;
444 u32 des2;
445 u32 des3;
446} ____cacheline_aligned;
447
448struct dwceqos_mmc_counters {
449 __u64 txlpitranscntr;
450 __u64 txpiuscntr;
451 __u64 txoversize_g;
452 __u64 txvlanpackets_g;
453 __u64 txpausepackets;
454 __u64 txexcessdef;
455 __u64 txpacketcount_g;
456 __u64 txoctetcount_g;
457 __u64 txcarriererror;
458 __u64 txexcesscol;
459 __u64 txlatecol;
460 __u64 txdeferred;
461 __u64 txmulticol_g;
462 __u64 txsinglecol_g;
463 __u64 txunderflowerror;
464 __u64 txbroadcastpackets_gb;
465 __u64 txmulticastpackets_gb;
466 __u64 txunicastpackets_gb;
467 __u64 tx1024tomaxoctets_gb;
468 __u64 tx512to1023octets_gb;
469 __u64 tx256to511octets_gb;
470 __u64 tx128to255octets_gb;
471 __u64 tx65to127octets_gb;
472 __u64 tx64octets_gb;
473 __u64 txmulticastpackets_g;
474 __u64 txbroadcastpackets_g;
475 __u64 txpacketcount_gb;
476 __u64 txoctetcount_gb;
477
478 __u64 rxlpitranscntr;
479 __u64 rxlpiuscntr;
480 __u64 rxctrlpackets_g;
481 __u64 rxrcverror;
482 __u64 rxwatchdog;
483 __u64 rxvlanpackets_gb;
484 __u64 rxfifooverflow;
485 __u64 rxpausepackets;
486 __u64 rxoutofrangetype;
487 __u64 rxlengtherror;
488 __u64 rxunicastpackets_g;
489 __u64 rx1024tomaxoctets_gb;
490 __u64 rx512to1023octets_gb;
491 __u64 rx256to511octets_gb;
492 __u64 rx128to255octets_gb;
493 __u64 rx65to127octets_gb;
494 __u64 rx64octets_gb;
495 __u64 rxoversize_g;
496 __u64 rxundersize_g;
497 __u64 rxjabbererror;
498 __u64 rxrunterror;
499 __u64 rxalignmenterror;
500 __u64 rxcrcerror;
501 __u64 rxmulticastpackets_g;
502 __u64 rxbroadcastpackets_g;
503 __u64 rxoctetcount_g;
504 __u64 rxoctetcount_gb;
505 __u64 rxpacketcount_gb;
506};
507
508/* Ethtool statistics */
509
510struct dwceqos_stat {
511 const char stat_name[ETH_GSTRING_LEN];
512 int offset;
513};
514
515#define STAT_ITEM(name, var) \
516 {\
517 name,\
518 offsetof(struct dwceqos_mmc_counters, var),\
519 }
520
521static const struct dwceqos_stat dwceqos_ethtool_stats[] = {
522 STAT_ITEM("tx_bytes", txoctetcount_gb),
523 STAT_ITEM("tx_packets", txpacketcount_gb),
524 STAT_ITEM("tx_unicst_packets", txunicastpackets_gb),
525 STAT_ITEM("tx_broadcast_packets", txbroadcastpackets_gb),
526 STAT_ITEM("tx_multicast_packets", txmulticastpackets_gb),
527 STAT_ITEM("tx_pause_packets", txpausepackets),
528 STAT_ITEM("tx_up_to_64_byte_packets", tx64octets_gb),
529 STAT_ITEM("tx_65_to_127_byte_packets", tx65to127octets_gb),
530 STAT_ITEM("tx_128_to_255_byte_packets", tx128to255octets_gb),
531 STAT_ITEM("tx_256_to_511_byte_packets", tx256to511octets_gb),
532 STAT_ITEM("tx_512_to_1023_byte_packets", tx512to1023octets_gb),
533 STAT_ITEM("tx_1024_to_maxsize_packets", tx1024tomaxoctets_gb),
534 STAT_ITEM("tx_underflow_errors", txunderflowerror),
535 STAT_ITEM("tx_lpi_count", txlpitranscntr),
536
537 STAT_ITEM("rx_bytes", rxoctetcount_gb),
538 STAT_ITEM("rx_packets", rxpacketcount_gb),
539 STAT_ITEM("rx_unicast_packets", rxunicastpackets_g),
540 STAT_ITEM("rx_broadcast_packets", rxbroadcastpackets_g),
541 STAT_ITEM("rx_multicast_packets", rxmulticastpackets_g),
542 STAT_ITEM("rx_vlan_packets", rxvlanpackets_gb),
543 STAT_ITEM("rx_pause_packets", rxpausepackets),
544 STAT_ITEM("rx_up_to_64_byte_packets", rx64octets_gb),
545 STAT_ITEM("rx_65_to_127_byte_packets", rx65to127octets_gb),
546 STAT_ITEM("rx_128_to_255_byte_packets", rx128to255octets_gb),
547 STAT_ITEM("rx_256_to_511_byte_packets", rx256to511octets_gb),
548 STAT_ITEM("rx_512_to_1023_byte_packets", rx512to1023octets_gb),
549 STAT_ITEM("rx_1024_to_maxsize_packets", rx1024tomaxoctets_gb),
550 STAT_ITEM("rx_fifo_overflow_errors", rxfifooverflow),
551 STAT_ITEM("rx_oversize_packets", rxoversize_g),
552 STAT_ITEM("rx_undersize_packets", rxundersize_g),
553 STAT_ITEM("rx_jabbers", rxjabbererror),
554 STAT_ITEM("rx_align_errors", rxalignmenterror),
555 STAT_ITEM("rx_crc_errors", rxcrcerror),
556 STAT_ITEM("rx_lpi_count", rxlpitranscntr),
557};
558
559/* Configuration of AXI bus parameters.
560 * These values depend on the parameters set on the MAC core as well
561 * as the AXI interconnect.
562 */
563struct dwceqos_bus_cfg {
564 /* Enable AXI low-power interface. */
565 bool en_lpi;
566 /* Limit on number of outstanding AXI write requests. */
567 u32 write_requests;
568 /* Limit on number of outstanding AXI read requests. */
569 u32 read_requests;
570 /* Bitmap of allowed AXI burst lengths, 4-256 beats. */
571 u32 burst_map;
572 /* DMA Programmable burst length*/
573 u32 tx_pbl;
574 u32 rx_pbl;
575};
576
577struct dwceqos_flowcontrol {
578 int autoneg;
579 int rx;
580 int rx_current;
581 int tx;
582 int tx_current;
583};
584
585struct net_local {
586 void __iomem *baseaddr;
587 struct clk *phy_ref_clk;
588 struct clk *apb_pclk;
589
590 struct device_node *phy_node;
591 struct net_device *ndev;
592 struct platform_device *pdev;
593
594 u32 msg_enable;
595
596 struct tasklet_struct tx_bdreclaim_tasklet;
597 struct workqueue_struct *txtimeout_handler_wq;
598 struct work_struct txtimeout_reinit;
599
600 phy_interface_t phy_interface;
Lars Persson077742d2015-07-28 12:01:48 +0200601 struct mii_bus *mii_bus;
602
603 unsigned int link;
604 unsigned int speed;
605 unsigned int duplex;
606
607 struct napi_struct napi;
608
609 /* DMA Descriptor Areas */
610 struct ring_desc *rx_skb;
611 struct ring_desc *tx_skb;
612
613 struct dwceqos_dma_desc *tx_descs;
614 struct dwceqos_dma_desc *rx_descs;
615
616 /* DMA Mapped Descriptor areas*/
617 dma_addr_t tx_descs_addr;
618 dma_addr_t rx_descs_addr;
619 dma_addr_t tx_descs_tail_addr;
620 dma_addr_t rx_descs_tail_addr;
621
622 size_t tx_free;
623 size_t tx_next;
624 size_t rx_cur;
625 size_t tx_cur;
626
627 /* Spinlocks for accessing DMA Descriptors */
628 spinlock_t tx_lock;
629
630 /* Spinlock for register read-modify-writes. */
631 spinlock_t hw_lock;
632
633 u32 feature0;
634 u32 feature1;
635 u32 feature2;
636
637 struct dwceqos_bus_cfg bus_cfg;
638 bool en_tx_lpi_clockgating;
639
640 int eee_enabled;
641 int eee_active;
642 int csr_val;
643 u32 gso_size;
644
645 struct dwceqos_mmc_counters mmc_counters;
646 /* Protect the mmc_counter updates. */
647 spinlock_t stats_lock;
648 u32 mmc_rx_counters_mask;
649 u32 mmc_tx_counters_mask;
650
651 struct dwceqos_flowcontrol flowcontrol;
Lars Perssoncd5e4122016-02-29 16:22:34 +0100652
653 /* Tracks the intermediate state of phy started but hardware
654 * init not finished yet.
655 */
656 bool phy_defer;
Lars Persson077742d2015-07-28 12:01:48 +0200657};
658
659static void dwceqos_read_mmc_counters(struct net_local *lp, u32 rx_mask,
660 u32 tx_mask);
661
662static void dwceqos_set_umac_addr(struct net_local *lp, unsigned char *addr,
663 unsigned int reg_n);
664static int dwceqos_stop(struct net_device *ndev);
665static int dwceqos_open(struct net_device *ndev);
666static void dwceqos_tx_poll_demand(struct net_local *lp);
667
668static void dwceqos_set_rx_flowcontrol(struct net_local *lp, bool enable);
669static void dwceqos_set_tx_flowcontrol(struct net_local *lp, bool enable);
670
671static void dwceqos_reset_state(struct net_local *lp);
672
673#define dwceqos_read(lp, reg) \
674 readl_relaxed(((void __iomem *)((lp)->baseaddr)) + (reg))
675#define dwceqos_write(lp, reg, val) \
676 writel_relaxed((val), ((void __iomem *)((lp)->baseaddr)) + (reg))
677
678static void dwceqos_reset_state(struct net_local *lp)
679{
680 lp->link = 0;
681 lp->speed = 0;
682 lp->duplex = DUPLEX_UNKNOWN;
683 lp->flowcontrol.rx_current = 0;
684 lp->flowcontrol.tx_current = 0;
685 lp->eee_active = 0;
686 lp->eee_enabled = 0;
687}
688
689static void print_descriptor(struct net_local *lp, int index, int tx)
690{
691 struct dwceqos_dma_desc *dd;
692
693 if (tx)
694 dd = (struct dwceqos_dma_desc *)&lp->tx_descs[index];
695 else
696 dd = (struct dwceqos_dma_desc *)&lp->rx_descs[index];
697
698 pr_info("%s DMA Descriptor #%d@%p Contents:\n", tx ? "TX" : "RX",
699 index, dd);
700 pr_info("0x%08x 0x%08x 0x%08x 0x%08x\n", dd->des0, dd->des1, dd->des2,
701 dd->des3);
702}
703
704static void print_status(struct net_local *lp)
705{
706 size_t desci, i;
707
708 pr_info("tx_free %zu, tx_cur %zu, tx_next %zu\n", lp->tx_free,
709 lp->tx_cur, lp->tx_next);
710
711 print_descriptor(lp, lp->rx_cur, 0);
712
713 for (desci = (lp->tx_cur - 10) % DWCEQOS_TX_DCNT, i = 0;
714 i < DWCEQOS_TX_DCNT;
715 ++i) {
716 print_descriptor(lp, desci, 1);
717 desci = (desci + 1) % DWCEQOS_TX_DCNT;
718 }
719
720 pr_info("DMA_Debug_Status0: 0x%08x\n",
721 dwceqos_read(lp, REG_DWCEQOS_DMA_DEBUG_ST0));
722 pr_info("DMA_CH0_Status: 0x%08x\n",
723 dwceqos_read(lp, REG_DWCEQOS_DMA_IS));
724 pr_info("DMA_CH0_Current_App_TxDesc: 0x%08x\n",
725 dwceqos_read(lp, 0x1144));
726 pr_info("DMA_CH0_Current_App_TxBuff: 0x%08x\n",
727 dwceqos_read(lp, 0x1154));
728 pr_info("MTL_Debug_Status: 0x%08x\n",
729 dwceqos_read(lp, REG_DWCEQOS_MTL_DEBUG_ST));
730 pr_info("MTL_TXQ0_Debug_Status: 0x%08x\n",
731 dwceqos_read(lp, REG_DWCEQOS_MTL_TXQ0_DEBUG_ST));
732 pr_info("MTL_RXQ0_Debug_Status: 0x%08x\n",
733 dwceqos_read(lp, REG_DWCEQOS_MTL_RXQ0_DEBUG_ST));
734 pr_info("Current TX DMA: 0x%08x, RX DMA: 0x%08x\n",
735 dwceqos_read(lp, REG_DWCEQOS_DMA_CH0_CUR_TXDESC),
736 dwceqos_read(lp, REG_DWCEQOS_DMA_CH0_CUR_RXDESC));
737}
738
739static void dwceqos_mdio_set_csr(struct net_local *lp)
740{
741 int rate = clk_get_rate(lp->apb_pclk);
742
743 if (rate <= 20000000)
744 lp->csr_val = DWCEQOS_MAC_MDIO_ADDR_CR_20;
745 else if (rate <= 35000000)
746 lp->csr_val = DWCEQOS_MAC_MDIO_ADDR_CR_35;
747 else if (rate <= 60000000)
748 lp->csr_val = DWCEQOS_MAC_MDIO_ADDR_CR_60;
749 else if (rate <= 100000000)
750 lp->csr_val = DWCEQOS_MAC_MDIO_ADDR_CR_100;
751 else if (rate <= 150000000)
752 lp->csr_val = DWCEQOS_MAC_MDIO_ADDR_CR_150;
753 else if (rate <= 250000000)
754 lp->csr_val = DWCEQOS_MAC_MDIO_ADDR_CR_250;
755}
756
757/* Simple MDIO functions implementing mii_bus */
758static int dwceqos_mdio_read(struct mii_bus *bus, int mii_id, int phyreg)
759{
760 struct net_local *lp = bus->priv;
761 u32 regval;
762 int i;
763 int data;
764
765 regval = DWCEQOS_MDIO_PHYADDR(mii_id) |
766 DWCEQOS_MDIO_PHYREG(phyreg) |
767 DWCEQOS_MAC_MDIO_ADDR_CR(lp->csr_val) |
768 DWCEQOS_MAC_MDIO_ADDR_GB |
769 DWCEQOS_MAC_MDIO_ADDR_GOC_READ;
770 dwceqos_write(lp, REG_DWCEQOS_MAC_MDIO_ADDR, regval);
771
772 for (i = 0; i < 5; ++i) {
773 usleep_range(64, 128);
774 if (!(dwceqos_read(lp, REG_DWCEQOS_MAC_MDIO_ADDR) &
775 DWCEQOS_MAC_MDIO_ADDR_GB))
776 break;
777 }
778
779 data = dwceqos_read(lp, REG_DWCEQOS_MAC_MDIO_DATA);
780 if (i == 5) {
781 netdev_warn(lp->ndev, "MDIO read timed out\n");
782 data = 0xffff;
783 }
784
785 return data & 0xffff;
786}
787
788static int dwceqos_mdio_write(struct mii_bus *bus, int mii_id, int phyreg,
789 u16 value)
790{
791 struct net_local *lp = bus->priv;
792 u32 regval;
793 int i;
794
795 dwceqos_write(lp, REG_DWCEQOS_MAC_MDIO_DATA, value);
796
797 regval = DWCEQOS_MDIO_PHYADDR(mii_id) |
798 DWCEQOS_MDIO_PHYREG(phyreg) |
799 DWCEQOS_MAC_MDIO_ADDR_CR(lp->csr_val) |
800 DWCEQOS_MAC_MDIO_ADDR_GB |
801 DWCEQOS_MAC_MDIO_ADDR_GOC_WRITE;
802 dwceqos_write(lp, REG_DWCEQOS_MAC_MDIO_ADDR, regval);
803
804 for (i = 0; i < 5; ++i) {
805 usleep_range(64, 128);
806 if (!(dwceqos_read(lp, REG_DWCEQOS_MAC_MDIO_ADDR) &
807 DWCEQOS_MAC_MDIO_ADDR_GB))
808 break;
809 }
810 if (i == 5)
811 netdev_warn(lp->ndev, "MDIO write timed out\n");
812 return 0;
813}
814
815static int dwceqos_ioctl(struct net_device *ndev, struct ifreq *rq, int cmd)
816{
817 struct net_local *lp = netdev_priv(ndev);
Philippe Reynesce554d32016-06-25 23:05:15 +0200818 struct phy_device *phydev = ndev->phydev;
Lars Persson077742d2015-07-28 12:01:48 +0200819
820 if (!netif_running(ndev))
821 return -EINVAL;
822
823 if (!phydev)
824 return -ENODEV;
825
826 switch (cmd) {
827 case SIOCGMIIPHY:
828 case SIOCGMIIREG:
829 case SIOCSMIIREG:
830 return phy_mii_ioctl(phydev, rq, cmd);
831 default:
832 dev_info(&lp->pdev->dev, "ioctl %X not implemented.\n", cmd);
833 return -EOPNOTSUPP;
834 }
835}
836
837static void dwceqos_link_down(struct net_local *lp)
838{
839 u32 regval;
840 unsigned long flags;
841
842 /* Indicate link down to the LPI state machine */
843 spin_lock_irqsave(&lp->hw_lock, flags);
844 regval = dwceqos_read(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS);
845 regval &= ~DWCEQOS_MAC_LPI_CTRL_STATUS_PLS;
846 dwceqos_write(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS, regval);
847 spin_unlock_irqrestore(&lp->hw_lock, flags);
848}
849
850static void dwceqos_link_up(struct net_local *lp)
851{
Philippe Reynesce554d32016-06-25 23:05:15 +0200852 struct net_device *ndev = lp->ndev;
Lars Persson077742d2015-07-28 12:01:48 +0200853 u32 regval;
854 unsigned long flags;
855
856 /* Indicate link up to the LPI state machine */
857 spin_lock_irqsave(&lp->hw_lock, flags);
858 regval = dwceqos_read(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS);
859 regval |= DWCEQOS_MAC_LPI_CTRL_STATUS_PLS;
860 dwceqos_write(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS, regval);
861 spin_unlock_irqrestore(&lp->hw_lock, flags);
862
Philippe Reynesce554d32016-06-25 23:05:15 +0200863 lp->eee_active = !phy_init_eee(ndev->phydev, 0);
Lars Persson077742d2015-07-28 12:01:48 +0200864
865 /* Check for changed EEE capability */
866 if (!lp->eee_active && lp->eee_enabled) {
867 lp->eee_enabled = 0;
868
869 spin_lock_irqsave(&lp->hw_lock, flags);
870 regval = dwceqos_read(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS);
871 regval &= ~DWCEQOS_LPI_CTRL_ENABLE_EEE;
872 dwceqos_write(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS, regval);
873 spin_unlock_irqrestore(&lp->hw_lock, flags);
874 }
875}
876
877static void dwceqos_set_speed(struct net_local *lp)
878{
Philippe Reynesce554d32016-06-25 23:05:15 +0200879 struct net_device *ndev = lp->ndev;
880 struct phy_device *phydev = ndev->phydev;
Lars Persson077742d2015-07-28 12:01:48 +0200881 u32 regval;
882
883 regval = dwceqos_read(lp, REG_DWCEQOS_MAC_CFG);
884 regval &= ~(DWCEQOS_MAC_CFG_PS | DWCEQOS_MAC_CFG_FES |
885 DWCEQOS_MAC_CFG_DM);
886
887 if (phydev->duplex)
888 regval |= DWCEQOS_MAC_CFG_DM;
889 if (phydev->speed == SPEED_10) {
890 regval |= DWCEQOS_MAC_CFG_PS;
891 } else if (phydev->speed == SPEED_100) {
892 regval |= DWCEQOS_MAC_CFG_PS |
893 DWCEQOS_MAC_CFG_FES;
894 } else if (phydev->speed != SPEED_1000) {
895 netdev_err(lp->ndev,
896 "unknown PHY speed %d\n",
897 phydev->speed);
898 return;
899 }
900
901 dwceqos_write(lp, REG_DWCEQOS_MAC_CFG, regval);
902}
903
904static void dwceqos_adjust_link(struct net_device *ndev)
905{
906 struct net_local *lp = netdev_priv(ndev);
Philippe Reynesce554d32016-06-25 23:05:15 +0200907 struct phy_device *phydev = ndev->phydev;
Lars Persson077742d2015-07-28 12:01:48 +0200908 int status_change = 0;
909
Lars Perssoncd5e4122016-02-29 16:22:34 +0100910 if (lp->phy_defer)
911 return;
912
Lars Persson077742d2015-07-28 12:01:48 +0200913 if (phydev->link) {
914 if ((lp->speed != phydev->speed) ||
915 (lp->duplex != phydev->duplex)) {
916 dwceqos_set_speed(lp);
917
918 lp->speed = phydev->speed;
919 lp->duplex = phydev->duplex;
920 status_change = 1;
921 }
922
923 if (lp->flowcontrol.autoneg) {
924 lp->flowcontrol.rx = phydev->pause ||
925 phydev->asym_pause;
926 lp->flowcontrol.tx = phydev->pause ||
927 phydev->asym_pause;
928 }
929
930 if (lp->flowcontrol.rx != lp->flowcontrol.rx_current) {
931 if (netif_msg_link(lp))
932 netdev_dbg(ndev, "set rx flow to %d\n",
933 lp->flowcontrol.rx);
934 dwceqos_set_rx_flowcontrol(lp, lp->flowcontrol.rx);
935 lp->flowcontrol.rx_current = lp->flowcontrol.rx;
936 }
937 if (lp->flowcontrol.tx != lp->flowcontrol.tx_current) {
938 if (netif_msg_link(lp))
939 netdev_dbg(ndev, "set tx flow to %d\n",
940 lp->flowcontrol.tx);
941 dwceqos_set_tx_flowcontrol(lp, lp->flowcontrol.tx);
942 lp->flowcontrol.tx_current = lp->flowcontrol.tx;
943 }
944 }
945
946 if (phydev->link != lp->link) {
947 lp->link = phydev->link;
948 status_change = 1;
949 }
950
951 if (status_change) {
952 if (phydev->link) {
Florian Westphal860e9532016-05-03 16:33:13 +0200953 netif_trans_update(lp->ndev);
Lars Persson077742d2015-07-28 12:01:48 +0200954 dwceqos_link_up(lp);
955 } else {
956 dwceqos_link_down(lp);
957 }
958 phy_print_status(phydev);
959 }
960}
961
962static int dwceqos_mii_probe(struct net_device *ndev)
963{
964 struct net_local *lp = netdev_priv(ndev);
965 struct phy_device *phydev = NULL;
966
967 if (lp->phy_node) {
968 phydev = of_phy_connect(lp->ndev,
969 lp->phy_node,
970 &dwceqos_adjust_link,
971 0,
972 lp->phy_interface);
973
974 if (!phydev) {
975 netdev_err(ndev, "no PHY found\n");
976 return -1;
977 }
978 } else {
979 netdev_err(ndev, "no PHY configured\n");
980 return -ENODEV;
981 }
982
983 if (netif_msg_probe(lp))
Andrew Lunn22209432016-01-06 20:11:13 +0100984 phy_attached_info(phydev);
Lars Persson077742d2015-07-28 12:01:48 +0200985
986 phydev->supported &= PHY_GBIT_FEATURES;
987
988 lp->link = 0;
989 lp->speed = 0;
990 lp->duplex = DUPLEX_UNKNOWN;
Lars Persson077742d2015-07-28 12:01:48 +0200991
Lars Persson077742d2015-07-28 12:01:48 +0200992 return 0;
993}
994
995static void dwceqos_alloc_rxring_desc(struct net_local *lp, int index)
996{
997 struct sk_buff *new_skb;
998 dma_addr_t new_skb_baddr = 0;
999
1000 new_skb = netdev_alloc_skb(lp->ndev, DWCEQOS_RX_BUF_SIZE);
1001 if (!new_skb) {
1002 netdev_err(lp->ndev, "alloc_skb error for desc %d\n", index);
1003 goto err_out;
1004 }
1005
1006 new_skb_baddr = dma_map_single(lp->ndev->dev.parent,
1007 new_skb->data, DWCEQOS_RX_BUF_SIZE,
1008 DMA_FROM_DEVICE);
1009 if (dma_mapping_error(lp->ndev->dev.parent, new_skb_baddr)) {
1010 netdev_err(lp->ndev, "DMA map error\n");
1011 dev_kfree_skb(new_skb);
1012 new_skb = NULL;
1013 goto err_out;
1014 }
1015
1016 lp->rx_descs[index].des0 = new_skb_baddr;
1017 lp->rx_descs[index].des1 = 0;
1018 lp->rx_descs[index].des2 = 0;
1019 lp->rx_descs[index].des3 = DWCEQOS_DMA_RDES3_INTE |
1020 DWCEQOS_DMA_RDES3_BUF1V |
1021 DWCEQOS_DMA_RDES3_OWN;
1022
1023 lp->rx_skb[index].mapping = new_skb_baddr;
1024 lp->rx_skb[index].len = DWCEQOS_RX_BUF_SIZE;
1025
1026err_out:
1027 lp->rx_skb[index].skb = new_skb;
1028}
1029
1030static void dwceqos_clean_rings(struct net_local *lp)
1031{
1032 int i;
1033
1034 if (lp->rx_skb) {
1035 for (i = 0; i < DWCEQOS_RX_DCNT; i++) {
1036 if (lp->rx_skb[i].skb) {
1037 dma_unmap_single(lp->ndev->dev.parent,
1038 lp->rx_skb[i].mapping,
1039 lp->rx_skb[i].len,
1040 DMA_FROM_DEVICE);
1041
1042 dev_kfree_skb(lp->rx_skb[i].skb);
1043 lp->rx_skb[i].skb = NULL;
1044 lp->rx_skb[i].mapping = 0;
1045 }
1046 }
1047 }
1048
1049 if (lp->tx_skb) {
1050 for (i = 0; i < DWCEQOS_TX_DCNT; i++) {
1051 if (lp->tx_skb[i].skb) {
1052 dev_kfree_skb(lp->tx_skb[i].skb);
1053 lp->tx_skb[i].skb = NULL;
1054 }
1055 if (lp->tx_skb[i].mapping) {
1056 dma_unmap_single(lp->ndev->dev.parent,
1057 lp->tx_skb[i].mapping,
1058 lp->tx_skb[i].len,
1059 DMA_TO_DEVICE);
1060 lp->tx_skb[i].mapping = 0;
1061 }
1062 }
1063 }
1064}
1065
1066static void dwceqos_descriptor_free(struct net_local *lp)
1067{
1068 int size;
1069
1070 dwceqos_clean_rings(lp);
1071
1072 kfree(lp->tx_skb);
1073 lp->tx_skb = NULL;
1074 kfree(lp->rx_skb);
1075 lp->rx_skb = NULL;
1076
1077 size = DWCEQOS_RX_DCNT * sizeof(struct dwceqos_dma_desc);
1078 if (lp->rx_descs) {
1079 dma_free_coherent(lp->ndev->dev.parent, size,
1080 (void *)(lp->rx_descs), lp->rx_descs_addr);
1081 lp->rx_descs = NULL;
1082 }
1083
1084 size = DWCEQOS_TX_DCNT * sizeof(struct dwceqos_dma_desc);
1085 if (lp->tx_descs) {
1086 dma_free_coherent(lp->ndev->dev.parent, size,
1087 (void *)(lp->tx_descs), lp->tx_descs_addr);
1088 lp->tx_descs = NULL;
1089 }
1090}
1091
1092static int dwceqos_descriptor_init(struct net_local *lp)
1093{
1094 int size;
1095 u32 i;
1096
1097 lp->gso_size = 0;
1098
1099 lp->tx_skb = NULL;
1100 lp->rx_skb = NULL;
1101 lp->rx_descs = NULL;
1102 lp->tx_descs = NULL;
1103
1104 /* Reset the DMA indexes */
1105 lp->rx_cur = 0;
1106 lp->tx_cur = 0;
1107 lp->tx_next = 0;
1108 lp->tx_free = DWCEQOS_TX_DCNT;
1109
1110 /* Allocate Ring descriptors */
1111 size = DWCEQOS_RX_DCNT * sizeof(struct ring_desc);
1112 lp->rx_skb = kzalloc(size, GFP_KERNEL);
1113 if (!lp->rx_skb)
1114 goto err_out;
1115
1116 size = DWCEQOS_TX_DCNT * sizeof(struct ring_desc);
1117 lp->tx_skb = kzalloc(size, GFP_KERNEL);
1118 if (!lp->tx_skb)
1119 goto err_out;
1120
1121 /* Allocate DMA descriptors */
1122 size = DWCEQOS_RX_DCNT * sizeof(struct dwceqos_dma_desc);
1123 lp->rx_descs = dma_alloc_coherent(lp->ndev->dev.parent, size,
Rabin Vincente8b0c322016-02-29 16:22:32 +01001124 &lp->rx_descs_addr, GFP_KERNEL);
Lars Persson077742d2015-07-28 12:01:48 +02001125 if (!lp->rx_descs)
1126 goto err_out;
1127 lp->rx_descs_tail_addr = lp->rx_descs_addr +
1128 sizeof(struct dwceqos_dma_desc) * DWCEQOS_RX_DCNT;
1129
1130 size = DWCEQOS_TX_DCNT * sizeof(struct dwceqos_dma_desc);
1131 lp->tx_descs = dma_alloc_coherent(lp->ndev->dev.parent, size,
Rabin Vincente8b0c322016-02-29 16:22:32 +01001132 &lp->tx_descs_addr, GFP_KERNEL);
Lars Persson077742d2015-07-28 12:01:48 +02001133 if (!lp->tx_descs)
1134 goto err_out;
1135 lp->tx_descs_tail_addr = lp->tx_descs_addr +
1136 sizeof(struct dwceqos_dma_desc) * DWCEQOS_TX_DCNT;
1137
1138 /* Initialize RX Ring Descriptors and buffers */
1139 for (i = 0; i < DWCEQOS_RX_DCNT; ++i) {
1140 dwceqos_alloc_rxring_desc(lp, i);
1141 if (!(lp->rx_skb[lp->rx_cur].skb))
1142 goto err_out;
1143 }
1144
1145 /* Initialize TX Descriptors */
1146 for (i = 0; i < DWCEQOS_TX_DCNT; ++i) {
1147 lp->tx_descs[i].des0 = 0;
1148 lp->tx_descs[i].des1 = 0;
1149 lp->tx_descs[i].des2 = 0;
1150 lp->tx_descs[i].des3 = 0;
1151 }
1152
1153 /* Make descriptor writes visible to the DMA. */
1154 wmb();
1155
1156 return 0;
1157
1158err_out:
1159 dwceqos_descriptor_free(lp);
1160 return -ENOMEM;
1161}
1162
1163static int dwceqos_packet_avail(struct net_local *lp)
1164{
1165 return !(lp->rx_descs[lp->rx_cur].des3 & DWCEQOS_DMA_RDES3_OWN);
1166}
1167
1168static void dwceqos_get_hwfeatures(struct net_local *lp)
1169{
1170 lp->feature0 = dwceqos_read(lp, REG_DWCEQOS_MAC_HW_FEATURE0);
1171 lp->feature1 = dwceqos_read(lp, REG_DWCEQOS_MAC_HW_FEATURE1);
1172 lp->feature2 = dwceqos_read(lp, REG_DWCEQOS_MAC_HW_FEATURE2);
1173}
1174
1175static void dwceqos_dma_enable_txirq(struct net_local *lp)
1176{
1177 u32 regval;
1178 unsigned long flags;
1179
1180 spin_lock_irqsave(&lp->hw_lock, flags);
1181 regval = dwceqos_read(lp, REG_DWCEQOS_DMA_CH0_IE);
1182 regval |= DWCEQOS_DMA_CH0_IE_TIE;
1183 dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_IE, regval);
1184 spin_unlock_irqrestore(&lp->hw_lock, flags);
1185}
1186
1187static void dwceqos_dma_disable_txirq(struct net_local *lp)
1188{
1189 u32 regval;
1190 unsigned long flags;
1191
1192 spin_lock_irqsave(&lp->hw_lock, flags);
1193 regval = dwceqos_read(lp, REG_DWCEQOS_DMA_CH0_IE);
1194 regval &= ~DWCEQOS_DMA_CH0_IE_TIE;
1195 dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_IE, regval);
1196 spin_unlock_irqrestore(&lp->hw_lock, flags);
1197}
1198
1199static void dwceqos_dma_enable_rxirq(struct net_local *lp)
1200{
1201 u32 regval;
1202 unsigned long flags;
1203
1204 spin_lock_irqsave(&lp->hw_lock, flags);
1205 regval = dwceqos_read(lp, REG_DWCEQOS_DMA_CH0_IE);
1206 regval |= DWCEQOS_DMA_CH0_IE_RIE;
1207 dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_IE, regval);
1208 spin_unlock_irqrestore(&lp->hw_lock, flags);
1209}
1210
1211static void dwceqos_dma_disable_rxirq(struct net_local *lp)
1212{
1213 u32 regval;
1214 unsigned long flags;
1215
1216 spin_lock_irqsave(&lp->hw_lock, flags);
1217 regval = dwceqos_read(lp, REG_DWCEQOS_DMA_CH0_IE);
1218 regval &= ~DWCEQOS_DMA_CH0_IE_RIE;
1219 dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_IE, regval);
1220 spin_unlock_irqrestore(&lp->hw_lock, flags);
1221}
1222
1223static void dwceqos_enable_mmc_interrupt(struct net_local *lp)
1224{
1225 dwceqos_write(lp, REG_DWCEQOS_MMC_RXIRQMASK, 0);
1226 dwceqos_write(lp, REG_DWCEQOS_MMC_TXIRQMASK, 0);
1227}
1228
1229static int dwceqos_mii_init(struct net_local *lp)
1230{
Andrew Lunne7f4dc32016-01-06 20:11:15 +01001231 int ret = -ENXIO;
Lars Persson077742d2015-07-28 12:01:48 +02001232 struct resource res;
1233 struct device_node *mdionode;
1234
1235 mdionode = of_get_child_by_name(lp->pdev->dev.of_node, "mdio");
1236
1237 if (!mdionode)
1238 return 0;
1239
1240 lp->mii_bus = mdiobus_alloc();
1241 if (!lp->mii_bus) {
1242 ret = -ENOMEM;
1243 goto err_out;
1244 }
1245
1246 lp->mii_bus->name = "DWCEQOS MII bus";
1247 lp->mii_bus->read = &dwceqos_mdio_read;
1248 lp->mii_bus->write = &dwceqos_mdio_write;
1249 lp->mii_bus->priv = lp;
1250 lp->mii_bus->parent = &lp->ndev->dev;
1251
Lars Persson077742d2015-07-28 12:01:48 +02001252 of_address_to_resource(lp->pdev->dev.of_node, 0, &res);
1253 snprintf(lp->mii_bus->id, MII_BUS_ID_SIZE, "%.8llx",
1254 (unsigned long long)res.start);
1255 if (of_mdiobus_register(lp->mii_bus, mdionode))
Andrew Lunne7f4dc32016-01-06 20:11:15 +01001256 goto err_out_free_mdiobus;
Lars Persson077742d2015-07-28 12:01:48 +02001257
1258 return 0;
1259
Lars Persson077742d2015-07-28 12:01:48 +02001260err_out_free_mdiobus:
1261 mdiobus_free(lp->mii_bus);
1262err_out:
1263 of_node_put(mdionode);
1264 return ret;
1265}
1266
1267/* DMA reset. When issued also resets all MTL and MAC registers as well */
1268static void dwceqos_reset_hw(struct net_local *lp)
1269{
1270 /* Wait (at most) 0.5 seconds for DMA reset*/
1271 int i = 5000;
1272 u32 reg;
1273
1274 /* Force gigabit to guarantee a TX clock for GMII. */
1275 reg = dwceqos_read(lp, REG_DWCEQOS_MAC_CFG);
1276 reg &= ~(DWCEQOS_MAC_CFG_PS | DWCEQOS_MAC_CFG_FES);
1277 reg |= DWCEQOS_MAC_CFG_DM;
1278 dwceqos_write(lp, REG_DWCEQOS_MAC_CFG, reg);
1279
1280 dwceqos_write(lp, REG_DWCEQOS_DMA_MODE, DWCEQOS_DMA_MODE_SWR);
1281
1282 do {
1283 udelay(100);
1284 i--;
1285 reg = dwceqos_read(lp, REG_DWCEQOS_DMA_MODE);
1286 } while ((reg & DWCEQOS_DMA_MODE_SWR) && i);
1287 /* We might experience a timeout if the chip clock mux is broken */
1288 if (!i)
1289 netdev_err(lp->ndev, "DMA reset timed out!\n");
1290}
1291
1292static void dwceqos_fatal_bus_error(struct net_local *lp, u32 dma_status)
1293{
1294 if (dma_status & DWCEQOS_DMA_CH0_IS_TEB) {
1295 netdev_err(lp->ndev, "txdma bus error %s %s (status=%08x)\n",
1296 dma_status & DWCEQOS_DMA_CH0_IS_TX_ERR_READ ?
1297 "read" : "write",
1298 dma_status & DWCEQOS_DMA_CH0_IS_TX_ERR_DESCR ?
1299 "descr" : "data",
1300 dma_status);
1301
1302 print_status(lp);
1303 }
1304 if (dma_status & DWCEQOS_DMA_CH0_IS_REB) {
1305 netdev_err(lp->ndev, "rxdma bus error %s %s (status=%08x)\n",
1306 dma_status & DWCEQOS_DMA_CH0_IS_RX_ERR_READ ?
1307 "read" : "write",
1308 dma_status & DWCEQOS_DMA_CH0_IS_RX_ERR_DESCR ?
1309 "descr" : "data",
1310 dma_status);
1311
1312 print_status(lp);
1313 }
1314}
1315
1316static void dwceqos_mmc_interrupt(struct net_local *lp)
1317{
1318 unsigned long flags;
1319
1320 spin_lock_irqsave(&lp->stats_lock, flags);
1321
1322 /* A latched mmc interrupt can not be masked, we must read
1323 * all the counters with an interrupt pending.
1324 */
1325 dwceqos_read_mmc_counters(lp,
1326 dwceqos_read(lp, REG_DWCEQOS_MMC_RXIRQ),
1327 dwceqos_read(lp, REG_DWCEQOS_MMC_TXIRQ));
1328
1329 spin_unlock_irqrestore(&lp->stats_lock, flags);
1330}
1331
1332static void dwceqos_mac_interrupt(struct net_local *lp)
1333{
1334 u32 cause;
1335
1336 cause = dwceqos_read(lp, REG_DWCEQOS_MAC_IS);
1337
1338 if (cause & DWCEQOS_MAC_IS_MMC_INT)
1339 dwceqos_mmc_interrupt(lp);
1340}
1341
1342static irqreturn_t dwceqos_interrupt(int irq, void *dev_id)
1343{
1344 struct net_device *ndev = dev_id;
1345 struct net_local *lp = netdev_priv(ndev);
1346
1347 u32 cause;
1348 u32 dma_status;
1349 irqreturn_t ret = IRQ_NONE;
1350
1351 cause = dwceqos_read(lp, REG_DWCEQOS_DMA_IS);
1352 /* DMA Channel 0 Interrupt */
1353 if (cause & DWCEQOS_DMA_IS_DC0IS) {
1354 dma_status = dwceqos_read(lp, REG_DWCEQOS_DMA_CH0_STA);
1355
1356 /* Transmit Interrupt */
1357 if (dma_status & DWCEQOS_DMA_CH0_IS_TI) {
1358 tasklet_schedule(&lp->tx_bdreclaim_tasklet);
1359 dwceqos_dma_disable_txirq(lp);
1360 }
1361
1362 /* Receive Interrupt */
1363 if (dma_status & DWCEQOS_DMA_CH0_IS_RI) {
1364 /* Disable RX IRQs */
1365 dwceqos_dma_disable_rxirq(lp);
1366 napi_schedule(&lp->napi);
1367 }
1368
1369 /* Fatal Bus Error interrupt */
1370 if (unlikely(dma_status & DWCEQOS_DMA_CH0_IS_FBE)) {
1371 dwceqos_fatal_bus_error(lp, dma_status);
1372
1373 /* errata 9000831707 */
1374 dma_status |= DWCEQOS_DMA_CH0_IS_TEB |
1375 DWCEQOS_DMA_CH0_IS_REB;
1376 }
1377
1378 /* Ack all DMA Channel 0 IRQs */
1379 dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_STA, dma_status);
1380 ret = IRQ_HANDLED;
1381 }
1382
1383 if (cause & DWCEQOS_DMA_IS_MTLIS) {
1384 u32 val = dwceqos_read(lp, REG_DWCEQOS_MTL_Q0_ISCTRL);
1385
1386 dwceqos_write(lp, REG_DWCEQOS_MTL_Q0_ISCTRL, val);
1387 ret = IRQ_HANDLED;
1388 }
1389
1390 if (cause & DWCEQOS_DMA_IS_MACIS) {
1391 dwceqos_mac_interrupt(lp);
1392 ret = IRQ_HANDLED;
1393 }
1394 return ret;
1395}
1396
1397static void dwceqos_set_rx_flowcontrol(struct net_local *lp, bool enable)
1398{
1399 u32 regval;
1400 unsigned long flags;
1401
1402 spin_lock_irqsave(&lp->hw_lock, flags);
1403
1404 regval = dwceqos_read(lp, REG_DWCEQOS_MAC_RX_FLOW_CTRL);
1405 if (enable)
1406 regval |= DWCEQOS_MAC_RX_FLOW_CTRL_RFE;
1407 else
1408 regval &= ~DWCEQOS_MAC_RX_FLOW_CTRL_RFE;
1409 dwceqos_write(lp, REG_DWCEQOS_MAC_RX_FLOW_CTRL, regval);
1410
1411 spin_unlock_irqrestore(&lp->hw_lock, flags);
1412}
1413
1414static void dwceqos_set_tx_flowcontrol(struct net_local *lp, bool enable)
1415{
1416 u32 regval;
1417 unsigned long flags;
1418
1419 spin_lock_irqsave(&lp->hw_lock, flags);
1420
1421 /* MTL flow control */
1422 regval = dwceqos_read(lp, REG_DWCEQOS_MTL_RXQ0_OPER);
1423 if (enable)
1424 regval |= DWCEQOS_MTL_RXQ_EHFC;
1425 else
1426 regval &= ~DWCEQOS_MTL_RXQ_EHFC;
1427
1428 dwceqos_write(lp, REG_DWCEQOS_MTL_RXQ0_OPER, regval);
1429
1430 /* MAC flow control */
1431 regval = dwceqos_read(lp, REG_DWCEQOS_MAC_Q0_TX_FLOW);
1432 if (enable)
1433 regval |= DWCEQOS_MAC_Q0_TX_FLOW_TFE;
1434 else
1435 regval &= ~DWCEQOS_MAC_Q0_TX_FLOW_TFE;
1436 dwceqos_write(lp, REG_DWCEQOS_MAC_Q0_TX_FLOW, regval);
1437
1438 spin_unlock_irqrestore(&lp->hw_lock, flags);
1439}
1440
1441static void dwceqos_configure_flow_control(struct net_local *lp)
1442{
1443 u32 regval;
1444 unsigned long flags;
1445 int RQS, RFD, RFA;
1446
1447 spin_lock_irqsave(&lp->hw_lock, flags);
1448
1449 regval = dwceqos_read(lp, REG_DWCEQOS_MTL_RXQ0_OPER);
1450
1451 /* The queue size is in units of 256 bytes. We want 512 bytes units for
1452 * the threshold fields.
1453 */
1454 RQS = ((regval >> 20) & 0x3FF) + 1;
1455 RQS /= 2;
1456
1457 /* The thresholds are relative to a full queue, with a bias
1458 * of 1 KiByte below full.
1459 */
1460 RFD = RQS / 2 - 2;
1461 RFA = RQS / 8 - 2;
1462
1463 regval = (regval & 0xFFF000FF) | (RFD << 14) | (RFA << 8);
1464
1465 if (RFD >= 0 && RFA >= 0) {
1466 dwceqos_write(lp, REG_DWCEQOS_MTL_RXQ0_OPER, regval);
1467 } else {
1468 netdev_warn(lp->ndev,
1469 "FIFO too small for flow control.");
1470 }
1471
1472 regval = DWCEQOS_MAC_Q0_TX_FLOW_PT(256) |
1473 DWCEQOS_MAC_Q0_TX_FLOW_PLT_4_SLOTS;
1474
1475 dwceqos_write(lp, REG_DWCEQOS_MAC_Q0_TX_FLOW, regval);
1476
1477 spin_unlock_irqrestore(&lp->hw_lock, flags);
1478}
1479
1480static void dwceqos_configure_clock(struct net_local *lp)
1481{
1482 unsigned long rate_mhz = clk_get_rate(lp->apb_pclk) / 1000000;
1483
1484 BUG_ON(!rate_mhz);
1485
1486 dwceqos_write(lp,
1487 REG_DWCEQOS_MAC_1US_TIC_COUNTER,
1488 DWCEQOS_MAC_1US_TIC_COUNTER_VAL(rate_mhz - 1));
1489}
1490
1491static void dwceqos_configure_bus(struct net_local *lp)
1492{
1493 u32 sysbus_reg;
1494
1495 /* N.B. We do not support the Fixed Burst mode because it
1496 * opens a race window by making HW access to DMA descriptors
1497 * non-atomic.
1498 */
1499
1500 sysbus_reg = DWCEQOS_DMA_SYSBUS_MODE_AAL;
1501
1502 if (lp->bus_cfg.en_lpi)
1503 sysbus_reg |= DWCEQOS_DMA_SYSBUS_MODE_EN_LPI;
1504
1505 if (lp->bus_cfg.burst_map)
1506 sysbus_reg |= DWCEQOS_DMA_SYSBUS_MODE_BURST(
1507 lp->bus_cfg.burst_map);
1508 else
1509 sysbus_reg |= DWCEQOS_DMA_SYSBUS_MODE_BURST(
1510 DWCEQOS_DMA_SYSBUS_MODE_BURST_DEFAULT);
1511
1512 if (lp->bus_cfg.read_requests)
1513 sysbus_reg |= DWCEQOS_DMA_SYSBUS_MODE_RD_OSR_LIMIT(
1514 lp->bus_cfg.read_requests - 1);
1515 else
1516 sysbus_reg |= DWCEQOS_DMA_SYSBUS_MODE_RD_OSR_LIMIT(
1517 DWCEQOS_DMA_SYSBUS_MODE_RD_OSR_LIMIT_DEFAULT);
1518
1519 if (lp->bus_cfg.write_requests)
1520 sysbus_reg |= DWCEQOS_DMA_SYSBUS_MODE_WR_OSR_LIMIT(
1521 lp->bus_cfg.write_requests - 1);
1522 else
1523 sysbus_reg |= DWCEQOS_DMA_SYSBUS_MODE_WR_OSR_LIMIT(
1524 DWCEQOS_DMA_SYSBUS_MODE_WR_OSR_LIMIT_DEFAULT);
1525
1526 if (netif_msg_hw(lp))
1527 netdev_dbg(lp->ndev, "SysbusMode %#X\n", sysbus_reg);
1528
1529 dwceqos_write(lp, REG_DWCEQOS_DMA_SYSBUS_MODE, sysbus_reg);
1530}
1531
1532static void dwceqos_init_hw(struct net_local *lp)
1533{
Philippe Reynesce554d32016-06-25 23:05:15 +02001534 struct net_device *ndev = lp->ndev;
Lars Persson077742d2015-07-28 12:01:48 +02001535 u32 regval;
1536 u32 buswidth;
1537 u32 dma_skip;
1538
1539 /* Software reset */
1540 dwceqos_reset_hw(lp);
1541
1542 dwceqos_configure_bus(lp);
1543
1544 /* Probe data bus width, 32/64/128 bits. */
1545 dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_TXDESC_TAIL, 0xF);
1546 regval = dwceqos_read(lp, REG_DWCEQOS_DMA_CH0_TXDESC_TAIL);
1547 buswidth = (regval ^ 0xF) + 1;
1548
1549 /* Cache-align dma descriptors. */
1550 dma_skip = (sizeof(struct dwceqos_dma_desc) - 16) / buswidth;
1551 dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_CTRL,
1552 DWCEQOS_DMA_CH_CTRL_DSL(dma_skip) |
1553 DWCEQOS_DMA_CH_CTRL_PBLX8);
1554
1555 /* Initialize DMA Channel 0 */
1556 dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_TXDESC_LEN, DWCEQOS_TX_DCNT - 1);
1557 dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_RXDESC_LEN, DWCEQOS_RX_DCNT - 1);
1558 dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_TXDESC_LIST,
1559 (u32)lp->tx_descs_addr);
1560 dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_RXDESC_LIST,
1561 (u32)lp->rx_descs_addr);
1562
1563 dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_TXDESC_TAIL,
1564 lp->tx_descs_tail_addr);
1565 dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_RXDESC_TAIL,
1566 lp->rx_descs_tail_addr);
1567
1568 if (lp->bus_cfg.tx_pbl)
1569 regval = DWCEQOS_DMA_CH_CTRL_PBL(lp->bus_cfg.tx_pbl);
1570 else
1571 regval = DWCEQOS_DMA_CH_CTRL_PBL(2);
1572
1573 /* Enable TSO if the HW support it */
1574 if (lp->feature1 & DWCEQOS_MAC_HW_FEATURE1_TSOEN)
1575 regval |= DWCEQOS_DMA_CH_TX_TSE;
1576
1577 dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_TX_CTRL, regval);
1578
1579 if (lp->bus_cfg.rx_pbl)
1580 regval = DWCEQOS_DMA_CH_CTRL_PBL(lp->bus_cfg.rx_pbl);
1581 else
1582 regval = DWCEQOS_DMA_CH_CTRL_PBL(2);
1583
1584 regval |= DWCEQOS_DMA_CH_RX_CTRL_BUFSIZE(DWCEQOS_DWCEQOS_RX_BUF_SIZE);
1585 dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_RX_CTRL, regval);
1586
1587 regval |= DWCEQOS_DMA_CH_CTRL_START;
1588 dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_RX_CTRL, regval);
1589
1590 /* Initialize MTL Queues */
1591 regval = DWCEQOS_MTL_SCHALG_STRICT;
1592 dwceqos_write(lp, REG_DWCEQOS_MTL_OPER, regval);
1593
1594 regval = DWCEQOS_MTL_TXQ_SIZE(
1595 DWCEQOS_MAC_HW_FEATURE1_TXFIFOSIZE(lp->feature1)) |
1596 DWCEQOS_MTL_TXQ_TXQEN | DWCEQOS_MTL_TXQ_TSF |
1597 DWCEQOS_MTL_TXQ_TTC512;
1598 dwceqos_write(lp, REG_DWCEQOS_MTL_TXQ0_OPER, regval);
1599
1600 regval = DWCEQOS_MTL_RXQ_SIZE(
1601 DWCEQOS_MAC_HW_FEATURE1_RXFIFOSIZE(lp->feature1)) |
1602 DWCEQOS_MTL_RXQ_FUP | DWCEQOS_MTL_RXQ_FEP | DWCEQOS_MTL_RXQ_RSF;
1603 dwceqos_write(lp, REG_DWCEQOS_MTL_RXQ0_OPER, regval);
1604
1605 dwceqos_configure_flow_control(lp);
1606
1607 /* Initialize MAC */
1608 dwceqos_set_umac_addr(lp, lp->ndev->dev_addr, 0);
1609
1610 lp->eee_enabled = 0;
1611
1612 dwceqos_configure_clock(lp);
1613
1614 /* MMC counters */
1615
1616 /* probe implemented counters */
1617 dwceqos_write(lp, REG_DWCEQOS_MMC_RXIRQMASK, ~0u);
1618 dwceqos_write(lp, REG_DWCEQOS_MMC_TXIRQMASK, ~0u);
1619 lp->mmc_rx_counters_mask = dwceqos_read(lp, REG_DWCEQOS_MMC_RXIRQMASK);
1620 lp->mmc_tx_counters_mask = dwceqos_read(lp, REG_DWCEQOS_MMC_TXIRQMASK);
1621
1622 dwceqos_write(lp, REG_DWCEQOS_MMC_CTRL, DWCEQOS_MMC_CTRL_CNTRST |
1623 DWCEQOS_MMC_CTRL_RSTONRD);
1624 dwceqos_enable_mmc_interrupt(lp);
1625
1626 /* Enable Interrupts */
1627 dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_IE,
1628 DWCEQOS_DMA_CH0_IE_NIE |
1629 DWCEQOS_DMA_CH0_IE_RIE | DWCEQOS_DMA_CH0_IE_TIE |
1630 DWCEQOS_DMA_CH0_IE_AIE |
1631 DWCEQOS_DMA_CH0_IE_FBEE);
1632
1633 dwceqos_write(lp, REG_DWCEQOS_MAC_IE, 0);
1634
1635 dwceqos_write(lp, REG_DWCEQOS_MAC_CFG, DWCEQOS_MAC_CFG_IPC |
1636 DWCEQOS_MAC_CFG_DM | DWCEQOS_MAC_CFG_TE | DWCEQOS_MAC_CFG_RE);
1637
1638 /* Start TX DMA */
1639 regval = dwceqos_read(lp, REG_DWCEQOS_DMA_CH0_TX_CTRL);
1640 dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_TX_CTRL,
1641 regval | DWCEQOS_DMA_CH_CTRL_START);
1642
1643 /* Enable MAC TX/RX */
1644 regval = dwceqos_read(lp, REG_DWCEQOS_MAC_CFG);
1645 dwceqos_write(lp, REG_DWCEQOS_MAC_CFG,
1646 regval | DWCEQOS_MAC_CFG_TE | DWCEQOS_MAC_CFG_RE);
Lars Perssoncd5e4122016-02-29 16:22:34 +01001647
1648 lp->phy_defer = false;
Philippe Reynesce554d32016-06-25 23:05:15 +02001649 mutex_lock(&ndev->phydev->lock);
1650 phy_read_status(ndev->phydev);
Lars Perssoncd5e4122016-02-29 16:22:34 +01001651 dwceqos_adjust_link(lp->ndev);
Philippe Reynesce554d32016-06-25 23:05:15 +02001652 mutex_unlock(&ndev->phydev->lock);
Lars Persson077742d2015-07-28 12:01:48 +02001653}
1654
1655static void dwceqos_tx_reclaim(unsigned long data)
1656{
1657 struct net_device *ndev = (struct net_device *)data;
1658 struct net_local *lp = netdev_priv(ndev);
1659 unsigned int tx_bytes = 0;
1660 unsigned int tx_packets = 0;
1661
1662 spin_lock(&lp->tx_lock);
1663
1664 while (lp->tx_free < DWCEQOS_TX_DCNT) {
1665 struct dwceqos_dma_desc *dd = &lp->tx_descs[lp->tx_cur];
1666 struct ring_desc *rd = &lp->tx_skb[lp->tx_cur];
1667
1668 /* Descriptor still being held by DMA ? */
1669 if (dd->des3 & DWCEQOS_DMA_TDES3_OWN)
1670 break;
1671
1672 if (rd->mapping)
1673 dma_unmap_single(ndev->dev.parent, rd->mapping, rd->len,
1674 DMA_TO_DEVICE);
1675
1676 if (unlikely(rd->skb)) {
1677 ++tx_packets;
1678 tx_bytes += rd->skb->len;
1679 dev_consume_skb_any(rd->skb);
1680 }
1681
1682 rd->skb = NULL;
1683 rd->mapping = 0;
1684 lp->tx_free++;
1685 lp->tx_cur = (lp->tx_cur + 1) % DWCEQOS_TX_DCNT;
1686
1687 if ((dd->des3 & DWCEQOS_DMA_TDES3_LD) &&
1688 (dd->des3 & DWCEQOS_DMA_RDES3_ES)) {
1689 if (netif_msg_tx_err(lp))
1690 netdev_err(ndev, "TX Error, TDES3 = 0x%x\n",
1691 dd->des3);
1692 if (netif_msg_hw(lp))
1693 print_status(lp);
1694 }
1695 }
1696 spin_unlock(&lp->tx_lock);
1697
1698 netdev_completed_queue(ndev, tx_packets, tx_bytes);
1699
1700 dwceqos_dma_enable_txirq(lp);
1701 netif_wake_queue(ndev);
1702}
1703
1704static int dwceqos_rx(struct net_local *lp, int budget)
1705{
1706 struct sk_buff *skb;
1707 u32 tot_size = 0;
1708 unsigned int n_packets = 0;
1709 unsigned int n_descs = 0;
1710 u32 len;
1711
1712 struct dwceqos_dma_desc *dd;
1713 struct sk_buff *new_skb;
1714 dma_addr_t new_skb_baddr = 0;
1715
1716 while (n_descs < budget) {
1717 if (!dwceqos_packet_avail(lp))
1718 break;
1719
1720 new_skb = netdev_alloc_skb(lp->ndev, DWCEQOS_RX_BUF_SIZE);
1721 if (!new_skb) {
1722 netdev_err(lp->ndev, "no memory for new sk_buff\n");
1723 break;
1724 }
1725
1726 /* Get dma handle of skb->data */
1727 new_skb_baddr = (u32)dma_map_single(lp->ndev->dev.parent,
1728 new_skb->data,
1729 DWCEQOS_RX_BUF_SIZE,
1730 DMA_FROM_DEVICE);
1731 if (dma_mapping_error(lp->ndev->dev.parent, new_skb_baddr)) {
1732 netdev_err(lp->ndev, "DMA map error\n");
1733 dev_kfree_skb(new_skb);
1734 break;
1735 }
1736
1737 /* Read descriptor data after reading owner bit. */
1738 dma_rmb();
1739
1740 dd = &lp->rx_descs[lp->rx_cur];
1741 len = DWCEQOS_DMA_RDES3_PL(dd->des3);
1742 skb = lp->rx_skb[lp->rx_cur].skb;
1743
1744 /* Unmap old buffer */
1745 dma_unmap_single(lp->ndev->dev.parent,
1746 lp->rx_skb[lp->rx_cur].mapping,
1747 lp->rx_skb[lp->rx_cur].len, DMA_FROM_DEVICE);
1748
1749 /* Discard packet on reception error or bad checksum */
1750 if ((dd->des3 & DWCEQOS_DMA_RDES3_ES) ||
1751 (dd->des1 & DWCEQOS_DMA_RDES1_IPCE)) {
1752 dev_kfree_skb(skb);
1753 skb = NULL;
1754 } else {
1755 skb_put(skb, len);
1756 skb->protocol = eth_type_trans(skb, lp->ndev);
1757 switch (dd->des1 & DWCEQOS_DMA_RDES1_PT) {
1758 case DWCEQOS_DMA_RDES1_PT_UDP:
1759 case DWCEQOS_DMA_RDES1_PT_TCP:
1760 case DWCEQOS_DMA_RDES1_PT_ICMP:
1761 skb->ip_summed = CHECKSUM_UNNECESSARY;
1762 break;
1763 default:
1764 skb->ip_summed = CHECKSUM_NONE;
1765 break;
1766 }
1767 }
1768
1769 if (unlikely(!skb)) {
1770 if (netif_msg_rx_err(lp))
1771 netdev_dbg(lp->ndev, "rx error: des3=%X\n",
1772 lp->rx_descs[lp->rx_cur].des3);
1773 } else {
1774 tot_size += skb->len;
1775 n_packets++;
1776
1777 netif_receive_skb(skb);
1778 }
1779
1780 lp->rx_descs[lp->rx_cur].des0 = new_skb_baddr;
1781 lp->rx_descs[lp->rx_cur].des1 = 0;
1782 lp->rx_descs[lp->rx_cur].des2 = 0;
1783 /* The DMA must observe des0/1/2 written before des3. */
1784 wmb();
1785 lp->rx_descs[lp->rx_cur].des3 = DWCEQOS_DMA_RDES3_INTE |
1786 DWCEQOS_DMA_RDES3_OWN |
1787 DWCEQOS_DMA_RDES3_BUF1V;
1788
1789 lp->rx_skb[lp->rx_cur].mapping = new_skb_baddr;
1790 lp->rx_skb[lp->rx_cur].len = DWCEQOS_RX_BUF_SIZE;
1791 lp->rx_skb[lp->rx_cur].skb = new_skb;
1792
1793 n_descs++;
1794 lp->rx_cur = (lp->rx_cur + 1) % DWCEQOS_RX_DCNT;
1795 }
1796
1797 /* Make sure any ownership update is written to the descriptors before
1798 * DMA wakeup.
1799 */
1800 wmb();
1801
1802 dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_STA, DWCEQOS_DMA_CH0_IS_RI);
1803 /* Wake up RX by writing tail pointer */
1804 dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_RXDESC_TAIL,
1805 lp->rx_descs_tail_addr);
1806
1807 return n_descs;
1808}
1809
1810static int dwceqos_rx_poll(struct napi_struct *napi, int budget)
1811{
1812 struct net_local *lp = container_of(napi, struct net_local, napi);
1813 int work_done = 0;
1814
1815 work_done = dwceqos_rx(lp, budget - work_done);
1816
1817 if (!dwceqos_packet_avail(lp) && work_done < budget) {
1818 napi_complete(napi);
1819 dwceqos_dma_enable_rxirq(lp);
1820 } else {
1821 work_done = budget;
1822 }
1823
1824 return work_done;
1825}
1826
1827/* Reinitialize function if a TX timed out */
1828static void dwceqos_reinit_for_txtimeout(struct work_struct *data)
1829{
1830 struct net_local *lp = container_of(data, struct net_local,
1831 txtimeout_reinit);
1832
1833 netdev_err(lp->ndev, "transmit timeout %d s, resetting...\n",
1834 DWCEQOS_TX_TIMEOUT);
1835
1836 if (netif_msg_hw(lp))
1837 print_status(lp);
1838
1839 rtnl_lock();
1840 dwceqos_stop(lp->ndev);
1841 dwceqos_open(lp->ndev);
1842 rtnl_unlock();
1843}
1844
1845/* DT Probing function called by main probe */
1846static inline int dwceqos_probe_config_dt(struct platform_device *pdev)
1847{
1848 struct net_device *ndev;
1849 struct net_local *lp;
1850 const void *mac_address;
1851 struct dwceqos_bus_cfg *bus_cfg;
1852 struct device_node *np = pdev->dev.of_node;
1853
1854 ndev = platform_get_drvdata(pdev);
1855 lp = netdev_priv(ndev);
1856 bus_cfg = &lp->bus_cfg;
1857
1858 /* Set the MAC address. */
1859 mac_address = of_get_mac_address(pdev->dev.of_node);
1860 if (mac_address)
1861 ether_addr_copy(ndev->dev_addr, mac_address);
1862
1863 /* These are all optional parameters */
1864 lp->en_tx_lpi_clockgating = of_property_read_bool(np,
1865 "snps,en-tx-lpi-clockgating");
1866 bus_cfg->en_lpi = of_property_read_bool(np, "snps,en-lpi");
1867 of_property_read_u32(np, "snps,write-requests",
1868 &bus_cfg->write_requests);
1869 of_property_read_u32(np, "snps,read-requests", &bus_cfg->read_requests);
1870 of_property_read_u32(np, "snps,burst-map", &bus_cfg->burst_map);
1871 of_property_read_u32(np, "snps,txpbl", &bus_cfg->tx_pbl);
1872 of_property_read_u32(np, "snps,rxpbl", &bus_cfg->rx_pbl);
1873
1874 netdev_dbg(ndev, "BusCfg: lpi:%u wr:%u rr:%u bm:%X rxpbl:%u txpbl:%d\n",
1875 bus_cfg->en_lpi,
1876 bus_cfg->write_requests,
1877 bus_cfg->read_requests,
1878 bus_cfg->burst_map,
1879 bus_cfg->rx_pbl,
1880 bus_cfg->tx_pbl);
1881
1882 return 0;
1883}
1884
1885static int dwceqos_open(struct net_device *ndev)
1886{
1887 struct net_local *lp = netdev_priv(ndev);
1888 int res;
1889
1890 dwceqos_reset_state(lp);
1891 res = dwceqos_descriptor_init(lp);
1892 if (res) {
1893 netdev_err(ndev, "Unable to allocate DMA memory, rc %d\n", res);
1894 return res;
1895 }
1896 netdev_reset_queue(ndev);
1897
Lars Perssoncd5e4122016-02-29 16:22:34 +01001898 /* The dwceqos reset state machine requires all phy clocks to complete,
1899 * hence the unusual init order with phy_start first.
1900 */
1901 lp->phy_defer = true;
Philippe Reynesce554d32016-06-25 23:05:15 +02001902 phy_start(ndev->phydev);
Rabin Vincent3647bc32016-02-02 09:39:02 +01001903 dwceqos_init_hw(lp);
Lars Persson077742d2015-07-28 12:01:48 +02001904 napi_enable(&lp->napi);
Lars Persson077742d2015-07-28 12:01:48 +02001905
1906 netif_start_queue(ndev);
1907 tasklet_enable(&lp->tx_bdreclaim_tasklet);
1908
1909 return 0;
1910}
1911
1912static bool dweqos_is_tx_dma_suspended(struct net_local *lp)
1913{
1914 u32 reg;
1915
1916 reg = dwceqos_read(lp, REG_DWCEQOS_DMA_DEBUG_ST0);
1917 reg = DMA_GET_TX_STATE_CH0(reg);
1918
1919 return reg == DMA_TX_CH_SUSPENDED;
1920}
1921
1922static void dwceqos_drain_dma(struct net_local *lp)
1923{
1924 /* Wait for all pending TX buffers to be sent. Upper limit based
1925 * on max frame size on a 10 Mbit link.
1926 */
1927 size_t limit = (DWCEQOS_TX_DCNT * 1250) / 100;
1928
1929 while (!dweqos_is_tx_dma_suspended(lp) && limit--)
1930 usleep_range(100, 200);
1931}
1932
1933static int dwceqos_stop(struct net_device *ndev)
1934{
1935 struct net_local *lp = netdev_priv(ndev);
1936
Lars Persson077742d2015-07-28 12:01:48 +02001937 tasklet_disable(&lp->tx_bdreclaim_tasklet);
Lars Persson077742d2015-07-28 12:01:48 +02001938 napi_disable(&lp->napi);
1939
Lars Perssond4dc35f2016-02-29 16:22:31 +01001940 /* Stop all tx before we drain the tx dma. */
1941 netif_tx_lock_bh(lp->ndev);
1942 netif_stop_queue(ndev);
1943 netif_tx_unlock_bh(lp->ndev);
Lars Persson077742d2015-07-28 12:01:48 +02001944
Lars Perssond4dc35f2016-02-29 16:22:31 +01001945 dwceqos_drain_dma(lp);
Lars Persson077742d2015-07-28 12:01:48 +02001946 dwceqos_reset_hw(lp);
Philippe Reynesce554d32016-06-25 23:05:15 +02001947 phy_stop(ndev->phydev);
Lars Perssond4dc35f2016-02-29 16:22:31 +01001948
Lars Persson077742d2015-07-28 12:01:48 +02001949 dwceqos_descriptor_free(lp);
Lars Persson077742d2015-07-28 12:01:48 +02001950
1951 return 0;
1952}
1953
1954static void dwceqos_dmadesc_set_ctx(struct net_local *lp,
1955 unsigned short gso_size)
1956{
1957 struct dwceqos_dma_desc *dd = &lp->tx_descs[lp->tx_next];
1958
1959 dd->des0 = 0;
1960 dd->des1 = 0;
1961 dd->des2 = gso_size;
1962 dd->des3 = DWCEQOS_DMA_TDES3_CTXT | DWCEQOS_DMA_TDES3_TCMSSV;
1963
1964 lp->tx_next = (lp->tx_next + 1) % DWCEQOS_TX_DCNT;
1965}
1966
1967static void dwceqos_tx_poll_demand(struct net_local *lp)
1968{
1969 dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_TXDESC_TAIL,
1970 lp->tx_descs_tail_addr);
1971}
1972
1973struct dwceqos_tx {
1974 size_t nr_descriptors;
1975 size_t initial_descriptor;
1976 size_t last_descriptor;
1977 size_t prev_gso_size;
1978 size_t network_header_len;
1979};
1980
1981static void dwceqos_tx_prepare(struct sk_buff *skb, struct net_local *lp,
1982 struct dwceqos_tx *tx)
1983{
1984 size_t n = 1;
1985 size_t i;
1986
1987 if (skb_is_gso(skb) && skb_shinfo(skb)->gso_size != lp->gso_size)
1988 ++n;
1989
1990 for (i = 0; i < skb_shinfo(skb)->nr_frags; ++i) {
1991 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1992
1993 n += (skb_frag_size(frag) + BYTES_PER_DMA_DESC - 1) /
1994 BYTES_PER_DMA_DESC;
1995 }
1996
1997 tx->nr_descriptors = n;
1998 tx->initial_descriptor = lp->tx_next;
1999 tx->last_descriptor = lp->tx_next;
2000 tx->prev_gso_size = lp->gso_size;
2001
2002 tx->network_header_len = skb_transport_offset(skb);
2003 if (skb_is_gso(skb))
2004 tx->network_header_len += tcp_hdrlen(skb);
2005}
2006
2007static int dwceqos_tx_linear(struct sk_buff *skb, struct net_local *lp,
2008 struct dwceqos_tx *tx)
2009{
2010 struct ring_desc *rd;
2011 struct dwceqos_dma_desc *dd;
2012 size_t payload_len;
2013 dma_addr_t dma_handle;
2014
2015 if (skb_is_gso(skb) && skb_shinfo(skb)->gso_size != lp->gso_size) {
2016 dwceqos_dmadesc_set_ctx(lp, skb_shinfo(skb)->gso_size);
2017 lp->gso_size = skb_shinfo(skb)->gso_size;
2018 }
2019
2020 dma_handle = dma_map_single(lp->ndev->dev.parent, skb->data,
2021 skb_headlen(skb), DMA_TO_DEVICE);
2022
2023 if (dma_mapping_error(lp->ndev->dev.parent, dma_handle)) {
2024 netdev_err(lp->ndev, "TX DMA Mapping error\n");
2025 return -ENOMEM;
2026 }
2027
2028 rd = &lp->tx_skb[lp->tx_next];
2029 dd = &lp->tx_descs[lp->tx_next];
2030
2031 rd->skb = NULL;
2032 rd->len = skb_headlen(skb);
2033 rd->mapping = dma_handle;
2034
2035 /* Set up DMA Descriptor */
2036 dd->des0 = dma_handle;
2037
2038 if (skb_is_gso(skb)) {
2039 payload_len = skb_headlen(skb) - tx->network_header_len;
2040
2041 if (payload_len)
2042 dd->des1 = dma_handle + tx->network_header_len;
2043 dd->des2 = tx->network_header_len |
2044 DWCEQOS_DMA_DES2_B2L(payload_len);
2045 dd->des3 = DWCEQOS_DMA_TDES3_TSE |
2046 DWCEQOS_DMA_DES3_THL((tcp_hdrlen(skb) / 4)) |
2047 (skb->len - tx->network_header_len);
2048 } else {
2049 dd->des1 = 0;
2050 dd->des2 = skb_headlen(skb);
2051 dd->des3 = skb->len;
2052
2053 switch (skb->ip_summed) {
2054 case CHECKSUM_PARTIAL:
2055 dd->des3 |= DWCEQOS_DMA_TDES3_CA;
2056 case CHECKSUM_NONE:
2057 case CHECKSUM_UNNECESSARY:
2058 case CHECKSUM_COMPLETE:
2059 default:
2060 break;
2061 }
2062 }
2063
2064 dd->des3 |= DWCEQOS_DMA_TDES3_FD;
2065 if (lp->tx_next != tx->initial_descriptor)
2066 dd->des3 |= DWCEQOS_DMA_TDES3_OWN;
2067
2068 tx->last_descriptor = lp->tx_next;
2069 lp->tx_next = (lp->tx_next + 1) % DWCEQOS_TX_DCNT;
2070
2071 return 0;
2072}
2073
2074static int dwceqos_tx_frags(struct sk_buff *skb, struct net_local *lp,
2075 struct dwceqos_tx *tx)
2076{
2077 struct ring_desc *rd = NULL;
2078 struct dwceqos_dma_desc *dd;
2079 dma_addr_t dma_handle;
2080 size_t i;
2081
2082 /* Setup more ring and DMA descriptor if the packet is fragmented */
2083 for (i = 0; i < skb_shinfo(skb)->nr_frags; ++i) {
2084 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2085 size_t frag_size;
2086 size_t consumed_size;
2087
2088 /* Map DMA Area */
2089 dma_handle = skb_frag_dma_map(lp->ndev->dev.parent, frag, 0,
2090 skb_frag_size(frag),
2091 DMA_TO_DEVICE);
2092 if (dma_mapping_error(lp->ndev->dev.parent, dma_handle)) {
2093 netdev_err(lp->ndev, "DMA Mapping error\n");
2094 return -ENOMEM;
2095 }
2096
2097 /* order-3 fragments span more than one descriptor. */
2098 frag_size = skb_frag_size(frag);
2099 consumed_size = 0;
2100 while (consumed_size < frag_size) {
2101 size_t dma_size = min_t(size_t, 16376,
2102 frag_size - consumed_size);
2103
2104 rd = &lp->tx_skb[lp->tx_next];
2105 memset(rd, 0, sizeof(*rd));
2106
2107 dd = &lp->tx_descs[lp->tx_next];
2108
2109 /* Set DMA Descriptor fields */
Lars Perssond4618732016-01-12 15:28:13 +01002110 dd->des0 = dma_handle + consumed_size;
Lars Persson077742d2015-07-28 12:01:48 +02002111 dd->des1 = 0;
2112 dd->des2 = dma_size;
2113
2114 if (skb_is_gso(skb))
2115 dd->des3 = (skb->len - tx->network_header_len);
2116 else
2117 dd->des3 = skb->len;
2118
2119 dd->des3 |= DWCEQOS_DMA_TDES3_OWN;
2120
2121 tx->last_descriptor = lp->tx_next;
2122 lp->tx_next = (lp->tx_next + 1) % DWCEQOS_TX_DCNT;
2123 consumed_size += dma_size;
2124 }
2125
2126 rd->len = skb_frag_size(frag);
2127 rd->mapping = dma_handle;
2128 }
2129
2130 return 0;
2131}
2132
2133static void dwceqos_tx_finalize(struct sk_buff *skb, struct net_local *lp,
2134 struct dwceqos_tx *tx)
2135{
2136 lp->tx_descs[tx->last_descriptor].des3 |= DWCEQOS_DMA_TDES3_LD;
2137 lp->tx_descs[tx->last_descriptor].des2 |= DWCEQOS_DMA_TDES2_IOC;
2138
2139 lp->tx_skb[tx->last_descriptor].skb = skb;
2140
2141 /* Make all descriptor updates visible to the DMA before setting the
2142 * owner bit.
2143 */
2144 wmb();
2145
2146 lp->tx_descs[tx->initial_descriptor].des3 |= DWCEQOS_DMA_TDES3_OWN;
2147
2148 /* Make the owner bit visible before TX wakeup. */
2149 wmb();
2150
2151 dwceqos_tx_poll_demand(lp);
2152}
2153
2154static void dwceqos_tx_rollback(struct net_local *lp, struct dwceqos_tx *tx)
2155{
2156 size_t i = tx->initial_descriptor;
2157
2158 while (i != lp->tx_next) {
2159 if (lp->tx_skb[i].mapping)
2160 dma_unmap_single(lp->ndev->dev.parent,
2161 lp->tx_skb[i].mapping,
2162 lp->tx_skb[i].len,
2163 DMA_TO_DEVICE);
2164
2165 lp->tx_skb[i].mapping = 0;
2166 lp->tx_skb[i].skb = NULL;
2167
2168 memset(&lp->tx_descs[i], 0, sizeof(lp->tx_descs[i]));
2169
2170 i = (i + 1) % DWCEQOS_TX_DCNT;
2171 }
2172
2173 lp->tx_next = tx->initial_descriptor;
2174 lp->gso_size = tx->prev_gso_size;
2175}
2176
2177static int dwceqos_start_xmit(struct sk_buff *skb, struct net_device *ndev)
2178{
2179 struct net_local *lp = netdev_priv(ndev);
2180 struct dwceqos_tx trans;
2181 int err;
2182
2183 dwceqos_tx_prepare(skb, lp, &trans);
2184 if (lp->tx_free < trans.nr_descriptors) {
2185 netif_stop_queue(ndev);
2186 return NETDEV_TX_BUSY;
2187 }
2188
2189 err = dwceqos_tx_linear(skb, lp, &trans);
2190 if (err)
2191 goto tx_error;
2192
2193 err = dwceqos_tx_frags(skb, lp, &trans);
2194 if (err)
2195 goto tx_error;
2196
2197 WARN_ON(lp->tx_next !=
2198 ((trans.initial_descriptor + trans.nr_descriptors) %
2199 DWCEQOS_TX_DCNT));
2200
Lars Persson077742d2015-07-28 12:01:48 +02002201 spin_lock_bh(&lp->tx_lock);
2202 lp->tx_free -= trans.nr_descriptors;
Rabin Vincent8afb6c42016-02-29 16:22:30 +01002203 dwceqos_tx_finalize(skb, lp, &trans);
2204 netdev_sent_queue(ndev, skb->len);
Lars Persson077742d2015-07-28 12:01:48 +02002205 spin_unlock_bh(&lp->tx_lock);
2206
Florian Westphal860e9532016-05-03 16:33:13 +02002207 netif_trans_update(ndev);
Lars Persson077742d2015-07-28 12:01:48 +02002208 return 0;
2209
2210tx_error:
2211 dwceqos_tx_rollback(lp, &trans);
2212 dev_kfree_skb(skb);
2213 return 0;
2214}
2215
2216/* Set MAC address and then update HW accordingly */
2217static int dwceqos_set_mac_address(struct net_device *ndev, void *addr)
2218{
2219 struct net_local *lp = netdev_priv(ndev);
2220 struct sockaddr *hwaddr = (struct sockaddr *)addr;
2221
2222 if (netif_running(ndev))
2223 return -EBUSY;
2224
2225 if (!is_valid_ether_addr(hwaddr->sa_data))
2226 return -EADDRNOTAVAIL;
2227
2228 memcpy(ndev->dev_addr, hwaddr->sa_data, ndev->addr_len);
2229
2230 dwceqos_set_umac_addr(lp, lp->ndev->dev_addr, 0);
2231 return 0;
2232}
2233
2234static void dwceqos_tx_timeout(struct net_device *ndev)
2235{
2236 struct net_local *lp = netdev_priv(ndev);
2237
2238 queue_work(lp->txtimeout_handler_wq, &lp->txtimeout_reinit);
2239}
2240
2241static void dwceqos_set_umac_addr(struct net_local *lp, unsigned char *addr,
2242 unsigned int reg_n)
2243{
2244 unsigned long data;
2245
2246 data = (addr[5] << 8) | addr[4];
2247 dwceqos_write(lp, DWCEQOS_ADDR_HIGH(reg_n),
2248 data | DWCEQOS_MAC_MAC_ADDR_HI_EN);
2249 data = (addr[3] << 24) | (addr[2] << 16) | (addr[1] << 8) | addr[0];
2250 dwceqos_write(lp, DWCEQOS_ADDR_LOW(reg_n), data);
2251}
2252
2253static void dwceqos_disable_umac_addr(struct net_local *lp, unsigned int reg_n)
2254{
2255 /* Do not disable MAC address 0 */
2256 if (reg_n != 0)
2257 dwceqos_write(lp, DWCEQOS_ADDR_HIGH(reg_n), 0);
2258}
2259
2260static void dwceqos_set_rx_mode(struct net_device *ndev)
2261{
2262 struct net_local *lp = netdev_priv(ndev);
2263 u32 regval = 0;
2264 u32 mc_filter[2];
2265 int reg = 1;
2266 struct netdev_hw_addr *ha;
2267 unsigned int max_mac_addr;
2268
2269 max_mac_addr = DWCEQOS_MAX_PERFECT_ADDRESSES(lp->feature1);
2270
2271 if (ndev->flags & IFF_PROMISC) {
2272 regval = DWCEQOS_MAC_PKT_FILT_PR;
2273 } else if (((netdev_mc_count(ndev) > DWCEQOS_HASH_TABLE_SIZE) ||
2274 (ndev->flags & IFF_ALLMULTI))) {
2275 regval = DWCEQOS_MAC_PKT_FILT_PM;
2276 dwceqos_write(lp, REG_DWCEQOS_HASTABLE_LO, 0xffffffff);
2277 dwceqos_write(lp, REG_DWCEQOS_HASTABLE_HI, 0xffffffff);
2278 } else if (!netdev_mc_empty(ndev)) {
2279 regval = DWCEQOS_MAC_PKT_FILT_HMC;
2280 memset(mc_filter, 0, sizeof(mc_filter));
2281 netdev_for_each_mc_addr(ha, ndev) {
2282 /* The upper 6 bits of the calculated CRC are used to
2283 * index the contens of the hash table
2284 */
2285 int bit_nr = bitrev32(~crc32_le(~0, ha->addr, 6)) >> 26;
2286 /* The most significant bit determines the register
2287 * to use (H/L) while the other 5 bits determine
2288 * the bit within the register.
2289 */
2290 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
2291 }
2292 dwceqos_write(lp, REG_DWCEQOS_HASTABLE_LO, mc_filter[0]);
2293 dwceqos_write(lp, REG_DWCEQOS_HASTABLE_HI, mc_filter[1]);
2294 }
2295 if (netdev_uc_count(ndev) > max_mac_addr) {
2296 regval |= DWCEQOS_MAC_PKT_FILT_PR;
2297 } else {
2298 netdev_for_each_uc_addr(ha, ndev) {
2299 dwceqos_set_umac_addr(lp, ha->addr, reg);
2300 reg++;
2301 }
2302 for (; reg < DWCEQOS_MAX_PERFECT_ADDRESSES(lp->feature1); reg++)
2303 dwceqos_disable_umac_addr(lp, reg);
2304 }
2305 dwceqos_write(lp, REG_DWCEQOS_MAC_PKT_FILT, regval);
2306}
2307
2308#ifdef CONFIG_NET_POLL_CONTROLLER
2309static void dwceqos_poll_controller(struct net_device *ndev)
2310{
2311 disable_irq(ndev->irq);
2312 dwceqos_interrupt(ndev->irq, ndev);
2313 enable_irq(ndev->irq);
2314}
2315#endif
2316
2317static void dwceqos_read_mmc_counters(struct net_local *lp, u32 rx_mask,
2318 u32 tx_mask)
2319{
2320 if (tx_mask & BIT(27))
2321 lp->mmc_counters.txlpitranscntr +=
2322 dwceqos_read(lp, DWC_MMC_TXLPITRANSCNTR);
2323 if (tx_mask & BIT(26))
2324 lp->mmc_counters.txpiuscntr +=
2325 dwceqos_read(lp, DWC_MMC_TXLPIUSCNTR);
2326 if (tx_mask & BIT(25))
2327 lp->mmc_counters.txoversize_g +=
2328 dwceqos_read(lp, DWC_MMC_TXOVERSIZE_G);
2329 if (tx_mask & BIT(24))
2330 lp->mmc_counters.txvlanpackets_g +=
2331 dwceqos_read(lp, DWC_MMC_TXVLANPACKETS_G);
2332 if (tx_mask & BIT(23))
2333 lp->mmc_counters.txpausepackets +=
2334 dwceqos_read(lp, DWC_MMC_TXPAUSEPACKETS);
2335 if (tx_mask & BIT(22))
2336 lp->mmc_counters.txexcessdef +=
2337 dwceqos_read(lp, DWC_MMC_TXEXCESSDEF);
2338 if (tx_mask & BIT(21))
2339 lp->mmc_counters.txpacketcount_g +=
2340 dwceqos_read(lp, DWC_MMC_TXPACKETCOUNT_G);
2341 if (tx_mask & BIT(20))
2342 lp->mmc_counters.txoctetcount_g +=
2343 dwceqos_read(lp, DWC_MMC_TXOCTETCOUNT_G);
2344 if (tx_mask & BIT(19))
2345 lp->mmc_counters.txcarriererror +=
2346 dwceqos_read(lp, DWC_MMC_TXCARRIERERROR);
2347 if (tx_mask & BIT(18))
2348 lp->mmc_counters.txexcesscol +=
2349 dwceqos_read(lp, DWC_MMC_TXEXCESSCOL);
2350 if (tx_mask & BIT(17))
2351 lp->mmc_counters.txlatecol +=
2352 dwceqos_read(lp, DWC_MMC_TXLATECOL);
2353 if (tx_mask & BIT(16))
2354 lp->mmc_counters.txdeferred +=
2355 dwceqos_read(lp, DWC_MMC_TXDEFERRED);
2356 if (tx_mask & BIT(15))
2357 lp->mmc_counters.txmulticol_g +=
2358 dwceqos_read(lp, DWC_MMC_TXMULTICOL_G);
2359 if (tx_mask & BIT(14))
2360 lp->mmc_counters.txsinglecol_g +=
2361 dwceqos_read(lp, DWC_MMC_TXSINGLECOL_G);
2362 if (tx_mask & BIT(13))
2363 lp->mmc_counters.txunderflowerror +=
2364 dwceqos_read(lp, DWC_MMC_TXUNDERFLOWERROR);
2365 if (tx_mask & BIT(12))
2366 lp->mmc_counters.txbroadcastpackets_gb +=
2367 dwceqos_read(lp, DWC_MMC_TXBROADCASTPACKETS_GB);
2368 if (tx_mask & BIT(11))
2369 lp->mmc_counters.txmulticastpackets_gb +=
2370 dwceqos_read(lp, DWC_MMC_TXMULTICASTPACKETS_GB);
2371 if (tx_mask & BIT(10))
2372 lp->mmc_counters.txunicastpackets_gb +=
2373 dwceqos_read(lp, DWC_MMC_TXUNICASTPACKETS_GB);
2374 if (tx_mask & BIT(9))
2375 lp->mmc_counters.tx1024tomaxoctets_gb +=
2376 dwceqos_read(lp, DWC_MMC_TX1024TOMAXOCTETS_GB);
2377 if (tx_mask & BIT(8))
2378 lp->mmc_counters.tx512to1023octets_gb +=
2379 dwceqos_read(lp, DWC_MMC_TX512TO1023OCTETS_GB);
2380 if (tx_mask & BIT(7))
2381 lp->mmc_counters.tx256to511octets_gb +=
2382 dwceqos_read(lp, DWC_MMC_TX256TO511OCTETS_GB);
2383 if (tx_mask & BIT(6))
2384 lp->mmc_counters.tx128to255octets_gb +=
2385 dwceqos_read(lp, DWC_MMC_TX128TO255OCTETS_GB);
2386 if (tx_mask & BIT(5))
2387 lp->mmc_counters.tx65to127octets_gb +=
2388 dwceqos_read(lp, DWC_MMC_TX65TO127OCTETS_GB);
2389 if (tx_mask & BIT(4))
2390 lp->mmc_counters.tx64octets_gb +=
2391 dwceqos_read(lp, DWC_MMC_TX64OCTETS_GB);
2392 if (tx_mask & BIT(3))
2393 lp->mmc_counters.txmulticastpackets_g +=
2394 dwceqos_read(lp, DWC_MMC_TXMULTICASTPACKETS_G);
2395 if (tx_mask & BIT(2))
2396 lp->mmc_counters.txbroadcastpackets_g +=
2397 dwceqos_read(lp, DWC_MMC_TXBROADCASTPACKETS_G);
2398 if (tx_mask & BIT(1))
2399 lp->mmc_counters.txpacketcount_gb +=
2400 dwceqos_read(lp, DWC_MMC_TXPACKETCOUNT_GB);
2401 if (tx_mask & BIT(0))
2402 lp->mmc_counters.txoctetcount_gb +=
2403 dwceqos_read(lp, DWC_MMC_TXOCTETCOUNT_GB);
2404
2405 if (rx_mask & BIT(27))
2406 lp->mmc_counters.rxlpitranscntr +=
2407 dwceqos_read(lp, DWC_MMC_RXLPITRANSCNTR);
2408 if (rx_mask & BIT(26))
2409 lp->mmc_counters.rxlpiuscntr +=
2410 dwceqos_read(lp, DWC_MMC_RXLPIUSCNTR);
2411 if (rx_mask & BIT(25))
2412 lp->mmc_counters.rxctrlpackets_g +=
2413 dwceqos_read(lp, DWC_MMC_RXCTRLPACKETS_G);
2414 if (rx_mask & BIT(24))
2415 lp->mmc_counters.rxrcverror +=
2416 dwceqos_read(lp, DWC_MMC_RXRCVERROR);
2417 if (rx_mask & BIT(23))
2418 lp->mmc_counters.rxwatchdog +=
2419 dwceqos_read(lp, DWC_MMC_RXWATCHDOG);
2420 if (rx_mask & BIT(22))
2421 lp->mmc_counters.rxvlanpackets_gb +=
2422 dwceqos_read(lp, DWC_MMC_RXVLANPACKETS_GB);
2423 if (rx_mask & BIT(21))
2424 lp->mmc_counters.rxfifooverflow +=
2425 dwceqos_read(lp, DWC_MMC_RXFIFOOVERFLOW);
2426 if (rx_mask & BIT(20))
2427 lp->mmc_counters.rxpausepackets +=
2428 dwceqos_read(lp, DWC_MMC_RXPAUSEPACKETS);
2429 if (rx_mask & BIT(19))
2430 lp->mmc_counters.rxoutofrangetype +=
2431 dwceqos_read(lp, DWC_MMC_RXOUTOFRANGETYPE);
2432 if (rx_mask & BIT(18))
2433 lp->mmc_counters.rxlengtherror +=
2434 dwceqos_read(lp, DWC_MMC_RXLENGTHERROR);
2435 if (rx_mask & BIT(17))
2436 lp->mmc_counters.rxunicastpackets_g +=
2437 dwceqos_read(lp, DWC_MMC_RXUNICASTPACKETS_G);
2438 if (rx_mask & BIT(16))
2439 lp->mmc_counters.rx1024tomaxoctets_gb +=
2440 dwceqos_read(lp, DWC_MMC_RX1024TOMAXOCTETS_GB);
2441 if (rx_mask & BIT(15))
2442 lp->mmc_counters.rx512to1023octets_gb +=
2443 dwceqos_read(lp, DWC_MMC_RX512TO1023OCTETS_GB);
2444 if (rx_mask & BIT(14))
2445 lp->mmc_counters.rx256to511octets_gb +=
2446 dwceqos_read(lp, DWC_MMC_RX256TO511OCTETS_GB);
2447 if (rx_mask & BIT(13))
2448 lp->mmc_counters.rx128to255octets_gb +=
2449 dwceqos_read(lp, DWC_MMC_RX128TO255OCTETS_GB);
2450 if (rx_mask & BIT(12))
2451 lp->mmc_counters.rx65to127octets_gb +=
2452 dwceqos_read(lp, DWC_MMC_RX65TO127OCTETS_GB);
2453 if (rx_mask & BIT(11))
2454 lp->mmc_counters.rx64octets_gb +=
2455 dwceqos_read(lp, DWC_MMC_RX64OCTETS_GB);
2456 if (rx_mask & BIT(10))
2457 lp->mmc_counters.rxoversize_g +=
2458 dwceqos_read(lp, DWC_MMC_RXOVERSIZE_G);
2459 if (rx_mask & BIT(9))
2460 lp->mmc_counters.rxundersize_g +=
2461 dwceqos_read(lp, DWC_MMC_RXUNDERSIZE_G);
2462 if (rx_mask & BIT(8))
2463 lp->mmc_counters.rxjabbererror +=
2464 dwceqos_read(lp, DWC_MMC_RXJABBERERROR);
2465 if (rx_mask & BIT(7))
2466 lp->mmc_counters.rxrunterror +=
2467 dwceqos_read(lp, DWC_MMC_RXRUNTERROR);
2468 if (rx_mask & BIT(6))
2469 lp->mmc_counters.rxalignmenterror +=
2470 dwceqos_read(lp, DWC_MMC_RXALIGNMENTERROR);
2471 if (rx_mask & BIT(5))
2472 lp->mmc_counters.rxcrcerror +=
2473 dwceqos_read(lp, DWC_MMC_RXCRCERROR);
2474 if (rx_mask & BIT(4))
2475 lp->mmc_counters.rxmulticastpackets_g +=
2476 dwceqos_read(lp, DWC_MMC_RXMULTICASTPACKETS_G);
2477 if (rx_mask & BIT(3))
2478 lp->mmc_counters.rxbroadcastpackets_g +=
2479 dwceqos_read(lp, DWC_MMC_RXBROADCASTPACKETS_G);
2480 if (rx_mask & BIT(2))
2481 lp->mmc_counters.rxoctetcount_g +=
2482 dwceqos_read(lp, DWC_MMC_RXOCTETCOUNT_G);
2483 if (rx_mask & BIT(1))
2484 lp->mmc_counters.rxoctetcount_gb +=
2485 dwceqos_read(lp, DWC_MMC_RXOCTETCOUNT_GB);
2486 if (rx_mask & BIT(0))
2487 lp->mmc_counters.rxpacketcount_gb +=
2488 dwceqos_read(lp, DWC_MMC_RXPACKETCOUNT_GB);
2489}
2490
2491static struct rtnl_link_stats64*
2492dwceqos_get_stats64(struct net_device *ndev, struct rtnl_link_stats64 *s)
2493{
2494 unsigned long flags;
2495 struct net_local *lp = netdev_priv(ndev);
2496 struct dwceqos_mmc_counters *hwstats = &lp->mmc_counters;
2497
2498 spin_lock_irqsave(&lp->stats_lock, flags);
2499 dwceqos_read_mmc_counters(lp, lp->mmc_rx_counters_mask,
2500 lp->mmc_tx_counters_mask);
2501 spin_unlock_irqrestore(&lp->stats_lock, flags);
2502
2503 s->rx_packets = hwstats->rxpacketcount_gb;
2504 s->rx_bytes = hwstats->rxoctetcount_gb;
2505 s->rx_errors = hwstats->rxpacketcount_gb -
2506 hwstats->rxbroadcastpackets_g -
2507 hwstats->rxmulticastpackets_g -
2508 hwstats->rxunicastpackets_g;
2509 s->multicast = hwstats->rxmulticastpackets_g;
2510 s->rx_length_errors = hwstats->rxlengtherror;
2511 s->rx_crc_errors = hwstats->rxcrcerror;
2512 s->rx_fifo_errors = hwstats->rxfifooverflow;
2513
2514 s->tx_packets = hwstats->txpacketcount_gb;
2515 s->tx_bytes = hwstats->txoctetcount_gb;
2516
2517 if (lp->mmc_tx_counters_mask & BIT(21))
2518 s->tx_errors = hwstats->txpacketcount_gb -
2519 hwstats->txpacketcount_g;
2520 else
2521 s->tx_errors = hwstats->txunderflowerror +
2522 hwstats->txcarriererror;
2523
2524 return s;
2525}
2526
2527static int
2528dwceqos_get_settings(struct net_device *ndev, struct ethtool_cmd *ecmd)
2529{
Philippe Reynesce554d32016-06-25 23:05:15 +02002530 struct phy_device *phydev = ndev->phydev;
Lars Persson077742d2015-07-28 12:01:48 +02002531
2532 if (!phydev)
2533 return -ENODEV;
2534
2535 return phy_ethtool_gset(phydev, ecmd);
2536}
2537
2538static int
2539dwceqos_set_settings(struct net_device *ndev, struct ethtool_cmd *ecmd)
2540{
Philippe Reynesce554d32016-06-25 23:05:15 +02002541 struct phy_device *phydev = ndev->phydev;
Lars Persson077742d2015-07-28 12:01:48 +02002542
2543 if (!phydev)
2544 return -ENODEV;
2545
2546 return phy_ethtool_sset(phydev, ecmd);
2547}
2548
2549static void
2550dwceqos_get_drvinfo(struct net_device *ndev, struct ethtool_drvinfo *ed)
2551{
2552 const struct net_local *lp = netdev_priv(ndev);
2553
2554 strcpy(ed->driver, lp->pdev->dev.driver->name);
2555 strcpy(ed->version, DRIVER_VERSION);
2556}
2557
2558static void dwceqos_get_pauseparam(struct net_device *ndev,
2559 struct ethtool_pauseparam *pp)
2560{
2561 const struct net_local *lp = netdev_priv(ndev);
2562
2563 pp->autoneg = lp->flowcontrol.autoneg;
2564 pp->tx_pause = lp->flowcontrol.tx;
2565 pp->rx_pause = lp->flowcontrol.rx;
2566}
2567
2568static int dwceqos_set_pauseparam(struct net_device *ndev,
2569 struct ethtool_pauseparam *pp)
2570{
2571 struct net_local *lp = netdev_priv(ndev);
2572 int ret = 0;
2573
2574 lp->flowcontrol.autoneg = pp->autoneg;
2575 if (pp->autoneg) {
Philippe Reynesce554d32016-06-25 23:05:15 +02002576 ndev->phydev->advertising |= ADVERTISED_Pause;
2577 ndev->phydev->advertising |= ADVERTISED_Asym_Pause;
Lars Persson077742d2015-07-28 12:01:48 +02002578 } else {
Philippe Reynesce554d32016-06-25 23:05:15 +02002579 ndev->phydev->advertising &= ~ADVERTISED_Pause;
2580 ndev->phydev->advertising &= ~ADVERTISED_Asym_Pause;
Lars Persson077742d2015-07-28 12:01:48 +02002581 lp->flowcontrol.rx = pp->rx_pause;
2582 lp->flowcontrol.tx = pp->tx_pause;
2583 }
2584
2585 if (netif_running(ndev))
Philippe Reynesce554d32016-06-25 23:05:15 +02002586 ret = phy_start_aneg(ndev->phydev);
Lars Persson077742d2015-07-28 12:01:48 +02002587
2588 return ret;
2589}
2590
2591static void dwceqos_get_strings(struct net_device *ndev, u32 stringset,
2592 u8 *data)
2593{
2594 size_t i;
2595
2596 if (stringset != ETH_SS_STATS)
2597 return;
2598
2599 for (i = 0; i < ARRAY_SIZE(dwceqos_ethtool_stats); ++i) {
2600 memcpy(data, dwceqos_ethtool_stats[i].stat_name,
2601 ETH_GSTRING_LEN);
2602 data += ETH_GSTRING_LEN;
2603 }
2604}
2605
2606static void dwceqos_get_ethtool_stats(struct net_device *ndev,
2607 struct ethtool_stats *stats, u64 *data)
2608{
2609 struct net_local *lp = netdev_priv(ndev);
2610 unsigned long flags;
2611 size_t i;
2612 u8 *mmcstat = (u8 *)&lp->mmc_counters;
2613
2614 spin_lock_irqsave(&lp->stats_lock, flags);
2615 dwceqos_read_mmc_counters(lp, lp->mmc_rx_counters_mask,
2616 lp->mmc_tx_counters_mask);
2617 spin_unlock_irqrestore(&lp->stats_lock, flags);
2618
2619 for (i = 0; i < ARRAY_SIZE(dwceqos_ethtool_stats); ++i) {
2620 memcpy(data,
2621 mmcstat + dwceqos_ethtool_stats[i].offset,
2622 sizeof(u64));
2623 data++;
2624 }
2625}
2626
2627static int dwceqos_get_sset_count(struct net_device *ndev, int sset)
2628{
2629 if (sset == ETH_SS_STATS)
2630 return ARRAY_SIZE(dwceqos_ethtool_stats);
2631
2632 return -EOPNOTSUPP;
2633}
2634
2635static void dwceqos_get_regs(struct net_device *dev, struct ethtool_regs *regs,
2636 void *space)
2637{
2638 const struct net_local *lp = netdev_priv(dev);
2639 u32 *reg_space = (u32 *)space;
2640 int reg_offset;
2641 int reg_ix = 0;
2642
2643 /* MAC registers */
2644 for (reg_offset = START_MAC_REG_OFFSET;
2645 reg_offset <= MAX_DMA_REG_OFFSET; reg_offset += 4) {
2646 reg_space[reg_ix] = dwceqos_read(lp, reg_offset);
2647 reg_ix++;
2648 }
2649 /* MTL registers */
2650 for (reg_offset = START_MTL_REG_OFFSET;
2651 reg_offset <= MAX_MTL_REG_OFFSET; reg_offset += 4) {
2652 reg_space[reg_ix] = dwceqos_read(lp, reg_offset);
2653 reg_ix++;
2654 }
2655
2656 /* DMA registers */
2657 for (reg_offset = START_DMA_REG_OFFSET;
2658 reg_offset <= MAX_DMA_REG_OFFSET; reg_offset += 4) {
2659 reg_space[reg_ix] = dwceqos_read(lp, reg_offset);
2660 reg_ix++;
2661 }
2662
2663 BUG_ON(4 * reg_ix > REG_SPACE_SIZE);
2664}
2665
2666static int dwceqos_get_regs_len(struct net_device *dev)
2667{
2668 return REG_SPACE_SIZE;
2669}
2670
2671static inline const char *dwceqos_get_rx_lpi_state(u32 lpi_ctrl)
2672{
2673 return (lpi_ctrl & DWCEQOS_MAC_LPI_CTRL_STATUS_RLPIST) ? "on" : "off";
2674}
2675
2676static inline const char *dwceqos_get_tx_lpi_state(u32 lpi_ctrl)
2677{
2678 return (lpi_ctrl & DWCEQOS_MAC_LPI_CTRL_STATUS_TLPIST) ? "on" : "off";
2679}
2680
2681static int dwceqos_get_eee(struct net_device *ndev, struct ethtool_eee *edata)
2682{
2683 struct net_local *lp = netdev_priv(ndev);
2684 u32 lpi_status;
2685 u32 lpi_enabled;
2686
2687 if (!(lp->feature0 & DWCEQOS_MAC_HW_FEATURE0_EEESEL))
2688 return -EOPNOTSUPP;
2689
2690 edata->eee_active = lp->eee_active;
2691 edata->eee_enabled = lp->eee_enabled;
2692 edata->tx_lpi_timer = dwceqos_read(lp, REG_DWCEQOS_MAC_LPI_ENTRY_TIMER);
2693 lpi_status = dwceqos_read(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS);
2694 lpi_enabled = !!(lpi_status & DWCEQOS_MAC_LPI_CTRL_STATUS_LIPTXA);
2695 edata->tx_lpi_enabled = lpi_enabled;
2696
2697 if (netif_msg_hw(lp)) {
2698 u32 regval;
2699
2700 regval = dwceqos_read(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS);
2701
2702 netdev_info(lp->ndev, "MAC LPI State: RX:%s TX:%s\n",
2703 dwceqos_get_rx_lpi_state(regval),
2704 dwceqos_get_tx_lpi_state(regval));
2705 }
2706
Philippe Reynesce554d32016-06-25 23:05:15 +02002707 return phy_ethtool_get_eee(ndev->phydev, edata);
Lars Persson077742d2015-07-28 12:01:48 +02002708}
2709
2710static int dwceqos_set_eee(struct net_device *ndev, struct ethtool_eee *edata)
2711{
2712 struct net_local *lp = netdev_priv(ndev);
2713 u32 regval;
2714 unsigned long flags;
2715
2716 if (!(lp->feature0 & DWCEQOS_MAC_HW_FEATURE0_EEESEL))
2717 return -EOPNOTSUPP;
2718
2719 if (edata->eee_enabled && !lp->eee_active)
2720 return -EOPNOTSUPP;
2721
2722 if (edata->tx_lpi_enabled) {
2723 if (edata->tx_lpi_timer < DWCEQOS_LPI_TIMER_MIN ||
2724 edata->tx_lpi_timer > DWCEQOS_LPI_TIMER_MAX)
2725 return -EINVAL;
2726 }
2727
2728 lp->eee_enabled = edata->eee_enabled;
2729
2730 if (edata->eee_enabled && edata->tx_lpi_enabled) {
2731 dwceqos_write(lp, REG_DWCEQOS_MAC_LPI_ENTRY_TIMER,
2732 edata->tx_lpi_timer);
2733
2734 spin_lock_irqsave(&lp->hw_lock, flags);
2735 regval = dwceqos_read(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS);
2736 regval |= DWCEQOS_LPI_CTRL_ENABLE_EEE;
2737 if (lp->en_tx_lpi_clockgating)
2738 regval |= DWCEQOS_MAC_LPI_CTRL_STATUS_LPITCSE;
2739 dwceqos_write(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS, regval);
2740 spin_unlock_irqrestore(&lp->hw_lock, flags);
2741 } else {
2742 spin_lock_irqsave(&lp->hw_lock, flags);
2743 regval = dwceqos_read(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS);
2744 regval &= ~DWCEQOS_LPI_CTRL_ENABLE_EEE;
2745 dwceqos_write(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS, regval);
2746 spin_unlock_irqrestore(&lp->hw_lock, flags);
2747 }
2748
Philippe Reynesce554d32016-06-25 23:05:15 +02002749 return phy_ethtool_set_eee(ndev->phydev, edata);
Lars Persson077742d2015-07-28 12:01:48 +02002750}
2751
2752static u32 dwceqos_get_msglevel(struct net_device *ndev)
2753{
2754 const struct net_local *lp = netdev_priv(ndev);
2755
2756 return lp->msg_enable;
2757}
2758
2759static void dwceqos_set_msglevel(struct net_device *ndev, u32 msglevel)
2760{
2761 struct net_local *lp = netdev_priv(ndev);
2762
2763 lp->msg_enable = msglevel;
2764}
2765
2766static struct ethtool_ops dwceqos_ethtool_ops = {
2767 .get_settings = dwceqos_get_settings,
2768 .set_settings = dwceqos_set_settings,
2769 .get_drvinfo = dwceqos_get_drvinfo,
2770 .get_link = ethtool_op_get_link,
2771 .get_pauseparam = dwceqos_get_pauseparam,
2772 .set_pauseparam = dwceqos_set_pauseparam,
2773 .get_strings = dwceqos_get_strings,
2774 .get_ethtool_stats = dwceqos_get_ethtool_stats,
2775 .get_sset_count = dwceqos_get_sset_count,
2776 .get_regs = dwceqos_get_regs,
2777 .get_regs_len = dwceqos_get_regs_len,
2778 .get_eee = dwceqos_get_eee,
2779 .set_eee = dwceqos_set_eee,
2780 .get_msglevel = dwceqos_get_msglevel,
2781 .set_msglevel = dwceqos_set_msglevel,
2782};
2783
2784static struct net_device_ops netdev_ops = {
2785 .ndo_open = dwceqos_open,
2786 .ndo_stop = dwceqos_stop,
2787 .ndo_start_xmit = dwceqos_start_xmit,
2788 .ndo_set_rx_mode = dwceqos_set_rx_mode,
2789 .ndo_set_mac_address = dwceqos_set_mac_address,
2790#ifdef CONFIG_NET_POLL_CONTROLLER
2791 .ndo_poll_controller = dwceqos_poll_controller,
2792#endif
2793 .ndo_do_ioctl = dwceqos_ioctl,
2794 .ndo_tx_timeout = dwceqos_tx_timeout,
2795 .ndo_get_stats64 = dwceqos_get_stats64,
2796};
2797
2798static const struct of_device_id dwceq_of_match[] = {
2799 { .compatible = "snps,dwc-qos-ethernet-4.10", },
2800 {}
2801};
2802MODULE_DEVICE_TABLE(of, dwceq_of_match);
2803
2804static int dwceqos_probe(struct platform_device *pdev)
2805{
2806 struct resource *r_mem = NULL;
2807 struct net_device *ndev;
2808 struct net_local *lp;
2809 int ret = -ENXIO;
2810
2811 r_mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2812 if (!r_mem) {
2813 dev_err(&pdev->dev, "no IO resource defined.\n");
2814 return -ENXIO;
2815 }
2816
2817 ndev = alloc_etherdev(sizeof(*lp));
2818 if (!ndev) {
2819 dev_err(&pdev->dev, "etherdev allocation failed.\n");
2820 return -ENOMEM;
2821 }
2822
2823 SET_NETDEV_DEV(ndev, &pdev->dev);
2824
2825 lp = netdev_priv(ndev);
2826 lp->ndev = ndev;
2827 lp->pdev = pdev;
2828 lp->msg_enable = netif_msg_init(debug, DWCEQOS_MSG_DEFAULT);
2829
2830 spin_lock_init(&lp->tx_lock);
2831 spin_lock_init(&lp->hw_lock);
2832 spin_lock_init(&lp->stats_lock);
2833
2834 lp->apb_pclk = devm_clk_get(&pdev->dev, "apb_pclk");
2835 if (IS_ERR(lp->apb_pclk)) {
2836 dev_err(&pdev->dev, "apb_pclk clock not found.\n");
2837 ret = PTR_ERR(lp->apb_pclk);
2838 goto err_out_free_netdev;
2839 }
2840
2841 ret = clk_prepare_enable(lp->apb_pclk);
2842 if (ret) {
2843 dev_err(&pdev->dev, "Unable to enable APER clock.\n");
2844 goto err_out_free_netdev;
2845 }
2846
2847 lp->baseaddr = devm_ioremap_resource(&pdev->dev, r_mem);
2848 if (IS_ERR(lp->baseaddr)) {
2849 dev_err(&pdev->dev, "failed to map baseaddress.\n");
2850 ret = PTR_ERR(lp->baseaddr);
2851 goto err_out_clk_dis_aper;
2852 }
2853
2854 ndev->irq = platform_get_irq(pdev, 0);
2855 ndev->watchdog_timeo = DWCEQOS_TX_TIMEOUT * HZ;
2856 ndev->netdev_ops = &netdev_ops;
2857 ndev->ethtool_ops = &dwceqos_ethtool_ops;
2858 ndev->base_addr = r_mem->start;
2859
2860 dwceqos_get_hwfeatures(lp);
2861 dwceqos_mdio_set_csr(lp);
2862
2863 ndev->hw_features = NETIF_F_SG;
2864
2865 if (lp->feature1 & DWCEQOS_MAC_HW_FEATURE1_TSOEN)
2866 ndev->hw_features |= NETIF_F_TSO | NETIF_F_TSO6;
2867
2868 if (lp->feature0 & DWCEQOS_MAC_HW_FEATURE0_TXCOESEL)
2869 ndev->hw_features |= NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
2870
2871 if (lp->feature0 & DWCEQOS_MAC_HW_FEATURE0_RXCOESEL)
2872 ndev->hw_features |= NETIF_F_RXCSUM;
2873
2874 ndev->features = ndev->hw_features;
2875
2876 netif_napi_add(ndev, &lp->napi, dwceqos_rx_poll, NAPI_POLL_WEIGHT);
2877
2878 ret = register_netdev(ndev);
2879 if (ret) {
2880 dev_err(&pdev->dev, "Cannot register net device, aborting.\n");
2881 goto err_out_clk_dis_aper;
2882 }
2883
2884 lp->phy_ref_clk = devm_clk_get(&pdev->dev, "phy_ref_clk");
2885 if (IS_ERR(lp->phy_ref_clk)) {
2886 dev_err(&pdev->dev, "phy_ref_clk clock not found.\n");
2887 ret = PTR_ERR(lp->phy_ref_clk);
2888 goto err_out_unregister_netdev;
2889 }
2890
2891 ret = clk_prepare_enable(lp->phy_ref_clk);
2892 if (ret) {
2893 dev_err(&pdev->dev, "Unable to enable device clock.\n");
2894 goto err_out_unregister_netdev;
2895 }
2896
2897 lp->phy_node = of_parse_phandle(lp->pdev->dev.of_node,
2898 "phy-handle", 0);
2899 if (!lp->phy_node && of_phy_is_fixed_link(lp->pdev->dev.of_node)) {
2900 ret = of_phy_register_fixed_link(lp->pdev->dev.of_node);
2901 if (ret < 0) {
2902 dev_err(&pdev->dev, "invalid fixed-link");
2903 goto err_out_unregister_netdev;
2904 }
2905
2906 lp->phy_node = of_node_get(lp->pdev->dev.of_node);
2907 }
2908
2909 ret = of_get_phy_mode(lp->pdev->dev.of_node);
2910 if (ret < 0) {
2911 dev_err(&lp->pdev->dev, "error in getting phy i/f\n");
2912 goto err_out_unregister_clk_notifier;
2913 }
2914
2915 lp->phy_interface = ret;
2916
2917 ret = dwceqos_mii_init(lp);
2918 if (ret) {
2919 dev_err(&lp->pdev->dev, "error in dwceqos_mii_init\n");
2920 goto err_out_unregister_clk_notifier;
2921 }
2922
2923 ret = dwceqos_mii_probe(ndev);
2924 if (ret != 0) {
2925 netdev_err(ndev, "mii_probe fail.\n");
2926 ret = -ENXIO;
2927 goto err_out_unregister_clk_notifier;
2928 }
2929
2930 dwceqos_set_umac_addr(lp, lp->ndev->dev_addr, 0);
2931
2932 tasklet_init(&lp->tx_bdreclaim_tasklet, dwceqos_tx_reclaim,
2933 (unsigned long)ndev);
2934 tasklet_disable(&lp->tx_bdreclaim_tasklet);
2935
2936 lp->txtimeout_handler_wq = create_singlethread_workqueue(DRIVER_NAME);
2937 INIT_WORK(&lp->txtimeout_reinit, dwceqos_reinit_for_txtimeout);
2938
2939 platform_set_drvdata(pdev, ndev);
2940 ret = dwceqos_probe_config_dt(pdev);
2941 if (ret) {
2942 dev_err(&lp->pdev->dev, "Unable to retrieve DT, error %d\n",
2943 ret);
2944 goto err_out_unregister_clk_notifier;
2945 }
2946 dev_info(&lp->pdev->dev, "pdev->id %d, baseaddr 0x%08lx, irq %d\n",
2947 pdev->id, ndev->base_addr, ndev->irq);
2948
2949 ret = devm_request_irq(&pdev->dev, ndev->irq, &dwceqos_interrupt, 0,
2950 ndev->name, ndev);
2951 if (ret) {
2952 dev_err(&lp->pdev->dev, "Unable to request IRQ %d, error %d\n",
2953 ndev->irq, ret);
2954 goto err_out_unregister_clk_notifier;
2955 }
2956
2957 if (netif_msg_probe(lp))
2958 netdev_dbg(ndev, "net_local@%p\n", lp);
2959
2960 return 0;
2961
2962err_out_unregister_clk_notifier:
2963 clk_disable_unprepare(lp->phy_ref_clk);
2964err_out_unregister_netdev:
2965 unregister_netdev(ndev);
2966err_out_clk_dis_aper:
2967 clk_disable_unprepare(lp->apb_pclk);
2968err_out_free_netdev:
Markus Elfring3694bfb2015-11-07 16:30:34 +01002969 of_node_put(lp->phy_node);
Lars Persson077742d2015-07-28 12:01:48 +02002970 free_netdev(ndev);
2971 platform_set_drvdata(pdev, NULL);
2972 return ret;
2973}
2974
2975static int dwceqos_remove(struct platform_device *pdev)
2976{
2977 struct net_device *ndev = platform_get_drvdata(pdev);
2978 struct net_local *lp;
2979
2980 if (ndev) {
2981 lp = netdev_priv(ndev);
2982
Philippe Reynesce554d32016-06-25 23:05:15 +02002983 if (ndev->phydev)
2984 phy_disconnect(ndev->phydev);
Lars Persson077742d2015-07-28 12:01:48 +02002985 mdiobus_unregister(lp->mii_bus);
Lars Persson077742d2015-07-28 12:01:48 +02002986 mdiobus_free(lp->mii_bus);
2987
2988 unregister_netdev(ndev);
2989
2990 clk_disable_unprepare(lp->phy_ref_clk);
2991 clk_disable_unprepare(lp->apb_pclk);
2992
2993 free_netdev(ndev);
2994 }
2995
2996 return 0;
2997}
2998
2999static struct platform_driver dwceqos_driver = {
3000 .probe = dwceqos_probe,
3001 .remove = dwceqos_remove,
3002 .driver = {
3003 .name = DRIVER_NAME,
3004 .of_match_table = dwceq_of_match,
3005 },
3006};
3007
3008module_platform_driver(dwceqos_driver);
3009
3010MODULE_DESCRIPTION("DWC Ethernet QoS v4.10a driver");
3011MODULE_LICENSE("GPL v2");
3012MODULE_AUTHOR("Andreas Irestaal <andreas.irestal@axis.com>");
3013MODULE_AUTHOR("Lars Persson <lars.persson@axis.com>");