blob: 7780f6ce73ec2c8dc667d200325910c7161aa1d9 [file] [log] [blame]
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001/*
2 * Copyright © 2011 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21 * SOFTWARE.
22 *
23 * Authors:
24 * Jesse Barnes <jbarnes@virtuousgeek.org>
25 *
26 * New plane/sprite handling.
27 *
28 * The older chips had a separate interface for programming plane related
29 * registers; newer ones are much simpler and we can use the new DRM plane
30 * support.
31 */
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/drm_crtc.h>
34#include <drm/drm_fourcc.h>
Ville Syrjälä17316932013-04-24 18:52:38 +030035#include <drm/drm_rect.h>
Jesse Barnesb840d907f2011-12-13 13:19:38 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnesb840d907f2011-12-13 13:19:38 -080038#include "i915_drv.h"
39
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030040static int usecs_to_scanlines(const struct drm_display_mode *mode, int usecs)
41{
42 /* paranoia */
43 if (!mode->crtc_htotal)
44 return 1;
45
46 return DIV_ROUND_UP(usecs * mode->crtc_clock, 1000 * mode->crtc_htotal);
47}
48
49static bool intel_pipe_update_start(struct intel_crtc *crtc, uint32_t *start_vbl_count)
50{
51 struct drm_device *dev = crtc->base.dev;
52 const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
53 enum pipe pipe = crtc->pipe;
54 long timeout = msecs_to_jiffies_timeout(1);
55 int scanline, min, max, vblank_start;
56 DEFINE_WAIT(wait);
57
58 WARN_ON(!mutex_is_locked(&crtc->base.mutex));
59
60 vblank_start = mode->crtc_vblank_start;
61 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
62 vblank_start = DIV_ROUND_UP(vblank_start, 2);
63
64 /* FIXME needs to be calibrated sensibly */
65 min = vblank_start - usecs_to_scanlines(mode, 100);
66 max = vblank_start - 1;
67
68 if (min <= 0 || max <= 0)
69 return false;
70
71 if (WARN_ON(drm_vblank_get(dev, pipe)))
72 return false;
73
74 local_irq_disable();
75
Ville Syrjälä25ef2842014-04-29 13:35:48 +030076 trace_i915_pipe_update_start(crtc, min, max);
77
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030078 for (;;) {
79 /*
80 * prepare_to_wait() has a memory barrier, which guarantees
81 * other CPUs can see the task state update by the time we
82 * read the scanline.
83 */
84 prepare_to_wait(&crtc->vbl_wait, &wait, TASK_UNINTERRUPTIBLE);
85
86 scanline = intel_get_crtc_scanline(crtc);
87 if (scanline < min || scanline > max)
88 break;
89
90 if (timeout <= 0) {
91 DRM_ERROR("Potential atomic update failure on pipe %c\n",
92 pipe_name(crtc->pipe));
93 break;
94 }
95
96 local_irq_enable();
97
98 timeout = schedule_timeout(timeout);
99
100 local_irq_disable();
101 }
102
103 finish_wait(&crtc->vbl_wait, &wait);
104
105 drm_vblank_put(dev, pipe);
106
107 *start_vbl_count = dev->driver->get_vblank_counter(dev, pipe);
108
Ville Syrjälä25ef2842014-04-29 13:35:48 +0300109 trace_i915_pipe_update_vblank_evaded(crtc, min, max, *start_vbl_count);
110
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300111 return true;
112}
113
114static void intel_pipe_update_end(struct intel_crtc *crtc, u32 start_vbl_count)
115{
116 struct drm_device *dev = crtc->base.dev;
117 enum pipe pipe = crtc->pipe;
118 u32 end_vbl_count = dev->driver->get_vblank_counter(dev, pipe);
119
Ville Syrjälä25ef2842014-04-29 13:35:48 +0300120 trace_i915_pipe_update_end(crtc, end_vbl_count);
121
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300122 local_irq_enable();
123
124 if (start_vbl_count != end_vbl_count)
125 DRM_ERROR("Atomic update failure on pipe %c (start=%u end=%u)\n",
126 pipe_name(pipe), start_vbl_count, end_vbl_count);
127}
128
Ville Syrjälä5b633d62014-04-29 13:35:47 +0300129static void intel_update_primary_plane(struct intel_crtc *crtc)
130{
131 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
132 int reg = DSPCNTR(crtc->plane);
133
134 if (crtc->primary_enabled)
135 I915_WRITE(reg, I915_READ(reg) | DISPLAY_PLANE_ENABLE);
136 else
137 I915_WRITE(reg, I915_READ(reg) & ~DISPLAY_PLANE_ENABLE);
138}
139
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800140static void
Ville Syrjäläb39d53f2013-08-06 22:24:09 +0300141vlv_update_plane(struct drm_plane *dplane, struct drm_crtc *crtc,
142 struct drm_framebuffer *fb,
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700143 struct drm_i915_gem_object *obj, int crtc_x, int crtc_y,
144 unsigned int crtc_w, unsigned int crtc_h,
145 uint32_t x, uint32_t y,
146 uint32_t src_w, uint32_t src_h)
147{
148 struct drm_device *dev = dplane->dev;
149 struct drm_i915_private *dev_priv = dev->dev_private;
150 struct intel_plane *intel_plane = to_intel_plane(dplane);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300151 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700152 int pipe = intel_plane->pipe;
153 int plane = intel_plane->plane;
154 u32 sprctl;
155 unsigned long sprsurf_offset, linear_offset;
156 int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300157 u32 start_vbl_count;
158 bool atomic_update;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700159
160 sprctl = I915_READ(SPCNTR(pipe, plane));
161
162 /* Mask out pixel format bits in case we change it */
163 sprctl &= ~SP_PIXFORMAT_MASK;
164 sprctl &= ~SP_YUV_BYTE_ORDER_MASK;
165 sprctl &= ~SP_TILED;
166
167 switch (fb->pixel_format) {
168 case DRM_FORMAT_YUYV:
169 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YUYV;
170 break;
171 case DRM_FORMAT_YVYU:
172 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YVYU;
173 break;
174 case DRM_FORMAT_UYVY:
175 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_UYVY;
176 break;
177 case DRM_FORMAT_VYUY:
178 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_VYUY;
179 break;
180 case DRM_FORMAT_RGB565:
181 sprctl |= SP_FORMAT_BGR565;
182 break;
183 case DRM_FORMAT_XRGB8888:
184 sprctl |= SP_FORMAT_BGRX8888;
185 break;
186 case DRM_FORMAT_ARGB8888:
187 sprctl |= SP_FORMAT_BGRA8888;
188 break;
189 case DRM_FORMAT_XBGR2101010:
190 sprctl |= SP_FORMAT_RGBX1010102;
191 break;
192 case DRM_FORMAT_ABGR2101010:
193 sprctl |= SP_FORMAT_RGBA1010102;
194 break;
195 case DRM_FORMAT_XBGR8888:
196 sprctl |= SP_FORMAT_RGBX8888;
197 break;
198 case DRM_FORMAT_ABGR8888:
199 sprctl |= SP_FORMAT_RGBA8888;
200 break;
201 default:
202 /*
203 * If we get here one of the upper layers failed to filter
204 * out the unsupported plane formats
205 */
206 BUG();
207 break;
208 }
209
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -0800210 /*
211 * Enable gamma to match primary/cursor plane behaviour.
212 * FIXME should be user controllable via propertiesa.
213 */
214 sprctl |= SP_GAMMA_ENABLE;
215
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700216 if (obj->tiling_mode != I915_TILING_NONE)
217 sprctl |= SP_TILED;
218
219 sprctl |= SP_ENABLE;
220
Ville Syrjäläadf3d352013-08-06 22:24:11 +0300221 intel_update_sprite_watermarks(dplane, crtc, src_w, pixel_size, true,
Ville Syrjälä67ca28f2013-07-05 11:57:14 +0300222 src_w != crtc_w || src_h != crtc_h);
223
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700224 /* Sizes are 0 based */
225 src_w--;
226 src_h--;
227 crtc_w--;
228 crtc_h--;
229
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700230 linear_offset = y * fb->pitches[0] + x * pixel_size;
231 sprsurf_offset = intel_gen4_compute_page_offset(&x, &y,
232 obj->tiling_mode,
233 pixel_size,
234 fb->pitches[0]);
235 linear_offset -= sprsurf_offset;
236
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300237 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
238
Ville Syrjälä5b633d62014-04-29 13:35:47 +0300239 intel_update_primary_plane(intel_crtc);
240
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200241 I915_WRITE(SPSTRIDE(pipe, plane), fb->pitches[0]);
242 I915_WRITE(SPPOS(pipe, plane), (crtc_y << 16) | crtc_x);
243
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700244 if (obj->tiling_mode != I915_TILING_NONE)
245 I915_WRITE(SPTILEOFF(pipe, plane), (y << 16) | x);
246 else
247 I915_WRITE(SPLINOFF(pipe, plane), linear_offset);
248
249 I915_WRITE(SPSIZE(pipe, plane), (crtc_h << 16) | crtc_w);
250 I915_WRITE(SPCNTR(pipe, plane), sprctl);
Daniel Vetter85ba7b72014-01-24 10:31:44 +0100251 I915_WRITE(SPSURF(pipe, plane), i915_gem_obj_ggtt_offset(obj) +
252 sprsurf_offset);
Ville Syrjälä5b633d62014-04-29 13:35:47 +0300253
254 intel_flush_primary_plane(dev_priv, intel_crtc->plane);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300255
256 if (atomic_update)
257 intel_pipe_update_end(intel_crtc, start_vbl_count);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700258}
259
260static void
Ville Syrjäläb39d53f2013-08-06 22:24:09 +0300261vlv_disable_plane(struct drm_plane *dplane, struct drm_crtc *crtc)
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700262{
263 struct drm_device *dev = dplane->dev;
264 struct drm_i915_private *dev_priv = dev->dev_private;
265 struct intel_plane *intel_plane = to_intel_plane(dplane);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300266 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700267 int pipe = intel_plane->pipe;
268 int plane = intel_plane->plane;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300269 u32 start_vbl_count;
270 bool atomic_update;
271
272 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700273
Ville Syrjälä5b633d62014-04-29 13:35:47 +0300274 intel_update_primary_plane(intel_crtc);
275
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700276 I915_WRITE(SPCNTR(pipe, plane), I915_READ(SPCNTR(pipe, plane)) &
277 ~SP_ENABLE);
278 /* Activate double buffered register update */
Daniel Vetter85ba7b72014-01-24 10:31:44 +0100279 I915_WRITE(SPSURF(pipe, plane), 0);
Ville Syrjälä5b633d62014-04-29 13:35:47 +0300280
281 intel_flush_primary_plane(dev_priv, intel_crtc->plane);
Ville Syrjäläa95fd8c2013-08-06 22:24:12 +0300282
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300283 if (atomic_update)
284 intel_pipe_update_end(intel_crtc, start_vbl_count);
285
Ville Syrjäläa95fd8c2013-08-06 22:24:12 +0300286 intel_update_sprite_watermarks(dplane, crtc, 0, 0, false, false);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700287}
288
289static int
290vlv_update_colorkey(struct drm_plane *dplane,
291 struct drm_intel_sprite_colorkey *key)
292{
293 struct drm_device *dev = dplane->dev;
294 struct drm_i915_private *dev_priv = dev->dev_private;
295 struct intel_plane *intel_plane = to_intel_plane(dplane);
296 int pipe = intel_plane->pipe;
297 int plane = intel_plane->plane;
298 u32 sprctl;
299
300 if (key->flags & I915_SET_COLORKEY_DESTINATION)
301 return -EINVAL;
302
303 I915_WRITE(SPKEYMINVAL(pipe, plane), key->min_value);
304 I915_WRITE(SPKEYMAXVAL(pipe, plane), key->max_value);
305 I915_WRITE(SPKEYMSK(pipe, plane), key->channel_mask);
306
307 sprctl = I915_READ(SPCNTR(pipe, plane));
308 sprctl &= ~SP_SOURCE_KEY;
309 if (key->flags & I915_SET_COLORKEY_SOURCE)
310 sprctl |= SP_SOURCE_KEY;
311 I915_WRITE(SPCNTR(pipe, plane), sprctl);
312
313 POSTING_READ(SPKEYMSK(pipe, plane));
314
315 return 0;
316}
317
318static void
319vlv_get_colorkey(struct drm_plane *dplane,
320 struct drm_intel_sprite_colorkey *key)
321{
322 struct drm_device *dev = dplane->dev;
323 struct drm_i915_private *dev_priv = dev->dev_private;
324 struct intel_plane *intel_plane = to_intel_plane(dplane);
325 int pipe = intel_plane->pipe;
326 int plane = intel_plane->plane;
327 u32 sprctl;
328
329 key->min_value = I915_READ(SPKEYMINVAL(pipe, plane));
330 key->max_value = I915_READ(SPKEYMAXVAL(pipe, plane));
331 key->channel_mask = I915_READ(SPKEYMSK(pipe, plane));
332
333 sprctl = I915_READ(SPCNTR(pipe, plane));
334 if (sprctl & SP_SOURCE_KEY)
335 key->flags = I915_SET_COLORKEY_SOURCE;
336 else
337 key->flags = I915_SET_COLORKEY_NONE;
338}
339
340static void
Ville Syrjäläb39d53f2013-08-06 22:24:09 +0300341ivb_update_plane(struct drm_plane *plane, struct drm_crtc *crtc,
342 struct drm_framebuffer *fb,
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800343 struct drm_i915_gem_object *obj, int crtc_x, int crtc_y,
344 unsigned int crtc_w, unsigned int crtc_h,
345 uint32_t x, uint32_t y,
346 uint32_t src_w, uint32_t src_h)
347{
348 struct drm_device *dev = plane->dev;
349 struct drm_i915_private *dev_priv = dev->dev_private;
350 struct intel_plane *intel_plane = to_intel_plane(plane);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300351 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800352 int pipe = intel_plane->pipe;
353 u32 sprctl, sprscale = 0;
Damien Lespiau5a35e992012-10-26 18:20:12 +0100354 unsigned long sprsurf_offset, linear_offset;
Ville Syrjälä2bd3c3c2012-10-31 17:50:20 +0200355 int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300356 u32 start_vbl_count;
357 bool atomic_update;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800358
359 sprctl = I915_READ(SPRCTL(pipe));
360
361 /* Mask out pixel format bits in case we change it */
362 sprctl &= ~SPRITE_PIXFORMAT_MASK;
363 sprctl &= ~SPRITE_RGB_ORDER_RGBX;
364 sprctl &= ~SPRITE_YUV_BYTE_ORDER_MASK;
Jesse Barnese86fe0d2012-06-26 13:10:11 -0700365 sprctl &= ~SPRITE_TILED;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800366
367 switch (fb->pixel_format) {
368 case DRM_FORMAT_XBGR8888:
Vijay Purushothaman5ee36912012-08-23 12:08:57 +0530369 sprctl |= SPRITE_FORMAT_RGBX888 | SPRITE_RGB_ORDER_RGBX;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800370 break;
371 case DRM_FORMAT_XRGB8888:
Vijay Purushothaman5ee36912012-08-23 12:08:57 +0530372 sprctl |= SPRITE_FORMAT_RGBX888;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800373 break;
374 case DRM_FORMAT_YUYV:
375 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YUYV;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800376 break;
377 case DRM_FORMAT_YVYU:
378 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YVYU;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800379 break;
380 case DRM_FORMAT_UYVY:
381 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_UYVY;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800382 break;
383 case DRM_FORMAT_VYUY:
384 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_VYUY;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800385 break;
386 default:
Ville Syrjälä28d491d2012-10-31 17:50:21 +0200387 BUG();
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800388 }
389
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -0800390 /*
391 * Enable gamma to match primary/cursor plane behaviour.
392 * FIXME should be user controllable via propertiesa.
393 */
394 sprctl |= SPRITE_GAMMA_ENABLE;
395
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800396 if (obj->tiling_mode != I915_TILING_NONE)
397 sprctl |= SPRITE_TILED;
398
Ville Syrjäläb42c6002013-11-03 13:47:27 +0200399 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -0300400 sprctl &= ~SPRITE_TRICKLE_FEED_DISABLE;
401 else
402 sprctl |= SPRITE_TRICKLE_FEED_DISABLE;
403
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800404 sprctl |= SPRITE_ENABLE;
405
Ville Syrjälä6bbfa1c2013-11-02 21:07:39 -0700406 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjälä86d3efc2013-01-18 19:11:38 +0200407 sprctl |= SPRITE_PIPE_CSC_ENABLE;
408
Ville Syrjäläadf3d352013-08-06 22:24:11 +0300409 intel_update_sprite_watermarks(plane, crtc, src_w, pixel_size, true,
Ville Syrjälä67ca28f2013-07-05 11:57:14 +0300410 src_w != crtc_w || src_h != crtc_h);
411
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800412 /* Sizes are 0 based */
413 src_w--;
414 src_h--;
415 crtc_w--;
416 crtc_h--;
417
Ville Syrjälä8553c182013-12-05 15:51:39 +0200418 if (crtc_w != src_w || crtc_h != src_h)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800419 sprscale = SPRITE_SCALE_ENABLE | (src_w << 16) | src_h;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800420
Chris Wilsonca320ac2012-12-19 12:14:22 +0000421 linear_offset = y * fb->pitches[0] + x * pixel_size;
Damien Lespiau5a35e992012-10-26 18:20:12 +0100422 sprsurf_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +0000423 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
424 pixel_size, fb->pitches[0]);
Damien Lespiau5a35e992012-10-26 18:20:12 +0100425 linear_offset -= sprsurf_offset;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800426
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300427 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
428
Ville Syrjälä5b633d62014-04-29 13:35:47 +0300429 intel_update_primary_plane(intel_crtc);
430
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200431 I915_WRITE(SPRSTRIDE(pipe), fb->pitches[0]);
432 I915_WRITE(SPRPOS(pipe), (crtc_y << 16) | crtc_x);
433
Damien Lespiau5a35e992012-10-26 18:20:12 +0100434 /* HSW consolidates SPRTILEOFF and SPRLINOFF into a single SPROFFSET
435 * register */
Paulo Zanonib3dc6852013-11-02 21:07:33 -0700436 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Damien Lespiau5a35e992012-10-26 18:20:12 +0100437 I915_WRITE(SPROFFSET(pipe), (y << 16) | x);
438 else if (obj->tiling_mode != I915_TILING_NONE)
439 I915_WRITE(SPRTILEOFF(pipe), (y << 16) | x);
440 else
441 I915_WRITE(SPRLINOFF(pipe), linear_offset);
Damien Lespiauc54173a2012-10-26 18:20:11 +0100442
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800443 I915_WRITE(SPRSIZE(pipe), (crtc_h << 16) | crtc_w);
Damien Lespiau2d354c32012-10-22 18:19:27 +0100444 if (intel_plane->can_scale)
445 I915_WRITE(SPRSCALE(pipe), sprscale);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800446 I915_WRITE(SPRCTL(pipe), sprctl);
Daniel Vetter85ba7b72014-01-24 10:31:44 +0100447 I915_WRITE(SPRSURF(pipe),
448 i915_gem_obj_ggtt_offset(obj) + sprsurf_offset);
Ville Syrjälä5b633d62014-04-29 13:35:47 +0300449
450 intel_flush_primary_plane(dev_priv, intel_crtc->plane);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300451
452 if (atomic_update)
453 intel_pipe_update_end(intel_crtc, start_vbl_count);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800454}
455
456static void
Ville Syrjäläb39d53f2013-08-06 22:24:09 +0300457ivb_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800458{
459 struct drm_device *dev = plane->dev;
460 struct drm_i915_private *dev_priv = dev->dev_private;
461 struct intel_plane *intel_plane = to_intel_plane(plane);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300462 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800463 int pipe = intel_plane->pipe;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300464 u32 start_vbl_count;
465 bool atomic_update;
466
467 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800468
Ville Syrjälä5b633d62014-04-29 13:35:47 +0300469 intel_update_primary_plane(intel_crtc);
470
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800471 I915_WRITE(SPRCTL(pipe), I915_READ(SPRCTL(pipe)) & ~SPRITE_ENABLE);
472 /* Can't leave the scaler enabled... */
Damien Lespiau2d354c32012-10-22 18:19:27 +0100473 if (intel_plane->can_scale)
474 I915_WRITE(SPRSCALE(pipe), 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800475 /* Activate double buffered register update */
Daniel Vetter85ba7b72014-01-24 10:31:44 +0100476 I915_WRITE(SPRSURF(pipe), 0);
Ville Syrjälä5b633d62014-04-29 13:35:47 +0300477
478 intel_flush_primary_plane(dev_priv, intel_crtc->plane);
Chris Wilson828ed3e2012-04-18 17:12:26 +0100479
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300480 if (atomic_update)
481 intel_pipe_update_end(intel_crtc, start_vbl_count);
482
Ville Syrjälä1bd09ec2013-12-05 15:51:41 +0200483 /*
484 * Avoid underruns when disabling the sprite.
485 * FIXME remove once watermark updates are done properly.
486 */
487 intel_wait_for_vblank(dev, pipe);
488
Ville Syrjäläadf3d352013-08-06 22:24:11 +0300489 intel_update_sprite_watermarks(plane, crtc, 0, 0, false, false);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800490}
491
Jesse Barnes8ea30862012-01-03 08:05:39 -0800492static int
493ivb_update_colorkey(struct drm_plane *plane,
494 struct drm_intel_sprite_colorkey *key)
495{
496 struct drm_device *dev = plane->dev;
497 struct drm_i915_private *dev_priv = dev->dev_private;
498 struct intel_plane *intel_plane;
499 u32 sprctl;
500 int ret = 0;
501
502 intel_plane = to_intel_plane(plane);
503
504 I915_WRITE(SPRKEYVAL(intel_plane->pipe), key->min_value);
505 I915_WRITE(SPRKEYMAX(intel_plane->pipe), key->max_value);
506 I915_WRITE(SPRKEYMSK(intel_plane->pipe), key->channel_mask);
507
508 sprctl = I915_READ(SPRCTL(intel_plane->pipe));
509 sprctl &= ~(SPRITE_SOURCE_KEY | SPRITE_DEST_KEY);
510 if (key->flags & I915_SET_COLORKEY_DESTINATION)
511 sprctl |= SPRITE_DEST_KEY;
512 else if (key->flags & I915_SET_COLORKEY_SOURCE)
513 sprctl |= SPRITE_SOURCE_KEY;
514 I915_WRITE(SPRCTL(intel_plane->pipe), sprctl);
515
516 POSTING_READ(SPRKEYMSK(intel_plane->pipe));
517
518 return ret;
519}
520
521static void
522ivb_get_colorkey(struct drm_plane *plane, struct drm_intel_sprite_colorkey *key)
523{
524 struct drm_device *dev = plane->dev;
525 struct drm_i915_private *dev_priv = dev->dev_private;
526 struct intel_plane *intel_plane;
527 u32 sprctl;
528
529 intel_plane = to_intel_plane(plane);
530
531 key->min_value = I915_READ(SPRKEYVAL(intel_plane->pipe));
532 key->max_value = I915_READ(SPRKEYMAX(intel_plane->pipe));
533 key->channel_mask = I915_READ(SPRKEYMSK(intel_plane->pipe));
534 key->flags = 0;
535
536 sprctl = I915_READ(SPRCTL(intel_plane->pipe));
537
538 if (sprctl & SPRITE_DEST_KEY)
539 key->flags = I915_SET_COLORKEY_DESTINATION;
540 else if (sprctl & SPRITE_SOURCE_KEY)
541 key->flags = I915_SET_COLORKEY_SOURCE;
542 else
543 key->flags = I915_SET_COLORKEY_NONE;
544}
545
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800546static void
Ville Syrjäläb39d53f2013-08-06 22:24:09 +0300547ilk_update_plane(struct drm_plane *plane, struct drm_crtc *crtc,
548 struct drm_framebuffer *fb,
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800549 struct drm_i915_gem_object *obj, int crtc_x, int crtc_y,
550 unsigned int crtc_w, unsigned int crtc_h,
551 uint32_t x, uint32_t y,
552 uint32_t src_w, uint32_t src_h)
553{
554 struct drm_device *dev = plane->dev;
555 struct drm_i915_private *dev_priv = dev->dev_private;
556 struct intel_plane *intel_plane = to_intel_plane(plane);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300557 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä2bd3c3c2012-10-31 17:50:20 +0200558 int pipe = intel_plane->pipe;
Damien Lespiau5a35e992012-10-26 18:20:12 +0100559 unsigned long dvssurf_offset, linear_offset;
Chris Wilson8aaa81a2012-04-14 22:14:26 +0100560 u32 dvscntr, dvsscale;
Ville Syrjälä2bd3c3c2012-10-31 17:50:20 +0200561 int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300562 u32 start_vbl_count;
563 bool atomic_update;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800564
565 dvscntr = I915_READ(DVSCNTR(pipe));
566
567 /* Mask out pixel format bits in case we change it */
568 dvscntr &= ~DVS_PIXFORMAT_MASK;
Jesse Barnesab2f9df2012-02-27 12:40:10 -0800569 dvscntr &= ~DVS_RGB_ORDER_XBGR;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800570 dvscntr &= ~DVS_YUV_BYTE_ORDER_MASK;
Ander Conselvan de Oliveira79626522012-07-13 15:50:33 +0300571 dvscntr &= ~DVS_TILED;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800572
573 switch (fb->pixel_format) {
574 case DRM_FORMAT_XBGR8888:
Jesse Barnesab2f9df2012-02-27 12:40:10 -0800575 dvscntr |= DVS_FORMAT_RGBX888 | DVS_RGB_ORDER_XBGR;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800576 break;
577 case DRM_FORMAT_XRGB8888:
Jesse Barnesab2f9df2012-02-27 12:40:10 -0800578 dvscntr |= DVS_FORMAT_RGBX888;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800579 break;
580 case DRM_FORMAT_YUYV:
581 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YUYV;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800582 break;
583 case DRM_FORMAT_YVYU:
584 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YVYU;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800585 break;
586 case DRM_FORMAT_UYVY:
587 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_UYVY;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800588 break;
589 case DRM_FORMAT_VYUY:
590 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_VYUY;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800591 break;
592 default:
Ville Syrjälä28d491d2012-10-31 17:50:21 +0200593 BUG();
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800594 }
595
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -0800596 /*
597 * Enable gamma to match primary/cursor plane behaviour.
598 * FIXME should be user controllable via propertiesa.
599 */
600 dvscntr |= DVS_GAMMA_ENABLE;
601
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800602 if (obj->tiling_mode != I915_TILING_NONE)
603 dvscntr |= DVS_TILED;
604
Chris Wilsond1686ae2012-04-10 11:41:49 +0100605 if (IS_GEN6(dev))
606 dvscntr |= DVS_TRICKLE_FEED_DISABLE; /* must disable */
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800607 dvscntr |= DVS_ENABLE;
608
Ville Syrjäläadf3d352013-08-06 22:24:11 +0300609 intel_update_sprite_watermarks(plane, crtc, src_w, pixel_size, true,
Ville Syrjälä67ca28f2013-07-05 11:57:14 +0300610 src_w != crtc_w || src_h != crtc_h);
611
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800612 /* Sizes are 0 based */
613 src_w--;
614 src_h--;
615 crtc_w--;
616 crtc_h--;
617
Chris Wilson8aaa81a2012-04-14 22:14:26 +0100618 dvsscale = 0;
Ville Syrjälä8368f012013-12-05 15:51:31 +0200619 if (crtc_w != src_w || crtc_h != src_h)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800620 dvsscale = DVS_SCALE_ENABLE | (src_w << 16) | src_h;
621
Chris Wilsonca320ac2012-12-19 12:14:22 +0000622 linear_offset = y * fb->pitches[0] + x * pixel_size;
Damien Lespiau5a35e992012-10-26 18:20:12 +0100623 dvssurf_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +0000624 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
625 pixel_size, fb->pitches[0]);
Damien Lespiau5a35e992012-10-26 18:20:12 +0100626 linear_offset -= dvssurf_offset;
627
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300628 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
629
Ville Syrjälä5b633d62014-04-29 13:35:47 +0300630 intel_update_primary_plane(intel_crtc);
631
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200632 I915_WRITE(DVSSTRIDE(pipe), fb->pitches[0]);
633 I915_WRITE(DVSPOS(pipe), (crtc_y << 16) | crtc_x);
634
Damien Lespiau5a35e992012-10-26 18:20:12 +0100635 if (obj->tiling_mode != I915_TILING_NONE)
636 I915_WRITE(DVSTILEOFF(pipe), (y << 16) | x);
637 else
638 I915_WRITE(DVSLINOFF(pipe), linear_offset);
639
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800640 I915_WRITE(DVSSIZE(pipe), (crtc_h << 16) | crtc_w);
641 I915_WRITE(DVSSCALE(pipe), dvsscale);
642 I915_WRITE(DVSCNTR(pipe), dvscntr);
Daniel Vetter85ba7b72014-01-24 10:31:44 +0100643 I915_WRITE(DVSSURF(pipe),
644 i915_gem_obj_ggtt_offset(obj) + dvssurf_offset);
Ville Syrjälä5b633d62014-04-29 13:35:47 +0300645
646 intel_flush_primary_plane(dev_priv, intel_crtc->plane);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300647
648 if (atomic_update)
649 intel_pipe_update_end(intel_crtc, start_vbl_count);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800650}
651
652static void
Ville Syrjäläb39d53f2013-08-06 22:24:09 +0300653ilk_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800654{
655 struct drm_device *dev = plane->dev;
656 struct drm_i915_private *dev_priv = dev->dev_private;
657 struct intel_plane *intel_plane = to_intel_plane(plane);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300658 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800659 int pipe = intel_plane->pipe;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300660 u32 start_vbl_count;
661 bool atomic_update;
662
663 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800664
Ville Syrjälä5b633d62014-04-29 13:35:47 +0300665 intel_update_primary_plane(intel_crtc);
666
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800667 I915_WRITE(DVSCNTR(pipe), I915_READ(DVSCNTR(pipe)) & ~DVS_ENABLE);
668 /* Disable the scaler */
669 I915_WRITE(DVSSCALE(pipe), 0);
670 /* Flush double buffered register updates */
Daniel Vetter85ba7b72014-01-24 10:31:44 +0100671 I915_WRITE(DVSSURF(pipe), 0);
Ville Syrjälä5b633d62014-04-29 13:35:47 +0300672
673 intel_flush_primary_plane(dev_priv, intel_crtc->plane);
Ville Syrjäläa95fd8c2013-08-06 22:24:12 +0300674
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300675 if (atomic_update)
676 intel_pipe_update_end(intel_crtc, start_vbl_count);
677
Ville Syrjälä1bd09ec2013-12-05 15:51:41 +0200678 /*
679 * Avoid underruns when disabling the sprite.
680 * FIXME remove once watermark updates are done properly.
681 */
682 intel_wait_for_vblank(dev, pipe);
683
Ville Syrjäläa95fd8c2013-08-06 22:24:12 +0300684 intel_update_sprite_watermarks(plane, crtc, 0, 0, false, false);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800685}
686
Jesse Barnes175bd422011-12-13 13:19:39 -0800687static void
Ville Syrjälä5b633d62014-04-29 13:35:47 +0300688intel_post_enable_primary(struct drm_crtc *crtc)
Jesse Barnes175bd422011-12-13 13:19:39 -0800689{
690 struct drm_device *dev = crtc->dev;
Jesse Barnes175bd422011-12-13 13:19:39 -0800691 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläabae50e2013-10-01 18:02:16 +0300692
Ville Syrjälä20bc86732013-10-01 18:02:17 +0300693 /*
694 * FIXME IPS should be fine as long as one plane is
695 * enabled, but in practice it seems to have problems
696 * when going from primary only to sprite only and vice
697 * versa.
698 */
Ville Syrjäläcea165c2014-04-15 21:41:35 +0300699 hsw_enable_ips(intel_crtc);
Ville Syrjälä20bc86732013-10-01 18:02:17 +0300700
Ville Syrjälä82284b62013-10-01 18:02:12 +0300701 mutex_lock(&dev->struct_mutex);
Chris Wilson93314b52012-06-13 17:36:55 +0100702 intel_update_fbc(dev);
Ville Syrjälä82284b62013-10-01 18:02:12 +0300703 mutex_unlock(&dev->struct_mutex);
Jesse Barnes175bd422011-12-13 13:19:39 -0800704}
705
706static void
Ville Syrjälä5b633d62014-04-29 13:35:47 +0300707intel_pre_disable_primary(struct drm_crtc *crtc)
Jesse Barnes175bd422011-12-13 13:19:39 -0800708{
709 struct drm_device *dev = crtc->dev;
710 struct drm_i915_private *dev_priv = dev->dev_private;
711 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä82284b62013-10-01 18:02:12 +0300712
713 mutex_lock(&dev->struct_mutex);
Ville Syrjäläabae50e2013-10-01 18:02:16 +0300714 if (dev_priv->fbc.plane == intel_crtc->plane)
715 intel_disable_fbc(dev);
Ville Syrjälä82284b62013-10-01 18:02:12 +0300716 mutex_unlock(&dev->struct_mutex);
Ville Syrjäläabae50e2013-10-01 18:02:16 +0300717
Ville Syrjälä20bc86732013-10-01 18:02:17 +0300718 /*
719 * FIXME IPS should be fine as long as one plane is
720 * enabled, but in practice it seems to have problems
721 * when going from primary only to sprite only and vice
722 * versa.
723 */
724 hsw_disable_ips(intel_crtc);
Jesse Barnes175bd422011-12-13 13:19:39 -0800725}
726
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800727static int
Chris Wilsond1686ae2012-04-10 11:41:49 +0100728ilk_update_colorkey(struct drm_plane *plane,
Jesse Barnes8ea30862012-01-03 08:05:39 -0800729 struct drm_intel_sprite_colorkey *key)
730{
731 struct drm_device *dev = plane->dev;
732 struct drm_i915_private *dev_priv = dev->dev_private;
733 struct intel_plane *intel_plane;
734 u32 dvscntr;
735 int ret = 0;
736
737 intel_plane = to_intel_plane(plane);
738
739 I915_WRITE(DVSKEYVAL(intel_plane->pipe), key->min_value);
740 I915_WRITE(DVSKEYMAX(intel_plane->pipe), key->max_value);
741 I915_WRITE(DVSKEYMSK(intel_plane->pipe), key->channel_mask);
742
743 dvscntr = I915_READ(DVSCNTR(intel_plane->pipe));
744 dvscntr &= ~(DVS_SOURCE_KEY | DVS_DEST_KEY);
745 if (key->flags & I915_SET_COLORKEY_DESTINATION)
746 dvscntr |= DVS_DEST_KEY;
747 else if (key->flags & I915_SET_COLORKEY_SOURCE)
748 dvscntr |= DVS_SOURCE_KEY;
749 I915_WRITE(DVSCNTR(intel_plane->pipe), dvscntr);
750
751 POSTING_READ(DVSKEYMSK(intel_plane->pipe));
752
753 return ret;
754}
755
756static void
Chris Wilsond1686ae2012-04-10 11:41:49 +0100757ilk_get_colorkey(struct drm_plane *plane, struct drm_intel_sprite_colorkey *key)
Jesse Barnes8ea30862012-01-03 08:05:39 -0800758{
759 struct drm_device *dev = plane->dev;
760 struct drm_i915_private *dev_priv = dev->dev_private;
761 struct intel_plane *intel_plane;
762 u32 dvscntr;
763
764 intel_plane = to_intel_plane(plane);
765
766 key->min_value = I915_READ(DVSKEYVAL(intel_plane->pipe));
767 key->max_value = I915_READ(DVSKEYMAX(intel_plane->pipe));
768 key->channel_mask = I915_READ(DVSKEYMSK(intel_plane->pipe));
769 key->flags = 0;
770
771 dvscntr = I915_READ(DVSCNTR(intel_plane->pipe));
772
773 if (dvscntr & DVS_DEST_KEY)
774 key->flags = I915_SET_COLORKEY_DESTINATION;
775 else if (dvscntr & DVS_SOURCE_KEY)
776 key->flags = I915_SET_COLORKEY_SOURCE;
777 else
778 key->flags = I915_SET_COLORKEY_NONE;
779}
780
Ville Syrjälä17316932013-04-24 18:52:38 +0300781static bool
782format_is_yuv(uint32_t format)
783{
784 switch (format) {
785 case DRM_FORMAT_YUYV:
786 case DRM_FORMAT_UYVY:
787 case DRM_FORMAT_VYUY:
788 case DRM_FORMAT_YVYU:
789 return true;
790 default:
791 return false;
792 }
793}
794
Ville Syrjäläefb31d12013-12-05 15:51:40 +0200795static bool colorkey_enabled(struct intel_plane *intel_plane)
796{
797 struct drm_intel_sprite_colorkey key;
798
799 intel_plane->get_colorkey(&intel_plane->base, &key);
800
801 return key.flags != I915_SET_COLORKEY_NONE;
802}
803
Jesse Barnes8ea30862012-01-03 08:05:39 -0800804static int
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800805intel_update_plane(struct drm_plane *plane, struct drm_crtc *crtc,
806 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
807 unsigned int crtc_w, unsigned int crtc_h,
808 uint32_t src_x, uint32_t src_y,
809 uint32_t src_w, uint32_t src_h)
810{
811 struct drm_device *dev = plane->dev;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800812 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
813 struct intel_plane *intel_plane = to_intel_plane(plane);
Ville Syrjälä2afd9ef2013-10-01 18:02:14 +0300814 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
815 struct drm_i915_gem_object *obj = intel_fb->obj;
816 struct drm_i915_gem_object *old_obj = intel_plane->obj;
817 int ret;
Ville Syrjälä5b633d62014-04-29 13:35:47 +0300818 bool primary_enabled;
Ville Syrjälä17316932013-04-24 18:52:38 +0300819 bool visible;
820 int hscale, vscale;
821 int max_scale, min_scale;
822 int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
823 struct drm_rect src = {
824 /* sample coordinates in 16.16 fixed point */
825 .x1 = src_x,
826 .x2 = src_x + src_w,
827 .y1 = src_y,
828 .y2 = src_y + src_h,
829 };
830 struct drm_rect dst = {
831 /* integer pixels */
832 .x1 = crtc_x,
833 .x2 = crtc_x + crtc_w,
834 .y1 = crtc_y,
835 .y2 = crtc_y + crtc_h,
836 };
837 const struct drm_rect clip = {
Ville Syrjälä03c5b252013-10-01 18:02:11 +0300838 .x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0,
839 .y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0,
Ville Syrjälä17316932013-04-24 18:52:38 +0300840 };
Ville Syrjälä098ebd62013-10-01 18:02:15 +0300841 const struct {
842 int crtc_x, crtc_y;
843 unsigned int crtc_w, crtc_h;
844 uint32_t src_x, src_y, src_w, src_h;
845 } orig = {
846 .crtc_x = crtc_x,
847 .crtc_y = crtc_y,
848 .crtc_w = crtc_w,
849 .crtc_h = crtc_h,
850 .src_x = src_x,
851 .src_y = src_y,
852 .src_w = src_w,
853 .src_h = src_h,
854 };
Jesse Barnes5e1bac22013-03-26 09:25:43 -0700855
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800856 /* Don't modify another pipe's plane */
Ville Syrjälä17316932013-04-24 18:52:38 +0300857 if (intel_plane->pipe != intel_crtc->pipe) {
858 DRM_DEBUG_KMS("Wrong plane <-> crtc mapping\n");
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800859 return -EINVAL;
Ville Syrjälä17316932013-04-24 18:52:38 +0300860 }
861
862 /* FIXME check all gen limits */
863 if (fb->width < 3 || fb->height < 3 || fb->pitches[0] > 16384) {
864 DRM_DEBUG_KMS("Unsuitable framebuffer for plane\n");
865 return -EINVAL;
866 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800867
Damien Lespiau94c64192012-10-29 15:14:51 +0000868 /* Sprite planes can be linear or x-tiled surfaces */
869 switch (obj->tiling_mode) {
870 case I915_TILING_NONE:
871 case I915_TILING_X:
872 break;
873 default:
Ville Syrjälä17316932013-04-24 18:52:38 +0300874 DRM_DEBUG_KMS("Unsupported tiling mode\n");
Damien Lespiau94c64192012-10-29 15:14:51 +0000875 return -EINVAL;
876 }
877
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300878 /*
879 * FIXME the following code does a bunch of fuzzy adjustments to the
880 * coordinates and sizes. We probably need some way to decide whether
881 * more strict checking should be done instead.
882 */
Ville Syrjälä17316932013-04-24 18:52:38 +0300883 max_scale = intel_plane->max_downscale << 16;
884 min_scale = intel_plane->can_scale ? 1 : (1 << 16);
885
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300886 hscale = drm_rect_calc_hscale_relaxed(&src, &dst, min_scale, max_scale);
887 BUG_ON(hscale < 0);
Ville Syrjälä17316932013-04-24 18:52:38 +0300888
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300889 vscale = drm_rect_calc_vscale_relaxed(&src, &dst, min_scale, max_scale);
890 BUG_ON(vscale < 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800891
Ville Syrjälä17316932013-04-24 18:52:38 +0300892 visible = drm_rect_clip_scaled(&src, &dst, &clip, hscale, vscale);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800893
Ville Syrjälä17316932013-04-24 18:52:38 +0300894 crtc_x = dst.x1;
895 crtc_y = dst.y1;
896 crtc_w = drm_rect_width(&dst);
897 crtc_h = drm_rect_height(&dst);
Damien Lespiau2d354c32012-10-22 18:19:27 +0100898
Ville Syrjälä17316932013-04-24 18:52:38 +0300899 if (visible) {
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300900 /* check again in case clipping clamped the results */
901 hscale = drm_rect_calc_hscale(&src, &dst, min_scale, max_scale);
902 if (hscale < 0) {
903 DRM_DEBUG_KMS("Horizontal scaling factor out of limits\n");
904 drm_rect_debug_print(&src, true);
905 drm_rect_debug_print(&dst, false);
906
907 return hscale;
908 }
909
910 vscale = drm_rect_calc_vscale(&src, &dst, min_scale, max_scale);
911 if (vscale < 0) {
912 DRM_DEBUG_KMS("Vertical scaling factor out of limits\n");
913 drm_rect_debug_print(&src, true);
914 drm_rect_debug_print(&dst, false);
915
916 return vscale;
917 }
918
Ville Syrjälä17316932013-04-24 18:52:38 +0300919 /* Make the source viewport size an exact multiple of the scaling factors. */
920 drm_rect_adjust_size(&src,
921 drm_rect_width(&dst) * hscale - drm_rect_width(&src),
922 drm_rect_height(&dst) * vscale - drm_rect_height(&src));
923
924 /* sanity check to make sure the src viewport wasn't enlarged */
925 WARN_ON(src.x1 < (int) src_x ||
926 src.y1 < (int) src_y ||
927 src.x2 > (int) (src_x + src_w) ||
928 src.y2 > (int) (src_y + src_h));
929
930 /*
931 * Hardware doesn't handle subpixel coordinates.
932 * Adjust to (macro)pixel boundary, but be careful not to
933 * increase the source viewport size, because that could
934 * push the downscaling factor out of bounds.
Ville Syrjälä17316932013-04-24 18:52:38 +0300935 */
936 src_x = src.x1 >> 16;
937 src_w = drm_rect_width(&src) >> 16;
938 src_y = src.y1 >> 16;
939 src_h = drm_rect_height(&src) >> 16;
940
941 if (format_is_yuv(fb->pixel_format)) {
942 src_x &= ~1;
943 src_w &= ~1;
944
945 /*
946 * Must keep src and dst the
947 * same if we can't scale.
948 */
949 if (!intel_plane->can_scale)
950 crtc_w &= ~1;
951
952 if (crtc_w == 0)
953 visible = false;
954 }
955 }
956
957 /* Check size restrictions when scaling */
958 if (visible && (src_w != crtc_w || src_h != crtc_h)) {
959 unsigned int width_bytes;
960
961 WARN_ON(!intel_plane->can_scale);
962
963 /* FIXME interlacing min height is 6 */
964
965 if (crtc_w < 3 || crtc_h < 3)
966 visible = false;
967
968 if (src_w < 3 || src_h < 3)
969 visible = false;
970
971 width_bytes = ((src_x * pixel_size) & 63) + src_w * pixel_size;
972
973 if (src_w > 2048 || src_h > 2048 ||
974 width_bytes > 4096 || fb->pitches[0] > 4096) {
975 DRM_DEBUG_KMS("Source dimensions exceed hardware limits\n");
976 return -EINVAL;
977 }
978 }
979
980 dst.x1 = crtc_x;
981 dst.x2 = crtc_x + crtc_w;
982 dst.y1 = crtc_y;
983 dst.y2 = crtc_y + crtc_h;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800984
985 /*
986 * If the sprite is completely covering the primary plane,
987 * we can disable the primary and save power.
988 */
Ville Syrjälä5b633d62014-04-29 13:35:47 +0300989 primary_enabled = !drm_rect_equals(&dst, &clip) || colorkey_enabled(intel_plane);
990 WARN_ON(!primary_enabled && !visible && intel_crtc->active);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800991
992 mutex_lock(&dev->struct_mutex);
993
Chris Wilson693db182013-03-05 14:52:39 +0000994 /* Note that this will apply the VT-d workaround for scanouts,
995 * which is more restrictive than required for sprites. (The
996 * primary plane requires 256KiB alignment with 64 PTE padding,
997 * the sprite planes only require 128KiB alignment and 32 PTE padding.
998 */
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800999 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
Ville Syrjälä82284b62013-10-01 18:02:12 +03001000
1001 mutex_unlock(&dev->struct_mutex);
1002
Jesse Barnes00c2064b2012-01-13 15:48:39 -08001003 if (ret)
Ville Syrjälä82284b62013-10-01 18:02:12 +03001004 return ret;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001005
Ville Syrjälä098ebd62013-10-01 18:02:15 +03001006 intel_plane->crtc_x = orig.crtc_x;
1007 intel_plane->crtc_y = orig.crtc_y;
1008 intel_plane->crtc_w = orig.crtc_w;
1009 intel_plane->crtc_h = orig.crtc_h;
1010 intel_plane->src_x = orig.src_x;
1011 intel_plane->src_y = orig.src_y;
1012 intel_plane->src_w = orig.src_w;
1013 intel_plane->src_h = orig.src_h;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001014 intel_plane->obj = obj;
1015
Ville Syrjälä03c5b252013-10-01 18:02:11 +03001016 if (intel_crtc->active) {
Ville Syrjälä5b633d62014-04-29 13:35:47 +03001017 bool primary_was_enabled = intel_crtc->primary_enabled;
1018
1019 intel_crtc->primary_enabled = primary_enabled;
1020
1021 if (primary_was_enabled && !primary_enabled)
1022 intel_pre_disable_primary(crtc);
Jesse Barnes175bd422011-12-13 13:19:39 -08001023
Ville Syrjälä03c5b252013-10-01 18:02:11 +03001024 if (visible)
1025 intel_plane->update_plane(plane, crtc, fb, obj,
1026 crtc_x, crtc_y, crtc_w, crtc_h,
1027 src_x, src_y, src_w, src_h);
1028 else
1029 intel_plane->disable_plane(plane, crtc);
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001030
Ville Syrjälä5b633d62014-04-29 13:35:47 +03001031 if (!primary_was_enabled && primary_enabled)
1032 intel_post_enable_primary(crtc);
Ville Syrjälä03c5b252013-10-01 18:02:11 +03001033 }
Jesse Barnes175bd422011-12-13 13:19:39 -08001034
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001035 /* Unpin old obj after new one is active to avoid ugliness */
1036 if (old_obj) {
1037 /*
1038 * It's fairly common to simply update the position of
1039 * an existing object. In that case, we don't need to
1040 * wait for vblank to avoid ugliness, we only need to
1041 * do the pin & ref bookkeeping.
1042 */
Ville Syrjälä82284b62013-10-01 18:02:12 +03001043 if (old_obj != obj && intel_crtc->active)
Ville Syrjälä2afd9ef2013-10-01 18:02:14 +03001044 intel_wait_for_vblank(dev, intel_crtc->pipe);
Ville Syrjälä82284b62013-10-01 18:02:12 +03001045
1046 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01001047 intel_unpin_fb_obj(old_obj);
Ville Syrjälä82284b62013-10-01 18:02:12 +03001048 mutex_unlock(&dev->struct_mutex);
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001049 }
1050
Ville Syrjälä82284b62013-10-01 18:02:12 +03001051 return 0;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001052}
1053
1054static int
1055intel_disable_plane(struct drm_plane *plane)
1056{
1057 struct drm_device *dev = plane->dev;
1058 struct intel_plane *intel_plane = to_intel_plane(plane);
Ville Syrjälä03c5b252013-10-01 18:02:11 +03001059 struct intel_crtc *intel_crtc;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001060
Ville Syrjälä88a94a52013-08-07 13:30:23 +03001061 if (!plane->fb)
1062 return 0;
1063
1064 if (WARN_ON(!plane->crtc))
1065 return -EINVAL;
1066
Ville Syrjälä03c5b252013-10-01 18:02:11 +03001067 intel_crtc = to_intel_crtc(plane->crtc);
1068
1069 if (intel_crtc->active) {
Ville Syrjälä5b633d62014-04-29 13:35:47 +03001070 bool primary_was_enabled = intel_crtc->primary_enabled;
1071
1072 intel_crtc->primary_enabled = true;
1073
Ville Syrjälä03c5b252013-10-01 18:02:11 +03001074 intel_plane->disable_plane(plane, plane->crtc);
Ville Syrjälä5b633d62014-04-29 13:35:47 +03001075
1076 if (!primary_was_enabled && intel_crtc->primary_enabled)
1077 intel_post_enable_primary(plane->crtc);
Ville Syrjälä03c5b252013-10-01 18:02:11 +03001078 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001079
Ville Syrjälä5f3fb462013-10-01 18:02:13 +03001080 if (intel_plane->obj) {
1081 if (intel_crtc->active)
1082 intel_wait_for_vblank(dev, intel_plane->pipe);
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001083
Ville Syrjälä5f3fb462013-10-01 18:02:13 +03001084 mutex_lock(&dev->struct_mutex);
1085 intel_unpin_fb_obj(intel_plane->obj);
1086 mutex_unlock(&dev->struct_mutex);
Ville Syrjäläc626d312013-03-27 17:49:13 +02001087
Ville Syrjälä5f3fb462013-10-01 18:02:13 +03001088 intel_plane->obj = NULL;
1089 }
Ville Syrjälä82284b62013-10-01 18:02:12 +03001090
Ville Syrjälä5f3fb462013-10-01 18:02:13 +03001091 return 0;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001092}
1093
1094static void intel_destroy_plane(struct drm_plane *plane)
1095{
1096 struct intel_plane *intel_plane = to_intel_plane(plane);
1097 intel_disable_plane(plane);
1098 drm_plane_cleanup(plane);
1099 kfree(intel_plane);
1100}
1101
Jesse Barnes8ea30862012-01-03 08:05:39 -08001102int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1103 struct drm_file *file_priv)
1104{
1105 struct drm_intel_sprite_colorkey *set = data;
Jesse Barnes8ea30862012-01-03 08:05:39 -08001106 struct drm_mode_object *obj;
1107 struct drm_plane *plane;
1108 struct intel_plane *intel_plane;
1109 int ret = 0;
1110
Daniel Vetter1cff8f62012-04-24 09:55:08 +02001111 if (!drm_core_check_feature(dev, DRIVER_MODESET))
1112 return -ENODEV;
Jesse Barnes8ea30862012-01-03 08:05:39 -08001113
1114 /* Make sure we don't try to enable both src & dest simultaneously */
1115 if ((set->flags & (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE)) == (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE))
1116 return -EINVAL;
1117
Daniel Vettera0e99e62012-12-02 01:05:46 +01001118 drm_modeset_lock_all(dev);
Jesse Barnes8ea30862012-01-03 08:05:39 -08001119
1120 obj = drm_mode_object_find(dev, set->plane_id, DRM_MODE_OBJECT_PLANE);
1121 if (!obj) {
Ville Syrjälä3f2c2052013-10-17 13:35:03 +03001122 ret = -ENOENT;
Jesse Barnes8ea30862012-01-03 08:05:39 -08001123 goto out_unlock;
1124 }
1125
1126 plane = obj_to_plane(obj);
1127 intel_plane = to_intel_plane(plane);
1128 ret = intel_plane->update_colorkey(plane, set);
1129
1130out_unlock:
Daniel Vettera0e99e62012-12-02 01:05:46 +01001131 drm_modeset_unlock_all(dev);
Jesse Barnes8ea30862012-01-03 08:05:39 -08001132 return ret;
1133}
1134
1135int intel_sprite_get_colorkey(struct drm_device *dev, void *data,
1136 struct drm_file *file_priv)
1137{
1138 struct drm_intel_sprite_colorkey *get = data;
Jesse Barnes8ea30862012-01-03 08:05:39 -08001139 struct drm_mode_object *obj;
1140 struct drm_plane *plane;
1141 struct intel_plane *intel_plane;
1142 int ret = 0;
1143
Daniel Vetter1cff8f62012-04-24 09:55:08 +02001144 if (!drm_core_check_feature(dev, DRIVER_MODESET))
1145 return -ENODEV;
Jesse Barnes8ea30862012-01-03 08:05:39 -08001146
Daniel Vettera0e99e62012-12-02 01:05:46 +01001147 drm_modeset_lock_all(dev);
Jesse Barnes8ea30862012-01-03 08:05:39 -08001148
1149 obj = drm_mode_object_find(dev, get->plane_id, DRM_MODE_OBJECT_PLANE);
1150 if (!obj) {
Ville Syrjälä3f2c2052013-10-17 13:35:03 +03001151 ret = -ENOENT;
Jesse Barnes8ea30862012-01-03 08:05:39 -08001152 goto out_unlock;
1153 }
1154
1155 plane = obj_to_plane(obj);
1156 intel_plane = to_intel_plane(plane);
1157 intel_plane->get_colorkey(plane, get);
1158
1159out_unlock:
Daniel Vettera0e99e62012-12-02 01:05:46 +01001160 drm_modeset_unlock_all(dev);
Jesse Barnes8ea30862012-01-03 08:05:39 -08001161 return ret;
1162}
1163
Jesse Barnes5e1bac22013-03-26 09:25:43 -07001164void intel_plane_restore(struct drm_plane *plane)
1165{
1166 struct intel_plane *intel_plane = to_intel_plane(plane);
1167
1168 if (!plane->crtc || !plane->fb)
1169 return;
1170
1171 intel_update_plane(plane, plane->crtc, plane->fb,
1172 intel_plane->crtc_x, intel_plane->crtc_y,
1173 intel_plane->crtc_w, intel_plane->crtc_h,
1174 intel_plane->src_x, intel_plane->src_y,
1175 intel_plane->src_w, intel_plane->src_h);
1176}
1177
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03001178void intel_plane_disable(struct drm_plane *plane)
1179{
1180 if (!plane->crtc || !plane->fb)
1181 return;
1182
1183 intel_disable_plane(plane);
1184}
1185
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001186static const struct drm_plane_funcs intel_plane_funcs = {
1187 .update_plane = intel_update_plane,
1188 .disable_plane = intel_disable_plane,
1189 .destroy = intel_destroy_plane,
1190};
1191
Chris Wilsond1686ae2012-04-10 11:41:49 +01001192static uint32_t ilk_plane_formats[] = {
1193 DRM_FORMAT_XRGB8888,
1194 DRM_FORMAT_YUYV,
1195 DRM_FORMAT_YVYU,
1196 DRM_FORMAT_UYVY,
1197 DRM_FORMAT_VYUY,
1198};
1199
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001200static uint32_t snb_plane_formats[] = {
1201 DRM_FORMAT_XBGR8888,
1202 DRM_FORMAT_XRGB8888,
1203 DRM_FORMAT_YUYV,
1204 DRM_FORMAT_YVYU,
1205 DRM_FORMAT_UYVY,
1206 DRM_FORMAT_VYUY,
1207};
1208
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001209static uint32_t vlv_plane_formats[] = {
1210 DRM_FORMAT_RGB565,
1211 DRM_FORMAT_ABGR8888,
1212 DRM_FORMAT_ARGB8888,
1213 DRM_FORMAT_XBGR8888,
1214 DRM_FORMAT_XRGB8888,
1215 DRM_FORMAT_XBGR2101010,
1216 DRM_FORMAT_ABGR2101010,
1217 DRM_FORMAT_YUYV,
1218 DRM_FORMAT_YVYU,
1219 DRM_FORMAT_UYVY,
1220 DRM_FORMAT_VYUY,
1221};
1222
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001223int
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001224intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001225{
1226 struct intel_plane *intel_plane;
1227 unsigned long possible_crtcs;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001228 const uint32_t *plane_formats;
1229 int num_plane_formats;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001230 int ret;
1231
Chris Wilsond1686ae2012-04-10 11:41:49 +01001232 if (INTEL_INFO(dev)->gen < 5)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001233 return -ENODEV;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001234
Daniel Vetterb14c5672013-09-19 12:18:32 +02001235 intel_plane = kzalloc(sizeof(*intel_plane), GFP_KERNEL);
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001236 if (!intel_plane)
1237 return -ENOMEM;
1238
Chris Wilsond1686ae2012-04-10 11:41:49 +01001239 switch (INTEL_INFO(dev)->gen) {
1240 case 5:
1241 case 6:
Damien Lespiau2d354c32012-10-22 18:19:27 +01001242 intel_plane->can_scale = true;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001243 intel_plane->max_downscale = 16;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001244 intel_plane->update_plane = ilk_update_plane;
1245 intel_plane->disable_plane = ilk_disable_plane;
1246 intel_plane->update_colorkey = ilk_update_colorkey;
1247 intel_plane->get_colorkey = ilk_get_colorkey;
1248
1249 if (IS_GEN6(dev)) {
1250 plane_formats = snb_plane_formats;
1251 num_plane_formats = ARRAY_SIZE(snb_plane_formats);
1252 } else {
1253 plane_formats = ilk_plane_formats;
1254 num_plane_formats = ARRAY_SIZE(ilk_plane_formats);
1255 }
1256 break;
1257
1258 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -07001259 case 8:
Damien Lespiaud49f7092013-04-25 15:15:00 +01001260 if (IS_IVYBRIDGE(dev)) {
Damien Lespiau2d354c32012-10-22 18:19:27 +01001261 intel_plane->can_scale = true;
Damien Lespiaud49f7092013-04-25 15:15:00 +01001262 intel_plane->max_downscale = 2;
1263 } else {
1264 intel_plane->can_scale = false;
1265 intel_plane->max_downscale = 1;
1266 }
Chris Wilsond1686ae2012-04-10 11:41:49 +01001267
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001268 if (IS_VALLEYVIEW(dev)) {
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001269 intel_plane->update_plane = vlv_update_plane;
1270 intel_plane->disable_plane = vlv_disable_plane;
1271 intel_plane->update_colorkey = vlv_update_colorkey;
1272 intel_plane->get_colorkey = vlv_get_colorkey;
1273
1274 plane_formats = vlv_plane_formats;
1275 num_plane_formats = ARRAY_SIZE(vlv_plane_formats);
1276 } else {
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001277 intel_plane->update_plane = ivb_update_plane;
1278 intel_plane->disable_plane = ivb_disable_plane;
1279 intel_plane->update_colorkey = ivb_update_colorkey;
1280 intel_plane->get_colorkey = ivb_get_colorkey;
1281
1282 plane_formats = snb_plane_formats;
1283 num_plane_formats = ARRAY_SIZE(snb_plane_formats);
1284 }
Chris Wilsond1686ae2012-04-10 11:41:49 +01001285 break;
1286
1287 default:
Jesper Juhla8b0bba2012-06-27 00:55:37 +02001288 kfree(intel_plane);
Chris Wilsond1686ae2012-04-10 11:41:49 +01001289 return -ENODEV;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001290 }
1291
1292 intel_plane->pipe = pipe;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001293 intel_plane->plane = plane;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001294 possible_crtcs = (1 << pipe);
1295 ret = drm_plane_init(dev, &intel_plane->base, possible_crtcs,
Chris Wilsond1686ae2012-04-10 11:41:49 +01001296 &intel_plane_funcs,
1297 plane_formats, num_plane_formats,
1298 false);
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001299 if (ret)
1300 kfree(intel_plane);
1301
1302 return ret;
1303}