Robert P. J. Day | 96532ba | 2008-02-03 15:06:26 +0200 | [diff] [blame] | 1 | #ifndef _LINUX_DMA_MAPPING_H |
| 2 | #define _LINUX_DMA_MAPPING_H |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3 | |
Andrew Morton | 842fa69 | 2011-11-02 13:39:33 -0700 | [diff] [blame] | 4 | #include <linux/string.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 5 | #include <linux/device.h> |
| 6 | #include <linux/err.h> |
FUJITA Tomonori | f0402a2 | 2009-01-05 23:59:01 +0900 | [diff] [blame] | 7 | #include <linux/dma-attrs.h> |
Alexey Dobriyan | b7f080c | 2011-06-16 11:01:34 +0000 | [diff] [blame] | 8 | #include <linux/dma-direction.h> |
FUJITA Tomonori | f0402a2 | 2009-01-05 23:59:01 +0900 | [diff] [blame] | 9 | #include <linux/scatterlist.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 10 | |
Bjorn Helgaas | 77f2ea2 | 2014-04-30 11:20:53 -0600 | [diff] [blame] | 11 | /* |
| 12 | * A dma_addr_t can hold any valid DMA or bus address for the platform. |
| 13 | * It can be given to a device to use as a DMA source or target. A CPU cannot |
| 14 | * reference a dma_addr_t directly because there may be translation between |
| 15 | * its physical address space and the bus address space. |
| 16 | */ |
FUJITA Tomonori | f0402a2 | 2009-01-05 23:59:01 +0900 | [diff] [blame] | 17 | struct dma_map_ops { |
Marek Szyprowski | 613c457 | 2012-03-28 16:36:27 +0200 | [diff] [blame] | 18 | void* (*alloc)(struct device *dev, size_t size, |
| 19 | dma_addr_t *dma_handle, gfp_t gfp, |
| 20 | struct dma_attrs *attrs); |
| 21 | void (*free)(struct device *dev, size_t size, |
| 22 | void *vaddr, dma_addr_t dma_handle, |
| 23 | struct dma_attrs *attrs); |
Marek Szyprowski | 9adc537 | 2011-12-21 16:55:33 +0100 | [diff] [blame] | 24 | int (*mmap)(struct device *, struct vm_area_struct *, |
| 25 | void *, dma_addr_t, size_t, struct dma_attrs *attrs); |
| 26 | |
Marek Szyprowski | d2b7428 | 2012-06-13 10:05:52 +0200 | [diff] [blame] | 27 | int (*get_sgtable)(struct device *dev, struct sg_table *sgt, void *, |
| 28 | dma_addr_t, size_t, struct dma_attrs *attrs); |
| 29 | |
FUJITA Tomonori | f0402a2 | 2009-01-05 23:59:01 +0900 | [diff] [blame] | 30 | dma_addr_t (*map_page)(struct device *dev, struct page *page, |
| 31 | unsigned long offset, size_t size, |
| 32 | enum dma_data_direction dir, |
| 33 | struct dma_attrs *attrs); |
| 34 | void (*unmap_page)(struct device *dev, dma_addr_t dma_handle, |
| 35 | size_t size, enum dma_data_direction dir, |
| 36 | struct dma_attrs *attrs); |
Ricardo Ribalda Delgado | 04abab6 | 2015-02-11 13:53:15 +0100 | [diff] [blame] | 37 | /* |
| 38 | * map_sg returns 0 on error and a value > 0 on success. |
| 39 | * It should never return a value < 0. |
| 40 | */ |
FUJITA Tomonori | f0402a2 | 2009-01-05 23:59:01 +0900 | [diff] [blame] | 41 | int (*map_sg)(struct device *dev, struct scatterlist *sg, |
| 42 | int nents, enum dma_data_direction dir, |
| 43 | struct dma_attrs *attrs); |
| 44 | void (*unmap_sg)(struct device *dev, |
| 45 | struct scatterlist *sg, int nents, |
| 46 | enum dma_data_direction dir, |
| 47 | struct dma_attrs *attrs); |
| 48 | void (*sync_single_for_cpu)(struct device *dev, |
| 49 | dma_addr_t dma_handle, size_t size, |
| 50 | enum dma_data_direction dir); |
| 51 | void (*sync_single_for_device)(struct device *dev, |
| 52 | dma_addr_t dma_handle, size_t size, |
| 53 | enum dma_data_direction dir); |
FUJITA Tomonori | f0402a2 | 2009-01-05 23:59:01 +0900 | [diff] [blame] | 54 | void (*sync_sg_for_cpu)(struct device *dev, |
| 55 | struct scatterlist *sg, int nents, |
| 56 | enum dma_data_direction dir); |
| 57 | void (*sync_sg_for_device)(struct device *dev, |
| 58 | struct scatterlist *sg, int nents, |
| 59 | enum dma_data_direction dir); |
| 60 | int (*mapping_error)(struct device *dev, dma_addr_t dma_addr); |
| 61 | int (*dma_supported)(struct device *dev, u64 mask); |
FUJITA Tomonori | f726f30e | 2009-08-04 19:08:24 +0000 | [diff] [blame] | 62 | int (*set_dma_mask)(struct device *dev, u64 mask); |
Milton Miller | 3a8f755 | 2011-06-24 09:05:23 +0000 | [diff] [blame] | 63 | #ifdef ARCH_HAS_DMA_GET_REQUIRED_MASK |
| 64 | u64 (*get_required_mask)(struct device *dev); |
| 65 | #endif |
FUJITA Tomonori | f0402a2 | 2009-01-05 23:59:01 +0900 | [diff] [blame] | 66 | int is_phys; |
| 67 | }; |
| 68 | |
Andrew Morton | 8f286c3 | 2007-10-18 03:05:07 -0700 | [diff] [blame] | 69 | #define DMA_BIT_MASK(n) (((n) == 64) ? ~0ULL : ((1ULL<<(n))-1)) |
Borislav Petkov | 34c6538 | 2007-10-18 03:05:06 -0700 | [diff] [blame] | 70 | |
James Bottomley | 32e8f70 | 2007-10-16 01:23:55 -0700 | [diff] [blame] | 71 | #define DMA_MASK_NONE 0x0ULL |
| 72 | |
Rolf Eike Beer | d6bd3a3 | 2006-09-29 01:59:48 -0700 | [diff] [blame] | 73 | static inline int valid_dma_direction(int dma_direction) |
| 74 | { |
| 75 | return ((dma_direction == DMA_BIDIRECTIONAL) || |
| 76 | (dma_direction == DMA_TO_DEVICE) || |
| 77 | (dma_direction == DMA_FROM_DEVICE)); |
| 78 | } |
| 79 | |
James Bottomley | 32e8f70 | 2007-10-16 01:23:55 -0700 | [diff] [blame] | 80 | static inline int is_device_dma_capable(struct device *dev) |
| 81 | { |
| 82 | return dev->dma_mask != NULL && *dev->dma_mask != DMA_MASK_NONE; |
| 83 | } |
| 84 | |
Dan Williams | 1b0fac4 | 2007-07-15 23:40:26 -0700 | [diff] [blame] | 85 | #ifdef CONFIG_HAS_DMA |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 86 | #include <asm/dma-mapping.h> |
Dan Williams | 1b0fac4 | 2007-07-15 23:40:26 -0700 | [diff] [blame] | 87 | #else |
| 88 | #include <asm-generic/dma-mapping-broken.h> |
| 89 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 90 | |
FUJITA Tomonori | 589fc9a | 2008-09-12 19:42:34 +0900 | [diff] [blame] | 91 | static inline u64 dma_get_mask(struct device *dev) |
| 92 | { |
FUJITA Tomonori | 07a2c01 | 2008-09-19 02:02:05 +0900 | [diff] [blame] | 93 | if (dev && dev->dma_mask && *dev->dma_mask) |
FUJITA Tomonori | 589fc9a | 2008-09-12 19:42:34 +0900 | [diff] [blame] | 94 | return *dev->dma_mask; |
Yang Hongyang | 284901a | 2009-04-06 19:01:15 -0700 | [diff] [blame] | 95 | return DMA_BIT_MASK(32); |
FUJITA Tomonori | 589fc9a | 2008-09-12 19:42:34 +0900 | [diff] [blame] | 96 | } |
| 97 | |
Rob Herring | 58af4a2 | 2012-03-20 14:33:01 -0500 | [diff] [blame] | 98 | #ifdef CONFIG_ARCH_HAS_DMA_SET_COHERENT_MASK |
FUJITA Tomonori | 710224f | 2010-09-22 13:04:55 -0700 | [diff] [blame] | 99 | int dma_set_coherent_mask(struct device *dev, u64 mask); |
| 100 | #else |
FUJITA Tomonori | 6a1961f | 2010-03-10 15:23:39 -0800 | [diff] [blame] | 101 | static inline int dma_set_coherent_mask(struct device *dev, u64 mask) |
| 102 | { |
| 103 | if (!dma_supported(dev, mask)) |
| 104 | return -EIO; |
| 105 | dev->coherent_dma_mask = mask; |
| 106 | return 0; |
| 107 | } |
FUJITA Tomonori | 710224f | 2010-09-22 13:04:55 -0700 | [diff] [blame] | 108 | #endif |
FUJITA Tomonori | 6a1961f | 2010-03-10 15:23:39 -0800 | [diff] [blame] | 109 | |
Russell King | 4aa806b | 2013-06-26 13:49:44 +0100 | [diff] [blame] | 110 | /* |
| 111 | * Set both the DMA mask and the coherent DMA mask to the same thing. |
| 112 | * Note that we don't check the return value from dma_set_coherent_mask() |
| 113 | * as the DMA API guarantees that the coherent DMA mask can be set to |
| 114 | * the same or smaller than the streaming DMA mask. |
| 115 | */ |
| 116 | static inline int dma_set_mask_and_coherent(struct device *dev, u64 mask) |
| 117 | { |
| 118 | int rc = dma_set_mask(dev, mask); |
| 119 | if (rc == 0) |
| 120 | dma_set_coherent_mask(dev, mask); |
| 121 | return rc; |
| 122 | } |
| 123 | |
Russell King | fa6a8d6 | 2013-06-27 12:21:45 +0100 | [diff] [blame] | 124 | /* |
| 125 | * Similar to the above, except it deals with the case where the device |
| 126 | * does not have dev->dma_mask appropriately setup. |
| 127 | */ |
| 128 | static inline int dma_coerce_mask_and_coherent(struct device *dev, u64 mask) |
| 129 | { |
| 130 | dev->dma_mask = &dev->coherent_dma_mask; |
| 131 | return dma_set_mask_and_coherent(dev, mask); |
| 132 | } |
| 133 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 134 | extern u64 dma_get_required_mask(struct device *dev); |
| 135 | |
Will Deacon | a3a60f8 | 2014-08-27 15:49:10 +0100 | [diff] [blame] | 136 | #ifndef arch_setup_dma_ops |
Will Deacon | 97890ba | 2014-08-27 16:24:20 +0100 | [diff] [blame] | 137 | static inline void arch_setup_dma_ops(struct device *dev, u64 dma_base, |
| 138 | u64 size, struct iommu_ops *iommu, |
| 139 | bool coherent) { } |
| 140 | #endif |
| 141 | |
| 142 | #ifndef arch_teardown_dma_ops |
| 143 | static inline void arch_teardown_dma_ops(struct device *dev) { } |
Santosh Shilimkar | 591c1ee | 2014-04-24 11:30:04 -0400 | [diff] [blame] | 144 | #endif |
| 145 | |
FUJITA Tomonori | 6b7b651 | 2008-02-04 22:27:55 -0800 | [diff] [blame] | 146 | static inline unsigned int dma_get_max_seg_size(struct device *dev) |
| 147 | { |
| 148 | return dev->dma_parms ? dev->dma_parms->max_segment_size : 65536; |
| 149 | } |
| 150 | |
| 151 | static inline unsigned int dma_set_max_seg_size(struct device *dev, |
| 152 | unsigned int size) |
| 153 | { |
| 154 | if (dev->dma_parms) { |
| 155 | dev->dma_parms->max_segment_size = size; |
| 156 | return 0; |
| 157 | } else |
| 158 | return -EIO; |
| 159 | } |
| 160 | |
FUJITA Tomonori | d22a696 | 2008-02-04 22:28:13 -0800 | [diff] [blame] | 161 | static inline unsigned long dma_get_seg_boundary(struct device *dev) |
| 162 | { |
| 163 | return dev->dma_parms ? |
| 164 | dev->dma_parms->segment_boundary_mask : 0xffffffff; |
| 165 | } |
| 166 | |
| 167 | static inline int dma_set_seg_boundary(struct device *dev, unsigned long mask) |
| 168 | { |
| 169 | if (dev->dma_parms) { |
| 170 | dev->dma_parms->segment_boundary_mask = mask; |
| 171 | return 0; |
| 172 | } else |
| 173 | return -EIO; |
| 174 | } |
| 175 | |
Santosh Shilimkar | 00c8f16 | 2013-07-29 14:18:48 +0100 | [diff] [blame] | 176 | #ifndef dma_max_pfn |
| 177 | static inline unsigned long dma_max_pfn(struct device *dev) |
| 178 | { |
| 179 | return *dev->dma_mask >> PAGE_SHIFT; |
| 180 | } |
| 181 | #endif |
| 182 | |
Andrew Morton | 842fa69 | 2011-11-02 13:39:33 -0700 | [diff] [blame] | 183 | static inline void *dma_zalloc_coherent(struct device *dev, size_t size, |
| 184 | dma_addr_t *dma_handle, gfp_t flag) |
| 185 | { |
Joe Perches | ede23fa | 2013-08-26 22:45:23 -0700 | [diff] [blame] | 186 | void *ret = dma_alloc_coherent(dev, size, dma_handle, |
| 187 | flag | __GFP_ZERO); |
Andrew Morton | 842fa69 | 2011-11-02 13:39:33 -0700 | [diff] [blame] | 188 | return ret; |
| 189 | } |
| 190 | |
Heiko Carstens | e259f19 | 2010-08-13 09:39:18 +0200 | [diff] [blame] | 191 | #ifdef CONFIG_HAS_DMA |
FUJITA Tomonori | 4565f01 | 2010-08-10 18:03:22 -0700 | [diff] [blame] | 192 | static inline int dma_get_cache_alignment(void) |
| 193 | { |
| 194 | #ifdef ARCH_DMA_MINALIGN |
| 195 | return ARCH_DMA_MINALIGN; |
| 196 | #endif |
| 197 | return 1; |
| 198 | } |
Heiko Carstens | e259f19 | 2010-08-13 09:39:18 +0200 | [diff] [blame] | 199 | #endif |
FUJITA Tomonori | 4565f01 | 2010-08-10 18:03:22 -0700 | [diff] [blame] | 200 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 201 | /* flags for the coherent memory api */ |
| 202 | #define DMA_MEMORY_MAP 0x01 |
| 203 | #define DMA_MEMORY_IO 0x02 |
| 204 | #define DMA_MEMORY_INCLUDES_CHILDREN 0x04 |
| 205 | #define DMA_MEMORY_EXCLUSIVE 0x08 |
| 206 | |
| 207 | #ifndef ARCH_HAS_DMA_DECLARE_COHERENT_MEMORY |
| 208 | static inline int |
Bjorn Helgaas | 88a984b | 2014-05-20 16:54:22 -0600 | [diff] [blame] | 209 | dma_declare_coherent_memory(struct device *dev, phys_addr_t phys_addr, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 210 | dma_addr_t device_addr, size_t size, int flags) |
| 211 | { |
| 212 | return 0; |
| 213 | } |
| 214 | |
| 215 | static inline void |
| 216 | dma_release_declared_memory(struct device *dev) |
| 217 | { |
| 218 | } |
| 219 | |
| 220 | static inline void * |
| 221 | dma_mark_declared_memory_occupied(struct device *dev, |
| 222 | dma_addr_t device_addr, size_t size) |
| 223 | { |
| 224 | return ERR_PTR(-EBUSY); |
| 225 | } |
| 226 | #endif |
| 227 | |
Tejun Heo | 9ac7849 | 2007-01-20 16:00:26 +0900 | [diff] [blame] | 228 | /* |
| 229 | * Managed DMA API |
| 230 | */ |
| 231 | extern void *dmam_alloc_coherent(struct device *dev, size_t size, |
| 232 | dma_addr_t *dma_handle, gfp_t gfp); |
| 233 | extern void dmam_free_coherent(struct device *dev, size_t size, void *vaddr, |
| 234 | dma_addr_t dma_handle); |
| 235 | extern void *dmam_alloc_noncoherent(struct device *dev, size_t size, |
| 236 | dma_addr_t *dma_handle, gfp_t gfp); |
| 237 | extern void dmam_free_noncoherent(struct device *dev, size_t size, void *vaddr, |
| 238 | dma_addr_t dma_handle); |
| 239 | #ifdef ARCH_HAS_DMA_DECLARE_COHERENT_MEMORY |
Bjorn Helgaas | 88a984b | 2014-05-20 16:54:22 -0600 | [diff] [blame] | 240 | extern int dmam_declare_coherent_memory(struct device *dev, |
| 241 | phys_addr_t phys_addr, |
Tejun Heo | 9ac7849 | 2007-01-20 16:00:26 +0900 | [diff] [blame] | 242 | dma_addr_t device_addr, size_t size, |
| 243 | int flags); |
| 244 | extern void dmam_release_declared_memory(struct device *dev); |
| 245 | #else /* ARCH_HAS_DMA_DECLARE_COHERENT_MEMORY */ |
| 246 | static inline int dmam_declare_coherent_memory(struct device *dev, |
Bjorn Helgaas | 88a984b | 2014-05-20 16:54:22 -0600 | [diff] [blame] | 247 | phys_addr_t phys_addr, dma_addr_t device_addr, |
Tejun Heo | 9ac7849 | 2007-01-20 16:00:26 +0900 | [diff] [blame] | 248 | size_t size, gfp_t gfp) |
| 249 | { |
| 250 | return 0; |
| 251 | } |
| 252 | |
| 253 | static inline void dmam_release_declared_memory(struct device *dev) |
| 254 | { |
| 255 | } |
| 256 | #endif /* ARCH_HAS_DMA_DECLARE_COHERENT_MEMORY */ |
| 257 | |
Arthur Kepner | 74bc7ce | 2008-04-29 01:00:30 -0700 | [diff] [blame] | 258 | #ifndef CONFIG_HAVE_DMA_ATTRS |
| 259 | struct dma_attrs; |
| 260 | |
| 261 | #define dma_map_single_attrs(dev, cpu_addr, size, dir, attrs) \ |
| 262 | dma_map_single(dev, cpu_addr, size, dir) |
| 263 | |
| 264 | #define dma_unmap_single_attrs(dev, dma_addr, size, dir, attrs) \ |
| 265 | dma_unmap_single(dev, dma_addr, size, dir) |
| 266 | |
| 267 | #define dma_map_sg_attrs(dev, sgl, nents, dir, attrs) \ |
| 268 | dma_map_sg(dev, sgl, nents, dir) |
| 269 | |
| 270 | #define dma_unmap_sg_attrs(dev, sgl, nents, dir, attrs) \ |
| 271 | dma_unmap_sg(dev, sgl, nents, dir) |
| 272 | |
Thierry Reding | b4bbb10 | 2014-06-27 11:56:58 +0200 | [diff] [blame] | 273 | #else |
| 274 | static inline void *dma_alloc_writecombine(struct device *dev, size_t size, |
| 275 | dma_addr_t *dma_addr, gfp_t gfp) |
| 276 | { |
| 277 | DEFINE_DMA_ATTRS(attrs); |
| 278 | dma_set_attr(DMA_ATTR_WRITE_COMBINE, &attrs); |
| 279 | return dma_alloc_attrs(dev, size, dma_addr, gfp, &attrs); |
| 280 | } |
| 281 | |
| 282 | static inline void dma_free_writecombine(struct device *dev, size_t size, |
| 283 | void *cpu_addr, dma_addr_t dma_addr) |
| 284 | { |
| 285 | DEFINE_DMA_ATTRS(attrs); |
| 286 | dma_set_attr(DMA_ATTR_WRITE_COMBINE, &attrs); |
| 287 | return dma_free_attrs(dev, size, cpu_addr, dma_addr, &attrs); |
| 288 | } |
| 289 | |
| 290 | static inline int dma_mmap_writecombine(struct device *dev, |
| 291 | struct vm_area_struct *vma, |
| 292 | void *cpu_addr, dma_addr_t dma_addr, |
| 293 | size_t size) |
| 294 | { |
| 295 | DEFINE_DMA_ATTRS(attrs); |
| 296 | dma_set_attr(DMA_ATTR_WRITE_COMBINE, &attrs); |
| 297 | return dma_mmap_attrs(dev, vma, cpu_addr, dma_addr, size, &attrs); |
| 298 | } |
Arthur Kepner | 74bc7ce | 2008-04-29 01:00:30 -0700 | [diff] [blame] | 299 | #endif /* CONFIG_HAVE_DMA_ATTRS */ |
| 300 | |
FUJITA Tomonori | 0acedc1 | 2010-03-10 15:23:31 -0800 | [diff] [blame] | 301 | #ifdef CONFIG_NEED_DMA_MAP_STATE |
| 302 | #define DEFINE_DMA_UNMAP_ADDR(ADDR_NAME) dma_addr_t ADDR_NAME |
| 303 | #define DEFINE_DMA_UNMAP_LEN(LEN_NAME) __u32 LEN_NAME |
| 304 | #define dma_unmap_addr(PTR, ADDR_NAME) ((PTR)->ADDR_NAME) |
| 305 | #define dma_unmap_addr_set(PTR, ADDR_NAME, VAL) (((PTR)->ADDR_NAME) = (VAL)) |
| 306 | #define dma_unmap_len(PTR, LEN_NAME) ((PTR)->LEN_NAME) |
| 307 | #define dma_unmap_len_set(PTR, LEN_NAME, VAL) (((PTR)->LEN_NAME) = (VAL)) |
| 308 | #else |
| 309 | #define DEFINE_DMA_UNMAP_ADDR(ADDR_NAME) |
| 310 | #define DEFINE_DMA_UNMAP_LEN(LEN_NAME) |
| 311 | #define dma_unmap_addr(PTR, ADDR_NAME) (0) |
| 312 | #define dma_unmap_addr_set(PTR, ADDR_NAME, VAL) do { } while (0) |
| 313 | #define dma_unmap_len(PTR, LEN_NAME) (0) |
| 314 | #define dma_unmap_len_set(PTR, LEN_NAME, VAL) do { } while (0) |
| 315 | #endif |
| 316 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 317 | #endif |