blob: 064bc11a991c042d1a1d9551eab5fe46ef731b2b [file] [log] [blame]
H. Peter Anvin05e4d312008-10-23 00:01:39 -07001#ifndef _ASM_X86_MACH_DEFAULT_MACH_APIC_H
2#define _ASM_X86_MACH_DEFAULT_MACH_APIC_H
Linus Torvalds1da177e2005-04-16 15:20:36 -07003
Glauber Costadd46e3c2008-03-25 18:10:46 -03004#ifdef CONFIG_X86_LOCAL_APIC
5
Linus Torvalds1da177e2005-04-16 15:20:36 -07006#include <mach_apicdef.h>
7#include <asm/smp.h>
8
9#define APIC_DFR_VALUE (APIC_DFR_FLAT)
10
Ingo Molnar0a9cc202009-01-28 04:30:40 +010011static inline const struct cpumask *default_target_cpus(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012{
13#ifdef CONFIG_SMP
Mike Travisbcda0162008-12-16 17:33:59 -080014 return cpu_online_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#else
Mike Travisbcda0162008-12-16 17:33:59 -080016 return cpumask_of(0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#endif
18}
Linus Torvalds1da177e2005-04-16 15:20:36 -070019
20#define NO_BALANCE_IRQ (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070021
Glauber Costadd46e3c2008-03-25 18:10:46 -030022#ifdef CONFIG_X86_64
23#include <asm/genapic.h>
Ingo Molnarc8d46cf2009-01-28 00:14:11 +010024#define init_apic_ldr (apic->init_apic_ldr)
25#define cpu_mask_to_apicid (apic->cpu_mask_to_apicid)
26#define cpu_mask_to_apicid_and (apic->cpu_mask_to_apicid_and)
27#define phys_pkg_id (apic->phys_pkg_id)
28#define vector_allocation_domain (apic->vector_allocation_domain)
Yinghai Luf910a9d2008-07-12 01:01:20 -070029#define read_apic_id() (GET_APIC_ID(apic_read(APIC_ID)))
Ingo Molnarc8d46cf2009-01-28 00:14:11 +010030#define send_IPI_self (apic->send_IPI_self)
31#define wakeup_secondary_cpu (apic->wakeup_cpu)
Glauber Costadd46e3c2008-03-25 18:10:46 -030032extern void setup_apic_routing(void);
33#else
Yinghai Lu54ac14a2008-11-17 15:19:53 -080034#define wakeup_secondary_cpu wakeup_secondary_cpu_via_init
Linus Torvalds1da177e2005-04-16 15:20:36 -070035/*
36 * Set up the logical destination ID.
37 *
38 * Intel recommends to set DFR, LDR and TPR before enabling
39 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
40 * document number 292116). So here it goes...
41 */
42static inline void init_apic_ldr(void)
43{
44 unsigned long val;
45
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +010046 apic_write(APIC_DFR, APIC_DFR_VALUE);
Linus Torvalds1da177e2005-04-16 15:20:36 -070047 val = apic_read(APIC_LDR) & ~APIC_LDR_MASK;
48 val |= SET_APIC_LOGICAL_ID(1UL << smp_processor_id());
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +010049 apic_write(APIC_LDR, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -070050}
51
Ingo Molnar7ed248d2009-01-28 03:43:47 +010052static inline int default_apic_id_registered(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070053{
Yinghai Lu4c9961d2008-07-11 18:44:16 -070054 return physid_isset(read_apic_id(), phys_cpu_present_map);
Linus Torvalds1da177e2005-04-16 15:20:36 -070055}
56
Mike Travisbcda0162008-12-16 17:33:59 -080057static inline unsigned int cpu_mask_to_apicid(const struct cpumask *cpumask)
Glauber Costadd46e3c2008-03-25 18:10:46 -030058{
Mike Travisbcda0162008-12-16 17:33:59 -080059 return cpumask_bits(cpumask)[0];
Glauber Costadd46e3c2008-03-25 18:10:46 -030060}
61
Mike Travis6eeb7c52008-12-16 17:33:55 -080062static inline unsigned int cpu_mask_to_apicid_and(const struct cpumask *cpumask,
63 const struct cpumask *andmask)
Mike Travis95d313c2008-12-16 17:33:54 -080064{
Mike Travis6eeb7c52008-12-16 17:33:55 -080065 unsigned long mask1 = cpumask_bits(cpumask)[0];
66 unsigned long mask2 = cpumask_bits(andmask)[0];
Mike Travisa775a382008-12-17 15:21:39 -080067 unsigned long mask3 = cpumask_bits(cpu_online_mask)[0];
Mike Travis95d313c2008-12-16 17:33:54 -080068
Mike Travisa775a382008-12-17 15:21:39 -080069 return (unsigned int)(mask1 & mask2 & mask3);
Mike Travis95d313c2008-12-16 17:33:54 -080070}
71
Glauber Costadd46e3c2008-03-25 18:10:46 -030072static inline u32 phys_pkg_id(u32 cpuid_apic, int index_msb)
73{
74 return cpuid_apic >> index_msb;
75}
76
Ingo Molnar3c43f032007-05-02 19:27:04 +020077static inline void setup_apic_routing(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070078{
Alexey Starikovskiy61048c62008-04-04 23:41:07 +040079#ifdef CONFIG_X86_IO_APIC
Linus Torvalds1da177e2005-04-16 15:20:36 -070080 printk("Enabling APIC mode: %s. Using %d I/O APICs\n",
81 "Flat", nr_ioapics);
Alexey Starikovskiy61048c62008-04-04 23:41:07 +040082#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070083}
84
Linus Torvalds1da177e2005-04-16 15:20:36 -070085static inline int apicid_to_node(int logical_apicid)
86{
Yinghai Luf47f9d52008-06-24 22:13:15 -070087#ifdef CONFIG_SMP
88 return apicid_2_node[hard_smp_processor_id()];
89#else
Linus Torvalds1da177e2005-04-16 15:20:36 -070090 return 0;
Yinghai Luf47f9d52008-06-24 22:13:15 -070091#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070092}
Yinghai Lu497c9a12008-08-19 20:50:28 -070093
Mike Travisbcda0162008-12-16 17:33:59 -080094static inline void vector_allocation_domain(int cpu, struct cpumask *retmask)
Yinghai Lu497c9a12008-08-19 20:50:28 -070095{
96 /* Careful. Some cpus do not strictly honor the set of cpus
97 * specified in the interrupt destination when using lowest
98 * priority interrupt delivery mode.
99 *
100 * In particular there was a hyperthreading cpu observed to
101 * deliver interrupts to the wrong hyperthread when only one
102 * hyperthread was specified in the interrupt desitination.
103 */
Mike Travise7986732008-12-16 17:33:52 -0800104 *retmask = (cpumask_t) { { [0] = APIC_ALL_CPUS } };
Yinghai Lu497c9a12008-08-19 20:50:28 -0700105}
Glauber de Oliveira Costaf6bc4022008-03-19 14:25:53 -0300106#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107
Ingo Molnard1d7cae2009-01-28 05:41:42 +0100108static inline unsigned long default_check_apicid_used(physid_mask_t bitmap, int apicid)
Glauber Costadd46e3c2008-03-25 18:10:46 -0300109{
110 return physid_isset(apicid, bitmap);
111}
112
Ingo Molnard1d7cae2009-01-28 05:41:42 +0100113static inline unsigned long default_check_apicid_present(int bit)
Glauber Costadd46e3c2008-03-25 18:10:46 -0300114{
115 return physid_isset(bit, phys_cpu_present_map);
116}
117
118static inline physid_mask_t ioapic_phys_id_map(physid_mask_t phys_map)
119{
120 return phys_map;
121}
122
123static inline int multi_timer_check(int apic, int irq)
124{
125 return 0;
126}
127
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128/* Mapping from cpu number to logical apicid */
129static inline int cpu_to_logical_apicid(int cpu)
130{
131 return 1 << cpu;
132}
133
134static inline int cpu_present_to_apicid(int mps_cpu)
135{
Mike Travise7986732008-12-16 17:33:52 -0800136 if (mps_cpu < nr_cpu_ids && cpu_present(mps_cpu))
Glauber de Oliveira Costaf6bc4022008-03-19 14:25:53 -0300137 return (int)per_cpu(x86_bios_cpu_apicid, mps_cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138 else
139 return BAD_APICID;
140}
141
142static inline physid_mask_t apicid_to_cpu_present(int phys_apicid)
143{
144 return physid_mask_of_physid(phys_apicid);
145}
146
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147static inline void setup_portio_remap(void)
148{
149}
150
151static inline int check_phys_apicid_present(int boot_cpu_physical_apicid)
152{
153 return physid_isset(boot_cpu_physical_apicid, phys_cpu_present_map);
154}
155
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156static inline void enable_apic_mode(void)
157{
158}
Glauber Costadd46e3c2008-03-25 18:10:46 -0300159#endif /* CONFIG_X86_LOCAL_APIC */
H. Peter Anvin05e4d312008-10-23 00:01:39 -0700160#endif /* _ASM_X86_MACH_DEFAULT_MACH_APIC_H */