blob: 319051c34343ae9e0eb7c5d4adf82732e5598cd6 [file] [log] [blame]
Thiemo Seufere30ec452008-01-28 20:05:38 +00001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * A small micro-assembler. It is intentionally kept simple, does only
7 * support a subset of instructions, and does not try to hide pipeline
8 * effects like branch delay slots.
9 *
Ralf Baechle70342282013-01-22 12:59:30 +010010 * Copyright (C) 2004, 2005, 2006, 2008 Thiemo Seufer
Thiemo Seufere30ec452008-01-28 20:05:38 +000011 * Copyright (C) 2005, 2007 Maciej W. Rozycki
12 * Copyright (C) 2006 Ralf Baechle (ralf@linux-mips.org)
Steven J. Hillabc597f2013-02-05 16:52:01 -060013 * Copyright (C) 2012, 2013 MIPS Technologies, Inc. All rights reserved.
Thiemo Seufere30ec452008-01-28 20:05:38 +000014 */
15
Thiemo Seufere30ec452008-01-28 20:05:38 +000016enum fields {
17 RS = 0x001,
18 RT = 0x002,
19 RD = 0x004,
20 RE = 0x008,
21 SIMM = 0x010,
22 UIMM = 0x020,
23 BIMM = 0x040,
24 JIMM = 0x080,
25 FUNC = 0x100,
David Daney58b9e222010-02-18 16:13:03 -080026 SET = 0x200,
Leonid Yegoshin51eec48e2014-11-18 16:24:15 +000027 SCIMM = 0x400,
28 SIMM9 = 0x800,
Thiemo Seufere30ec452008-01-28 20:05:38 +000029};
30
31#define OP_MASK 0x3f
32#define OP_SH 26
Thiemo Seufere30ec452008-01-28 20:05:38 +000033#define RD_MASK 0x1f
34#define RD_SH 11
35#define RE_MASK 0x1f
36#define RE_SH 6
37#define IMM_MASK 0xffff
38#define IMM_SH 0
39#define JIMM_MASK 0x3ffffff
40#define JIMM_SH 0
41#define FUNC_MASK 0x3f
42#define FUNC_SH 0
43#define SET_MASK 0x7
44#define SET_SH 0
Leonid Yegoshin51eec48e2014-11-18 16:24:15 +000045#define SIMM9_SH 7
46#define SIMM9_MASK 0x1ff
Thiemo Seufere30ec452008-01-28 20:05:38 +000047
48enum opcode {
49 insn_invalid,
Steven J. Hill71a1c772012-06-19 19:59:29 +010050 insn_addiu, insn_addu, insn_and, insn_andi, insn_bbit0, insn_bbit1,
51 insn_beq, insn_beql, insn_bgez, insn_bgezl, insn_bltz, insn_bltzl,
52 insn_bne, insn_cache, insn_daddiu, insn_daddu, insn_dins, insn_dinsm,
Markos Chandras4c12a852014-04-08 12:47:06 +010053 insn_divu, insn_dmfc0, insn_dmtc0, insn_drotr, insn_drotr32, insn_dsll,
Steven J. Hill71a1c772012-06-19 19:59:29 +010054 insn_dsll32, insn_dsra, insn_dsrl, insn_dsrl32, insn_dsubu, insn_eret,
Markos Chandras82488812014-04-16 13:49:57 +010055 insn_ext, insn_ins, insn_j, insn_jal, insn_jalr, insn_jr, insn_lb,
56 insn_ld, insn_ldx, insn_lh, insn_ll, insn_lld, insn_lui, insn_lw,
Steven J. Hille2965cd2014-11-13 09:52:02 -060057 insn_lwx, insn_mfc0, insn_mfhc0, insn_mfhi, insn_mflo, insn_mtc0,
58 insn_mthc0, insn_mul, insn_or, insn_ori, insn_pref, insn_rfe,
59 insn_rotr, insn_sc, insn_scd, insn_sd, insn_sll, insn_sllv, insn_slt,
60 insn_sltiu, insn_sltu, insn_sra, insn_srl, insn_srlv, insn_subu,
61 insn_sw, insn_sync, insn_syscall, insn_tlbp, insn_tlbr, insn_tlbwi,
62 insn_tlbwr, insn_wait, insn_wsbh, insn_xor, insn_xori, insn_yield,
Thiemo Seufere30ec452008-01-28 20:05:38 +000063};
64
65struct insn {
66 enum opcode opcode;
67 u32 match;
68 enum fields fields;
69};
70
Paul Gortmaker078a55f2013-06-18 13:38:59 +000071static inline u32 build_rs(u32 arg)
Thiemo Seufere30ec452008-01-28 20:05:38 +000072{
David Daney8d662c82010-12-27 18:18:29 -080073 WARN(arg & ~RS_MASK, KERN_WARNING "Micro-assembler field overflow\n");
Thiemo Seufere30ec452008-01-28 20:05:38 +000074
75 return (arg & RS_MASK) << RS_SH;
76}
77
Paul Gortmaker078a55f2013-06-18 13:38:59 +000078static inline u32 build_rt(u32 arg)
Thiemo Seufere30ec452008-01-28 20:05:38 +000079{
David Daney8d662c82010-12-27 18:18:29 -080080 WARN(arg & ~RT_MASK, KERN_WARNING "Micro-assembler field overflow\n");
Thiemo Seufere30ec452008-01-28 20:05:38 +000081
82 return (arg & RT_MASK) << RT_SH;
83}
84
Paul Gortmaker078a55f2013-06-18 13:38:59 +000085static inline u32 build_rd(u32 arg)
Thiemo Seufere30ec452008-01-28 20:05:38 +000086{
David Daney8d662c82010-12-27 18:18:29 -080087 WARN(arg & ~RD_MASK, KERN_WARNING "Micro-assembler field overflow\n");
Thiemo Seufere30ec452008-01-28 20:05:38 +000088
89 return (arg & RD_MASK) << RD_SH;
90}
91
Paul Gortmaker078a55f2013-06-18 13:38:59 +000092static inline u32 build_re(u32 arg)
Thiemo Seufere30ec452008-01-28 20:05:38 +000093{
David Daney8d662c82010-12-27 18:18:29 -080094 WARN(arg & ~RE_MASK, KERN_WARNING "Micro-assembler field overflow\n");
Thiemo Seufere30ec452008-01-28 20:05:38 +000095
96 return (arg & RE_MASK) << RE_SH;
97}
98
Paul Gortmaker078a55f2013-06-18 13:38:59 +000099static inline u32 build_simm(s32 arg)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000100{
David Daney8d662c82010-12-27 18:18:29 -0800101 WARN(arg > 0x7fff || arg < -0x8000,
102 KERN_WARNING "Micro-assembler field overflow\n");
Thiemo Seufere30ec452008-01-28 20:05:38 +0000103
104 return arg & 0xffff;
105}
106
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000107static inline u32 build_uimm(u32 arg)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000108{
David Daney8d662c82010-12-27 18:18:29 -0800109 WARN(arg & ~IMM_MASK, KERN_WARNING "Micro-assembler field overflow\n");
Thiemo Seufere30ec452008-01-28 20:05:38 +0000110
111 return arg & IMM_MASK;
112}
113
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000114static inline u32 build_scimm(u32 arg)
David Daney58b9e222010-02-18 16:13:03 -0800115{
David Daney8d662c82010-12-27 18:18:29 -0800116 WARN(arg & ~SCIMM_MASK,
117 KERN_WARNING "Micro-assembler field overflow\n");
David Daney58b9e222010-02-18 16:13:03 -0800118
119 return (arg & SCIMM_MASK) << SCIMM_SH;
120}
121
Leonid Yegoshin51eec48e2014-11-18 16:24:15 +0000122static inline u32 build_scimm9(s32 arg)
123{
124 WARN((arg > 0xff || arg < -0x100),
125 KERN_WARNING "Micro-assembler field overflow\n");
126
127 return (arg & SIMM9_MASK) << SIMM9_SH;
128}
129
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000130static inline u32 build_func(u32 arg)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000131{
David Daney8d662c82010-12-27 18:18:29 -0800132 WARN(arg & ~FUNC_MASK, KERN_WARNING "Micro-assembler field overflow\n");
Thiemo Seufere30ec452008-01-28 20:05:38 +0000133
134 return arg & FUNC_MASK;
135}
136
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000137static inline u32 build_set(u32 arg)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000138{
David Daney8d662c82010-12-27 18:18:29 -0800139 WARN(arg & ~SET_MASK, KERN_WARNING "Micro-assembler field overflow\n");
Thiemo Seufere30ec452008-01-28 20:05:38 +0000140
141 return arg & SET_MASK;
142}
143
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000144static void build_insn(u32 **buf, enum opcode opc, ...);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000145
146#define I_u1u2u3(op) \
147Ip_u1u2u3(op) \
148{ \
149 build_insn(buf, insn##op, a, b, c); \
David Daney22b07632010-07-23 18:41:43 -0700150} \
151UASM_EXPORT_SYMBOL(uasm_i##op);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000152
Markos Chandras9d987362014-06-23 10:38:44 +0100153#define I_s3s1s2(op) \
154Ip_s3s1s2(op) \
155{ \
156 build_insn(buf, insn##op, b, c, a); \
157} \
158UASM_EXPORT_SYMBOL(uasm_i##op);
159
Thiemo Seufere30ec452008-01-28 20:05:38 +0000160#define I_u2u1u3(op) \
161Ip_u2u1u3(op) \
162{ \
163 build_insn(buf, insn##op, b, a, c); \
David Daney22b07632010-07-23 18:41:43 -0700164} \
165UASM_EXPORT_SYMBOL(uasm_i##op);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000166
Markos Chandrasbeef8e02014-04-08 12:47:02 +0100167#define I_u3u2u1(op) \
168Ip_u3u2u1(op) \
169{ \
170 build_insn(buf, insn##op, c, b, a); \
171} \
172UASM_EXPORT_SYMBOL(uasm_i##op);
173
Thiemo Seufere30ec452008-01-28 20:05:38 +0000174#define I_u3u1u2(op) \
175Ip_u3u1u2(op) \
176{ \
177 build_insn(buf, insn##op, b, c, a); \
David Daney22b07632010-07-23 18:41:43 -0700178} \
179UASM_EXPORT_SYMBOL(uasm_i##op);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000180
181#define I_u1u2s3(op) \
182Ip_u1u2s3(op) \
183{ \
184 build_insn(buf, insn##op, a, b, c); \
David Daney22b07632010-07-23 18:41:43 -0700185} \
186UASM_EXPORT_SYMBOL(uasm_i##op);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000187
188#define I_u2s3u1(op) \
189Ip_u2s3u1(op) \
190{ \
191 build_insn(buf, insn##op, c, a, b); \
David Daney22b07632010-07-23 18:41:43 -0700192} \
193UASM_EXPORT_SYMBOL(uasm_i##op);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000194
195#define I_u2u1s3(op) \
196Ip_u2u1s3(op) \
197{ \
198 build_insn(buf, insn##op, b, a, c); \
David Daney22b07632010-07-23 18:41:43 -0700199} \
200UASM_EXPORT_SYMBOL(uasm_i##op);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000201
David Daney92078e02009-10-14 12:16:55 -0700202#define I_u2u1msbu3(op) \
203Ip_u2u1msbu3(op) \
204{ \
205 build_insn(buf, insn##op, b, a, c+d-1, c); \
David Daney22b07632010-07-23 18:41:43 -0700206} \
207UASM_EXPORT_SYMBOL(uasm_i##op);
David Daney92078e02009-10-14 12:16:55 -0700208
David Daneyc42aef02010-12-21 14:19:10 -0800209#define I_u2u1msb32u3(op) \
210Ip_u2u1msbu3(op) \
211{ \
212 build_insn(buf, insn##op, b, a, c+d-33, c); \
213} \
214UASM_EXPORT_SYMBOL(uasm_i##op);
215
Ralf Baechle70342282013-01-22 12:59:30 +0100216#define I_u2u1msbdu3(op) \
Steven J. Hille6de1a02012-07-12 17:21:31 +0000217Ip_u2u1msbu3(op) \
218{ \
219 build_insn(buf, insn##op, b, a, d-1, c); \
220} \
221UASM_EXPORT_SYMBOL(uasm_i##op);
222
Thiemo Seufere30ec452008-01-28 20:05:38 +0000223#define I_u1u2(op) \
224Ip_u1u2(op) \
225{ \
226 build_insn(buf, insn##op, a, b); \
David Daney22b07632010-07-23 18:41:43 -0700227} \
228UASM_EXPORT_SYMBOL(uasm_i##op);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000229
Paul Burtond674dd12014-03-04 15:12:36 +0000230#define I_u2u1(op) \
231Ip_u1u2(op) \
232{ \
233 build_insn(buf, insn##op, b, a); \
234} \
235UASM_EXPORT_SYMBOL(uasm_i##op);
236
Thiemo Seufere30ec452008-01-28 20:05:38 +0000237#define I_u1s2(op) \
238Ip_u1s2(op) \
239{ \
240 build_insn(buf, insn##op, a, b); \
David Daney22b07632010-07-23 18:41:43 -0700241} \
242UASM_EXPORT_SYMBOL(uasm_i##op);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000243
244#define I_u1(op) \
245Ip_u1(op) \
246{ \
247 build_insn(buf, insn##op, a); \
David Daney22b07632010-07-23 18:41:43 -0700248} \
249UASM_EXPORT_SYMBOL(uasm_i##op);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000250
251#define I_0(op) \
252Ip_0(op) \
253{ \
254 build_insn(buf, insn##op); \
David Daney22b07632010-07-23 18:41:43 -0700255} \
256UASM_EXPORT_SYMBOL(uasm_i##op);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000257
258I_u2u1s3(_addiu)
259I_u3u1u2(_addu)
260I_u2u1u3(_andi)
261I_u3u1u2(_and)
262I_u1u2s3(_beq)
263I_u1u2s3(_beql)
264I_u1s2(_bgez)
265I_u1s2(_bgezl)
266I_u1s2(_bltz)
267I_u1s2(_bltzl)
268I_u1u2s3(_bne)
Thiemo Seuferfb2a27e72008-02-18 19:32:49 +0000269I_u2s3u1(_cache)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000270I_u1u2u3(_dmfc0)
271I_u1u2u3(_dmtc0)
272I_u2u1s3(_daddiu)
273I_u3u1u2(_daddu)
Markos Chandras4c12a852014-04-08 12:47:06 +0100274I_u1u2(_divu)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000275I_u2u1u3(_dsll)
276I_u2u1u3(_dsll32)
277I_u2u1u3(_dsra)
278I_u2u1u3(_dsrl)
279I_u2u1u3(_dsrl32)
David Daney92078e02009-10-14 12:16:55 -0700280I_u2u1u3(_drotr)
David Daneyde6d5b552010-07-23 18:41:41 -0700281I_u2u1u3(_drotr32)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000282I_u3u1u2(_dsubu)
283I_0(_eret)
Steven J. Hille6de1a02012-07-12 17:21:31 +0000284I_u2u1msbdu3(_ext)
285I_u2u1msbu3(_ins)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000286I_u1(_j)
287I_u1(_jal)
Paul Burton49e9529b2014-03-16 12:58:05 +0000288I_u2u1(_jalr)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000289I_u1(_jr)
Markos Chandras82488812014-04-16 13:49:57 +0100290I_u2s3u1(_lb)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000291I_u2s3u1(_ld)
Markos Chandrasd6b33142014-04-08 12:47:12 +0100292I_u2s3u1(_lh)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000293I_u2s3u1(_ll)
294I_u2s3u1(_lld)
295I_u1s2(_lui)
296I_u2s3u1(_lw)
297I_u1u2u3(_mfc0)
Steven J. Hille2965cd2014-11-13 09:52:02 -0600298I_u1u2u3(_mfhc0)
Markos Chandrasf3ec7a22014-04-08 12:47:07 +0100299I_u1(_mfhi)
Markos Chandras16d21a82014-04-14 15:42:31 +0100300I_u1(_mflo)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000301I_u1u2u3(_mtc0)
Steven J. Hille2965cd2014-11-13 09:52:02 -0600302I_u1u2u3(_mthc0)
Markos Chandrasa8e897a2014-04-08 12:47:13 +0100303I_u3u1u2(_mul)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000304I_u2u1u3(_ori)
Ralf Baechle58081842010-03-23 15:54:50 +0100305I_u3u1u2(_or)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000306I_0(_rfe)
307I_u2s3u1(_sc)
308I_u2s3u1(_scd)
309I_u2s3u1(_sd)
310I_u2u1u3(_sll)
Markos Chandrasbef581b2014-04-08 12:47:04 +0100311I_u3u2u1(_sllv)
Markos Chandras7682f9e2014-06-23 10:38:45 +0100312I_s3s1s2(_slt)
Markos Chandras390363e2014-04-08 12:47:09 +0100313I_u2u1s3(_sltiu)
Markos Chandrase8ef8682014-04-08 12:47:10 +0100314I_u3u1u2(_sltu)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000315I_u2u1u3(_sra)
316I_u2u1u3(_srl)
Markos Chandrasf31318f2014-04-08 12:47:05 +0100317I_u3u2u1(_srlv)
David Daney32546f32010-02-10 15:12:46 -0800318I_u2u1u3(_rotr)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000319I_u3u1u2(_subu)
320I_u2s3u1(_sw)
Paul Burton729ff562013-12-24 03:49:45 +0000321I_u1(_sync)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000322I_0(_tlbp)
David Daney32546f32010-02-10 15:12:46 -0800323I_0(_tlbr)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000324I_0(_tlbwi)
325I_0(_tlbwr)
Paul Burton53ed1382013-12-24 03:50:35 +0000326I_u1(_wait);
Markos Chandrasab9e4fa2014-04-08 12:47:11 +0100327I_u2u1(_wsbh)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000328I_u3u1u2(_xor)
329I_u2u1u3(_xori)
Paul Burtond674dd12014-03-04 15:12:36 +0000330I_u2u1(_yield)
David Daney92078e02009-10-14 12:16:55 -0700331I_u2u1msbu3(_dins);
David Daneyc42aef02010-12-21 14:19:10 -0800332I_u2u1msb32u3(_dinsm);
David Daney58b9e222010-02-18 16:13:03 -0800333I_u1(_syscall);
David Daney5b97c3f2010-07-23 18:41:42 -0700334I_u1u2s3(_bbit0);
335I_u1u2s3(_bbit1);
David Daneybb3d68c2010-12-27 18:07:56 -0800336I_u3u1u2(_lwx)
337I_u3u1u2(_ldx)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000338
David Daneyc9941152010-10-07 16:03:53 -0700339#ifdef CONFIG_CPU_CAVIUM_OCTEON
340#include <asm/octeon/octeon.h>
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000341void ISAFUNC(uasm_i_pref)(u32 **buf, unsigned int a, signed int b,
David Daneyc9941152010-10-07 16:03:53 -0700342 unsigned int c)
343{
David Daneye3d0ead2015-01-15 16:11:13 +0300344 if (CAVIUM_OCTEON_DCACHE_PREFETCH_WAR && a <= 24 && a != 5)
David Daneyc9941152010-10-07 16:03:53 -0700345 /*
346 * As per erratum Core-14449, replace prefetches 0-4,
347 * 6-24 with 'pref 28'.
348 */
349 build_insn(buf, insn_pref, c, 28, b);
350 else
351 build_insn(buf, insn_pref, c, a, b);
352}
Steven J. Hillabc597f2013-02-05 16:52:01 -0600353UASM_EXPORT_SYMBOL(ISAFUNC(uasm_i_pref));
David Daneyc9941152010-10-07 16:03:53 -0700354#else
355I_u2s3u1(_pref)
356#endif
357
Thiemo Seufere30ec452008-01-28 20:05:38 +0000358/* Handle labels. */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000359void ISAFUNC(uasm_build_label)(struct uasm_label **lab, u32 *addr, int lid)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000360{
361 (*lab)->addr = addr;
362 (*lab)->lab = lid;
363 (*lab)++;
364}
Steven J. Hillabc597f2013-02-05 16:52:01 -0600365UASM_EXPORT_SYMBOL(ISAFUNC(uasm_build_label));
Thiemo Seufere30ec452008-01-28 20:05:38 +0000366
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000367int ISAFUNC(uasm_in_compat_space_p)(long addr)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000368{
369 /* Is this address in 32bit compat space? */
370#ifdef CONFIG_64BIT
371 return (((addr) & 0xffffffff00000000L) == 0xffffffff00000000L);
372#else
373 return 1;
374#endif
375}
Steven J. Hillabc597f2013-02-05 16:52:01 -0600376UASM_EXPORT_SYMBOL(ISAFUNC(uasm_in_compat_space_p));
Thiemo Seufere30ec452008-01-28 20:05:38 +0000377
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000378static int uasm_rel_highest(long val)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000379{
380#ifdef CONFIG_64BIT
381 return ((((val + 0x800080008000L) >> 48) & 0xffff) ^ 0x8000) - 0x8000;
382#else
383 return 0;
384#endif
385}
386
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000387static int uasm_rel_higher(long val)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000388{
389#ifdef CONFIG_64BIT
390 return ((((val + 0x80008000L) >> 32) & 0xffff) ^ 0x8000) - 0x8000;
391#else
392 return 0;
393#endif
394}
395
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000396int ISAFUNC(uasm_rel_hi)(long val)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000397{
398 return ((((val + 0x8000L) >> 16) & 0xffff) ^ 0x8000) - 0x8000;
399}
Steven J. Hillabc597f2013-02-05 16:52:01 -0600400UASM_EXPORT_SYMBOL(ISAFUNC(uasm_rel_hi));
Thiemo Seufere30ec452008-01-28 20:05:38 +0000401
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000402int ISAFUNC(uasm_rel_lo)(long val)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000403{
404 return ((val & 0xffff) ^ 0x8000) - 0x8000;
405}
Steven J. Hillabc597f2013-02-05 16:52:01 -0600406UASM_EXPORT_SYMBOL(ISAFUNC(uasm_rel_lo));
Thiemo Seufere30ec452008-01-28 20:05:38 +0000407
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000408void ISAFUNC(UASM_i_LA_mostly)(u32 **buf, unsigned int rs, long addr)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000409{
Steven J. Hillabc597f2013-02-05 16:52:01 -0600410 if (!ISAFUNC(uasm_in_compat_space_p)(addr)) {
411 ISAFUNC(uasm_i_lui)(buf, rs, uasm_rel_highest(addr));
Thiemo Seufere30ec452008-01-28 20:05:38 +0000412 if (uasm_rel_higher(addr))
Steven J. Hillabc597f2013-02-05 16:52:01 -0600413 ISAFUNC(uasm_i_daddiu)(buf, rs, rs, uasm_rel_higher(addr));
414 if (ISAFUNC(uasm_rel_hi(addr))) {
415 ISAFUNC(uasm_i_dsll)(buf, rs, rs, 16);
416 ISAFUNC(uasm_i_daddiu)(buf, rs, rs,
417 ISAFUNC(uasm_rel_hi)(addr));
418 ISAFUNC(uasm_i_dsll)(buf, rs, rs, 16);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000419 } else
Steven J. Hillabc597f2013-02-05 16:52:01 -0600420 ISAFUNC(uasm_i_dsll32)(buf, rs, rs, 0);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000421 } else
Steven J. Hillabc597f2013-02-05 16:52:01 -0600422 ISAFUNC(uasm_i_lui)(buf, rs, ISAFUNC(uasm_rel_hi(addr)));
Thiemo Seufere30ec452008-01-28 20:05:38 +0000423}
Steven J. Hillabc597f2013-02-05 16:52:01 -0600424UASM_EXPORT_SYMBOL(ISAFUNC(UASM_i_LA_mostly));
Thiemo Seufere30ec452008-01-28 20:05:38 +0000425
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000426void ISAFUNC(UASM_i_LA)(u32 **buf, unsigned int rs, long addr)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000427{
Steven J. Hillabc597f2013-02-05 16:52:01 -0600428 ISAFUNC(UASM_i_LA_mostly)(buf, rs, addr);
429 if (ISAFUNC(uasm_rel_lo(addr))) {
430 if (!ISAFUNC(uasm_in_compat_space_p)(addr))
431 ISAFUNC(uasm_i_daddiu)(buf, rs, rs,
432 ISAFUNC(uasm_rel_lo(addr)));
Thiemo Seufere30ec452008-01-28 20:05:38 +0000433 else
Steven J. Hillabc597f2013-02-05 16:52:01 -0600434 ISAFUNC(uasm_i_addiu)(buf, rs, rs,
435 ISAFUNC(uasm_rel_lo(addr)));
Thiemo Seufere30ec452008-01-28 20:05:38 +0000436 }
437}
Steven J. Hillabc597f2013-02-05 16:52:01 -0600438UASM_EXPORT_SYMBOL(ISAFUNC(UASM_i_LA));
Thiemo Seufere30ec452008-01-28 20:05:38 +0000439
440/* Handle relocations. */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000441void ISAFUNC(uasm_r_mips_pc16)(struct uasm_reloc **rel, u32 *addr, int lid)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000442{
443 (*rel)->addr = addr;
444 (*rel)->type = R_MIPS_PC16;
445 (*rel)->lab = lid;
446 (*rel)++;
447}
Steven J. Hillabc597f2013-02-05 16:52:01 -0600448UASM_EXPORT_SYMBOL(ISAFUNC(uasm_r_mips_pc16));
Thiemo Seufere30ec452008-01-28 20:05:38 +0000449
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000450static inline void __resolve_relocs(struct uasm_reloc *rel,
451 struct uasm_label *lab);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000452
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000453void ISAFUNC(uasm_resolve_relocs)(struct uasm_reloc *rel,
454 struct uasm_label *lab)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000455{
456 struct uasm_label *l;
457
458 for (; rel->lab != UASM_LABEL_INVALID; rel++)
459 for (l = lab; l->lab != UASM_LABEL_INVALID; l++)
460 if (rel->lab == l->lab)
461 __resolve_relocs(rel, l);
462}
Steven J. Hillabc597f2013-02-05 16:52:01 -0600463UASM_EXPORT_SYMBOL(ISAFUNC(uasm_resolve_relocs));
Thiemo Seufere30ec452008-01-28 20:05:38 +0000464
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000465void ISAFUNC(uasm_move_relocs)(struct uasm_reloc *rel, u32 *first, u32 *end,
466 long off)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000467{
468 for (; rel->lab != UASM_LABEL_INVALID; rel++)
469 if (rel->addr >= first && rel->addr < end)
470 rel->addr += off;
471}
Steven J. Hillabc597f2013-02-05 16:52:01 -0600472UASM_EXPORT_SYMBOL(ISAFUNC(uasm_move_relocs));
Thiemo Seufere30ec452008-01-28 20:05:38 +0000473
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000474void ISAFUNC(uasm_move_labels)(struct uasm_label *lab, u32 *first, u32 *end,
475 long off)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000476{
477 for (; lab->lab != UASM_LABEL_INVALID; lab++)
478 if (lab->addr >= first && lab->addr < end)
479 lab->addr += off;
480}
Steven J. Hillabc597f2013-02-05 16:52:01 -0600481UASM_EXPORT_SYMBOL(ISAFUNC(uasm_move_labels));
Thiemo Seufere30ec452008-01-28 20:05:38 +0000482
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000483void ISAFUNC(uasm_copy_handler)(struct uasm_reloc *rel, struct uasm_label *lab,
484 u32 *first, u32 *end, u32 *target)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000485{
486 long off = (long)(target - first);
487
488 memcpy(target, first, (end - first) * sizeof(u32));
489
Steven J. Hillabc597f2013-02-05 16:52:01 -0600490 ISAFUNC(uasm_move_relocs(rel, first, end, off));
491 ISAFUNC(uasm_move_labels(lab, first, end, off));
Thiemo Seufere30ec452008-01-28 20:05:38 +0000492}
Steven J. Hillabc597f2013-02-05 16:52:01 -0600493UASM_EXPORT_SYMBOL(ISAFUNC(uasm_copy_handler));
Thiemo Seufere30ec452008-01-28 20:05:38 +0000494
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000495int ISAFUNC(uasm_insn_has_bdelay)(struct uasm_reloc *rel, u32 *addr)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000496{
497 for (; rel->lab != UASM_LABEL_INVALID; rel++) {
498 if (rel->addr == addr
499 && (rel->type == R_MIPS_PC16
500 || rel->type == R_MIPS_26))
501 return 1;
502 }
503
504 return 0;
505}
Steven J. Hillabc597f2013-02-05 16:52:01 -0600506UASM_EXPORT_SYMBOL(ISAFUNC(uasm_insn_has_bdelay));
Thiemo Seufere30ec452008-01-28 20:05:38 +0000507
508/* Convenience functions for labeled branches. */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000509void ISAFUNC(uasm_il_bltz)(u32 **p, struct uasm_reloc **r, unsigned int reg,
510 int lid)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000511{
512 uasm_r_mips_pc16(r, *p, lid);
Steven J. Hillabc597f2013-02-05 16:52:01 -0600513 ISAFUNC(uasm_i_bltz)(p, reg, 0);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000514}
Steven J. Hillabc597f2013-02-05 16:52:01 -0600515UASM_EXPORT_SYMBOL(ISAFUNC(uasm_il_bltz));
Thiemo Seufere30ec452008-01-28 20:05:38 +0000516
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000517void ISAFUNC(uasm_il_b)(u32 **p, struct uasm_reloc **r, int lid)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000518{
519 uasm_r_mips_pc16(r, *p, lid);
Steven J. Hillabc597f2013-02-05 16:52:01 -0600520 ISAFUNC(uasm_i_b)(p, 0);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000521}
Steven J. Hillabc597f2013-02-05 16:52:01 -0600522UASM_EXPORT_SYMBOL(ISAFUNC(uasm_il_b));
Thiemo Seufere30ec452008-01-28 20:05:38 +0000523
Paul Burton8dee5902013-12-24 03:51:39 +0000524void ISAFUNC(uasm_il_beq)(u32 **p, struct uasm_reloc **r, unsigned int r1,
525 unsigned int r2, int lid)
526{
527 uasm_r_mips_pc16(r, *p, lid);
528 ISAFUNC(uasm_i_beq)(p, r1, r2, 0);
529}
530UASM_EXPORT_SYMBOL(ISAFUNC(uasm_il_beq));
531
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000532void ISAFUNC(uasm_il_beqz)(u32 **p, struct uasm_reloc **r, unsigned int reg,
533 int lid)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000534{
535 uasm_r_mips_pc16(r, *p, lid);
Steven J. Hillabc597f2013-02-05 16:52:01 -0600536 ISAFUNC(uasm_i_beqz)(p, reg, 0);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000537}
Steven J. Hillabc597f2013-02-05 16:52:01 -0600538UASM_EXPORT_SYMBOL(ISAFUNC(uasm_il_beqz));
Thiemo Seufere30ec452008-01-28 20:05:38 +0000539
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000540void ISAFUNC(uasm_il_beqzl)(u32 **p, struct uasm_reloc **r, unsigned int reg,
541 int lid)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000542{
543 uasm_r_mips_pc16(r, *p, lid);
Steven J. Hillabc597f2013-02-05 16:52:01 -0600544 ISAFUNC(uasm_i_beqzl)(p, reg, 0);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000545}
Steven J. Hillabc597f2013-02-05 16:52:01 -0600546UASM_EXPORT_SYMBOL(ISAFUNC(uasm_il_beqzl));
Thiemo Seufere30ec452008-01-28 20:05:38 +0000547
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000548void ISAFUNC(uasm_il_bne)(u32 **p, struct uasm_reloc **r, unsigned int reg1,
549 unsigned int reg2, int lid)
Thiemo Seuferfb2a27e72008-02-18 19:32:49 +0000550{
551 uasm_r_mips_pc16(r, *p, lid);
Steven J. Hillabc597f2013-02-05 16:52:01 -0600552 ISAFUNC(uasm_i_bne)(p, reg1, reg2, 0);
Thiemo Seuferfb2a27e72008-02-18 19:32:49 +0000553}
Steven J. Hillabc597f2013-02-05 16:52:01 -0600554UASM_EXPORT_SYMBOL(ISAFUNC(uasm_il_bne));
Thiemo Seuferfb2a27e72008-02-18 19:32:49 +0000555
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000556void ISAFUNC(uasm_il_bnez)(u32 **p, struct uasm_reloc **r, unsigned int reg,
557 int lid)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000558{
559 uasm_r_mips_pc16(r, *p, lid);
Steven J. Hillabc597f2013-02-05 16:52:01 -0600560 ISAFUNC(uasm_i_bnez)(p, reg, 0);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000561}
Steven J. Hillabc597f2013-02-05 16:52:01 -0600562UASM_EXPORT_SYMBOL(ISAFUNC(uasm_il_bnez));
Thiemo Seufere30ec452008-01-28 20:05:38 +0000563
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000564void ISAFUNC(uasm_il_bgezl)(u32 **p, struct uasm_reloc **r, unsigned int reg,
565 int lid)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000566{
567 uasm_r_mips_pc16(r, *p, lid);
Steven J. Hillabc597f2013-02-05 16:52:01 -0600568 ISAFUNC(uasm_i_bgezl)(p, reg, 0);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000569}
Steven J. Hillabc597f2013-02-05 16:52:01 -0600570UASM_EXPORT_SYMBOL(ISAFUNC(uasm_il_bgezl));
Thiemo Seufere30ec452008-01-28 20:05:38 +0000571
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000572void ISAFUNC(uasm_il_bgez)(u32 **p, struct uasm_reloc **r, unsigned int reg,
573 int lid)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000574{
575 uasm_r_mips_pc16(r, *p, lid);
Steven J. Hillabc597f2013-02-05 16:52:01 -0600576 ISAFUNC(uasm_i_bgez)(p, reg, 0);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000577}
Steven J. Hillabc597f2013-02-05 16:52:01 -0600578UASM_EXPORT_SYMBOL(ISAFUNC(uasm_il_bgez));
David Daney5b97c3f2010-07-23 18:41:42 -0700579
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000580void ISAFUNC(uasm_il_bbit0)(u32 **p, struct uasm_reloc **r, unsigned int reg,
581 unsigned int bit, int lid)
David Daney5b97c3f2010-07-23 18:41:42 -0700582{
583 uasm_r_mips_pc16(r, *p, lid);
Steven J. Hillabc597f2013-02-05 16:52:01 -0600584 ISAFUNC(uasm_i_bbit0)(p, reg, bit, 0);
David Daney5b97c3f2010-07-23 18:41:42 -0700585}
Steven J. Hillabc597f2013-02-05 16:52:01 -0600586UASM_EXPORT_SYMBOL(ISAFUNC(uasm_il_bbit0));
David Daney5b97c3f2010-07-23 18:41:42 -0700587
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000588void ISAFUNC(uasm_il_bbit1)(u32 **p, struct uasm_reloc **r, unsigned int reg,
589 unsigned int bit, int lid)
David Daney5b97c3f2010-07-23 18:41:42 -0700590{
591 uasm_r_mips_pc16(r, *p, lid);
Steven J. Hillabc597f2013-02-05 16:52:01 -0600592 ISAFUNC(uasm_i_bbit1)(p, reg, bit, 0);
David Daney5b97c3f2010-07-23 18:41:42 -0700593}
Steven J. Hillabc597f2013-02-05 16:52:01 -0600594UASM_EXPORT_SYMBOL(ISAFUNC(uasm_il_bbit1));