blob: d8c11f955e4234bdd501f17da877c4d66cdfcbf4 [file] [log] [blame]
Ron Rindjunsky1053d352008-05-05 10:22:43 +08001/******************************************************************************
2 *
Reinette Chatre1f447802010-01-15 13:43:41 -08003 * Copyright(c) 2003 - 2010 Intel Corporation. All rights reserved.
Ron Rindjunsky1053d352008-05-05 10:22:43 +08004 *
5 * Portions of this file are derived from the ipw3945 project, as well
6 * as portions of the ieee80211 subsystem header files.
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of version 2 of the GNU General Public License as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 *
17 * You should have received a copy of the GNU General Public License along with
18 * this program; if not, write to the Free Software Foundation, Inc.,
19 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
20 *
21 * The full GNU General Public License is included in this distribution in the
22 * file called LICENSE.
23 *
24 * Contact Information:
Winkler, Tomas759ef892008-12-09 11:28:58 -080025 * Intel Linux Wireless <ilw@linux.intel.com>
Ron Rindjunsky1053d352008-05-05 10:22:43 +080026 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27 *
28 *****************************************************************************/
29
Tomas Winklerfd4abac2008-05-15 13:54:07 +080030#include <linux/etherdevice.h>
Alexey Dobriyand43c36d2009-10-07 17:09:06 +040031#include <linux/sched.h>
Ron Rindjunsky1053d352008-05-05 10:22:43 +080032#include <net/mac80211.h>
33#include "iwl-eeprom.h"
34#include "iwl-dev.h"
35#include "iwl-core.h"
36#include "iwl-sta.h"
37#include "iwl-io.h"
38#include "iwl-helpers.h"
39
Tomas Winkler30e553e2008-05-29 16:35:16 +080040static const u16 default_tid_to_tx_fifo[] = {
41 IWL_TX_FIFO_AC1,
42 IWL_TX_FIFO_AC0,
43 IWL_TX_FIFO_AC0,
44 IWL_TX_FIFO_AC1,
45 IWL_TX_FIFO_AC2,
46 IWL_TX_FIFO_AC2,
47 IWL_TX_FIFO_AC3,
48 IWL_TX_FIFO_AC3,
49 IWL_TX_FIFO_NONE,
50 IWL_TX_FIFO_NONE,
51 IWL_TX_FIFO_NONE,
52 IWL_TX_FIFO_NONE,
53 IWL_TX_FIFO_NONE,
54 IWL_TX_FIFO_NONE,
55 IWL_TX_FIFO_NONE,
56 IWL_TX_FIFO_NONE,
57 IWL_TX_FIFO_AC3
58};
59
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -080060static inline int iwl_alloc_dma_ptr(struct iwl_priv *priv,
61 struct iwl_dma_ptr *ptr, size_t size)
62{
Stanislaw Gruszkaf36d04a2010-02-10 05:07:45 -080063 ptr->addr = dma_alloc_coherent(&priv->pci_dev->dev, size, &ptr->dma,
64 GFP_KERNEL);
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -080065 if (!ptr->addr)
66 return -ENOMEM;
67 ptr->size = size;
68 return 0;
69}
70
71static inline void iwl_free_dma_ptr(struct iwl_priv *priv,
72 struct iwl_dma_ptr *ptr)
73{
74 if (unlikely(!ptr->addr))
75 return;
76
Stanislaw Gruszkaf36d04a2010-02-10 05:07:45 -080077 dma_free_coherent(&priv->pci_dev->dev, ptr->size, ptr->addr, ptr->dma);
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -080078 memset(ptr, 0, sizeof(*ptr));
79}
80
Tomas Winklerfd4abac2008-05-15 13:54:07 +080081/**
82 * iwl_txq_update_write_ptr - Send new write index to hardware
83 */
Abhijeet Kolekar7bfedc52010-02-03 13:47:56 -080084void iwl_txq_update_write_ptr(struct iwl_priv *priv, struct iwl_tx_queue *txq)
Tomas Winklerfd4abac2008-05-15 13:54:07 +080085{
86 u32 reg = 0;
Tomas Winklerfd4abac2008-05-15 13:54:07 +080087 int txq_id = txq->q.id;
88
89 if (txq->need_update == 0)
Abhijeet Kolekar7bfedc52010-02-03 13:47:56 -080090 return;
Tomas Winklerfd4abac2008-05-15 13:54:07 +080091
92 /* if we're trying to save power */
93 if (test_bit(STATUS_POWER_PMI, &priv->status)) {
94 /* wake up nic if it's powered down ...
95 * uCode will wake up, and interrupt us again, so next
96 * time we'll skip this part. */
97 reg = iwl_read32(priv, CSR_UCODE_DRV_GP1);
98
99 if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
Ben Cahill309e7312009-11-06 14:53:03 -0800100 IWL_DEBUG_INFO(priv, "Tx queue %d requesting wakeup, GP1 = 0x%x\n",
101 txq_id, reg);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800102 iwl_set_bit(priv, CSR_GP_CNTRL,
103 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Abhijeet Kolekar7bfedc52010-02-03 13:47:56 -0800104 return;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800105 }
106
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800107 iwl_write_direct32(priv, HBUS_TARG_WRPTR,
108 txq->q.write_ptr | (txq_id << 8));
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800109
110 /* else not in power-save mode, uCode will never sleep when we're
111 * trying to tx (during RFKILL, we're not trying to tx). */
112 } else
113 iwl_write32(priv, HBUS_TARG_WRPTR,
114 txq->q.write_ptr | (txq_id << 8));
115
116 txq->need_update = 0;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800117}
118EXPORT_SYMBOL(iwl_txq_update_write_ptr);
119
120
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800121/**
122 * iwl_tx_queue_free - Deallocate DMA queue.
123 * @txq: Transmit queue to deallocate.
124 *
125 * Empty queue by removing and destroying all BD's.
126 * Free all buffers.
127 * 0-fill, but do not free "txq" descriptor structure.
128 */
Samuel Ortiza8e74e272009-01-23 13:45:14 -0800129void iwl_tx_queue_free(struct iwl_priv *priv, int txq_id)
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800130{
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800131 struct iwl_tx_queue *txq = &priv->txq[txq_id];
Tomas Winkler443cfd42008-05-15 13:53:57 +0800132 struct iwl_queue *q = &txq->q;
Stanislaw Gruszkaf36d04a2010-02-10 05:07:45 -0800133 struct device *dev = &priv->pci_dev->dev;
Wey-Yi Guy71c55d92009-10-23 13:42:31 -0700134 int i;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800135
136 if (q->n_bd == 0)
137 return;
138
139 /* first, empty all BD's */
140 for (; q->write_ptr != q->read_ptr;
141 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd))
Samuel Ortiz7aaa1d72009-01-19 15:30:26 -0800142 priv->cfg->ops->lib->txq_free_tfd(priv, txq);
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800143
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800144 /* De-alloc array of command/tx buffers */
Tomas Winkler961ba602008-10-14 12:32:44 -0700145 for (i = 0; i < TFD_TX_CMD_SLOTS; i++)
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800146 kfree(txq->cmd[i]);
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800147
148 /* De-alloc circular buffer of TFDs */
149 if (txq->q.n_bd)
Stanislaw Gruszkaf36d04a2010-02-10 05:07:45 -0800150 dma_free_coherent(dev, priv->hw_params.tfd_size *
151 txq->q.n_bd, txq->tfds, txq->q.dma_addr);
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800152
153 /* De-alloc array of per-TFD driver data */
154 kfree(txq->txb);
155 txq->txb = NULL;
156
Johannes Bergc2acea82009-07-24 11:13:05 -0700157 /* deallocate arrays */
158 kfree(txq->cmd);
159 kfree(txq->meta);
160 txq->cmd = NULL;
161 txq->meta = NULL;
162
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800163 /* 0-fill queue descriptor structure */
164 memset(txq, 0, sizeof(*txq));
165}
Samuel Ortiza8e74e272009-01-23 13:45:14 -0800166EXPORT_SYMBOL(iwl_tx_queue_free);
Tomas Winkler961ba602008-10-14 12:32:44 -0700167
168/**
169 * iwl_cmd_queue_free - Deallocate DMA queue.
170 * @txq: Transmit queue to deallocate.
171 *
172 * Empty queue by removing and destroying all BD's.
173 * Free all buffers.
174 * 0-fill, but do not free "txq" descriptor structure.
175 */
Abhijeet Kolekar3e5d2382009-03-17 21:51:49 -0700176void iwl_cmd_queue_free(struct iwl_priv *priv)
Tomas Winkler961ba602008-10-14 12:32:44 -0700177{
178 struct iwl_tx_queue *txq = &priv->txq[IWL_CMD_QUEUE_NUM];
179 struct iwl_queue *q = &txq->q;
Stanislaw Gruszkaf36d04a2010-02-10 05:07:45 -0800180 struct device *dev = &priv->pci_dev->dev;
Wey-Yi Guy71c55d92009-10-23 13:42:31 -0700181 int i;
Tomas Winkler961ba602008-10-14 12:32:44 -0700182
183 if (q->n_bd == 0)
184 return;
185
Tomas Winkler961ba602008-10-14 12:32:44 -0700186 /* De-alloc array of command/tx buffers */
187 for (i = 0; i <= TFD_CMD_SLOTS; i++)
188 kfree(txq->cmd[i]);
189
190 /* De-alloc circular buffer of TFDs */
191 if (txq->q.n_bd)
Stanislaw Gruszkaf36d04a2010-02-10 05:07:45 -0800192 dma_free_coherent(dev, priv->hw_params.tfd_size * txq->q.n_bd,
193 txq->tfds, txq->q.dma_addr);
Tomas Winkler961ba602008-10-14 12:32:44 -0700194
Reinette Chatre28142982009-09-25 14:24:22 -0700195 /* deallocate arrays */
196 kfree(txq->cmd);
197 kfree(txq->meta);
198 txq->cmd = NULL;
199 txq->meta = NULL;
200
Tomas Winkler961ba602008-10-14 12:32:44 -0700201 /* 0-fill queue descriptor structure */
202 memset(txq, 0, sizeof(*txq));
203}
Abhijeet Kolekar3e5d2382009-03-17 21:51:49 -0700204EXPORT_SYMBOL(iwl_cmd_queue_free);
205
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800206/*************** DMA-QUEUE-GENERAL-FUNCTIONS *****
207 * DMA services
208 *
209 * Theory of operation
210 *
211 * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
212 * of buffer descriptors, each of which points to one or more data buffers for
213 * the device to read from or fill. Driver and device exchange status of each
214 * queue via "read" and "write" pointers. Driver keeps minimum of 2 empty
215 * entries in each circular buffer, to protect against confusing empty and full
216 * queue states.
217 *
218 * The device reads or writes the data in the queues via the device's several
219 * DMA/FIFO channels. Each queue is mapped to a single DMA channel.
220 *
221 * For Tx queue, there are low mark and high mark limits. If, after queuing
222 * the packet for Tx, free space become < low mark, Tx queue stopped. When
223 * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
224 * Tx queue resumed.
225 *
226 * See more detailed info in iwl-4965-hw.h.
227 ***************************************************/
228
229int iwl_queue_space(const struct iwl_queue *q)
230{
231 int s = q->read_ptr - q->write_ptr;
232
233 if (q->read_ptr > q->write_ptr)
234 s -= q->n_bd;
235
236 if (s <= 0)
237 s += q->n_window;
238 /* keep some reserve to not confuse empty and full situations */
239 s -= 2;
240 if (s < 0)
241 s = 0;
242 return s;
243}
244EXPORT_SYMBOL(iwl_queue_space);
245
246
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800247/**
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800248 * iwl_queue_init - Initialize queue's high/low-water and read/write indexes
249 */
Tomas Winkler443cfd42008-05-15 13:53:57 +0800250static int iwl_queue_init(struct iwl_priv *priv, struct iwl_queue *q,
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800251 int count, int slots_num, u32 id)
252{
253 q->n_bd = count;
254 q->n_window = slots_num;
255 q->id = id;
256
257 /* count must be power-of-two size, otherwise iwl_queue_inc_wrap
258 * and iwl_queue_dec_wrap are broken. */
259 BUG_ON(!is_power_of_2(count));
260
261 /* slots_num must be power-of-two size, otherwise
262 * get_cmd_index is broken. */
263 BUG_ON(!is_power_of_2(slots_num));
264
265 q->low_mark = q->n_window / 4;
266 if (q->low_mark < 4)
267 q->low_mark = 4;
268
269 q->high_mark = q->n_window / 8;
270 if (q->high_mark < 2)
271 q->high_mark = 2;
272
273 q->write_ptr = q->read_ptr = 0;
274
275 return 0;
276}
277
278/**
279 * iwl_tx_queue_alloc - Alloc driver data and TFD CB for one Tx/cmd queue
280 */
281static int iwl_tx_queue_alloc(struct iwl_priv *priv,
Ron Rindjunsky16466902008-05-05 10:22:50 +0800282 struct iwl_tx_queue *txq, u32 id)
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800283{
Stanislaw Gruszkaf36d04a2010-02-10 05:07:45 -0800284 struct device *dev = &priv->pci_dev->dev;
Winkler, Tomas3978e5b2009-01-23 13:45:23 -0800285 size_t tfd_sz = priv->hw_params.tfd_size * TFD_QUEUE_SIZE_MAX;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800286
287 /* Driver private data, only for Tx (not command) queues,
288 * not shared with device. */
289 if (id != IWL_CMD_QUEUE_NUM) {
290 txq->txb = kmalloc(sizeof(txq->txb[0]) *
291 TFD_QUEUE_SIZE_MAX, GFP_KERNEL);
292 if (!txq->txb) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800293 IWL_ERR(priv, "kmalloc for auxiliary BD "
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800294 "structures failed\n");
295 goto error;
296 }
Winkler, Tomas3978e5b2009-01-23 13:45:23 -0800297 } else {
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800298 txq->txb = NULL;
Winkler, Tomas3978e5b2009-01-23 13:45:23 -0800299 }
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800300
301 /* Circular buffer of transmit frame descriptors (TFDs),
302 * shared with device */
Stanislaw Gruszkaf36d04a2010-02-10 05:07:45 -0800303 txq->tfds = dma_alloc_coherent(dev, tfd_sz, &txq->q.dma_addr,
304 GFP_KERNEL);
Tomas Winkler499b1882008-10-14 12:32:48 -0700305 if (!txq->tfds) {
Winkler, Tomas3978e5b2009-01-23 13:45:23 -0800306 IWL_ERR(priv, "pci_alloc_consistent(%zd) failed\n", tfd_sz);
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800307 goto error;
308 }
309 txq->q.id = id;
310
311 return 0;
312
313 error:
314 kfree(txq->txb);
315 txq->txb = NULL;
316
317 return -ENOMEM;
318}
319
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800320/**
321 * iwl_tx_queue_init - Allocate and initialize one tx/cmd queue
322 */
Samuel Ortiza8e74e272009-01-23 13:45:14 -0800323int iwl_tx_queue_init(struct iwl_priv *priv, struct iwl_tx_queue *txq,
324 int slots_num, u32 txq_id)
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800325{
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800326 int i, len;
Tomas Winkler73b7d742008-09-03 11:18:48 +0800327 int ret;
Johannes Bergc2acea82009-07-24 11:13:05 -0700328 int actual_slots = slots_num;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800329
330 /*
331 * Alloc buffer array for commands (Tx or other types of commands).
332 * For the command queue (#4), allocate command space + one big
333 * command for scan, since scan command is very huge; the system will
334 * not have two scans at the same time, so only one is needed.
335 * For normal Tx queues (all other queues), no super-size command
336 * space is needed.
337 */
Johannes Bergc2acea82009-07-24 11:13:05 -0700338 if (txq_id == IWL_CMD_QUEUE_NUM)
339 actual_slots++;
340
341 txq->meta = kzalloc(sizeof(struct iwl_cmd_meta) * actual_slots,
342 GFP_KERNEL);
343 txq->cmd = kzalloc(sizeof(struct iwl_device_cmd *) * actual_slots,
344 GFP_KERNEL);
345
346 if (!txq->meta || !txq->cmd)
347 goto out_free_arrays;
348
349 len = sizeof(struct iwl_device_cmd);
350 for (i = 0; i < actual_slots; i++) {
351 /* only happens for cmd queue */
352 if (i == slots_num)
353 len += IWL_MAX_SCAN_SIZE;
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800354
John W. Linville49898852008-09-02 15:07:18 -0400355 txq->cmd[i] = kmalloc(len, GFP_KERNEL);
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800356 if (!txq->cmd[i])
Tomas Winkler73b7d742008-09-03 11:18:48 +0800357 goto err;
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800358 }
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800359
360 /* Alloc driver data array and TFD circular buffer */
Tomas Winkler73b7d742008-09-03 11:18:48 +0800361 ret = iwl_tx_queue_alloc(priv, txq, txq_id);
362 if (ret)
363 goto err;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800364
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800365 txq->need_update = 0;
366
Johannes Berg1a716552009-11-06 14:52:51 -0800367 /*
368 * Aggregation TX queues will get their ID when aggregation begins;
369 * they overwrite the setting done here. The command FIFO doesn't
370 * need an swq_id so don't set one to catch errors, all others can
371 * be set up to the identity mapping.
372 */
373 if (txq_id != IWL_CMD_QUEUE_NUM)
Johannes Berg45af8192009-06-19 13:52:43 -0700374 txq->swq_id = txq_id;
375
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800376 /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
377 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
378 BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
379
380 /* Initialize queue's high/low-water marks, and head/tail indexes */
381 iwl_queue_init(priv, &txq->q, TFD_QUEUE_SIZE_MAX, slots_num, txq_id);
382
383 /* Tell device where to find queue */
Samuel Ortiza8e74e272009-01-23 13:45:14 -0800384 priv->cfg->ops->lib->txq_init(priv, txq);
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800385
386 return 0;
Tomas Winkler73b7d742008-09-03 11:18:48 +0800387err:
Johannes Bergc2acea82009-07-24 11:13:05 -0700388 for (i = 0; i < actual_slots; i++)
Tomas Winkler73b7d742008-09-03 11:18:48 +0800389 kfree(txq->cmd[i]);
Johannes Bergc2acea82009-07-24 11:13:05 -0700390out_free_arrays:
391 kfree(txq->meta);
392 kfree(txq->cmd);
Tomas Winkler73b7d742008-09-03 11:18:48 +0800393
Tomas Winkler73b7d742008-09-03 11:18:48 +0800394 return -ENOMEM;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800395}
Samuel Ortiza8e74e272009-01-23 13:45:14 -0800396EXPORT_SYMBOL(iwl_tx_queue_init);
397
Tomas Winklerda1bc452008-05-29 16:35:00 +0800398/**
399 * iwl_hw_txq_ctx_free - Free TXQ Context
400 *
401 * Destroy all TX DMA queues and structures
402 */
403void iwl_hw_txq_ctx_free(struct iwl_priv *priv)
404{
405 int txq_id;
406
407 /* Tx queues */
akpm@linux-foundation.org77ca7d92009-12-14 15:56:54 -0800408 if (priv->txq) {
Wey-Yi Guy88804e22009-10-09 13:20:28 -0700409 for (txq_id = 0; txq_id < priv->hw_params.max_txq_num;
410 txq_id++)
411 if (txq_id == IWL_CMD_QUEUE_NUM)
412 iwl_cmd_queue_free(priv);
413 else
414 iwl_tx_queue_free(priv, txq_id);
akpm@linux-foundation.org77ca7d92009-12-14 15:56:54 -0800415 }
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800416 iwl_free_dma_ptr(priv, &priv->kw);
417
418 iwl_free_dma_ptr(priv, &priv->scd_bc_tbls);
Wey-Yi Guy88804e22009-10-09 13:20:28 -0700419
420 /* free tx queue structure */
421 iwl_free_txq_mem(priv);
Tomas Winklerda1bc452008-05-29 16:35:00 +0800422}
423EXPORT_SYMBOL(iwl_hw_txq_ctx_free);
424
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800425/**
426 * iwl_txq_ctx_reset - Reset TX queue context
Tomas Winklera96a27f2008-10-23 23:48:56 -0700427 * Destroys all DMA structures and initialize them again
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800428 *
429 * @param priv
430 * @return error code
431 */
432int iwl_txq_ctx_reset(struct iwl_priv *priv)
433{
434 int ret = 0;
435 int txq_id, slots_num;
Tomas Winklerda1bc452008-05-29 16:35:00 +0800436 unsigned long flags;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800437
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800438 /* Free all tx/cmd queues and keep-warm buffer */
439 iwl_hw_txq_ctx_free(priv);
440
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800441 ret = iwl_alloc_dma_ptr(priv, &priv->scd_bc_tbls,
442 priv->hw_params.scd_bc_tbls_size);
443 if (ret) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800444 IWL_ERR(priv, "Scheduler BC Table allocation failed\n");
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800445 goto error_bc_tbls;
446 }
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800447 /* Alloc keep-warm buffer */
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800448 ret = iwl_alloc_dma_ptr(priv, &priv->kw, IWL_KW_SIZE);
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800449 if (ret) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800450 IWL_ERR(priv, "Keep Warm allocation failed\n");
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800451 goto error_kw;
452 }
Wey-Yi Guy88804e22009-10-09 13:20:28 -0700453
454 /* allocate tx queue structure */
455 ret = iwl_alloc_txq_mem(priv);
456 if (ret)
457 goto error;
458
Tomas Winklerda1bc452008-05-29 16:35:00 +0800459 spin_lock_irqsave(&priv->lock, flags);
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800460
461 /* Turn off all Tx DMA fifos */
Tomas Winklerda1bc452008-05-29 16:35:00 +0800462 priv->cfg->ops->lib->txq_set_sched(priv, 0);
463
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800464 /* Tell NIC where to find the "keep warm" buffer */
465 iwl_write_direct32(priv, FH_KW_MEM_ADDR_REG, priv->kw.dma >> 4);
466
Tomas Winklerda1bc452008-05-29 16:35:00 +0800467 spin_unlock_irqrestore(&priv->lock, flags);
468
Tomas Winklerda1bc452008-05-29 16:35:00 +0800469 /* Alloc and init all Tx queues, including the command queue (#4) */
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800470 for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++) {
471 slots_num = (txq_id == IWL_CMD_QUEUE_NUM) ?
472 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
473 ret = iwl_tx_queue_init(priv, &priv->txq[txq_id], slots_num,
474 txq_id);
475 if (ret) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800476 IWL_ERR(priv, "Tx %d queue init failed\n", txq_id);
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800477 goto error;
478 }
479 }
480
481 return ret;
482
483 error:
484 iwl_hw_txq_ctx_free(priv);
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800485 iwl_free_dma_ptr(priv, &priv->kw);
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800486 error_kw:
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800487 iwl_free_dma_ptr(priv, &priv->scd_bc_tbls);
488 error_bc_tbls:
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800489 return ret;
490}
Emmanuel Grumbacha33c2f42008-09-03 11:26:56 +0800491
Tomas Winklerda1bc452008-05-29 16:35:00 +0800492/**
493 * iwl_txq_ctx_stop - Stop all Tx DMA channels, free Tx queue memory
494 */
495void iwl_txq_ctx_stop(struct iwl_priv *priv)
496{
Zhu Yif3f911d2008-12-02 12:14:04 -0800497 int ch;
Tomas Winklerda1bc452008-05-29 16:35:00 +0800498 unsigned long flags;
499
Tomas Winklerda1bc452008-05-29 16:35:00 +0800500 /* Turn off all Tx DMA fifos */
501 spin_lock_irqsave(&priv->lock, flags);
Tomas Winklerda1bc452008-05-29 16:35:00 +0800502
503 priv->cfg->ops->lib->txq_set_sched(priv, 0);
504
505 /* Stop each Tx DMA channel, and wait for it to be idle */
Zhu Yif3f911d2008-12-02 12:14:04 -0800506 for (ch = 0; ch < priv->hw_params.dma_chnl_num; ch++) {
507 iwl_write_direct32(priv, FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
Tomas Winklerda1bc452008-05-29 16:35:00 +0800508 iwl_poll_direct_bit(priv, FH_TSSR_TX_STATUS_REG,
Zhu Yif3f911d2008-12-02 12:14:04 -0800509 FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch),
Zhu, Yif0566582008-12-05 07:58:38 -0800510 1000);
Tomas Winklerda1bc452008-05-29 16:35:00 +0800511 }
Tomas Winklerda1bc452008-05-29 16:35:00 +0800512 spin_unlock_irqrestore(&priv->lock, flags);
513
514 /* Deallocate memory for all Tx queues */
515 iwl_hw_txq_ctx_free(priv);
516}
517EXPORT_SYMBOL(iwl_txq_ctx_stop);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800518
519/*
520 * handle build REPLY_TX command notification.
521 */
522static void iwl_tx_cmd_build_basic(struct iwl_priv *priv,
523 struct iwl_tx_cmd *tx_cmd,
Johannes Berge039fa42008-05-15 12:55:29 +0200524 struct ieee80211_tx_info *info,
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800525 struct ieee80211_hdr *hdr,
Rami Rosen0e7690f2008-12-18 18:04:51 +0200526 u8 std_id)
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800527{
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700528 __le16 fc = hdr->frame_control;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800529 __le32 tx_flags = tx_cmd->tx_flags;
530
531 tx_cmd->stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
Johannes Berge039fa42008-05-15 12:55:29 +0200532 if (!(info->flags & IEEE80211_TX_CTL_NO_ACK)) {
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800533 tx_flags |= TX_CMD_FLG_ACK_MSK;
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700534 if (ieee80211_is_mgmt(fc))
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800535 tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700536 if (ieee80211_is_probe_resp(fc) &&
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800537 !(le16_to_cpu(hdr->seq_ctrl) & 0xf))
538 tx_flags |= TX_CMD_FLG_TSF_MSK;
539 } else {
540 tx_flags &= (~TX_CMD_FLG_ACK_MSK);
541 tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
542 }
543
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700544 if (ieee80211_is_back_req(fc))
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800545 tx_flags |= TX_CMD_FLG_ACK_MSK | TX_CMD_FLG_IMM_BA_RSP_MASK;
546
547
548 tx_cmd->sta_id = std_id;
Harvey Harrison8b7b1e02008-06-11 14:21:56 -0700549 if (ieee80211_has_morefrags(fc))
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800550 tx_flags |= TX_CMD_FLG_MORE_FRAG_MSK;
551
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700552 if (ieee80211_is_data_qos(fc)) {
553 u8 *qc = ieee80211_get_qos_ctl(hdr);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800554 tx_cmd->tid_tspec = qc[0] & 0xf;
555 tx_flags &= ~TX_CMD_FLG_SEQ_CTL_MSK;
556 } else {
557 tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
558 }
559
Emmanuel Grumbacha326a5d2008-07-11 11:53:31 +0800560 priv->cfg->ops->utils->rts_tx_cmd_flag(info, &tx_flags);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800561
562 if ((tx_flags & TX_CMD_FLG_RTS_MSK) || (tx_flags & TX_CMD_FLG_CTS_MSK))
563 tx_flags |= TX_CMD_FLG_FULL_TXOP_PROT_MSK;
564
565 tx_flags &= ~(TX_CMD_FLG_ANT_SEL_MSK);
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700566 if (ieee80211_is_mgmt(fc)) {
567 if (ieee80211_is_assoc_req(fc) || ieee80211_is_reassoc_req(fc))
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800568 tx_cmd->timeout.pm_frame_timeout = cpu_to_le16(3);
569 else
570 tx_cmd->timeout.pm_frame_timeout = cpu_to_le16(2);
571 } else {
572 tx_cmd->timeout.pm_frame_timeout = 0;
573 }
574
575 tx_cmd->driver_txop = 0;
576 tx_cmd->tx_flags = tx_flags;
577 tx_cmd->next_frame_len = 0;
578}
579
580#define RTS_HCCA_RETRY_LIMIT 3
581#define RTS_DFAULT_RETRY_LIMIT 60
582
583static void iwl_tx_cmd_build_rate(struct iwl_priv *priv,
584 struct iwl_tx_cmd *tx_cmd,
Johannes Berge039fa42008-05-15 12:55:29 +0200585 struct ieee80211_tx_info *info,
Daniel C Halperinb58ef2142009-08-28 09:44:46 -0700586 __le16 fc, int is_hcca)
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800587{
Daniel C Halperinb58ef2142009-08-28 09:44:46 -0700588 u32 rate_flags;
Tomas Winkler76eff182008-10-14 12:32:45 -0700589 int rate_idx;
Daniel C Halperinb58ef2142009-08-28 09:44:46 -0700590 u8 rts_retry_limit;
591 u8 data_retry_limit;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800592 u8 rate_plcp;
Johannes Berg2e92e6f2008-05-15 12:55:27 +0200593
Daniel C Halperinb58ef2142009-08-28 09:44:46 -0700594 /* Set retry limit on DATA packets and Probe Responses*/
Abhijeet Kolekar1f0436f2009-10-09 13:20:32 -0700595 if (ieee80211_is_probe_resp(fc))
Daniel C Halperinb58ef2142009-08-28 09:44:46 -0700596 data_retry_limit = 3;
597 else
598 data_retry_limit = IWL_DEFAULT_TX_RETRY;
599 tx_cmd->data_retry_limit = data_retry_limit;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800600
Daniel C Halperinb58ef2142009-08-28 09:44:46 -0700601 /* Set retry limit on RTS packets */
602 rts_retry_limit = (is_hcca) ? RTS_HCCA_RETRY_LIMIT :
603 RTS_DFAULT_RETRY_LIMIT;
604 if (data_retry_limit < rts_retry_limit)
605 rts_retry_limit = data_retry_limit;
606 tx_cmd->rts_retry_limit = rts_retry_limit;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800607
Daniel C Halperinb58ef2142009-08-28 09:44:46 -0700608 /* DATA packets will use the uCode station table for rate/antenna
609 * selection */
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800610 if (ieee80211_is_data(fc)) {
611 tx_cmd->initial_rate_index = 0;
612 tx_cmd->tx_flags |= TX_CMD_FLG_STA_RATE_MSK;
Daniel C Halperinb58ef2142009-08-28 09:44:46 -0700613 return;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800614 }
615
Daniel C Halperinb58ef2142009-08-28 09:44:46 -0700616 /**
617 * If the current TX rate stored in mac80211 has the MCS bit set, it's
618 * not really a TX rate. Thus, we use the lowest supported rate for
619 * this band. Also use the lowest supported rate if the stored rate
620 * index is invalid.
621 */
622 rate_idx = info->control.rates[0].idx;
623 if (info->control.rates[0].flags & IEEE80211_TX_RC_MCS ||
624 (rate_idx < 0) || (rate_idx > IWL_RATE_COUNT_LEGACY))
625 rate_idx = rate_lowest_index(&priv->bands[info->band],
626 info->control.sta);
627 /* For 5 GHZ band, remap mac80211 rate indices into driver indices */
628 if (info->band == IEEE80211_BAND_5GHZ)
629 rate_idx += IWL_FIRST_OFDM_RATE;
630 /* Get PLCP rate for tx_cmd->rate_n_flags */
631 rate_plcp = iwl_rates[rate_idx].plcp;
632 /* Zero out flags for this packet */
633 rate_flags = 0;
634
635 /* Set CCK flag as needed */
636 if ((rate_idx >= IWL_FIRST_CCK_RATE) && (rate_idx <= IWL_LAST_CCK_RATE))
637 rate_flags |= RATE_MCS_CCK_MSK;
638
639 /* Set up RTS and CTS flags for certain packets */
640 switch (fc & cpu_to_le16(IEEE80211_FCTL_STYPE)) {
641 case cpu_to_le16(IEEE80211_STYPE_AUTH):
642 case cpu_to_le16(IEEE80211_STYPE_DEAUTH):
643 case cpu_to_le16(IEEE80211_STYPE_ASSOC_REQ):
644 case cpu_to_le16(IEEE80211_STYPE_REASSOC_REQ):
645 if (tx_cmd->tx_flags & TX_CMD_FLG_RTS_MSK) {
646 tx_cmd->tx_flags &= ~TX_CMD_FLG_RTS_MSK;
647 tx_cmd->tx_flags |= TX_CMD_FLG_CTS_MSK;
648 }
649 break;
650 default:
651 break;
652 }
653
654 /* Set up antennas */
655 priv->mgmt_tx_ant = iwl_toggle_tx_ant(priv, priv->mgmt_tx_ant);
656 rate_flags |= iwl_ant_idx_to_flags(priv->mgmt_tx_ant);
657
658 /* Set the rate in the TX cmd */
Tomas Winklere7d326a2008-06-12 09:47:11 +0800659 tx_cmd->rate_n_flags = iwl_hw_set_rate_n_flags(rate_plcp, rate_flags);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800660}
661
662static void iwl_tx_cmd_build_hwcrypto(struct iwl_priv *priv,
Johannes Berge039fa42008-05-15 12:55:29 +0200663 struct ieee80211_tx_info *info,
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800664 struct iwl_tx_cmd *tx_cmd,
665 struct sk_buff *skb_frag,
666 int sta_id)
667{
Johannes Berge039fa42008-05-15 12:55:29 +0200668 struct ieee80211_key_conf *keyconf = info->control.hw_key;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800669
Emmanuel Grumbachccc038a2008-05-15 13:54:09 +0800670 switch (keyconf->alg) {
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800671 case ALG_CCMP:
672 tx_cmd->sec_ctl = TX_CMD_SEC_CCM;
Emmanuel Grumbachccc038a2008-05-15 13:54:09 +0800673 memcpy(tx_cmd->key, keyconf->key, keyconf->keylen);
Johannes Berge039fa42008-05-15 12:55:29 +0200674 if (info->flags & IEEE80211_TX_CTL_AMPDU)
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800675 tx_cmd->tx_flags |= TX_CMD_FLG_AGG_CCMP_MSK;
Tomas Winklere1623442009-01-27 14:27:56 -0800676 IWL_DEBUG_TX(priv, "tx_cmd with AES hwcrypto\n");
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800677 break;
678
679 case ALG_TKIP:
680 tx_cmd->sec_ctl = TX_CMD_SEC_TKIP;
Emmanuel Grumbachccc038a2008-05-15 13:54:09 +0800681 ieee80211_get_tkip_key(keyconf, skb_frag,
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800682 IEEE80211_TKIP_P2_KEY, tx_cmd->key);
Tomas Winklere1623442009-01-27 14:27:56 -0800683 IWL_DEBUG_TX(priv, "tx_cmd with tkip hwcrypto\n");
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800684 break;
685
686 case ALG_WEP:
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800687 tx_cmd->sec_ctl |= (TX_CMD_SEC_WEP |
Emmanuel Grumbachccc038a2008-05-15 13:54:09 +0800688 (keyconf->keyidx & TX_CMD_SEC_MSK) << TX_CMD_SEC_SHIFT);
689
690 if (keyconf->keylen == WEP_KEY_LEN_128)
691 tx_cmd->sec_ctl |= TX_CMD_SEC_KEY128;
692
693 memcpy(&tx_cmd->key[3], keyconf->key, keyconf->keylen);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800694
Tomas Winklere1623442009-01-27 14:27:56 -0800695 IWL_DEBUG_TX(priv, "Configuring packet for WEP encryption "
Emmanuel Grumbachccc038a2008-05-15 13:54:09 +0800696 "with key %d\n", keyconf->keyidx);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800697 break;
698
699 default:
Tomas Winkler978785a2008-12-19 10:37:31 +0800700 IWL_ERR(priv, "Unknown encode alg %d\n", keyconf->alg);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800701 break;
702 }
703}
704
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800705/*
706 * start REPLY_TX command process
707 */
Johannes Berge039fa42008-05-15 12:55:29 +0200708int iwl_tx_skb(struct iwl_priv *priv, struct sk_buff *skb)
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800709{
710 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
Johannes Berge039fa42008-05-15 12:55:29 +0200711 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Johannes Berg6ab10ff2009-11-13 11:56:37 -0800712 struct ieee80211_sta *sta = info->control.sta;
713 struct iwl_station_priv *sta_priv = NULL;
Tomas Winklerf3674222008-08-04 16:00:44 +0800714 struct iwl_tx_queue *txq;
715 struct iwl_queue *q;
Johannes Bergc2acea82009-07-24 11:13:05 -0700716 struct iwl_device_cmd *out_cmd;
717 struct iwl_cmd_meta *out_meta;
Tomas Winklerf3674222008-08-04 16:00:44 +0800718 struct iwl_tx_cmd *tx_cmd;
719 int swq_id, txq_id;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800720 dma_addr_t phys_addr;
721 dma_addr_t txcmd_phys;
722 dma_addr_t scratch_phys;
Johannes Bergbe1a71a2009-10-02 13:44:02 -0700723 u16 len, len_org, firstlen, secondlen;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800724 u16 seq_number = 0;
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700725 __le16 fc;
Rami Rosen0e7690f2008-12-18 18:04:51 +0200726 u8 hdr_len;
Tomas Winklerf3674222008-08-04 16:00:44 +0800727 u8 sta_id;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800728 u8 wait_write_ptr = 0;
729 u8 tid = 0;
730 u8 *qc = NULL;
731 unsigned long flags;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800732
733 spin_lock_irqsave(&priv->lock, flags);
734 if (iwl_is_rfkill(priv)) {
Tomas Winklere1623442009-01-27 14:27:56 -0800735 IWL_DEBUG_DROP(priv, "Dropping - RF KILL\n");
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800736 goto drop_unlock;
737 }
738
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700739 fc = hdr->frame_control;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800740
741#ifdef CONFIG_IWLWIFI_DEBUG
742 if (ieee80211_is_auth(fc))
Tomas Winklere1623442009-01-27 14:27:56 -0800743 IWL_DEBUG_TX(priv, "Sending AUTH frame\n");
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700744 else if (ieee80211_is_assoc_req(fc))
Tomas Winklere1623442009-01-27 14:27:56 -0800745 IWL_DEBUG_TX(priv, "Sending ASSOC frame\n");
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700746 else if (ieee80211_is_reassoc_req(fc))
Tomas Winklere1623442009-01-27 14:27:56 -0800747 IWL_DEBUG_TX(priv, "Sending REASSOC frame\n");
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800748#endif
749
Gábor Stefanikaa065262009-08-21 20:44:09 +0200750 /* drop all non-injected data frame if we are not associated */
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700751 if (ieee80211_is_data(fc) &&
Gábor Stefanikaa065262009-08-21 20:44:09 +0200752 !(info->flags & IEEE80211_TX_CTL_INJECTED) &&
Stefanik Gábord10c4ec2008-09-03 11:26:59 +0800753 (!iwl_is_associated(priv) ||
Johannes Berg05c914f2008-09-11 00:01:58 +0200754 ((priv->iw_mode == NL80211_IFTYPE_STATION) && !priv->assoc_id) ||
Stefanik Gábord10c4ec2008-09-03 11:26:59 +0800755 !priv->assoc_station_added)) {
Tomas Winklere1623442009-01-27 14:27:56 -0800756 IWL_DEBUG_DROP(priv, "Dropping - !iwl_is_associated\n");
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800757 goto drop_unlock;
758 }
759
Harvey Harrison7294ec92008-07-15 18:43:59 -0700760 hdr_len = ieee80211_hdrlen(fc);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800761
762 /* Find (or create) index into station table for destination station */
Gábor Stefanikaa065262009-08-21 20:44:09 +0200763 if (info->flags & IEEE80211_TX_CTL_INJECTED)
764 sta_id = priv->hw_params.bcast_sta_id;
765 else
766 sta_id = iwl_get_sta_id(priv, hdr);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800767 if (sta_id == IWL_INVALID_STATION) {
Tomas Winklere1623442009-01-27 14:27:56 -0800768 IWL_DEBUG_DROP(priv, "Dropping - INVALID STATION: %pM\n",
Johannes Berge1749612008-10-27 15:59:26 -0700769 hdr->addr1);
Johannes Berg3995bd92009-07-24 11:13:14 -0700770 goto drop_unlock;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800771 }
772
Tomas Winklere1623442009-01-27 14:27:56 -0800773 IWL_DEBUG_TX(priv, "station Id %d\n", sta_id);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800774
Johannes Berg6ab10ff2009-11-13 11:56:37 -0800775 if (sta)
776 sta_priv = (void *)sta->drv_priv;
777
778 if (sta_priv && sta_id != priv->hw_params.bcast_sta_id &&
779 sta_priv->asleep) {
780 WARN_ON(!(info->flags & IEEE80211_TX_CTL_PSPOLL_RESPONSE));
781 /*
782 * This sends an asynchronous command to the device,
783 * but we can rely on it being processed before the
784 * next frame is processed -- and the next frame to
785 * this station is the one that will consume this
786 * counter.
787 * For now set the counter to just 1 since we do not
788 * support uAPSD yet.
789 */
790 iwl_sta_modify_sleep_tx_count(priv, sta_id, 1);
791 }
792
Johannes Berg45af8192009-06-19 13:52:43 -0700793 txq_id = skb_get_queue_mapping(skb);
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700794 if (ieee80211_is_data_qos(fc)) {
795 qc = ieee80211_get_qos_ctl(hdr);
Harvey Harrison7294ec92008-07-15 18:43:59 -0700796 tid = qc[0] & IEEE80211_QOS_CTL_TID_MASK;
Reinette Chatree6a6cf42009-08-13 13:30:50 -0700797 if (unlikely(tid >= MAX_TID_COUNT))
798 goto drop_unlock;
Tomas Winklerf3674222008-08-04 16:00:44 +0800799 seq_number = priv->stations[sta_id].tid[tid].seq_number;
800 seq_number &= IEEE80211_SCTL_SEQ;
801 hdr->seq_ctrl = hdr->seq_ctrl &
Harvey Harrisonc1b4aa32009-01-29 13:26:44 -0800802 cpu_to_le16(IEEE80211_SCTL_FRAG);
Tomas Winklerf3674222008-08-04 16:00:44 +0800803 hdr->seq_ctrl |= cpu_to_le16(seq_number);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800804 seq_number += 0x10;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800805 /* aggregation is on for this <sta,tid> */
Wey-Yi Guy45d42702010-02-03 12:24:44 -0800806 if (info->flags & IEEE80211_TX_CTL_AMPDU &&
807 priv->stations[sta_id].tid[tid].agg.state == IWL_AGG_ON) {
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800808 txq_id = priv->stations[sta_id].tid[tid].agg.txq_id;
Wey-Yi Guy45d42702010-02-03 12:24:44 -0800809 }
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800810 }
811
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800812 txq = &priv->txq[txq_id];
Johannes Berg45af8192009-06-19 13:52:43 -0700813 swq_id = txq->swq_id;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800814 q = &txq->q;
815
Johannes Berg3995bd92009-07-24 11:13:14 -0700816 if (unlikely(iwl_queue_space(q) < q->high_mark))
817 goto drop_unlock;
818
819 if (ieee80211_is_data_qos(fc))
820 priv->stations[sta_id].tid[tid].tfds_in_queue++;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800821
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800822 /* Set up driver data for this TFD */
823 memset(&(txq->txb[q->write_ptr]), 0, sizeof(struct iwl_tx_info));
824 txq->txb[q->write_ptr].skb[0] = skb;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800825
826 /* Set up first empty entry in queue's array of Tx/cmd buffers */
Tomas Winklerb88b15d2008-10-14 12:32:49 -0700827 out_cmd = txq->cmd[q->write_ptr];
Johannes Bergc2acea82009-07-24 11:13:05 -0700828 out_meta = &txq->meta[q->write_ptr];
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800829 tx_cmd = &out_cmd->cmd.tx;
830 memset(&out_cmd->hdr, 0, sizeof(out_cmd->hdr));
831 memset(tx_cmd, 0, sizeof(struct iwl_tx_cmd));
832
833 /*
834 * Set up the Tx-command (not MAC!) header.
835 * Store the chosen Tx queue and TFD index within the sequence field;
836 * after Tx, uCode's Tx response will return this value so driver can
837 * locate the frame within the tx queue and do post-tx processing.
838 */
839 out_cmd->hdr.cmd = REPLY_TX;
840 out_cmd->hdr.sequence = cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
841 INDEX_TO_SEQ(q->write_ptr)));
842
843 /* Copy MAC header from skb into command buffer */
844 memcpy(tx_cmd->hdr, hdr, hdr_len);
845
Reinette Chatredf833b12009-04-21 10:55:48 -0700846
847 /* Total # bytes to be transmitted */
848 len = (u16)skb->len;
849 tx_cmd->len = cpu_to_le16(len);
850
851 if (info->control.hw_key)
852 iwl_tx_cmd_build_hwcrypto(priv, info, tx_cmd, skb, sta_id);
853
854 /* TODO need this for burst mode later on */
855 iwl_tx_cmd_build_basic(priv, tx_cmd, info, hdr, sta_id);
Wey-Yi Guy20594eb2009-08-07 15:41:39 -0700856 iwl_dbg_log_tx_data_frame(priv, len, hdr);
Reinette Chatredf833b12009-04-21 10:55:48 -0700857
858 /* set is_hcca to 0; it probably will never be implemented */
Daniel C Halperinb58ef2142009-08-28 09:44:46 -0700859 iwl_tx_cmd_build_rate(priv, tx_cmd, info, fc, 0);
Reinette Chatredf833b12009-04-21 10:55:48 -0700860
Wey-Yi Guy22fdf3c2009-08-07 15:41:40 -0700861 iwl_update_stats(priv, true, fc, len);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800862 /*
863 * Use the first empty entry in this queue's command buffer array
864 * to contain the Tx command and MAC header concatenated together
865 * (payload data will be in another buffer).
866 * Size of this varies, due to varying MAC header length.
867 * If end is not dword aligned, we'll have 2 extra bytes at the end
868 * of the MAC header (device reads on dword boundaries).
869 * We'll tell device about this padding later.
870 */
871 len = sizeof(struct iwl_tx_cmd) +
872 sizeof(struct iwl_cmd_header) + hdr_len;
873
874 len_org = len;
Johannes Bergbe1a71a2009-10-02 13:44:02 -0700875 firstlen = len = (len + 3) & ~3;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800876
877 if (len_org != len)
878 len_org = 1;
879 else
880 len_org = 0;
881
Reinette Chatredf833b12009-04-21 10:55:48 -0700882 /* Tell NIC about any 2-byte padding after MAC header */
883 if (len_org)
884 tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
885
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800886 /* Physical address of this Tx command's header (not MAC header!),
887 * within command buffer array. */
Tomas Winkler499b1882008-10-14 12:32:48 -0700888 txcmd_phys = pci_map_single(priv->pci_dev,
Reinette Chatredf833b12009-04-21 10:55:48 -0700889 &out_cmd->hdr, len,
Fenghua Yu96891ce2009-02-18 15:54:33 -0800890 PCI_DMA_BIDIRECTIONAL);
Johannes Bergc2acea82009-07-24 11:13:05 -0700891 pci_unmap_addr_set(out_meta, mapping, txcmd_phys);
892 pci_unmap_len_set(out_meta, len, len);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800893 /* Add buffer containing Tx command and MAC(!) header to TFD's
894 * first entry */
Samuel Ortiz7aaa1d72009-01-19 15:30:26 -0800895 priv->cfg->ops->lib->txq_attach_buf_to_tfd(priv, txq,
896 txcmd_phys, len, 1, 0);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800897
Reinette Chatredf833b12009-04-21 10:55:48 -0700898 if (!ieee80211_has_morefrags(hdr->frame_control)) {
899 txq->need_update = 1;
900 if (qc)
901 priv->stations[sta_id].tid[tid].seq_number = seq_number;
902 } else {
903 wait_write_ptr = 1;
904 txq->need_update = 0;
905 }
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800906
907 /* Set up TFD's 2nd entry to point directly to remainder of skb,
908 * if any (802.11 null frames have no payload). */
Johannes Bergbe1a71a2009-10-02 13:44:02 -0700909 secondlen = len = skb->len - hdr_len;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800910 if (len) {
911 phys_addr = pci_map_single(priv->pci_dev, skb->data + hdr_len,
912 len, PCI_DMA_TODEVICE);
Samuel Ortiz7aaa1d72009-01-19 15:30:26 -0800913 priv->cfg->ops->lib->txq_attach_buf_to_tfd(priv, txq,
914 phys_addr, len,
915 0, 0);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800916 }
917
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800918 scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) +
Reinette Chatredf833b12009-04-21 10:55:48 -0700919 offsetof(struct iwl_tx_cmd, scratch);
920
921 len = sizeof(struct iwl_tx_cmd) +
922 sizeof(struct iwl_cmd_header) + hdr_len;
923 /* take back ownership of DMA buffer to enable update */
924 pci_dma_sync_single_for_cpu(priv->pci_dev, txcmd_phys,
925 len, PCI_DMA_BIDIRECTIONAL);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800926 tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
Tomas Winkler499b1882008-10-14 12:32:48 -0700927 tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800928
Reinette Chatred2ee9cd2009-04-21 10:55:47 -0700929 IWL_DEBUG_TX(priv, "sequence nr = 0X%x \n",
930 le16_to_cpu(out_cmd->hdr.sequence));
931 IWL_DEBUG_TX(priv, "tx_flags = 0X%x \n", le32_to_cpu(tx_cmd->tx_flags));
Reinette Chatre3d816c72009-08-07 15:41:37 -0700932 iwl_print_hex_dump(priv, IWL_DL_TX, (u8 *)tx_cmd, sizeof(*tx_cmd));
933 iwl_print_hex_dump(priv, IWL_DL_TX, (u8 *)tx_cmd->hdr, hdr_len);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800934
935 /* Set up entry for this TFD in Tx byte-count array */
Reinette Chatre7b80ece2009-07-09 10:33:39 -0700936 if (info->flags & IEEE80211_TX_CTL_AMPDU)
937 priv->cfg->ops->lib->txq_update_byte_cnt_tbl(priv, txq,
Reinette Chatredf833b12009-04-21 10:55:48 -0700938 le16_to_cpu(tx_cmd->len));
939
940 pci_dma_sync_single_for_device(priv->pci_dev, txcmd_phys,
941 len, PCI_DMA_BIDIRECTIONAL);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800942
Johannes Bergbe1a71a2009-10-02 13:44:02 -0700943 trace_iwlwifi_dev_tx(priv,
944 &((struct iwl_tfd *)txq->tfds)[txq->q.write_ptr],
945 sizeof(struct iwl_tfd),
946 &out_cmd->hdr, firstlen,
947 skb->data + hdr_len, secondlen);
948
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800949 /* Tell device the write index *just past* this latest filled TFD */
950 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
Abhijeet Kolekar7bfedc52010-02-03 13:47:56 -0800951 iwl_txq_update_write_ptr(priv, txq);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800952 spin_unlock_irqrestore(&priv->lock, flags);
953
Johannes Berg6ab10ff2009-11-13 11:56:37 -0800954 /*
955 * At this point the frame is "transmitted" successfully
956 * and we will get a TX status notification eventually,
957 * regardless of the value of ret. "ret" only indicates
958 * whether or not we should update the write pointer.
959 */
960
961 /* avoid atomic ops if it isn't an associated client */
962 if (sta_priv && sta_priv->client)
963 atomic_inc(&sta_priv->pending_frames);
964
Tomas Winkler143b09e2008-07-24 21:33:42 +0300965 if ((iwl_queue_space(q) < q->high_mark) && priv->mac80211_registered) {
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800966 if (wait_write_ptr) {
967 spin_lock_irqsave(&priv->lock, flags);
968 txq->need_update = 1;
969 iwl_txq_update_write_ptr(priv, txq);
970 spin_unlock_irqrestore(&priv->lock, flags);
Tomas Winkler143b09e2008-07-24 21:33:42 +0300971 } else {
Johannes Berge4e72fb2009-03-23 17:28:42 +0100972 iwl_stop_queue(priv, txq->swq_id);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800973 }
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800974 }
975
976 return 0;
977
978drop_unlock:
979 spin_unlock_irqrestore(&priv->lock, flags);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800980 return -1;
981}
982EXPORT_SYMBOL(iwl_tx_skb);
983
984/*************** HOST COMMAND QUEUE FUNCTIONS *****/
985
986/**
987 * iwl_enqueue_hcmd - enqueue a uCode command
988 * @priv: device private data point
989 * @cmd: a point to the ucode command structure
990 *
991 * The function returns < 0 values to indicate the operation is
992 * failed. On success, it turns the index (> 0) of command in the
993 * command queue.
994 */
995int iwl_enqueue_hcmd(struct iwl_priv *priv, struct iwl_host_cmd *cmd)
996{
997 struct iwl_tx_queue *txq = &priv->txq[IWL_CMD_QUEUE_NUM];
998 struct iwl_queue *q = &txq->q;
Johannes Bergc2acea82009-07-24 11:13:05 -0700999 struct iwl_device_cmd *out_cmd;
1000 struct iwl_cmd_meta *out_meta;
Tomas Winklerf3674222008-08-04 16:00:44 +08001001 dma_addr_t phys_addr;
1002 unsigned long flags;
Abhijeet Kolekar7bfedc52010-02-03 13:47:56 -08001003 int len;
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001004 u32 idx;
1005 u16 fix_size;
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001006
1007 cmd->len = priv->cfg->ops->utils->get_hcmd_size(cmd->id, cmd->len);
1008 fix_size = (u16)(cmd->len + sizeof(out_cmd->hdr));
1009
1010 /* If any of the command structures end up being larger than
1011 * the TFD_MAX_PAYLOAD_SIZE, and it sent as a 'small' command then
1012 * we will need to increase the size of the TFD entries */
1013 BUG_ON((fix_size > TFD_MAX_PAYLOAD_SIZE) &&
Johannes Bergc2acea82009-07-24 11:13:05 -07001014 !(cmd->flags & CMD_SIZE_HUGE));
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001015
Wey-Yi Guy7812b162009-10-02 13:43:58 -07001016 if (iwl_is_rfkill(priv) || iwl_is_ctkill(priv)) {
Reinette Chatref2f21b42009-10-30 14:36:15 -07001017 IWL_WARN(priv, "Not sending command - %s KILL\n",
1018 iwl_is_rfkill(priv) ? "RF" : "CT");
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001019 return -EIO;
1020 }
1021
Johannes Bergc2acea82009-07-24 11:13:05 -07001022 if (iwl_queue_space(q) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) {
Wey-Yi Guy2d237f72009-11-20 12:05:08 -08001023 IWL_ERR(priv, "No space in command queue\n");
Wey-Yi Guy7812b162009-10-02 13:43:58 -07001024 if (iwl_within_ct_kill_margin(priv))
1025 iwl_tt_enter_ct_kill(priv);
1026 else {
1027 IWL_ERR(priv, "Restarting adapter due to queue full\n");
1028 queue_work(priv->workqueue, &priv->restart);
1029 }
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001030 return -ENOSPC;
1031 }
1032
1033 spin_lock_irqsave(&priv->hcmd_lock, flags);
1034
Johannes Bergc2acea82009-07-24 11:13:05 -07001035 idx = get_cmd_index(q, q->write_ptr, cmd->flags & CMD_SIZE_HUGE);
Gregory Greenmanda99c4b2008-08-04 16:00:40 +08001036 out_cmd = txq->cmd[idx];
Johannes Bergc2acea82009-07-24 11:13:05 -07001037 out_meta = &txq->meta[idx];
1038
Daniel C Halperin8ce73f32009-07-31 14:28:06 -07001039 memset(out_meta, 0, sizeof(*out_meta)); /* re-initialize to NULL */
Johannes Bergc2acea82009-07-24 11:13:05 -07001040 out_meta->flags = cmd->flags;
1041 if (cmd->flags & CMD_WANT_SKB)
1042 out_meta->source = cmd;
1043 if (cmd->flags & CMD_ASYNC)
1044 out_meta->callback = cmd->callback;
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001045
1046 out_cmd->hdr.cmd = cmd->id;
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001047 memcpy(&out_cmd->cmd.payload, cmd->data, cmd->len);
1048
1049 /* At this point, the out_cmd now has all of the incoming cmd
1050 * information */
1051
1052 out_cmd->hdr.flags = 0;
1053 out_cmd->hdr.sequence = cpu_to_le16(QUEUE_TO_SEQ(IWL_CMD_QUEUE_NUM) |
1054 INDEX_TO_SEQ(q->write_ptr));
Johannes Bergc2acea82009-07-24 11:13:05 -07001055 if (cmd->flags & CMD_SIZE_HUGE)
Tomas Winkler9734cb22008-09-03 11:26:52 +08001056 out_cmd->hdr.sequence |= SEQ_HUGE_FRAME;
Johannes Bergc2acea82009-07-24 11:13:05 -07001057 len = sizeof(struct iwl_device_cmd);
Reinette Chatredf833b12009-04-21 10:55:48 -07001058 len += (idx == TFD_CMD_SLOTS) ? IWL_MAX_SCAN_SIZE : 0;
Tomas Winkler499b1882008-10-14 12:32:48 -07001059
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001060
Esti Kummerded2ae72008-08-04 16:00:45 +08001061#ifdef CONFIG_IWLWIFI_DEBUG
1062 switch (out_cmd->hdr.cmd) {
1063 case REPLY_TX_LINK_QUALITY_CMD:
1064 case SENSITIVITY_CMD:
Tomas Winklere1623442009-01-27 14:27:56 -08001065 IWL_DEBUG_HC_DUMP(priv, "Sending command %s (#%x), seq: 0x%04X, "
Esti Kummerded2ae72008-08-04 16:00:45 +08001066 "%d bytes at %d[%d]:%d\n",
1067 get_cmd_string(out_cmd->hdr.cmd),
1068 out_cmd->hdr.cmd,
1069 le16_to_cpu(out_cmd->hdr.sequence), fix_size,
1070 q->write_ptr, idx, IWL_CMD_QUEUE_NUM);
1071 break;
1072 default:
Tomas Winklere1623442009-01-27 14:27:56 -08001073 IWL_DEBUG_HC(priv, "Sending command %s (#%x), seq: 0x%04X, "
Esti Kummerded2ae72008-08-04 16:00:45 +08001074 "%d bytes at %d[%d]:%d\n",
1075 get_cmd_string(out_cmd->hdr.cmd),
1076 out_cmd->hdr.cmd,
1077 le16_to_cpu(out_cmd->hdr.sequence), fix_size,
1078 q->write_ptr, idx, IWL_CMD_QUEUE_NUM);
1079 }
1080#endif
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001081 txq->need_update = 1;
1082
Samuel Ortiz518099a2009-01-19 15:30:27 -08001083 if (priv->cfg->ops->lib->txq_update_byte_cnt_tbl)
1084 /* Set up entry in queue's byte count circular buffer */
1085 priv->cfg->ops->lib->txq_update_byte_cnt_tbl(priv, txq, 0);
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001086
Reinette Chatredf833b12009-04-21 10:55:48 -07001087 phys_addr = pci_map_single(priv->pci_dev, &out_cmd->hdr,
1088 fix_size, PCI_DMA_BIDIRECTIONAL);
Johannes Bergc2acea82009-07-24 11:13:05 -07001089 pci_unmap_addr_set(out_meta, mapping, phys_addr);
1090 pci_unmap_len_set(out_meta, len, fix_size);
Reinette Chatredf833b12009-04-21 10:55:48 -07001091
Johannes Bergbe1a71a2009-10-02 13:44:02 -07001092 trace_iwlwifi_dev_hcmd(priv, &out_cmd->hdr, fix_size, cmd->flags);
1093
Reinette Chatredf833b12009-04-21 10:55:48 -07001094 priv->cfg->ops->lib->txq_attach_buf_to_tfd(priv, txq,
1095 phys_addr, fix_size, 1,
1096 U32_PAD(cmd->len));
1097
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001098 /* Increment and update queue's write index */
1099 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
Abhijeet Kolekar7bfedc52010-02-03 13:47:56 -08001100 iwl_txq_update_write_ptr(priv, txq);
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001101
1102 spin_unlock_irqrestore(&priv->hcmd_lock, flags);
Abhijeet Kolekar7bfedc52010-02-03 13:47:56 -08001103 return idx;
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001104}
1105
Johannes Berg6ab10ff2009-11-13 11:56:37 -08001106static void iwl_tx_status(struct iwl_priv *priv, struct sk_buff *skb)
1107{
1108 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
1109 struct ieee80211_sta *sta;
1110 struct iwl_station_priv *sta_priv;
1111
1112 sta = ieee80211_find_sta(priv->vif, hdr->addr1);
1113 if (sta) {
1114 sta_priv = (void *)sta->drv_priv;
1115 /* avoid atomic ops if this isn't a client */
1116 if (sta_priv->client &&
1117 atomic_dec_return(&sta_priv->pending_frames) == 0)
1118 ieee80211_sta_block_awake(priv->hw, sta, false);
1119 }
1120
1121 ieee80211_tx_status_irqsafe(priv->hw, skb);
1122}
1123
Tomas Winkler17b88922008-05-29 16:35:12 +08001124int iwl_tx_queue_reclaim(struct iwl_priv *priv, int txq_id, int index)
1125{
1126 struct iwl_tx_queue *txq = &priv->txq[txq_id];
1127 struct iwl_queue *q = &txq->q;
1128 struct iwl_tx_info *tx_info;
1129 int nfreed = 0;
1130
1131 if ((index >= q->n_bd) || (iwl_queue_used(q, index) == 0)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08001132 IWL_ERR(priv, "Read index for DMA queue txq id (%d), index %d, "
Tomas Winkler17b88922008-05-29 16:35:12 +08001133 "is out of range [0-%d] %d %d.\n", txq_id,
1134 index, q->n_bd, q->write_ptr, q->read_ptr);
1135 return 0;
1136 }
1137
Tomas Winkler499b1882008-10-14 12:32:48 -07001138 for (index = iwl_queue_inc_wrap(index, q->n_bd);
1139 q->read_ptr != index;
1140 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
Tomas Winkler17b88922008-05-29 16:35:12 +08001141
1142 tx_info = &txq->txb[txq->q.read_ptr];
Johannes Berg6ab10ff2009-11-13 11:56:37 -08001143 iwl_tx_status(priv, tx_info->skb[0]);
Tomas Winkler17b88922008-05-29 16:35:12 +08001144 tx_info->skb[0] = NULL;
Tomas Winkler17b88922008-05-29 16:35:12 +08001145
Tomas Winkler972cf442008-05-29 16:35:13 +08001146 if (priv->cfg->ops->lib->txq_inval_byte_cnt_tbl)
1147 priv->cfg->ops->lib->txq_inval_byte_cnt_tbl(priv, txq);
1148
Samuel Ortiz7aaa1d72009-01-19 15:30:26 -08001149 priv->cfg->ops->lib->txq_free_tfd(priv, txq);
Tomas Winkler17b88922008-05-29 16:35:12 +08001150 nfreed++;
1151 }
1152 return nfreed;
1153}
1154EXPORT_SYMBOL(iwl_tx_queue_reclaim);
1155
1156
1157/**
1158 * iwl_hcmd_queue_reclaim - Reclaim TX command queue entries already Tx'd
1159 *
1160 * When FW advances 'R' index, all entries between old and new 'R' index
1161 * need to be reclaimed. As result, some free space forms. If there is
1162 * enough free space (> low mark), wake the stack that feeds us.
1163 */
Tomas Winkler499b1882008-10-14 12:32:48 -07001164static void iwl_hcmd_queue_reclaim(struct iwl_priv *priv, int txq_id,
1165 int idx, int cmd_idx)
Tomas Winkler17b88922008-05-29 16:35:12 +08001166{
1167 struct iwl_tx_queue *txq = &priv->txq[txq_id];
1168 struct iwl_queue *q = &txq->q;
1169 int nfreed = 0;
1170
Tomas Winkler499b1882008-10-14 12:32:48 -07001171 if ((idx >= q->n_bd) || (iwl_queue_used(q, idx) == 0)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08001172 IWL_ERR(priv, "Read index for DMA queue txq id (%d), index %d, "
Tomas Winkler17b88922008-05-29 16:35:12 +08001173 "is out of range [0-%d] %d %d.\n", txq_id,
Tomas Winkler499b1882008-10-14 12:32:48 -07001174 idx, q->n_bd, q->write_ptr, q->read_ptr);
Tomas Winkler17b88922008-05-29 16:35:12 +08001175 return;
1176 }
1177
Tomas Winkler499b1882008-10-14 12:32:48 -07001178 for (idx = iwl_queue_inc_wrap(idx, q->n_bd); q->read_ptr != idx;
1179 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
1180
1181 if (nfreed++ > 0) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08001182 IWL_ERR(priv, "HCMD skipped: index (%d) %d %d\n", idx,
Tomas Winkler17b88922008-05-29 16:35:12 +08001183 q->write_ptr, q->read_ptr);
1184 queue_work(priv->workqueue, &priv->restart);
1185 }
Gregory Greenmanda99c4b2008-08-04 16:00:40 +08001186
Tomas Winkler17b88922008-05-29 16:35:12 +08001187 }
1188}
1189
1190/**
1191 * iwl_tx_cmd_complete - Pull unused buffers off the queue and reclaim them
1192 * @rxb: Rx buffer to reclaim
1193 *
1194 * If an Rx buffer has an async callback associated with it the callback
1195 * will be executed. The attached skb (if present) will only be freed
1196 * if the callback returns 1
1197 */
1198void iwl_tx_cmd_complete(struct iwl_priv *priv, struct iwl_rx_mem_buffer *rxb)
1199{
Zhu Yi2f301222009-10-09 17:19:45 +08001200 struct iwl_rx_packet *pkt = rxb_addr(rxb);
Tomas Winkler17b88922008-05-29 16:35:12 +08001201 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
1202 int txq_id = SEQ_TO_QUEUE(sequence);
1203 int index = SEQ_TO_INDEX(sequence);
Tomas Winkler17b88922008-05-29 16:35:12 +08001204 int cmd_index;
Tomas Winkler9734cb22008-09-03 11:26:52 +08001205 bool huge = !!(pkt->hdr.sequence & SEQ_HUGE_FRAME);
Johannes Bergc2acea82009-07-24 11:13:05 -07001206 struct iwl_device_cmd *cmd;
1207 struct iwl_cmd_meta *meta;
Tomas Winkler17b88922008-05-29 16:35:12 +08001208
1209 /* If a Tx command is being handled and it isn't in the actual
1210 * command queue then there a command routing bug has been introduced
1211 * in the queue management code. */
Johannes Berg55d6a3c2008-09-23 19:18:43 +02001212 if (WARN(txq_id != IWL_CMD_QUEUE_NUM,
Winkler, Tomas01ef93232008-11-07 09:58:45 -08001213 "wrong command queue %d, sequence 0x%X readp=%d writep=%d\n",
1214 txq_id, sequence,
1215 priv->txq[IWL_CMD_QUEUE_NUM].q.read_ptr,
1216 priv->txq[IWL_CMD_QUEUE_NUM].q.write_ptr)) {
Reinette Chatreec741162009-07-24 11:13:08 -07001217 iwl_print_hex_error(priv, pkt, 32);
Johannes Berg55d6a3c2008-09-23 19:18:43 +02001218 return;
Winkler, Tomas01ef93232008-11-07 09:58:45 -08001219 }
Tomas Winkler17b88922008-05-29 16:35:12 +08001220
1221 cmd_index = get_cmd_index(&priv->txq[IWL_CMD_QUEUE_NUM].q, index, huge);
Gregory Greenmanda99c4b2008-08-04 16:00:40 +08001222 cmd = priv->txq[IWL_CMD_QUEUE_NUM].cmd[cmd_index];
Johannes Bergc2acea82009-07-24 11:13:05 -07001223 meta = &priv->txq[IWL_CMD_QUEUE_NUM].meta[cmd_index];
Tomas Winkler17b88922008-05-29 16:35:12 +08001224
Reinette Chatrec33de622009-10-30 14:36:10 -07001225 pci_unmap_single(priv->pci_dev,
1226 pci_unmap_addr(meta, mapping),
1227 pci_unmap_len(meta, len),
1228 PCI_DMA_BIDIRECTIONAL);
1229
Tomas Winkler17b88922008-05-29 16:35:12 +08001230 /* Input error checking is done when commands are added to queue. */
Johannes Bergc2acea82009-07-24 11:13:05 -07001231 if (meta->flags & CMD_WANT_SKB) {
Zhu Yi2f301222009-10-09 17:19:45 +08001232 meta->source->reply_page = (unsigned long)rxb_addr(rxb);
1233 rxb->page = NULL;
Johannes Berg5696aea2009-07-24 11:13:06 -07001234 } else if (meta->callback)
Zhu Yi2f301222009-10-09 17:19:45 +08001235 meta->callback(priv, cmd, pkt);
Tomas Winkler17b88922008-05-29 16:35:12 +08001236
Tomas Winkler499b1882008-10-14 12:32:48 -07001237 iwl_hcmd_queue_reclaim(priv, txq_id, index, cmd_index);
Tomas Winkler17b88922008-05-29 16:35:12 +08001238
Johannes Bergc2acea82009-07-24 11:13:05 -07001239 if (!(meta->flags & CMD_ASYNC)) {
Tomas Winkler17b88922008-05-29 16:35:12 +08001240 clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
1241 wake_up_interruptible(&priv->wait_command_queue);
1242 }
1243}
1244EXPORT_SYMBOL(iwl_tx_cmd_complete);
1245
Tomas Winkler30e553e2008-05-29 16:35:16 +08001246/*
1247 * Find first available (lowest unused) Tx Queue, mark it "active".
1248 * Called only when finding queue for aggregation.
1249 * Should never return anything < 7, because they should already
1250 * be in use as EDCA AC (0-3), Command (4), HCCA (5, 6).
1251 */
1252static int iwl_txq_ctx_activate_free(struct iwl_priv *priv)
1253{
1254 int txq_id;
1255
1256 for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++)
1257 if (!test_and_set_bit(txq_id, &priv->txq_ctx_active_msk))
1258 return txq_id;
1259 return -1;
1260}
1261
1262int iwl_tx_agg_start(struct iwl_priv *priv, const u8 *ra, u16 tid, u16 *ssn)
1263{
1264 int sta_id;
1265 int tx_fifo;
1266 int txq_id;
1267 int ret;
1268 unsigned long flags;
1269 struct iwl_tid_data *tid_data;
Tomas Winkler30e553e2008-05-29 16:35:16 +08001270
1271 if (likely(tid < ARRAY_SIZE(default_tid_to_tx_fifo)))
1272 tx_fifo = default_tid_to_tx_fifo[tid];
1273 else
1274 return -EINVAL;
1275
Winkler, Tomas39aadf82008-12-19 10:37:32 +08001276 IWL_WARN(priv, "%s on ra = %pM tid = %d\n",
Johannes Berge1749612008-10-27 15:59:26 -07001277 __func__, ra, tid);
Tomas Winkler30e553e2008-05-29 16:35:16 +08001278
1279 sta_id = iwl_find_station(priv, ra);
Wey-Yi Guy3eb92962009-04-01 14:33:25 -07001280 if (sta_id == IWL_INVALID_STATION) {
1281 IWL_ERR(priv, "Start AGG on invalid station\n");
Tomas Winkler30e553e2008-05-29 16:35:16 +08001282 return -ENXIO;
Wey-Yi Guy3eb92962009-04-01 14:33:25 -07001283 }
Roel Kluin082e7082009-07-25 23:34:31 +02001284 if (unlikely(tid >= MAX_TID_COUNT))
1285 return -EINVAL;
Tomas Winkler30e553e2008-05-29 16:35:16 +08001286
1287 if (priv->stations[sta_id].tid[tid].agg.state != IWL_AGG_OFF) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08001288 IWL_ERR(priv, "Start AGG when state is not IWL_AGG_OFF !\n");
Tomas Winkler30e553e2008-05-29 16:35:16 +08001289 return -ENXIO;
1290 }
1291
1292 txq_id = iwl_txq_ctx_activate_free(priv);
Wey-Yi Guy3eb92962009-04-01 14:33:25 -07001293 if (txq_id == -1) {
1294 IWL_ERR(priv, "No free aggregation queue available\n");
Tomas Winkler30e553e2008-05-29 16:35:16 +08001295 return -ENXIO;
Wey-Yi Guy3eb92962009-04-01 14:33:25 -07001296 }
Tomas Winkler30e553e2008-05-29 16:35:16 +08001297
1298 spin_lock_irqsave(&priv->sta_lock, flags);
1299 tid_data = &priv->stations[sta_id].tid[tid];
1300 *ssn = SEQ_TO_SN(tid_data->seq_number);
1301 tid_data->agg.txq_id = txq_id;
Johannes Berg45af8192009-06-19 13:52:43 -07001302 priv->txq[txq_id].swq_id = iwl_virtual_agg_queue_num(tx_fifo, txq_id);
Tomas Winkler30e553e2008-05-29 16:35:16 +08001303 spin_unlock_irqrestore(&priv->sta_lock, flags);
1304
1305 ret = priv->cfg->ops->lib->txq_agg_enable(priv, txq_id, tx_fifo,
1306 sta_id, tid, *ssn);
1307 if (ret)
1308 return ret;
1309
1310 if (tid_data->tfds_in_queue == 0) {
Wey-Yi Guy3eb92962009-04-01 14:33:25 -07001311 IWL_DEBUG_HT(priv, "HW queue is empty\n");
Tomas Winkler30e553e2008-05-29 16:35:16 +08001312 tid_data->agg.state = IWL_AGG_ON;
Johannes Bergc951ad32009-11-16 12:00:38 +01001313 ieee80211_start_tx_ba_cb_irqsafe(priv->vif, ra, tid);
Tomas Winkler30e553e2008-05-29 16:35:16 +08001314 } else {
Tomas Winklere1623442009-01-27 14:27:56 -08001315 IWL_DEBUG_HT(priv, "HW queue is NOT empty: %d packets in HW queue\n",
Tomas Winkler30e553e2008-05-29 16:35:16 +08001316 tid_data->tfds_in_queue);
1317 tid_data->agg.state = IWL_EMPTYING_HW_QUEUE_ADDBA;
1318 }
1319 return ret;
1320}
1321EXPORT_SYMBOL(iwl_tx_agg_start);
1322
1323int iwl_tx_agg_stop(struct iwl_priv *priv , const u8 *ra, u16 tid)
1324{
1325 int tx_fifo_id, txq_id, sta_id, ssn = -1;
1326 struct iwl_tid_data *tid_data;
Wey-Yi Guy45d42702010-02-03 12:24:44 -08001327 int write_ptr, read_ptr;
Tomas Winkler30e553e2008-05-29 16:35:16 +08001328 unsigned long flags;
Tomas Winkler30e553e2008-05-29 16:35:16 +08001329
1330 if (!ra) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08001331 IWL_ERR(priv, "ra = NULL\n");
Tomas Winkler30e553e2008-05-29 16:35:16 +08001332 return -EINVAL;
1333 }
1334
Reinette Chatree6a6cf42009-08-13 13:30:50 -07001335 if (unlikely(tid >= MAX_TID_COUNT))
1336 return -EINVAL;
1337
Tomas Winkler30e553e2008-05-29 16:35:16 +08001338 if (likely(tid < ARRAY_SIZE(default_tid_to_tx_fifo)))
1339 tx_fifo_id = default_tid_to_tx_fifo[tid];
1340 else
1341 return -EINVAL;
1342
1343 sta_id = iwl_find_station(priv, ra);
1344
Wey-Yi Guya2f1cbe2009-03-17 21:51:52 -07001345 if (sta_id == IWL_INVALID_STATION) {
1346 IWL_ERR(priv, "Invalid station for AGG tid %d\n", tid);
Tomas Winkler30e553e2008-05-29 16:35:16 +08001347 return -ENXIO;
Wey-Yi Guya2f1cbe2009-03-17 21:51:52 -07001348 }
Tomas Winkler30e553e2008-05-29 16:35:16 +08001349
Johannes Berg827d42c2009-11-22 12:28:41 +01001350 if (priv->stations[sta_id].tid[tid].agg.state ==
1351 IWL_EMPTYING_HW_QUEUE_ADDBA) {
1352 IWL_DEBUG_HT(priv, "AGG stop before setup done\n");
John W. Linville9b1cb212009-12-07 16:37:42 -05001353 ieee80211_stop_tx_ba_cb_irqsafe(priv->vif, ra, tid);
Johannes Berg827d42c2009-11-22 12:28:41 +01001354 priv->stations[sta_id].tid[tid].agg.state = IWL_AGG_OFF;
1355 return 0;
1356 }
1357
Tomas Winkler30e553e2008-05-29 16:35:16 +08001358 if (priv->stations[sta_id].tid[tid].agg.state != IWL_AGG_ON)
Johannes Berg827d42c2009-11-22 12:28:41 +01001359 IWL_WARN(priv, "Stopping AGG while state not ON or starting\n");
Tomas Winkler30e553e2008-05-29 16:35:16 +08001360
1361 tid_data = &priv->stations[sta_id].tid[tid];
1362 ssn = (tid_data->seq_number & IEEE80211_SCTL_SEQ) >> 4;
1363 txq_id = tid_data->agg.txq_id;
1364 write_ptr = priv->txq[txq_id].q.write_ptr;
1365 read_ptr = priv->txq[txq_id].q.read_ptr;
1366
1367 /* The queue is not empty */
1368 if (write_ptr != read_ptr) {
Tomas Winklere1623442009-01-27 14:27:56 -08001369 IWL_DEBUG_HT(priv, "Stopping a non empty AGG HW QUEUE\n");
Tomas Winkler30e553e2008-05-29 16:35:16 +08001370 priv->stations[sta_id].tid[tid].agg.state =
1371 IWL_EMPTYING_HW_QUEUE_DELBA;
1372 return 0;
1373 }
1374
Tomas Winklere1623442009-01-27 14:27:56 -08001375 IWL_DEBUG_HT(priv, "HW queue is empty\n");
Tomas Winkler30e553e2008-05-29 16:35:16 +08001376 priv->stations[sta_id].tid[tid].agg.state = IWL_AGG_OFF;
1377
1378 spin_lock_irqsave(&priv->lock, flags);
Wey-Yi Guy45d42702010-02-03 12:24:44 -08001379 /*
1380 * the only reason this call can fail is queue number out of range,
1381 * which can happen if uCode is reloaded and all the station
1382 * information are lost. if it is outside the range, there is no need
1383 * to deactivate the uCode queue, just return "success" to allow
1384 * mac80211 to clean up it own data.
1385 */
1386 priv->cfg->ops->lib->txq_agg_disable(priv, txq_id, ssn,
Tomas Winkler30e553e2008-05-29 16:35:16 +08001387 tx_fifo_id);
1388 spin_unlock_irqrestore(&priv->lock, flags);
1389
Johannes Bergc951ad32009-11-16 12:00:38 +01001390 ieee80211_stop_tx_ba_cb_irqsafe(priv->vif, ra, tid);
Tomas Winkler30e553e2008-05-29 16:35:16 +08001391
1392 return 0;
1393}
1394EXPORT_SYMBOL(iwl_tx_agg_stop);
1395
1396int iwl_txq_check_empty(struct iwl_priv *priv, int sta_id, u8 tid, int txq_id)
1397{
1398 struct iwl_queue *q = &priv->txq[txq_id].q;
1399 u8 *addr = priv->stations[sta_id].sta.sta.addr;
1400 struct iwl_tid_data *tid_data = &priv->stations[sta_id].tid[tid];
1401
1402 switch (priv->stations[sta_id].tid[tid].agg.state) {
1403 case IWL_EMPTYING_HW_QUEUE_DELBA:
1404 /* We are reclaiming the last packet of the */
1405 /* aggregated HW queue */
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001406 if ((txq_id == tid_data->agg.txq_id) &&
1407 (q->read_ptr == q->write_ptr)) {
Tomas Winkler30e553e2008-05-29 16:35:16 +08001408 u16 ssn = SEQ_TO_SN(tid_data->seq_number);
1409 int tx_fifo = default_tid_to_tx_fifo[tid];
Tomas Winklere1623442009-01-27 14:27:56 -08001410 IWL_DEBUG_HT(priv, "HW queue empty: continue DELBA flow\n");
Tomas Winkler30e553e2008-05-29 16:35:16 +08001411 priv->cfg->ops->lib->txq_agg_disable(priv, txq_id,
1412 ssn, tx_fifo);
1413 tid_data->agg.state = IWL_AGG_OFF;
Johannes Bergc951ad32009-11-16 12:00:38 +01001414 ieee80211_stop_tx_ba_cb_irqsafe(priv->vif, addr, tid);
Tomas Winkler30e553e2008-05-29 16:35:16 +08001415 }
1416 break;
1417 case IWL_EMPTYING_HW_QUEUE_ADDBA:
1418 /* We are reclaiming the last packet of the queue */
1419 if (tid_data->tfds_in_queue == 0) {
Tomas Winklere1623442009-01-27 14:27:56 -08001420 IWL_DEBUG_HT(priv, "HW queue empty: continue ADDBA flow\n");
Tomas Winkler30e553e2008-05-29 16:35:16 +08001421 tid_data->agg.state = IWL_AGG_ON;
Johannes Bergc951ad32009-11-16 12:00:38 +01001422 ieee80211_start_tx_ba_cb_irqsafe(priv->vif, addr, tid);
Tomas Winkler30e553e2008-05-29 16:35:16 +08001423 }
1424 break;
1425 }
1426 return 0;
1427}
1428EXPORT_SYMBOL(iwl_txq_check_empty);
Tomas Winkler30e553e2008-05-29 16:35:16 +08001429
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001430/**
1431 * iwl_tx_status_reply_compressed_ba - Update tx status from block-ack
1432 *
1433 * Go through block-ack's bitmap of ACK'd frames, update driver's record of
1434 * ACK vs. not. This gets sent to mac80211, then to rate scaling algo.
1435 */
1436static int iwl_tx_status_reply_compressed_ba(struct iwl_priv *priv,
1437 struct iwl_ht_agg *agg,
1438 struct iwl_compressed_ba_resp *ba_resp)
1439
1440{
1441 int i, sh, ack;
1442 u16 seq_ctl = le16_to_cpu(ba_resp->seq_ctl);
1443 u16 scd_flow = le16_to_cpu(ba_resp->scd_flow);
1444 u64 bitmap;
1445 int successes = 0;
1446 struct ieee80211_tx_info *info;
1447
1448 if (unlikely(!agg->wait_for_ba)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08001449 IWL_ERR(priv, "Received BA when not expected\n");
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001450 return -EINVAL;
1451 }
1452
1453 /* Mark that the expected block-ack response arrived */
1454 agg->wait_for_ba = 0;
Tomas Winklere1623442009-01-27 14:27:56 -08001455 IWL_DEBUG_TX_REPLY(priv, "BA %d %d\n", agg->start_idx, ba_resp->seq_ctl);
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001456
1457 /* Calculate shift to align block-ack bits with our Tx window bits */
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001458 sh = agg->start_idx - SEQ_TO_INDEX(seq_ctl >> 4);
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001459 if (sh < 0) /* tbw something is wrong with indices */
1460 sh += 0x100;
1461
1462 /* don't use 64-bit values for now */
1463 bitmap = le64_to_cpu(ba_resp->bitmap) >> sh;
1464
1465 if (agg->frame_count > (64 - sh)) {
Tomas Winklere1623442009-01-27 14:27:56 -08001466 IWL_DEBUG_TX_REPLY(priv, "more frames than bitmap size");
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001467 return -1;
1468 }
1469
1470 /* check for success or failure according to the
1471 * transmitted bitmap and block-ack bitmap */
1472 bitmap &= agg->bitmap;
1473
1474 /* For each frame attempted in aggregation,
1475 * update driver's record of tx frame's status. */
1476 for (i = 0; i < agg->frame_count ; i++) {
Emmanuel Grumbach4aa41f12008-07-18 13:53:09 +08001477 ack = bitmap & (1ULL << i);
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001478 successes += !!ack;
Tomas Winklere1623442009-01-27 14:27:56 -08001479 IWL_DEBUG_TX_REPLY(priv, "%s ON i=%d idx=%d raw=%d\n",
Abhijeet Kolekarc3056062008-11-12 13:14:08 -08001480 ack ? "ACK" : "NACK", i, (agg->start_idx + i) & 0xff,
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001481 agg->start_idx + i);
1482 }
1483
1484 info = IEEE80211_SKB_CB(priv->txq[scd_flow].txb[agg->start_idx].skb[0]);
1485 memset(&info->status, 0, sizeof(info->status));
Daniel C Halperin91a55ae2009-09-17 10:43:49 -07001486 info->flags |= IEEE80211_TX_STAT_ACK;
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001487 info->flags |= IEEE80211_TX_STAT_AMPDU;
1488 info->status.ampdu_ack_map = successes;
1489 info->status.ampdu_ack_len = agg->frame_count;
1490 iwl_hwrate_to_tx_control(priv, agg->rate_n_flags, info);
1491
Tomas Winklere1623442009-01-27 14:27:56 -08001492 IWL_DEBUG_TX_REPLY(priv, "Bitmap %llx\n", (unsigned long long)bitmap);
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001493
1494 return 0;
1495}
1496
1497/**
1498 * iwl_rx_reply_compressed_ba - Handler for REPLY_COMPRESSED_BA
1499 *
1500 * Handles block-acknowledge notification from device, which reports success
1501 * of frames sent via aggregation.
1502 */
1503void iwl_rx_reply_compressed_ba(struct iwl_priv *priv,
1504 struct iwl_rx_mem_buffer *rxb)
1505{
Zhu Yi2f301222009-10-09 17:19:45 +08001506 struct iwl_rx_packet *pkt = rxb_addr(rxb);
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001507 struct iwl_compressed_ba_resp *ba_resp = &pkt->u.compressed_ba;
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001508 struct iwl_tx_queue *txq = NULL;
1509 struct iwl_ht_agg *agg;
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001510 int index;
1511 int sta_id;
1512 int tid;
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001513
1514 /* "flow" corresponds to Tx queue */
1515 u16 scd_flow = le16_to_cpu(ba_resp->scd_flow);
1516
1517 /* "ssn" is start of block-ack Tx window, corresponds to index
1518 * (in Tx queue's circular buffer) of first TFD/frame in window */
1519 u16 ba_resp_scd_ssn = le16_to_cpu(ba_resp->scd_ssn);
1520
1521 if (scd_flow >= priv->hw_params.max_txq_num) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08001522 IWL_ERR(priv,
1523 "BUG_ON scd_flow is bigger than number of queues\n");
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001524 return;
1525 }
1526
1527 txq = &priv->txq[scd_flow];
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001528 sta_id = ba_resp->sta_id;
1529 tid = ba_resp->tid;
1530 agg = &priv->stations[sta_id].tid[tid].agg;
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001531
1532 /* Find index just before block-ack window */
1533 index = iwl_queue_dec_wrap(ba_resp_scd_ssn & 0xff, txq->q.n_bd);
1534
1535 /* TODO: Need to get this copy more safely - now good for debug */
1536
Tomas Winklere1623442009-01-27 14:27:56 -08001537 IWL_DEBUG_TX_REPLY(priv, "REPLY_COMPRESSED_BA [%d] Received from %pM, "
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001538 "sta_id = %d\n",
1539 agg->wait_for_ba,
Johannes Berge1749612008-10-27 15:59:26 -07001540 (u8 *) &ba_resp->sta_addr_lo32,
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001541 ba_resp->sta_id);
Tomas Winklere1623442009-01-27 14:27:56 -08001542 IWL_DEBUG_TX_REPLY(priv, "TID = %d, SeqCtl = %d, bitmap = 0x%llx, scd_flow = "
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001543 "%d, scd_ssn = %d\n",
1544 ba_resp->tid,
1545 ba_resp->seq_ctl,
1546 (unsigned long long)le64_to_cpu(ba_resp->bitmap),
1547 ba_resp->scd_flow,
1548 ba_resp->scd_ssn);
Tomas Winklere1623442009-01-27 14:27:56 -08001549 IWL_DEBUG_TX_REPLY(priv, "DAT start_idx = %d, bitmap = 0x%llx \n",
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001550 agg->start_idx,
1551 (unsigned long long)agg->bitmap);
1552
1553 /* Update driver's record of ACK vs. not for each frame in window */
1554 iwl_tx_status_reply_compressed_ba(priv, agg, ba_resp);
1555
1556 /* Release all TFDs before the SSN, i.e. all TFDs in front of
1557 * block-ack window (we assume that they've been successfully
1558 * transmitted ... if not, it's too late anyway). */
1559 if (txq->q.read_ptr != (ba_resp_scd_ssn & 0xff)) {
1560 /* calculate mac80211 ampdu sw queue to wake */
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001561 int freed = iwl_tx_queue_reclaim(priv, scd_flow, index);
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001562 priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001563
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001564 if ((iwl_queue_space(&txq->q) > txq->q.low_mark) &&
1565 priv->mac80211_registered &&
1566 (agg->state != IWL_EMPTYING_HW_QUEUE_DELBA))
Johannes Berge4e72fb2009-03-23 17:28:42 +01001567 iwl_wake_queue(priv, txq->swq_id);
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001568
1569 iwl_txq_check_empty(priv, sta_id, tid, scd_flow);
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001570 }
1571}
1572EXPORT_SYMBOL(iwl_rx_reply_compressed_ba);
1573
Helmut Schaa994d31f2008-07-02 12:17:06 +02001574#ifdef CONFIG_IWLWIFI_DEBUG
Tomas Winklera332f8d2008-05-29 16:35:08 +08001575#define TX_STATUS_ENTRY(x) case TX_STATUS_FAIL_ ## x: return #x
1576
1577const char *iwl_get_tx_fail_reason(u32 status)
1578{
1579 switch (status & TX_STATUS_MSK) {
1580 case TX_STATUS_SUCCESS:
1581 return "SUCCESS";
1582 TX_STATUS_ENTRY(SHORT_LIMIT);
1583 TX_STATUS_ENTRY(LONG_LIMIT);
1584 TX_STATUS_ENTRY(FIFO_UNDERRUN);
1585 TX_STATUS_ENTRY(MGMNT_ABORT);
1586 TX_STATUS_ENTRY(NEXT_FRAG);
1587 TX_STATUS_ENTRY(LIFE_EXPIRE);
1588 TX_STATUS_ENTRY(DEST_PS);
1589 TX_STATUS_ENTRY(ABORTED);
1590 TX_STATUS_ENTRY(BT_RETRY);
1591 TX_STATUS_ENTRY(STA_INVALID);
1592 TX_STATUS_ENTRY(FRAG_DROPPED);
1593 TX_STATUS_ENTRY(TID_DISABLE);
1594 TX_STATUS_ENTRY(FRAME_FLUSHED);
1595 TX_STATUS_ENTRY(INSUFFICIENT_CF_POLL);
1596 TX_STATUS_ENTRY(TX_LOCKED);
1597 TX_STATUS_ENTRY(NO_BEACON_ON_RADAR);
1598 }
1599
1600 return "UNKNOWN";
1601}
1602EXPORT_SYMBOL(iwl_get_tx_fail_reason);
1603#endif /* CONFIG_IWLWIFI_DEBUG */