blob: 96fc7313149cc9e12edce202775eec3f934af071 [file] [log] [blame]
Magnus Damm0468b2d2013-03-28 00:49:34 +09001/*
2 * Device Tree Source for the r8a7790 SoC
3 *
4 * Copyright (C) 2013 Renesas Solutions Corp.
5 *
6 * This file is licensed under the terms of the GNU General Public License
7 * version 2. This program is licensed "as is" without any warranty of any
8 * kind, whether express or implied.
9 */
10
Laurent Pinchart22a1f592013-12-11 15:05:14 +010011#include <dt-bindings/clock/r8a7790-clock.h>
Laurent Pinchart5f75e732013-11-19 03:18:25 +010012#include <dt-bindings/interrupt-controller/arm-gic.h>
13#include <dt-bindings/interrupt-controller/irq.h>
14
Magnus Damm0468b2d2013-03-28 00:49:34 +090015/ {
16 compatible = "renesas,r8a7790";
17 interrupt-parent = <&gic>;
Takashi Yoshii8585deb2013-03-29 16:49:17 +090018 #address-cells = <2>;
19 #size-cells = <2>;
Magnus Damm0468b2d2013-03-28 00:49:34 +090020
21 cpus {
22 #address-cells = <1>;
23 #size-cells = <0>;
24
25 cpu0: cpu@0 {
26 device_type = "cpu";
27 compatible = "arm,cortex-a15";
28 reg = <0>;
29 clock-frequency = <1300000000>;
30 };
Magnus Dammc1f95972013-08-29 08:22:17 +090031
32 cpu1: cpu@1 {
33 device_type = "cpu";
34 compatible = "arm,cortex-a15";
35 reg = <1>;
36 clock-frequency = <1300000000>;
37 };
38
39 cpu2: cpu@2 {
40 device_type = "cpu";
41 compatible = "arm,cortex-a15";
42 reg = <2>;
43 clock-frequency = <1300000000>;
44 };
45
46 cpu3: cpu@3 {
47 device_type = "cpu";
48 compatible = "arm,cortex-a15";
49 reg = <3>;
50 clock-frequency = <1300000000>;
51 };
Magnus Damm2007e742013-09-15 00:28:58 +090052
53 cpu4: cpu@4 {
54 device_type = "cpu";
55 compatible = "arm,cortex-a7";
56 reg = <0x100>;
57 clock-frequency = <780000000>;
58 };
59
60 cpu5: cpu@5 {
61 device_type = "cpu";
62 compatible = "arm,cortex-a7";
63 reg = <0x101>;
64 clock-frequency = <780000000>;
65 };
66
67 cpu6: cpu@6 {
68 device_type = "cpu";
69 compatible = "arm,cortex-a7";
70 reg = <0x102>;
71 clock-frequency = <780000000>;
72 };
73
74 cpu7: cpu@7 {
75 device_type = "cpu";
76 compatible = "arm,cortex-a7";
77 reg = <0x103>;
78 clock-frequency = <780000000>;
79 };
Magnus Damm0468b2d2013-03-28 00:49:34 +090080 };
81
82 gic: interrupt-controller@f1001000 {
83 compatible = "arm,cortex-a15-gic";
84 #interrupt-cells = <3>;
85 #address-cells = <0>;
86 interrupt-controller;
Takashi Yoshii8585deb2013-03-29 16:49:17 +090087 reg = <0 0xf1001000 0 0x1000>,
88 <0 0xf1002000 0 0x1000>,
89 <0 0xf1004000 0 0x2000>,
90 <0 0xf1006000 0 0x2000>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +010091 interrupts = <1 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
Magnus Damm0468b2d2013-03-28 00:49:34 +090092 };
93
Magnus Damm23de2272013-11-21 14:19:29 +090094 gpio0: gpio@e6050000 {
Laurent Pinchartf98e10c2013-05-10 15:51:14 +020095 compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
Magnus Damm23de2272013-11-21 14:19:29 +090096 reg = <0 0xe6050000 0 0x50>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +020097 interrupt-parent = <&gic>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +010098 interrupts = <0 4 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +020099 #gpio-cells = <2>;
100 gpio-controller;
101 gpio-ranges = <&pfc 0 0 32>;
102 #interrupt-cells = <2>;
103 interrupt-controller;
104 };
105
Magnus Damm23de2272013-11-21 14:19:29 +0900106 gpio1: gpio@e6051000 {
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200107 compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
Magnus Damm23de2272013-11-21 14:19:29 +0900108 reg = <0 0xe6051000 0 0x50>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200109 interrupt-parent = <&gic>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100110 interrupts = <0 5 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200111 #gpio-cells = <2>;
112 gpio-controller;
113 gpio-ranges = <&pfc 0 32 32>;
114 #interrupt-cells = <2>;
115 interrupt-controller;
116 };
117
Magnus Damm23de2272013-11-21 14:19:29 +0900118 gpio2: gpio@e6052000 {
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200119 compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
Magnus Damm23de2272013-11-21 14:19:29 +0900120 reg = <0 0xe6052000 0 0x50>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200121 interrupt-parent = <&gic>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100122 interrupts = <0 6 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200123 #gpio-cells = <2>;
124 gpio-controller;
125 gpio-ranges = <&pfc 0 64 32>;
126 #interrupt-cells = <2>;
127 interrupt-controller;
128 };
129
Magnus Damm23de2272013-11-21 14:19:29 +0900130 gpio3: gpio@e6053000 {
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200131 compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
Magnus Damm23de2272013-11-21 14:19:29 +0900132 reg = <0 0xe6053000 0 0x50>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200133 interrupt-parent = <&gic>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100134 interrupts = <0 7 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200135 #gpio-cells = <2>;
136 gpio-controller;
137 gpio-ranges = <&pfc 0 96 32>;
138 #interrupt-cells = <2>;
139 interrupt-controller;
140 };
141
Magnus Damm23de2272013-11-21 14:19:29 +0900142 gpio4: gpio@e6054000 {
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200143 compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
Magnus Damm23de2272013-11-21 14:19:29 +0900144 reg = <0 0xe6054000 0 0x50>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200145 interrupt-parent = <&gic>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100146 interrupts = <0 8 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200147 #gpio-cells = <2>;
148 gpio-controller;
149 gpio-ranges = <&pfc 0 128 32>;
150 #interrupt-cells = <2>;
151 interrupt-controller;
152 };
153
Magnus Damm23de2272013-11-21 14:19:29 +0900154 gpio5: gpio@e6055000 {
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200155 compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
Magnus Damm23de2272013-11-21 14:19:29 +0900156 reg = <0 0xe6055000 0 0x50>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200157 interrupt-parent = <&gic>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100158 interrupts = <0 9 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200159 #gpio-cells = <2>;
160 gpio-controller;
161 gpio-ranges = <&pfc 0 160 32>;
162 #interrupt-cells = <2>;
163 interrupt-controller;
164 };
165
Magnus Damm03e2f562013-11-20 16:59:30 +0900166 thermal@e61f0000 {
167 compatible = "renesas,thermal-r8a7790", "renesas,rcar-thermal";
168 reg = <0 0xe61f0000 0 0x14>, <0 0xe61f0100 0 0x38>;
169 interrupt-parent = <&gic>;
170 interrupts = <0 69 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoevend3a439d2014-01-07 19:57:14 +0100171 clocks = <&mstp5_clks R8A7790_CLK_THERMAL>;
Magnus Damm03e2f562013-11-20 16:59:30 +0900172 };
173
Magnus Damm0468b2d2013-03-28 00:49:34 +0900174 timer {
175 compatible = "arm,armv7-timer";
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100176 interrupts = <1 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
177 <1 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
178 <1 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
179 <1 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
Magnus Damm0468b2d2013-03-28 00:49:34 +0900180 };
Magnus Damm8f5ec0a2013-03-28 00:49:54 +0900181
182 irqc0: interrupt-controller@e61c0000 {
Magnus Damm220fc352013-11-20 09:07:40 +0900183 compatible = "renesas,irqc-r8a7790", "renesas,irqc";
Magnus Damm8f5ec0a2013-03-28 00:49:54 +0900184 #interrupt-cells = <2>;
185 interrupt-controller;
Takashi Yoshii8585deb2013-03-29 16:49:17 +0900186 reg = <0 0xe61c0000 0 0x200>;
Magnus Damm8f5ec0a2013-03-28 00:49:54 +0900187 interrupt-parent = <&gic>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100188 interrupts = <0 0 IRQ_TYPE_LEVEL_HIGH>,
189 <0 1 IRQ_TYPE_LEVEL_HIGH>,
190 <0 2 IRQ_TYPE_LEVEL_HIGH>,
191 <0 3 IRQ_TYPE_LEVEL_HIGH>;
Magnus Damm8f5ec0a2013-03-28 00:49:54 +0900192 };
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200193
Guennadi Liakhovetskiedd2b9f2013-09-26 19:20:58 +0200194 i2c0: i2c@e6508000 {
195 #address-cells = <1>;
196 #size-cells = <0>;
197 compatible = "renesas,i2c-r8a7790";
198 reg = <0 0xe6508000 0 0x40>;
199 interrupt-parent = <&gic>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100200 interrupts = <0 287 IRQ_TYPE_LEVEL_HIGH>;
Ben Dooks2450bad2014-01-20 11:44:21 +0000201 clocks = <&mstp9_clks R8A7790_CLK_I2C0>;
Guennadi Liakhovetskiedd2b9f2013-09-26 19:20:58 +0200202 status = "disabled";
203 };
204
205 i2c1: i2c@e6518000 {
206 #address-cells = <1>;
207 #size-cells = <0>;
208 compatible = "renesas,i2c-r8a7790";
209 reg = <0 0xe6518000 0 0x40>;
210 interrupt-parent = <&gic>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100211 interrupts = <0 288 IRQ_TYPE_LEVEL_HIGH>;
Ben Dooks2450bad2014-01-20 11:44:21 +0000212 clocks = <&mstp9_clks R8A7790_CLK_I2C1>;
Guennadi Liakhovetskiedd2b9f2013-09-26 19:20:58 +0200213 status = "disabled";
214 };
215
216 i2c2: i2c@e6530000 {
217 #address-cells = <1>;
218 #size-cells = <0>;
219 compatible = "renesas,i2c-r8a7790";
220 reg = <0 0xe6530000 0 0x40>;
221 interrupt-parent = <&gic>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100222 interrupts = <0 286 IRQ_TYPE_LEVEL_HIGH>;
Ben Dooks2450bad2014-01-20 11:44:21 +0000223 clocks = <&mstp9_clks R8A7790_CLK_I2C2>;
Guennadi Liakhovetskiedd2b9f2013-09-26 19:20:58 +0200224 status = "disabled";
225 };
226
227 i2c3: i2c@e6540000 {
228 #address-cells = <1>;
229 #size-cells = <0>;
230 compatible = "renesas,i2c-r8a7790";
231 reg = <0 0xe6540000 0 0x40>;
232 interrupt-parent = <&gic>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100233 interrupts = <0 290 IRQ_TYPE_LEVEL_HIGH>;
Ben Dooks2450bad2014-01-20 11:44:21 +0000234 clocks = <&mstp9_clks R8A7790_CLK_I2C3>;
Guennadi Liakhovetskiedd2b9f2013-09-26 19:20:58 +0200235 status = "disabled";
236 };
237
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200238 mmcif0: mmcif@ee200000 {
Magnus Damm063e85602013-11-20 09:05:53 +0900239 compatible = "renesas,mmcif-r8a7790", "renesas,sh-mmcif";
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200240 reg = <0 0xee200000 0 0x80>;
241 interrupt-parent = <&gic>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100242 interrupts = <0 169 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart72197ca2013-12-11 15:05:15 +0100243 clocks = <&mstp3_clks R8A7790_CLK_MMCIF0>;
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200244 reg-io-width = <4>;
245 status = "disabled";
246 };
247
Kuninori Morimotob718aa42013-10-21 19:36:13 -0700248 mmcif1: mmc@ee220000 {
Magnus Damm063e85602013-11-20 09:05:53 +0900249 compatible = "renesas,mmcif-r8a7790", "renesas,sh-mmcif";
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200250 reg = <0 0xee220000 0 0x80>;
251 interrupt-parent = <&gic>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100252 interrupts = <0 170 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart72197ca2013-12-11 15:05:15 +0100253 clocks = <&mstp3_clks R8A7790_CLK_MMCIF1>;
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200254 reg-io-width = <4>;
255 status = "disabled";
256 };
257
Laurent Pinchart9694c772013-05-09 15:05:57 +0200258 pfc: pfc@e6060000 {
259 compatible = "renesas,pfc-r8a7790";
260 reg = <0 0xe6060000 0 0x250>;
261 };
Olof Johansson55689bf2013-08-14 00:24:05 -0700262
Kuninori Morimotob718aa42013-10-21 19:36:13 -0700263 sdhi0: sd@ee100000 {
Guennadi Liakhovetskidf1d0582013-08-29 17:14:49 +0200264 compatible = "renesas,sdhi-r8a7790";
Ben Dooksd721a152013-12-16 12:38:48 +0000265 reg = <0 0xee100000 0 0x200>;
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200266 interrupt-parent = <&gic>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100267 interrupts = <0 165 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart72197ca2013-12-11 15:05:15 +0100268 clocks = <&mstp3_clks R8A7790_CLK_SDHI0>;
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200269 cap-sd-highspeed;
270 status = "disabled";
271 };
272
Kuninori Morimotob718aa42013-10-21 19:36:13 -0700273 sdhi1: sd@ee120000 {
Guennadi Liakhovetskidf1d0582013-08-29 17:14:49 +0200274 compatible = "renesas,sdhi-r8a7790";
Ben Dooksd721a152013-12-16 12:38:48 +0000275 reg = <0 0xee120000 0 0x200>;
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200276 interrupt-parent = <&gic>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100277 interrupts = <0 166 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart72197ca2013-12-11 15:05:15 +0100278 clocks = <&mstp3_clks R8A7790_CLK_SDHI1>;
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200279 cap-sd-highspeed;
280 status = "disabled";
281 };
282
Kuninori Morimotob718aa42013-10-21 19:36:13 -0700283 sdhi2: sd@ee140000 {
Guennadi Liakhovetskidf1d0582013-08-29 17:14:49 +0200284 compatible = "renesas,sdhi-r8a7790";
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200285 reg = <0 0xee140000 0 0x100>;
286 interrupt-parent = <&gic>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100287 interrupts = <0 167 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart72197ca2013-12-11 15:05:15 +0100288 clocks = <&mstp3_clks R8A7790_CLK_SDHI2>;
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200289 cap-sd-highspeed;
290 status = "disabled";
291 };
292
Kuninori Morimotob718aa42013-10-21 19:36:13 -0700293 sdhi3: sd@ee160000 {
Guennadi Liakhovetskidf1d0582013-08-29 17:14:49 +0200294 compatible = "renesas,sdhi-r8a7790";
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200295 reg = <0 0xee160000 0 0x100>;
296 interrupt-parent = <&gic>;
Laurent Pinchart5f75e732013-11-19 03:18:25 +0100297 interrupts = <0 168 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart72197ca2013-12-11 15:05:15 +0100298 clocks = <&mstp3_clks R8A7790_CLK_SDHI3>;
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200299 cap-sd-highspeed;
300 status = "disabled";
301 };
Laurent Pinchart22a1f592013-12-11 15:05:14 +0100302
303 clocks {
304 #address-cells = <2>;
305 #size-cells = <2>;
306 ranges;
307
308 /* External root clock */
309 extal_clk: extal_clk {
310 compatible = "fixed-clock";
311 #clock-cells = <0>;
312 /* This value must be overriden by the board. */
313 clock-frequency = <0>;
314 clock-output-names = "extal";
315 };
316
317 /* Special CPG clocks */
318 cpg_clocks: cpg_clocks@e6150000 {
319 compatible = "renesas,r8a7790-cpg-clocks",
320 "renesas,rcar-gen2-cpg-clocks";
321 reg = <0 0xe6150000 0 0x1000>;
322 clocks = <&extal_clk>;
323 #clock-cells = <1>;
324 clock-output-names = "main", "pll0", "pll1", "pll3",
325 "lb", "qspi", "sdh", "sd0", "sd1",
326 "z";
327 };
328
329 /* Variable factor clocks */
330 sd2_clk: sd2_clk@e6150078 {
331 compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
332 reg = <0 0xe6150078 0 4>;
333 clocks = <&pll1_div2_clk>;
334 #clock-cells = <0>;
335 clock-output-names = "sd2";
336 };
337 sd3_clk: sd3_clk@e615007c {
338 compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
339 reg = <0 0xe615007c 0 4>;
340 clocks = <&pll1_div2_clk>;
341 #clock-cells = <0>;
342 clock-output-names = "sd3";
343 };
344 mmc0_clk: mmc0_clk@e6150240 {
345 compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
346 reg = <0 0xe6150240 0 4>;
347 clocks = <&pll1_div2_clk>;
348 #clock-cells = <0>;
349 clock-output-names = "mmc0";
350 };
351 mmc1_clk: mmc1_clk@e6150244 {
352 compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
353 reg = <0 0xe6150244 0 4>;
354 clocks = <&pll1_div2_clk>;
355 #clock-cells = <0>;
356 clock-output-names = "mmc1";
357 };
358 ssp_clk: ssp_clk@e6150248 {
359 compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
360 reg = <0 0xe6150248 0 4>;
361 clocks = <&pll1_div2_clk>;
362 #clock-cells = <0>;
363 clock-output-names = "ssp";
364 };
365 ssprs_clk: ssprs_clk@e615024c {
366 compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
367 reg = <0 0xe615024c 0 4>;
368 clocks = <&pll1_div2_clk>;
369 #clock-cells = <0>;
370 clock-output-names = "ssprs";
371 };
372
373 /* Fixed factor clocks */
374 pll1_div2_clk: pll1_div2_clk {
375 compatible = "fixed-factor-clock";
376 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
377 #clock-cells = <0>;
378 clock-div = <2>;
379 clock-mult = <1>;
380 clock-output-names = "pll1_div2";
381 };
382 z2_clk: z2_clk {
383 compatible = "fixed-factor-clock";
384 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
385 #clock-cells = <0>;
386 clock-div = <2>;
387 clock-mult = <1>;
388 clock-output-names = "z2";
389 };
390 zg_clk: zg_clk {
391 compatible = "fixed-factor-clock";
392 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
393 #clock-cells = <0>;
394 clock-div = <3>;
395 clock-mult = <1>;
396 clock-output-names = "zg";
397 };
398 zx_clk: zx_clk {
399 compatible = "fixed-factor-clock";
400 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
401 #clock-cells = <0>;
402 clock-div = <3>;
403 clock-mult = <1>;
404 clock-output-names = "zx";
405 };
406 zs_clk: zs_clk {
407 compatible = "fixed-factor-clock";
408 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
409 #clock-cells = <0>;
410 clock-div = <6>;
411 clock-mult = <1>;
412 clock-output-names = "zs";
413 };
414 hp_clk: hp_clk {
415 compatible = "fixed-factor-clock";
416 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
417 #clock-cells = <0>;
418 clock-div = <12>;
419 clock-mult = <1>;
420 clock-output-names = "hp";
421 };
422 i_clk: i_clk {
423 compatible = "fixed-factor-clock";
424 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
425 #clock-cells = <0>;
426 clock-div = <2>;
427 clock-mult = <1>;
428 clock-output-names = "i";
429 };
430 b_clk: b_clk {
431 compatible = "fixed-factor-clock";
432 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
433 #clock-cells = <0>;
434 clock-div = <12>;
435 clock-mult = <1>;
436 clock-output-names = "b";
437 };
438 p_clk: p_clk {
439 compatible = "fixed-factor-clock";
440 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
441 #clock-cells = <0>;
442 clock-div = <24>;
443 clock-mult = <1>;
444 clock-output-names = "p";
445 };
446 cl_clk: cl_clk {
447 compatible = "fixed-factor-clock";
448 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
449 #clock-cells = <0>;
450 clock-div = <48>;
451 clock-mult = <1>;
452 clock-output-names = "cl";
453 };
454 m2_clk: m2_clk {
455 compatible = "fixed-factor-clock";
456 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
457 #clock-cells = <0>;
458 clock-div = <8>;
459 clock-mult = <1>;
460 clock-output-names = "m2";
461 };
462 imp_clk: imp_clk {
463 compatible = "fixed-factor-clock";
464 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
465 #clock-cells = <0>;
466 clock-div = <4>;
467 clock-mult = <1>;
468 clock-output-names = "imp";
469 };
470 rclk_clk: rclk_clk {
471 compatible = "fixed-factor-clock";
472 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
473 #clock-cells = <0>;
474 clock-div = <(48 * 1024)>;
475 clock-mult = <1>;
476 clock-output-names = "rclk";
477 };
478 oscclk_clk: oscclk_clk {
479 compatible = "fixed-factor-clock";
480 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
481 #clock-cells = <0>;
482 clock-div = <(12 * 1024)>;
483 clock-mult = <1>;
484 clock-output-names = "oscclk";
485 };
486 zb3_clk: zb3_clk {
487 compatible = "fixed-factor-clock";
488 clocks = <&cpg_clocks R8A7790_CLK_PLL3>;
489 #clock-cells = <0>;
490 clock-div = <4>;
491 clock-mult = <1>;
492 clock-output-names = "zb3";
493 };
494 zb3d2_clk: zb3d2_clk {
495 compatible = "fixed-factor-clock";
496 clocks = <&cpg_clocks R8A7790_CLK_PLL3>;
497 #clock-cells = <0>;
498 clock-div = <8>;
499 clock-mult = <1>;
500 clock-output-names = "zb3d2";
501 };
502 ddr_clk: ddr_clk {
503 compatible = "fixed-factor-clock";
504 clocks = <&cpg_clocks R8A7790_CLK_PLL3>;
505 #clock-cells = <0>;
506 clock-div = <8>;
507 clock-mult = <1>;
508 clock-output-names = "ddr";
509 };
510 mp_clk: mp_clk {
511 compatible = "fixed-factor-clock";
512 clocks = <&pll1_div2_clk>;
513 #clock-cells = <0>;
514 clock-div = <15>;
515 clock-mult = <1>;
516 clock-output-names = "mp";
517 };
518 cp_clk: cp_clk {
519 compatible = "fixed-factor-clock";
520 clocks = <&extal_clk>;
521 #clock-cells = <0>;
522 clock-div = <2>;
523 clock-mult = <1>;
524 clock-output-names = "cp";
525 };
526
527 /* Gate clocks */
Laurent Pinchart9d909512013-12-19 16:51:01 +0100528 mstp0_clks: mstp0_clks@e6150130 {
529 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
530 reg = <0 0xe6150130 0 4>, <0 0xe6150030 0 4>;
531 clocks = <&mp_clk>;
532 #clock-cells = <1>;
533 renesas,clock-indices = <R8A7790_CLK_MSIOF0>;
534 clock-output-names = "msiof0";
535 };
Laurent Pinchart22a1f592013-12-11 15:05:14 +0100536 mstp1_clks: mstp1_clks@e6150134 {
537 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
538 reg = <0 0xe6150134 0 4>, <0 0xe6150038 0 4>;
539 clocks = <&p_clk>, <&p_clk>, <&p_clk>, <&rclk_clk>,
540 <&cp_clk>, <&zs_clk>, <&zs_clk>, <&zs_clk>,
541 <&zs_clk>;
542 #clock-cells = <1>;
543 renesas,clock-indices = <
544 R8A7790_CLK_TMU1 R8A7790_CLK_TMU3 R8A7790_CLK_TMU2
545 R8A7790_CLK_CMT0 R8A7790_CLK_TMU0 R8A7790_CLK_VSP1_DU1
546 R8A7790_CLK_VSP1_DU0 R8A7790_CLK_VSP1_RT R8A7790_CLK_VSP1_SY
547 >;
548 clock-output-names =
549 "tmu1", "tmu3", "tmu2", "cmt0", "tmu0", "vsp1-du1",
550 "vsp1-du0", "vsp1-rt", "vsp1-sy";
551 };
552 mstp2_clks: mstp2_clks@e6150138 {
553 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
554 reg = <0 0xe6150138 0 4>, <0 0xe6150040 0 4>;
555 clocks = <&mp_clk>, <&mp_clk>, <&mp_clk>, <&mp_clk>, <&mp_clk>,
Laurent Pinchart9d909512013-12-19 16:51:01 +0100556 <&mp_clk>, <&mp_clk>, <&mp_clk>, <&mp_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +0100557 #clock-cells = <1>;
558 renesas,clock-indices = <
559 R8A7790_CLK_SCIFA2 R8A7790_CLK_SCIFA1 R8A7790_CLK_SCIFA0
Laurent Pinchart9d909512013-12-19 16:51:01 +0100560 R8A7790_CLK_MSIOF2 R8A7790_CLK_SCIFB0 R8A7790_CLK_SCIFB1
561 R8A7790_CLK_MSIOF1 R8A7790_CLK_MSIOF3 R8A7790_CLK_SCIFB2
Laurent Pinchart22a1f592013-12-11 15:05:14 +0100562 >;
563 clock-output-names =
Laurent Pinchart9d909512013-12-19 16:51:01 +0100564 "scifa2", "scifa1", "scifa0", "msiof2", "scifb0",
565 "scifb1", "msiof1", "msiof3", "scifb2";
Laurent Pinchart22a1f592013-12-11 15:05:14 +0100566 };
567 mstp3_clks: mstp3_clks@e615013c {
568 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
569 reg = <0 0xe615013c 0 4>, <0 0xe6150048 0 4>;
570 clocks = <&cp_clk>, <&mmc1_clk>, <&sd3_clk>, <&sd2_clk>,
571 <&cpg_clocks R8A7790_CLK_SD1>, <&cpg_clocks R8A7790_CLK_SD0>,
572 <&mmc0_clk>, <&rclk_clk>;
573 #clock-cells = <1>;
574 renesas,clock-indices = <
575 R8A7790_CLK_TPU0 R8A7790_CLK_MMCIF1 R8A7790_CLK_SDHI3
576 R8A7790_CLK_SDHI2 R8A7790_CLK_SDHI1 R8A7790_CLK_SDHI0
577 R8A7790_CLK_MMCIF0 R8A7790_CLK_CMT1
578 >;
579 clock-output-names =
580 "tpu0", "mmcif1", "sdhi3", "sdhi2",
581 "sdhi1", "sdhi0", "mmcif0", "cmt1";
582 };
583 mstp5_clks: mstp5_clks@e6150144 {
584 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
585 reg = <0 0xe6150144 0 4>, <0 0xe615003c 0 4>;
586 clocks = <&extal_clk>, <&p_clk>;
587 #clock-cells = <1>;
588 renesas,clock-indices = <R8A7790_CLK_THERMAL R8A7790_CLK_PWM>;
589 clock-output-names = "thermal", "pwm";
590 };
591 mstp7_clks: mstp7_clks@e615014c {
592 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
593 reg = <0 0xe615014c 0 4>, <0 0xe61501c4 0 4>;
594 clocks = <&mp_clk>, <&mp_clk>, <&zs_clk>, <&zs_clk>, <&p_clk>,
595 <&p_clk>, <&zx_clk>, <&zx_clk>, <&zx_clk>, <&zx_clk>,
596 <&zx_clk>;
597 #clock-cells = <1>;
598 renesas,clock-indices = <
599 R8A7790_CLK_EHCI R8A7790_CLK_HSUSB R8A7790_CLK_HSCIF1
600 R8A7790_CLK_HSCIF0 R8A7790_CLK_SCIF1 R8A7790_CLK_SCIF0
601 R8A7790_CLK_DU2 R8A7790_CLK_DU1 R8A7790_CLK_DU0
602 R8A7790_CLK_LVDS1 R8A7790_CLK_LVDS0
603 >;
604 clock-output-names =
605 "ehci", "hsusb", "hscif1", "hscif0", "scif1",
606 "scif0", "du2", "du1", "du0", "lvds1", "lvds0";
607 };
608 mstp8_clks: mstp8_clks@e6150990 {
609 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
610 reg = <0 0xe6150990 0 4>, <0 0xe61509a0 0 4>;
611 clocks = <&p_clk>;
612 #clock-cells = <1>;
613 renesas,clock-indices = <R8A7790_CLK_ETHER>;
614 clock-output-names = "ether";
615 };
616 mstp9_clks: mstp9_clks@e6150994 {
617 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
618 reg = <0 0xe6150994 0 4>, <0 0xe61509a4 0 4>;
Laurent Pinchart91b56ca2013-12-19 16:51:03 +0100619 clocks = <&p_clk>, <&p_clk>, <&cpg_clocks R8A7790_CLK_QSPI>,
620 <&p_clk>, <&p_clk>, <&p_clk>, <&p_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +0100621 #clock-cells = <1>;
622 renesas,clock-indices = <
Laurent Pinchart91b56ca2013-12-19 16:51:03 +0100623 R8A7790_CLK_RCAN1 R8A7790_CLK_RCAN0 R8A7790_CLK_QSPI_MOD
624 R8A7790_CLK_I2C3 R8A7790_CLK_I2C2 R8A7790_CLK_I2C1
625 R8A7790_CLK_I2C0
Laurent Pinchart22a1f592013-12-11 15:05:14 +0100626 >;
Laurent Pinchart91b56ca2013-12-19 16:51:03 +0100627 clock-output-names =
628 "rcan1", "rcan0", "qspi_mod", "i2c3", "i2c2", "i2c1", "i2c0";
Laurent Pinchart22a1f592013-12-11 15:05:14 +0100629 };
630 };
Magnus Damm0468b2d2013-03-28 00:49:34 +0900631};