blob: e70a73731eaacb823b15f625ddb614c99b44c5f2 [file] [log] [blame]
Catalin Marinasbbe88882007-05-08 22:27:46 +01001/*
2 * linux/arch/arm/mm/proc-v7.S
3 *
4 * Copyright (C) 2001 Deep Blue Solutions Ltd.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This is the "shell" of the ARMv7 processor support.
11 */
Tim Abbott991da172009-04-27 14:02:22 -040012#include <linux/init.h>
Catalin Marinasbbe88882007-05-08 22:27:46 +010013#include <linux/linkage.h>
14#include <asm/assembler.h>
15#include <asm/asm-offsets.h>
Russell King5ec94072008-09-07 19:15:31 +010016#include <asm/hwcap.h>
Catalin Marinasbbe88882007-05-08 22:27:46 +010017#include <asm/pgtable-hwdef.h>
18#include <asm/pgtable.h>
19
20#include "proc-macros.S"
21
Catalin Marinasbbe88882007-05-08 22:27:46 +010022#define TTB_S (1 << 1)
Jon Callan73b63ef2008-11-06 13:23:09 +000023#define TTB_RGN_NC (0 << 3)
24#define TTB_RGN_OC_WBWA (1 << 3)
Catalin Marinasbbe88882007-05-08 22:27:46 +010025#define TTB_RGN_OC_WT (2 << 3)
26#define TTB_RGN_OC_WB (3 << 3)
Tony Thompsonba3c0262009-05-30 14:00:15 +010027#define TTB_NOS (1 << 5)
28#define TTB_IRGN_NC ((0 << 0) | (0 << 6))
29#define TTB_IRGN_WBWA ((0 << 0) | (1 << 6))
30#define TTB_IRGN_WT ((1 << 0) | (0 << 6))
31#define TTB_IRGN_WB ((1 << 0) | (1 << 6))
Catalin Marinasbbe88882007-05-08 22:27:46 +010032
Tony Thompsonba3c0262009-05-30 14:00:15 +010033/* PTWs cacheable, inner WB not shareable, outer WB not shareable */
Russell Kingf00ec482010-09-04 10:47:48 +010034#define TTB_FLAGS_UP TTB_IRGN_WB|TTB_RGN_OC_WB
35#define PMD_FLAGS_UP PMD_SECT_WB
36
Tony Thompsonba3c0262009-05-30 14:00:15 +010037/* PTWs cacheable, inner WBWA shareable, outer WBWA not shareable */
Russell Kingf00ec482010-09-04 10:47:48 +010038#define TTB_FLAGS_SMP TTB_IRGN_WBWA|TTB_S|TTB_NOS|TTB_RGN_OC_WBWA
39#define PMD_FLAGS_SMP PMD_SECT_WBWA|PMD_SECT_S
Jon Callan73b63ef2008-11-06 13:23:09 +000040
Catalin Marinasbbe88882007-05-08 22:27:46 +010041ENTRY(cpu_v7_proc_init)
42 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010043ENDPROC(cpu_v7_proc_init)
Catalin Marinasbbe88882007-05-08 22:27:46 +010044
45ENTRY(cpu_v7_proc_fin)
Tony Lindgren1f667c62010-01-19 17:01:33 +010046 mrc p15, 0, r0, c1, c0, 0 @ ctrl register
47 bic r0, r0, #0x1000 @ ...i............
48 bic r0, r0, #0x0006 @ .............ca.
49 mcr p15, 0, r0, c1, c0, 0 @ disable caches
Russell King9ca03a22010-07-26 12:22:12 +010050 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010051ENDPROC(cpu_v7_proc_fin)
Catalin Marinasbbe88882007-05-08 22:27:46 +010052
53/*
54 * cpu_v7_reset(loc)
55 *
56 * Perform a soft reset of the system. Put the CPU into the
57 * same state as it would be if it had been reset, and branch
58 * to what would be the reset vector.
59 *
60 * - loc - location to jump to for soft reset
Will Deaconf4daf062011-06-06 12:27:34 +010061 *
62 * This code must be executed using a flat identity mapping with
63 * caches disabled.
Catalin Marinasbbe88882007-05-08 22:27:46 +010064 */
65 .align 5
66ENTRY(cpu_v7_reset)
Will Deaconf4daf062011-06-06 12:27:34 +010067 mrc p15, 0, r1, c1, c0, 0 @ ctrl register
68 bic r1, r1, #0x1 @ ...............m
Will Deacon0f81bb62011-08-26 16:34:51 +010069 THUMB( bic r1, r1, #1 << 30 ) @ SCTLR.TE (Thumb exceptions)
Will Deaconf4daf062011-06-06 12:27:34 +010070 mcr p15, 0, r1, c1, c0, 0 @ disable MMU
71 isb
Catalin Marinasbbe88882007-05-08 22:27:46 +010072 mov pc, r0
Catalin Marinas93ed3972008-08-28 11:22:32 +010073ENDPROC(cpu_v7_reset)
Catalin Marinasbbe88882007-05-08 22:27:46 +010074
75/*
76 * cpu_v7_do_idle()
77 *
78 * Idle the processor (eg, wait for interrupt).
79 *
80 * IRQs are already disabled.
81 */
82ENTRY(cpu_v7_do_idle)
Catalin Marinas8553cb62008-11-10 14:14:11 +000083 dsb @ WFI may enter a low-power mode
Catalin Marinas000b5022008-10-03 11:09:10 +010084 wfi
Catalin Marinasbbe88882007-05-08 22:27:46 +010085 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010086ENDPROC(cpu_v7_do_idle)
Catalin Marinasbbe88882007-05-08 22:27:46 +010087
88ENTRY(cpu_v7_dcache_clean_area)
89#ifndef TLB_CAN_READ_FROM_L1_CACHE
90 dcache_line_size r2, r3
911: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
92 add r0, r0, r2
93 subs r1, r1, r2
94 bhi 1b
95 dsb
96#endif
97 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010098ENDPROC(cpu_v7_dcache_clean_area)
Catalin Marinasbbe88882007-05-08 22:27:46 +010099
100/*
101 * cpu_v7_switch_mm(pgd_phys, tsk)
102 *
103 * Set the translation table base pointer to be pgd_phys
104 *
105 * - pgd_phys - physical address of new TTB
106 *
107 * It is assumed that:
108 * - we are not using split page tables
109 */
110ENTRY(cpu_v7_switch_mm)
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100111#ifdef CONFIG_MMU
Catalin Marinasbbe88882007-05-08 22:27:46 +0100112 mov r2, #0
113 ldr r1, [r1, #MM_CONTEXT_ID] @ get mm->context.id
Russell Kingf00ec482010-09-04 10:47:48 +0100114 ALT_SMP(orr r0, r0, #TTB_FLAGS_SMP)
115 ALT_UP(orr r0, r0, #TTB_FLAGS_UP)
Catalin Marinas7ce236f2009-04-30 17:06:09 +0100116#ifdef CONFIG_ARM_ERRATA_430973
117 mcr p15, 0, r2, c7, c5, 6 @ flush BTAC/BTB
118#endif
Russell King07989b72011-06-09 10:10:27 +0100119#ifdef CONFIG_ARM_ERRATA_754322
120 dsb
121#endif
122 mcr p15, 0, r2, c13, c0, 1 @ set reserved context ID
123 isb
1241: mcr p15, 0, r0, c2, c0, 0 @ set TTB 0
Catalin Marinasbbe88882007-05-08 22:27:46 +0100125 isb
Will Deaconfcbdc5fe2011-02-28 18:15:16 +0100126#ifdef CONFIG_ARM_ERRATA_754322
127 dsb
128#endif
Catalin Marinasbbe88882007-05-08 22:27:46 +0100129 mcr p15, 0, r1, c13, c0, 1 @ set context ID
130 isb
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100131#endif
Catalin Marinasbbe88882007-05-08 22:27:46 +0100132 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +0100133ENDPROC(cpu_v7_switch_mm)
Catalin Marinasbbe88882007-05-08 22:27:46 +0100134
135/*
136 * cpu_v7_set_pte_ext(ptep, pte)
137 *
138 * Set a level 2 translation table entry.
139 *
140 * - ptep - pointer to level 2 translation table entry
Russell Kingd30e45e2010-11-16 00:16:01 +0000141 * (hardware version is stored at +2048 bytes)
Catalin Marinasbbe88882007-05-08 22:27:46 +0100142 * - pte - PTE value to store
143 * - ext - value for extended PTE bits
Catalin Marinasbbe88882007-05-08 22:27:46 +0100144 */
145ENTRY(cpu_v7_set_pte_ext)
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100146#ifdef CONFIG_MMU
Russell Kingd30e45e2010-11-16 00:16:01 +0000147 str r1, [r0] @ linux version
Catalin Marinasbbe88882007-05-08 22:27:46 +0100148
149 bic r3, r1, #0x000003f0
Russell King3f69c0c2008-09-15 17:23:10 +0100150 bic r3, r3, #PTE_TYPE_MASK
Catalin Marinasbbe88882007-05-08 22:27:46 +0100151 orr r3, r3, r2
152 orr r3, r3, #PTE_EXT_AP0 | 2
153
Russell Kingb1cce6b2008-11-04 10:52:28 +0000154 tst r1, #1 << 4
Russell King3f69c0c2008-09-15 17:23:10 +0100155 orrne r3, r3, #PTE_EXT_TEX(1)
156
Russell King36bb94b2010-11-16 08:40:36 +0000157 eor r1, r1, #L_PTE_DIRTY
158 tst r1, #L_PTE_RDONLY | L_PTE_DIRTY
159 orrne r3, r3, #PTE_EXT_APX
Catalin Marinasbbe88882007-05-08 22:27:46 +0100160
161 tst r1, #L_PTE_USER
162 orrne r3, r3, #PTE_EXT_AP1
Catalin Marinas247055a2010-09-13 16:03:21 +0100163#ifdef CONFIG_CPU_USE_DOMAINS
164 @ allow kernel read/write access to read-only user pages
Catalin Marinasbbe88882007-05-08 22:27:46 +0100165 tstne r3, #PTE_EXT_APX
166 bicne r3, r3, #PTE_EXT_APX | PTE_EXT_AP0
Catalin Marinas247055a2010-09-13 16:03:21 +0100167#endif
Catalin Marinasbbe88882007-05-08 22:27:46 +0100168
Russell King9522d7e2010-11-16 00:23:31 +0000169 tst r1, #L_PTE_XN
170 orrne r3, r3, #PTE_EXT_XN
Catalin Marinasbbe88882007-05-08 22:27:46 +0100171
Russell King3f69c0c2008-09-15 17:23:10 +0100172 tst r1, #L_PTE_YOUNG
173 tstne r1, #L_PTE_PRESENT
Catalin Marinasbbe88882007-05-08 22:27:46 +0100174 moveq r3, #0
175
Dave Martin874d5d32011-01-14 00:43:01 +0100176 ARM( str r3, [r0, #2048]! )
177 THUMB( add r0, r0, #2048 )
178 THUMB( str r3, [r0] )
Catalin Marinasbbe88882007-05-08 22:27:46 +0100179 mcr p15, 0, r0, c7, c10, 1 @ flush_pte
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100180#endif
Catalin Marinasbbe88882007-05-08 22:27:46 +0100181 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +0100182ENDPROC(cpu_v7_set_pte_ext)
Catalin Marinasbbe88882007-05-08 22:27:46 +0100183
Dave Martin78a8f3c2011-06-23 17:26:19 +0100184 string cpu_v7_name, "ARMv7 Processor"
Catalin Marinasbbe88882007-05-08 22:27:46 +0100185 .align
186
Russell Kingf6b0fa02011-02-06 15:48:39 +0000187 /*
188 * Memory region attributes with SCTLR.TRE=1
189 *
190 * n = TEX[0],C,B
191 * TR = PRRR[2n+1:2n] - memory type
192 * IR = NMRR[2n+1:2n] - inner cacheable property
193 * OR = NMRR[2n+17:2n+16] - outer cacheable property
194 *
195 * n TR IR OR
196 * UNCACHED 000 00
197 * BUFFERABLE 001 10 00 00
198 * WRITETHROUGH 010 10 10 10
199 * WRITEBACK 011 10 11 11
200 * reserved 110
201 * WRITEALLOC 111 10 01 01
202 * DEV_SHARED 100 01
203 * DEV_NONSHARED 100 01
204 * DEV_WC 001 10
205 * DEV_CACHED 011 10
206 *
207 * Other attributes:
208 *
209 * DS0 = PRRR[16] = 0 - device shareable property
210 * DS1 = PRRR[17] = 1 - device shareable property
211 * NS0 = PRRR[18] = 0 - normal shareable property
212 * NS1 = PRRR[19] = 1 - normal shareable property
213 * NOS = PRRR[24+n] = 1 - not outer shareable
214 */
215.equ PRRR, 0xff0a81a8
216.equ NMRR, 0x40e040e0
217
218/* Suspend/resume support: derived from arch/arm/mach-s5pv210/sleep.S */
219.globl cpu_v7_suspend_size
Russell King1aede682011-08-28 10:30:34 +0100220.equ cpu_v7_suspend_size, 4 * 7
Arnd Bergmann15e0d9e2011-10-01 21:09:39 +0200221#ifdef CONFIG_ARM_CPU_SUSPEND
Russell Kingf6b0fa02011-02-06 15:48:39 +0000222ENTRY(cpu_v7_do_suspend)
Russell Kingde8e71c2011-08-27 22:39:09 +0100223 stmfd sp!, {r4 - r10, lr}
Russell Kingf6b0fa02011-02-06 15:48:39 +0000224 mrc p15, 0, r4, c13, c0, 0 @ FCSE/PID
Russell King1aede682011-08-28 10:30:34 +0100225 mrc p15, 0, r5, c13, c0, 3 @ User r/o thread ID
226 stmia r0!, {r4 - r5}
Russell Kingf6b0fa02011-02-06 15:48:39 +0000227 mrc p15, 0, r6, c3, c0, 0 @ Domain ID
Russell Kingde8e71c2011-08-27 22:39:09 +0100228 mrc p15, 0, r7, c2, c0, 1 @ TTB 1
229 mrc p15, 0, r8, c1, c0, 0 @ Control register
230 mrc p15, 0, r9, c1, c0, 1 @ Auxiliary control register
231 mrc p15, 0, r10, c1, c0, 2 @ Co-processor access control
232 stmia r0, {r6 - r10}
233 ldmfd sp!, {r4 - r10, pc}
Russell Kingf6b0fa02011-02-06 15:48:39 +0000234ENDPROC(cpu_v7_do_suspend)
235
236ENTRY(cpu_v7_do_resume)
237 mov ip, #0
238 mcr p15, 0, ip, c8, c7, 0 @ invalidate TLBs
239 mcr p15, 0, ip, c7, c5, 0 @ invalidate I cache
Russell King1aede682011-08-28 10:30:34 +0100240 mcr p15, 0, ip, c13, c0, 1 @ set reserved context ID
241 ldmia r0!, {r4 - r5}
Russell Kingf6b0fa02011-02-06 15:48:39 +0000242 mcr p15, 0, r4, c13, c0, 0 @ FCSE/PID
Russell King1aede682011-08-28 10:30:34 +0100243 mcr p15, 0, r5, c13, c0, 3 @ User r/o thread ID
Russell Kingde8e71c2011-08-27 22:39:09 +0100244 ldmia r0, {r6 - r10}
Russell Kingf6b0fa02011-02-06 15:48:39 +0000245 mcr p15, 0, r6, c3, c0, 0 @ Domain ID
Russell Kingde8e71c2011-08-27 22:39:09 +0100246 ALT_SMP(orr r1, r1, #TTB_FLAGS_SMP)
247 ALT_UP(orr r1, r1, #TTB_FLAGS_UP)
248 mcr p15, 0, r1, c2, c0, 0 @ TTB 0
249 mcr p15, 0, r7, c2, c0, 1 @ TTB 1
Russell Kingf6b0fa02011-02-06 15:48:39 +0000250 mcr p15, 0, ip, c2, c0, 2 @ TTB control register
Russell King25904152011-08-26 22:44:59 +0100251 mrc p15, 0, r4, c1, c0, 1 @ Read Auxiliary control register
Russell Kingde8e71c2011-08-27 22:39:09 +0100252 teq r4, r9 @ Is it already set?
253 mcrne p15, 0, r9, c1, c0, 1 @ No, so write it
254 mcr p15, 0, r10, c1, c0, 2 @ Co-processor access control
Russell Kingf6b0fa02011-02-06 15:48:39 +0000255 ldr r4, =PRRR @ PRRR
256 ldr r5, =NMRR @ NMRR
257 mcr p15, 0, r4, c10, c2, 0 @ write PRRR
258 mcr p15, 0, r5, c10, c2, 1 @ write NMRR
259 isb
Russell Kingf35235a2011-08-27 00:37:38 +0100260 dsb
Russell Kingde8e71c2011-08-27 22:39:09 +0100261 mov r0, r8 @ control register
Russell Kingf6b0fa02011-02-06 15:48:39 +0000262 b cpu_resume_mmu
263ENDPROC(cpu_v7_do_resume)
Russell Kingf6b0fa02011-02-06 15:48:39 +0000264#endif
265
Russell King5085f3f2010-10-01 15:37:05 +0100266 __CPUINIT
Catalin Marinasbbe88882007-05-08 22:27:46 +0100267
268/*
269 * __v7_setup
270 *
271 * Initialise TLB, Caches, and MMU state ready to switch the MMU
272 * on. Return in r0 the new CP15 C1 control register setting.
273 *
274 * We automatically detect if we have a Harvard cache, and use the
275 * Harvard cache control instructions insead of the unified cache
276 * control instructions.
277 *
278 * This should be able to cover all ARMv7 cores.
279 *
280 * It is assumed that:
281 * - cache type register is implemented
282 */
Pawel Moll15eb1692011-05-20 14:39:29 +0100283__v7_ca5mp_setup:
Daniel Walker14eff182010-09-17 16:42:10 +0100284__v7_ca9mp_setup:
Will Deacon7665d9d2011-01-12 17:10:45 +0000285 mov r10, #(1 << 0) @ TLB ops broadcasting
286 b 1f
287__v7_ca15mp_setup:
288 mov r10, #0
2891:
Jon Callan73b63ef2008-11-06 13:23:09 +0000290#ifdef CONFIG_SMP
Russell Kingf00ec482010-09-04 10:47:48 +0100291 ALT_SMP(mrc p15, 0, r0, c1, c0, 1)
292 ALT_UP(mov r0, #(1 << 6)) @ fake it for UP
Tony Thompson1b3a02eb2009-11-04 12:16:38 +0000293 tst r0, #(1 << 6) @ SMP/nAMP mode enabled?
Will Deacon7665d9d2011-01-12 17:10:45 +0000294 orreq r0, r0, #(1 << 6) @ Enable SMP/nAMP mode
295 orreq r0, r0, r10 @ Enable CPU-specific SMP bits
296 mcreq p15, 0, r0, c1, c0, 1
Jon Callan73b63ef2008-11-06 13:23:09 +0000297#endif
Daniel Walker14eff182010-09-17 16:42:10 +0100298__v7_setup:
Catalin Marinasbbe88882007-05-08 22:27:46 +0100299 adr r12, __v7_setup_stack @ the local stack
300 stmia r12, {r0-r5, r7, r9, r11, lr}
301 bl v7_flush_dcache_all
302 ldmia r12, {r0-r5, r7, r9, r11, lr}
Russell King1946d6e2009-06-01 12:50:33 +0100303
304 mrc p15, 0, r0, c0, c0, 0 @ read main ID register
305 and r10, r0, #0xff000000 @ ARM?
306 teq r10, #0x41000000
Will Deacon9f050272010-09-14 09:51:43 +0100307 bne 3f
Russell King1946d6e2009-06-01 12:50:33 +0100308 and r5, r0, #0x00f00000 @ variant
309 and r6, r0, #0x0000000f @ revision
Will Deacon64918482010-09-14 09:50:03 +0100310 orr r6, r6, r5, lsr #20-4 @ combine variant and revision
311 ubfx r0, r0, #4, #12 @ primary part number
Russell King1946d6e2009-06-01 12:50:33 +0100312
Will Deacon64918482010-09-14 09:50:03 +0100313 /* Cortex-A8 Errata */
314 ldr r10, =0x00000c08 @ Cortex-A8 primary part number
315 teq r0, r10
316 bne 2f
Catalin Marinas7ce236f2009-04-30 17:06:09 +0100317#ifdef CONFIG_ARM_ERRATA_430973
Russell King1946d6e2009-06-01 12:50:33 +0100318 teq r5, #0x00100000 @ only present in r1p*
319 mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
320 orreq r10, r10, #(1 << 6) @ set IBE to 1
321 mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
Catalin Marinas7ce236f2009-04-30 17:06:09 +0100322#endif
Catalin Marinas855c5512009-04-30 17:06:15 +0100323#ifdef CONFIG_ARM_ERRATA_458693
Will Deacon64918482010-09-14 09:50:03 +0100324 teq r6, #0x20 @ only present in r2p0
Russell King1946d6e2009-06-01 12:50:33 +0100325 mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
326 orreq r10, r10, #(1 << 5) @ set L1NEON to 1
327 orreq r10, r10, #(1 << 9) @ set PLDNOP to 1
328 mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
Catalin Marinas855c5512009-04-30 17:06:15 +0100329#endif
Catalin Marinas0516e462009-04-30 17:06:20 +0100330#ifdef CONFIG_ARM_ERRATA_460075
Will Deacon64918482010-09-14 09:50:03 +0100331 teq r6, #0x20 @ only present in r2p0
Russell King1946d6e2009-06-01 12:50:33 +0100332 mrceq p15, 1, r10, c9, c0, 2 @ read L2 cache aux ctrl register
333 tsteq r10, #1 << 22
334 orreq r10, r10, #(1 << 22) @ set the Write Allocate disable bit
335 mcreq p15, 1, r10, c9, c0, 2 @ write the L2 cache aux ctrl register
Catalin Marinas0516e462009-04-30 17:06:20 +0100336#endif
Will Deacon9f050272010-09-14 09:51:43 +0100337 b 3f
Russell King1946d6e2009-06-01 12:50:33 +0100338
Will Deacon9f050272010-09-14 09:51:43 +0100339 /* Cortex-A9 Errata */
3402: ldr r10, =0x00000c09 @ Cortex-A9 primary part number
341 teq r0, r10
342 bne 3f
343#ifdef CONFIG_ARM_ERRATA_742230
344 cmp r6, #0x22 @ only present up to r2p2
345 mrcle p15, 0, r10, c15, c0, 1 @ read diagnostic register
346 orrle r10, r10, #1 << 4 @ set bit #4
347 mcrle p15, 0, r10, c15, c0, 1 @ write diagnostic register
348#endif
Will Deacona672e992010-09-14 09:53:02 +0100349#ifdef CONFIG_ARM_ERRATA_742231
350 teq r6, #0x20 @ present in r2p0
351 teqne r6, #0x21 @ present in r2p1
352 teqne r6, #0x22 @ present in r2p2
353 mrceq p15, 0, r10, c15, c0, 1 @ read diagnostic register
354 orreq r10, r10, #1 << 12 @ set bit #12
355 orreq r10, r10, #1 << 22 @ set bit #22
356 mcreq p15, 0, r10, c15, c0, 1 @ write diagnostic register
357#endif
Will Deacon475d92f2010-09-28 14:02:02 +0100358#ifdef CONFIG_ARM_ERRATA_743622
359 teq r6, #0x20 @ present in r2p0
360 teqne r6, #0x21 @ present in r2p1
361 teqne r6, #0x22 @ present in r2p2
362 mrceq p15, 0, r10, c15, c0, 1 @ read diagnostic register
363 orreq r10, r10, #1 << 6 @ set bit #6
364 mcreq p15, 0, r10, c15, c0, 1 @ write diagnostic register
365#endif
Dave Martinba90c512011-12-08 13:41:06 +0100366#if defined(CONFIG_ARM_ERRATA_751472) && defined(CONFIG_SMP)
367 ALT_SMP(cmp r6, #0x30) @ present prior to r3p0
368 ALT_UP_B(1f)
Will Deacon9a27c272011-02-18 16:36:35 +0100369 mrclt p15, 0, r10, c15, c0, 1 @ read diagnostic register
370 orrlt r10, r10, #1 << 11 @ set bit #11
371 mcrlt p15, 0, r10, c15, c0, 1 @ write diagnostic register
Dave Martinba90c512011-12-08 13:41:06 +01003721:
Will Deacon9a27c272011-02-18 16:36:35 +0100373#endif
Will Deacon9f050272010-09-14 09:51:43 +0100374
3753: mov r10, #0
Catalin Marinasbbe88882007-05-08 22:27:46 +0100376#ifdef HARVARD_CACHE
377 mcr p15, 0, r10, c7, c5, 0 @ I+BTB cache invalidate
378#endif
379 dsb
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100380#ifdef CONFIG_MMU
Catalin Marinasbbe88882007-05-08 22:27:46 +0100381 mcr p15, 0, r10, c8, c7, 0 @ invalidate I + D TLBs
382 mcr p15, 0, r10, c2, c0, 2 @ TTB control register
Russell Kingf00ec482010-09-04 10:47:48 +0100383 ALT_SMP(orr r4, r4, #TTB_FLAGS_SMP)
384 ALT_UP(orr r4, r4, #TTB_FLAGS_UP)
Catalin Marinasd4279582011-05-26 11:22:44 +0100385 ALT_SMP(orr r8, r8, #TTB_FLAGS_SMP)
386 ALT_UP(orr r8, r8, #TTB_FLAGS_UP)
387 mcr p15, 0, r8, c2, c0, 1 @ load TTB1
Russell Kingf6b0fa02011-02-06 15:48:39 +0000388 ldr r5, =PRRR @ PRRR
389 ldr r6, =NMRR @ NMRR
Russell King3f69c0c2008-09-15 17:23:10 +0100390 mcr p15, 0, r5, c10, c2, 0 @ write PRRR
391 mcr p15, 0, r6, c10, c2, 1 @ write NMRR
Catalin Marinasbdaaaec2009-07-24 12:35:06 +0100392#endif
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100393 adr r5, v7_crval
394 ldmia r5, {r5, r6}
Catalin Marinas26584852009-05-30 14:00:18 +0100395#ifdef CONFIG_CPU_ENDIAN_BE8
396 orr r6, r6, #1 << 25 @ big-endian page tables
397#endif
Leif Lindholm64d2dc32010-09-16 18:00:47 +0100398#ifdef CONFIG_SWP_EMULATE
399 orr r5, r5, #(1 << 10) @ set SW bit in "clear"
400 bic r6, r6, #(1 << 10) @ clear it in "mmuset"
401#endif
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100402 mrc p15, 0, r0, c1, c0, 0 @ read control register
403 bic r0, r0, r5 @ clear bits them
404 orr r0, r0, r6 @ set them
Catalin Marinas347c8b72009-07-24 12:32:56 +0100405 THUMB( orr r0, r0, #1 << 30 ) @ Thumb exceptions
Catalin Marinasbbe88882007-05-08 22:27:46 +0100406 mov pc, lr @ return to head.S:__ret
Catalin Marinas93ed3972008-08-28 11:22:32 +0100407ENDPROC(__v7_setup)
Catalin Marinasbbe88882007-05-08 22:27:46 +0100408
Russell Kingb1cce6b2008-11-04 10:52:28 +0000409 /* AT
Catalin Marinas213fb2a2009-05-30 14:00:16 +0100410 * TFR EV X F I D LR S
411 * .EEE ..EE PUI. .T.T 4RVI ZWRS BLDP WCAM
Russell Kingb1cce6b2008-11-04 10:52:28 +0000412 * rxxx rrxx xxx0 0101 xxxx xxxx x111 xxxx < forced
Catalin Marinas213fb2a2009-05-30 14:00:16 +0100413 * 1 0 110 0011 1100 .111 1101 < we want
Catalin Marinasbbe88882007-05-08 22:27:46 +0100414 */
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100415 .type v7_crval, #object
416v7_crval:
Catalin Marinas213fb2a2009-05-30 14:00:16 +0100417 crval clear=0x0120c302, mmuset=0x10c03c7d, ucset=0x00c01c7c
Catalin Marinasbbe88882007-05-08 22:27:46 +0100418
419__v7_setup_stack:
420 .space 4 * 11 @ 11 registers
421
Russell King5085f3f2010-10-01 15:37:05 +0100422 __INITDATA
423
Dave Martin78a8f3c2011-06-23 17:26:19 +0100424 @ define struct processor (see <asm/proc-fns.h> and proc-macros.S)
425 define_processor_functions v7, dabort=v7_early_abort, pabort=v7_pabort, suspend=1
Catalin Marinasbbe88882007-05-08 22:27:46 +0100426
Russell King5085f3f2010-10-01 15:37:05 +0100427 .section ".rodata"
428
Dave Martin78a8f3c2011-06-23 17:26:19 +0100429 string cpu_arch_name, "armv7"
430 string cpu_elf_name, "v7"
Catalin Marinasbbe88882007-05-08 22:27:46 +0100431 .align
432
433 .section ".proc.info.init", #alloc, #execinstr
434
Pawel Molldc939cd2011-05-20 14:39:28 +0100435 /*
436 * Standard v7 proc info content
437 */
438.macro __v7_proc initfunc, mm_mmuflags = 0, io_mmuflags = 0, hwcaps = 0
439 ALT_SMP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_AP_READ | \
440 PMD_FLAGS_SMP | \mm_mmuflags)
441 ALT_UP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_AP_READ | \
442 PMD_FLAGS_UP | \mm_mmuflags)
443 .long PMD_TYPE_SECT | PMD_SECT_XN | PMD_SECT_AP_WRITE | \
444 PMD_SECT_AP_READ | \io_mmuflags
445 W(b) \initfunc
Daniel Walker14eff182010-09-17 16:42:10 +0100446 .long cpu_arch_name
447 .long cpu_elf_name
Pawel Molldc939cd2011-05-20 14:39:28 +0100448 .long HWCAP_SWP | HWCAP_HALF | HWCAP_THUMB | HWCAP_FAST_MULT | \
449 HWCAP_EDSP | HWCAP_TLS | \hwcaps
Daniel Walker14eff182010-09-17 16:42:10 +0100450 .long cpu_v7_name
451 .long v7_processor_functions
452 .long v7wbi_tlb_fns
453 .long v6_user_fns
454 .long v7_cache_fns
Pawel Molldc939cd2011-05-20 14:39:28 +0100455.endm
456
457 /*
Pawel Moll15eb1692011-05-20 14:39:29 +0100458 * ARM Ltd. Cortex A5 processor.
459 */
460 .type __v7_ca5mp_proc_info, #object
461__v7_ca5mp_proc_info:
462 .long 0x410fc050
463 .long 0xff0ffff0
464 __v7_proc __v7_ca5mp_setup
465 .size __v7_ca5mp_proc_info, . - __v7_ca5mp_proc_info
466
467 /*
Pawel Molldc939cd2011-05-20 14:39:28 +0100468 * ARM Ltd. Cortex A9 processor.
469 */
470 .type __v7_ca9mp_proc_info, #object
471__v7_ca9mp_proc_info:
472 .long 0x410fc090
473 .long 0xff0ffff0
474 __v7_proc __v7_ca9mp_setup
Daniel Walker14eff182010-09-17 16:42:10 +0100475 .size __v7_ca9mp_proc_info, . - __v7_ca9mp_proc_info
476
Catalin Marinasbbe88882007-05-08 22:27:46 +0100477 /*
Will Deacon7665d9d2011-01-12 17:10:45 +0000478 * ARM Ltd. Cortex A15 processor.
479 */
480 .type __v7_ca15mp_proc_info, #object
481__v7_ca15mp_proc_info:
482 .long 0x410fc0f0
483 .long 0xff0ffff0
484 __v7_proc __v7_ca15mp_setup, hwcaps = HWCAP_IDIV
485 .size __v7_ca15mp_proc_info, . - __v7_ca15mp_proc_info
486
487 /*
Catalin Marinasbbe88882007-05-08 22:27:46 +0100488 * Match any ARMv7 processor core.
489 */
490 .type __v7_proc_info, #object
491__v7_proc_info:
492 .long 0x000f0000 @ Required ID value
493 .long 0x000f0000 @ Mask for ID
Pawel Molldc939cd2011-05-20 14:39:28 +0100494 __v7_proc __v7_setup
Catalin Marinasbbe88882007-05-08 22:27:46 +0100495 .size __v7_proc_info, . - __v7_proc_info