blob: f3c44b96c1c9daaec57a97e1e6c159a962325aa4 [file] [log] [blame]
jack wangdbf9bfe2009-10-14 16:19:21 +08001/*
2 * PMC-Sierra SPC 8001 SAS/SATA based host adapters driver
3 *
4 * Copyright (c) 2008-2009 USI Co., Ltd.
5 * All rights reserved.
6 *
7 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following conditions
9 * are met:
10 * 1. Redistributions of source code must retain the above copyright
11 * notice, this list of conditions, and the following disclaimer,
12 * without modification.
13 * 2. Redistributions in binary form must reproduce at minimum a disclaimer
14 * substantially similar to the "NO WARRANTY" disclaimer below
15 * ("Disclaimer") and any redistribution must be conditioned upon
16 * including a substantially similar Disclaimer requirement for further
17 * binary redistribution.
18 * 3. Neither the names of the above-listed copyright holders nor the names
19 * of any contributors may be used to endorse or promote products derived
20 * from this software without specific prior written permission.
21 *
22 * Alternatively, this software may be distributed under the terms of the
23 * GNU General Public License ("GPL") version 2 as published by the Free
24 * Software Foundation.
25 *
26 * NO WARRANTY
27 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
28 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
29 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTIBILITY AND FITNESS FOR
30 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
31 * HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
32 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
33 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
34 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
35 * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING
36 * IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
37 * POSSIBILITY OF SUCH DAMAGES.
38 *
39 */
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040 #include <linux/slab.h>
jack wangdbf9bfe2009-10-14 16:19:21 +080041 #include "pm8001_sas.h"
42 #include "pm8001_hwi.h"
43 #include "pm8001_chips.h"
44 #include "pm8001_ctl.h"
45
46/**
47 * read_main_config_table - read the configure table and save it.
48 * @pm8001_ha: our hba card information
49 */
50static void __devinit read_main_config_table(struct pm8001_hba_info *pm8001_ha)
51{
52 void __iomem *address = pm8001_ha->main_cfg_tbl_addr;
53 pm8001_ha->main_cfg_tbl.signature = pm8001_mr32(address, 0x00);
54 pm8001_ha->main_cfg_tbl.interface_rev = pm8001_mr32(address, 0x04);
55 pm8001_ha->main_cfg_tbl.firmware_rev = pm8001_mr32(address, 0x08);
56 pm8001_ha->main_cfg_tbl.max_out_io = pm8001_mr32(address, 0x0C);
57 pm8001_ha->main_cfg_tbl.max_sgl = pm8001_mr32(address, 0x10);
58 pm8001_ha->main_cfg_tbl.ctrl_cap_flag = pm8001_mr32(address, 0x14);
59 pm8001_ha->main_cfg_tbl.gst_offset = pm8001_mr32(address, 0x18);
60 pm8001_ha->main_cfg_tbl.inbound_queue_offset =
jack_wangd0b68042009-11-05 22:32:31 +080061 pm8001_mr32(address, MAIN_IBQ_OFFSET);
jack wangdbf9bfe2009-10-14 16:19:21 +080062 pm8001_ha->main_cfg_tbl.outbound_queue_offset =
jack_wangd0b68042009-11-05 22:32:31 +080063 pm8001_mr32(address, MAIN_OBQ_OFFSET);
jack wangdbf9bfe2009-10-14 16:19:21 +080064 pm8001_ha->main_cfg_tbl.hda_mode_flag =
65 pm8001_mr32(address, MAIN_HDA_FLAGS_OFFSET);
66
67 /* read analog Setting offset from the configuration table */
68 pm8001_ha->main_cfg_tbl.anolog_setup_table_offset =
69 pm8001_mr32(address, MAIN_ANALOG_SETUP_OFFSET);
70
71 /* read Error Dump Offset and Length */
72 pm8001_ha->main_cfg_tbl.fatal_err_dump_offset0 =
73 pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP0_OFFSET);
74 pm8001_ha->main_cfg_tbl.fatal_err_dump_length0 =
75 pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP0_LENGTH);
76 pm8001_ha->main_cfg_tbl.fatal_err_dump_offset1 =
77 pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP1_OFFSET);
78 pm8001_ha->main_cfg_tbl.fatal_err_dump_length1 =
79 pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP1_LENGTH);
80}
81
82/**
83 * read_general_status_table - read the general status table and save it.
84 * @pm8001_ha: our hba card information
85 */
86static void __devinit
87read_general_status_table(struct pm8001_hba_info *pm8001_ha)
88{
89 void __iomem *address = pm8001_ha->general_stat_tbl_addr;
90 pm8001_ha->gs_tbl.gst_len_mpistate = pm8001_mr32(address, 0x00);
91 pm8001_ha->gs_tbl.iq_freeze_state0 = pm8001_mr32(address, 0x04);
92 pm8001_ha->gs_tbl.iq_freeze_state1 = pm8001_mr32(address, 0x08);
93 pm8001_ha->gs_tbl.msgu_tcnt = pm8001_mr32(address, 0x0C);
94 pm8001_ha->gs_tbl.iop_tcnt = pm8001_mr32(address, 0x10);
95 pm8001_ha->gs_tbl.reserved = pm8001_mr32(address, 0x14);
96 pm8001_ha->gs_tbl.phy_state[0] = pm8001_mr32(address, 0x18);
97 pm8001_ha->gs_tbl.phy_state[1] = pm8001_mr32(address, 0x1C);
98 pm8001_ha->gs_tbl.phy_state[2] = pm8001_mr32(address, 0x20);
99 pm8001_ha->gs_tbl.phy_state[3] = pm8001_mr32(address, 0x24);
100 pm8001_ha->gs_tbl.phy_state[4] = pm8001_mr32(address, 0x28);
101 pm8001_ha->gs_tbl.phy_state[5] = pm8001_mr32(address, 0x2C);
102 pm8001_ha->gs_tbl.phy_state[6] = pm8001_mr32(address, 0x30);
103 pm8001_ha->gs_tbl.phy_state[7] = pm8001_mr32(address, 0x34);
104 pm8001_ha->gs_tbl.reserved1 = pm8001_mr32(address, 0x38);
105 pm8001_ha->gs_tbl.reserved2 = pm8001_mr32(address, 0x3C);
106 pm8001_ha->gs_tbl.reserved3 = pm8001_mr32(address, 0x40);
107 pm8001_ha->gs_tbl.recover_err_info[0] = pm8001_mr32(address, 0x44);
108 pm8001_ha->gs_tbl.recover_err_info[1] = pm8001_mr32(address, 0x48);
109 pm8001_ha->gs_tbl.recover_err_info[2] = pm8001_mr32(address, 0x4C);
110 pm8001_ha->gs_tbl.recover_err_info[3] = pm8001_mr32(address, 0x50);
111 pm8001_ha->gs_tbl.recover_err_info[4] = pm8001_mr32(address, 0x54);
112 pm8001_ha->gs_tbl.recover_err_info[5] = pm8001_mr32(address, 0x58);
113 pm8001_ha->gs_tbl.recover_err_info[6] = pm8001_mr32(address, 0x5C);
114 pm8001_ha->gs_tbl.recover_err_info[7] = pm8001_mr32(address, 0x60);
115}
116
117/**
118 * read_inbnd_queue_table - read the inbound queue table and save it.
119 * @pm8001_ha: our hba card information
120 */
121static void __devinit
122read_inbnd_queue_table(struct pm8001_hba_info *pm8001_ha)
123{
124 int inbQ_num = 1;
125 int i;
126 void __iomem *address = pm8001_ha->inbnd_q_tbl_addr;
127 for (i = 0; i < inbQ_num; i++) {
jack_wangd0b68042009-11-05 22:32:31 +0800128 u32 offset = i * 0x20;
jack wangdbf9bfe2009-10-14 16:19:21 +0800129 pm8001_ha->inbnd_q_tbl[i].pi_pci_bar =
130 get_pci_bar_index(pm8001_mr32(address, (offset + 0x14)));
131 pm8001_ha->inbnd_q_tbl[i].pi_offset =
132 pm8001_mr32(address, (offset + 0x18));
133 }
134}
135
136/**
137 * read_outbnd_queue_table - read the outbound queue table and save it.
138 * @pm8001_ha: our hba card information
139 */
140static void __devinit
141read_outbnd_queue_table(struct pm8001_hba_info *pm8001_ha)
142{
143 int outbQ_num = 1;
144 int i;
145 void __iomem *address = pm8001_ha->outbnd_q_tbl_addr;
146 for (i = 0; i < outbQ_num; i++) {
147 u32 offset = i * 0x24;
148 pm8001_ha->outbnd_q_tbl[i].ci_pci_bar =
149 get_pci_bar_index(pm8001_mr32(address, (offset + 0x14)));
150 pm8001_ha->outbnd_q_tbl[i].ci_offset =
151 pm8001_mr32(address, (offset + 0x18));
152 }
153}
154
155/**
156 * init_default_table_values - init the default table.
157 * @pm8001_ha: our hba card information
158 */
159static void __devinit
160init_default_table_values(struct pm8001_hba_info *pm8001_ha)
161{
162 int qn = 1;
163 int i;
164 u32 offsetib, offsetob;
165 void __iomem *addressib = pm8001_ha->inbnd_q_tbl_addr;
166 void __iomem *addressob = pm8001_ha->outbnd_q_tbl_addr;
167
168 pm8001_ha->main_cfg_tbl.inbound_q_nppd_hppd = 0;
169 pm8001_ha->main_cfg_tbl.outbound_hw_event_pid0_3 = 0;
170 pm8001_ha->main_cfg_tbl.outbound_hw_event_pid4_7 = 0;
171 pm8001_ha->main_cfg_tbl.outbound_ncq_event_pid0_3 = 0;
172 pm8001_ha->main_cfg_tbl.outbound_ncq_event_pid4_7 = 0;
173 pm8001_ha->main_cfg_tbl.outbound_tgt_ITNexus_event_pid0_3 = 0;
174 pm8001_ha->main_cfg_tbl.outbound_tgt_ITNexus_event_pid4_7 = 0;
175 pm8001_ha->main_cfg_tbl.outbound_tgt_ssp_event_pid0_3 = 0;
176 pm8001_ha->main_cfg_tbl.outbound_tgt_ssp_event_pid4_7 = 0;
177 pm8001_ha->main_cfg_tbl.outbound_tgt_smp_event_pid0_3 = 0;
178 pm8001_ha->main_cfg_tbl.outbound_tgt_smp_event_pid4_7 = 0;
179
180 pm8001_ha->main_cfg_tbl.upper_event_log_addr =
181 pm8001_ha->memoryMap.region[AAP1].phys_addr_hi;
182 pm8001_ha->main_cfg_tbl.lower_event_log_addr =
183 pm8001_ha->memoryMap.region[AAP1].phys_addr_lo;
184 pm8001_ha->main_cfg_tbl.event_log_size = PM8001_EVENT_LOG_SIZE;
185 pm8001_ha->main_cfg_tbl.event_log_option = 0x01;
186 pm8001_ha->main_cfg_tbl.upper_iop_event_log_addr =
187 pm8001_ha->memoryMap.region[IOP].phys_addr_hi;
188 pm8001_ha->main_cfg_tbl.lower_iop_event_log_addr =
189 pm8001_ha->memoryMap.region[IOP].phys_addr_lo;
190 pm8001_ha->main_cfg_tbl.iop_event_log_size = PM8001_EVENT_LOG_SIZE;
191 pm8001_ha->main_cfg_tbl.iop_event_log_option = 0x01;
192 pm8001_ha->main_cfg_tbl.fatal_err_interrupt = 0x01;
193 for (i = 0; i < qn; i++) {
194 pm8001_ha->inbnd_q_tbl[i].element_pri_size_cnt =
195 0x00000100 | (0x00000040 << 16) | (0x00<<30);
196 pm8001_ha->inbnd_q_tbl[i].upper_base_addr =
197 pm8001_ha->memoryMap.region[IB].phys_addr_hi;
198 pm8001_ha->inbnd_q_tbl[i].lower_base_addr =
199 pm8001_ha->memoryMap.region[IB].phys_addr_lo;
200 pm8001_ha->inbnd_q_tbl[i].base_virt =
201 (u8 *)pm8001_ha->memoryMap.region[IB].virt_ptr;
202 pm8001_ha->inbnd_q_tbl[i].total_length =
203 pm8001_ha->memoryMap.region[IB].total_len;
204 pm8001_ha->inbnd_q_tbl[i].ci_upper_base_addr =
205 pm8001_ha->memoryMap.region[CI].phys_addr_hi;
206 pm8001_ha->inbnd_q_tbl[i].ci_lower_base_addr =
207 pm8001_ha->memoryMap.region[CI].phys_addr_lo;
208 pm8001_ha->inbnd_q_tbl[i].ci_virt =
209 pm8001_ha->memoryMap.region[CI].virt_ptr;
210 offsetib = i * 0x20;
211 pm8001_ha->inbnd_q_tbl[i].pi_pci_bar =
212 get_pci_bar_index(pm8001_mr32(addressib,
213 (offsetib + 0x14)));
214 pm8001_ha->inbnd_q_tbl[i].pi_offset =
215 pm8001_mr32(addressib, (offsetib + 0x18));
216 pm8001_ha->inbnd_q_tbl[i].producer_idx = 0;
217 pm8001_ha->inbnd_q_tbl[i].consumer_index = 0;
218 }
219 for (i = 0; i < qn; i++) {
220 pm8001_ha->outbnd_q_tbl[i].element_size_cnt =
221 256 | (64 << 16) | (1<<30);
222 pm8001_ha->outbnd_q_tbl[i].upper_base_addr =
223 pm8001_ha->memoryMap.region[OB].phys_addr_hi;
224 pm8001_ha->outbnd_q_tbl[i].lower_base_addr =
225 pm8001_ha->memoryMap.region[OB].phys_addr_lo;
226 pm8001_ha->outbnd_q_tbl[i].base_virt =
227 (u8 *)pm8001_ha->memoryMap.region[OB].virt_ptr;
228 pm8001_ha->outbnd_q_tbl[i].total_length =
229 pm8001_ha->memoryMap.region[OB].total_len;
230 pm8001_ha->outbnd_q_tbl[i].pi_upper_base_addr =
231 pm8001_ha->memoryMap.region[PI].phys_addr_hi;
232 pm8001_ha->outbnd_q_tbl[i].pi_lower_base_addr =
233 pm8001_ha->memoryMap.region[PI].phys_addr_lo;
234 pm8001_ha->outbnd_q_tbl[i].interrup_vec_cnt_delay =
jack_wangd0b68042009-11-05 22:32:31 +0800235 0 | (10 << 16) | (0 << 24);
jack wangdbf9bfe2009-10-14 16:19:21 +0800236 pm8001_ha->outbnd_q_tbl[i].pi_virt =
237 pm8001_ha->memoryMap.region[PI].virt_ptr;
238 offsetob = i * 0x24;
239 pm8001_ha->outbnd_q_tbl[i].ci_pci_bar =
240 get_pci_bar_index(pm8001_mr32(addressob,
241 offsetob + 0x14));
242 pm8001_ha->outbnd_q_tbl[i].ci_offset =
243 pm8001_mr32(addressob, (offsetob + 0x18));
244 pm8001_ha->outbnd_q_tbl[i].consumer_idx = 0;
245 pm8001_ha->outbnd_q_tbl[i].producer_index = 0;
246 }
247}
248
249/**
250 * update_main_config_table - update the main default table to the HBA.
251 * @pm8001_ha: our hba card information
252 */
253static void __devinit
254update_main_config_table(struct pm8001_hba_info *pm8001_ha)
255{
256 void __iomem *address = pm8001_ha->main_cfg_tbl_addr;
257 pm8001_mw32(address, 0x24,
258 pm8001_ha->main_cfg_tbl.inbound_q_nppd_hppd);
259 pm8001_mw32(address, 0x28,
260 pm8001_ha->main_cfg_tbl.outbound_hw_event_pid0_3);
261 pm8001_mw32(address, 0x2C,
262 pm8001_ha->main_cfg_tbl.outbound_hw_event_pid4_7);
263 pm8001_mw32(address, 0x30,
264 pm8001_ha->main_cfg_tbl.outbound_ncq_event_pid0_3);
265 pm8001_mw32(address, 0x34,
266 pm8001_ha->main_cfg_tbl.outbound_ncq_event_pid4_7);
267 pm8001_mw32(address, 0x38,
268 pm8001_ha->main_cfg_tbl.outbound_tgt_ITNexus_event_pid0_3);
269 pm8001_mw32(address, 0x3C,
270 pm8001_ha->main_cfg_tbl.outbound_tgt_ITNexus_event_pid4_7);
271 pm8001_mw32(address, 0x40,
272 pm8001_ha->main_cfg_tbl.outbound_tgt_ssp_event_pid0_3);
273 pm8001_mw32(address, 0x44,
274 pm8001_ha->main_cfg_tbl.outbound_tgt_ssp_event_pid4_7);
275 pm8001_mw32(address, 0x48,
276 pm8001_ha->main_cfg_tbl.outbound_tgt_smp_event_pid0_3);
277 pm8001_mw32(address, 0x4C,
278 pm8001_ha->main_cfg_tbl.outbound_tgt_smp_event_pid4_7);
279 pm8001_mw32(address, 0x50,
280 pm8001_ha->main_cfg_tbl.upper_event_log_addr);
281 pm8001_mw32(address, 0x54,
282 pm8001_ha->main_cfg_tbl.lower_event_log_addr);
283 pm8001_mw32(address, 0x58, pm8001_ha->main_cfg_tbl.event_log_size);
284 pm8001_mw32(address, 0x5C, pm8001_ha->main_cfg_tbl.event_log_option);
285 pm8001_mw32(address, 0x60,
286 pm8001_ha->main_cfg_tbl.upper_iop_event_log_addr);
287 pm8001_mw32(address, 0x64,
288 pm8001_ha->main_cfg_tbl.lower_iop_event_log_addr);
289 pm8001_mw32(address, 0x68, pm8001_ha->main_cfg_tbl.iop_event_log_size);
290 pm8001_mw32(address, 0x6C,
291 pm8001_ha->main_cfg_tbl.iop_event_log_option);
292 pm8001_mw32(address, 0x70,
293 pm8001_ha->main_cfg_tbl.fatal_err_interrupt);
294}
295
296/**
297 * update_inbnd_queue_table - update the inbound queue table to the HBA.
298 * @pm8001_ha: our hba card information
299 */
300static void __devinit
301update_inbnd_queue_table(struct pm8001_hba_info *pm8001_ha, int number)
302{
303 void __iomem *address = pm8001_ha->inbnd_q_tbl_addr;
304 u16 offset = number * 0x20;
305 pm8001_mw32(address, offset + 0x00,
306 pm8001_ha->inbnd_q_tbl[number].element_pri_size_cnt);
307 pm8001_mw32(address, offset + 0x04,
308 pm8001_ha->inbnd_q_tbl[number].upper_base_addr);
309 pm8001_mw32(address, offset + 0x08,
310 pm8001_ha->inbnd_q_tbl[number].lower_base_addr);
311 pm8001_mw32(address, offset + 0x0C,
312 pm8001_ha->inbnd_q_tbl[number].ci_upper_base_addr);
313 pm8001_mw32(address, offset + 0x10,
314 pm8001_ha->inbnd_q_tbl[number].ci_lower_base_addr);
315}
316
317/**
318 * update_outbnd_queue_table - update the outbound queue table to the HBA.
319 * @pm8001_ha: our hba card information
320 */
321static void __devinit
322update_outbnd_queue_table(struct pm8001_hba_info *pm8001_ha, int number)
323{
324 void __iomem *address = pm8001_ha->outbnd_q_tbl_addr;
325 u16 offset = number * 0x24;
326 pm8001_mw32(address, offset + 0x00,
327 pm8001_ha->outbnd_q_tbl[number].element_size_cnt);
328 pm8001_mw32(address, offset + 0x04,
329 pm8001_ha->outbnd_q_tbl[number].upper_base_addr);
330 pm8001_mw32(address, offset + 0x08,
331 pm8001_ha->outbnd_q_tbl[number].lower_base_addr);
332 pm8001_mw32(address, offset + 0x0C,
333 pm8001_ha->outbnd_q_tbl[number].pi_upper_base_addr);
334 pm8001_mw32(address, offset + 0x10,
335 pm8001_ha->outbnd_q_tbl[number].pi_lower_base_addr);
336 pm8001_mw32(address, offset + 0x1C,
337 pm8001_ha->outbnd_q_tbl[number].interrup_vec_cnt_delay);
338}
339
340/**
Mark Salyzynd95d0002012-01-17 09:18:57 -0500341 * pm8001_bar4_shift - function is called to shift BAR base address
342 * @pm8001_ha : our hba card infomation
jack wangdbf9bfe2009-10-14 16:19:21 +0800343 * @shiftValue : shifting value in memory bar.
344 */
Mark Salyzynd95d0002012-01-17 09:18:57 -0500345int pm8001_bar4_shift(struct pm8001_hba_info *pm8001_ha, u32 shiftValue)
jack wangdbf9bfe2009-10-14 16:19:21 +0800346{
347 u32 regVal;
Mark Salyzynd95d0002012-01-17 09:18:57 -0500348 unsigned long start;
jack wangdbf9bfe2009-10-14 16:19:21 +0800349
350 /* program the inbound AXI translation Lower Address */
351 pm8001_cw32(pm8001_ha, 1, SPC_IBW_AXI_TRANSLATION_LOW, shiftValue);
352
353 /* confirm the setting is written */
Mark Salyzynd95d0002012-01-17 09:18:57 -0500354 start = jiffies + HZ; /* 1 sec */
jack wangdbf9bfe2009-10-14 16:19:21 +0800355 do {
jack wangdbf9bfe2009-10-14 16:19:21 +0800356 regVal = pm8001_cr32(pm8001_ha, 1, SPC_IBW_AXI_TRANSLATION_LOW);
Mark Salyzynd95d0002012-01-17 09:18:57 -0500357 } while ((regVal != shiftValue) && time_before(jiffies, start));
jack wangdbf9bfe2009-10-14 16:19:21 +0800358
Mark Salyzynd95d0002012-01-17 09:18:57 -0500359 if (regVal != shiftValue) {
jack wangdbf9bfe2009-10-14 16:19:21 +0800360 PM8001_INIT_DBG(pm8001_ha,
361 pm8001_printk("TIMEOUT:SPC_IBW_AXI_TRANSLATION_LOW"
362 " = 0x%x\n", regVal));
363 return -1;
364 }
365 return 0;
366}
367
368/**
369 * mpi_set_phys_g3_with_ssc
370 * @pm8001_ha: our hba card information
371 * @SSCbit: set SSCbit to 0 to disable all phys ssc; 1 to enable all phys ssc.
372 */
373static void __devinit
374mpi_set_phys_g3_with_ssc(struct pm8001_hba_info *pm8001_ha, u32 SSCbit)
375{
jack wang0330dba2009-12-07 17:46:22 +0800376 u32 value, offset, i;
Mark Salyzynd95d0002012-01-17 09:18:57 -0500377 unsigned long flags;
jack wangdbf9bfe2009-10-14 16:19:21 +0800378
379#define SAS2_SETTINGS_LOCAL_PHY_0_3_SHIFT_ADDR 0x00030000
380#define SAS2_SETTINGS_LOCAL_PHY_4_7_SHIFT_ADDR 0x00040000
381#define SAS2_SETTINGS_LOCAL_PHY_0_3_OFFSET 0x1074
382#define SAS2_SETTINGS_LOCAL_PHY_4_7_OFFSET 0x1074
jack_wangd0b68042009-11-05 22:32:31 +0800383#define PHY_G3_WITHOUT_SSC_BIT_SHIFT 12
384#define PHY_G3_WITH_SSC_BIT_SHIFT 13
385#define SNW3_PHY_CAPABILITIES_PARITY 31
jack wangdbf9bfe2009-10-14 16:19:21 +0800386
387 /*
388 * Using shifted destination address 0x3_0000:0x1074 + 0x4000*N (N=0:3)
389 * Using shifted destination address 0x4_0000:0x1074 + 0x4000*(N-4) (N=4:7)
390 */
Mark Salyzynd95d0002012-01-17 09:18:57 -0500391 spin_lock_irqsave(&pm8001_ha->lock, flags);
392 if (-1 == pm8001_bar4_shift(pm8001_ha,
393 SAS2_SETTINGS_LOCAL_PHY_0_3_SHIFT_ADDR)) {
394 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +0800395 return;
Mark Salyzynd95d0002012-01-17 09:18:57 -0500396 }
jack wang0330dba2009-12-07 17:46:22 +0800397
jack wangdbf9bfe2009-10-14 16:19:21 +0800398 for (i = 0; i < 4; i++) {
399 offset = SAS2_SETTINGS_LOCAL_PHY_0_3_OFFSET + 0x4000 * i;
jack wang0330dba2009-12-07 17:46:22 +0800400 pm8001_cw32(pm8001_ha, 2, offset, 0x80001501);
jack wangdbf9bfe2009-10-14 16:19:21 +0800401 }
jack wangdbf9bfe2009-10-14 16:19:21 +0800402 /* shift membase 3 for SAS2_SETTINGS_LOCAL_PHY 4 - 7 */
Mark Salyzynd95d0002012-01-17 09:18:57 -0500403 if (-1 == pm8001_bar4_shift(pm8001_ha,
404 SAS2_SETTINGS_LOCAL_PHY_4_7_SHIFT_ADDR)) {
405 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +0800406 return;
Mark Salyzynd95d0002012-01-17 09:18:57 -0500407 }
jack wangdbf9bfe2009-10-14 16:19:21 +0800408 for (i = 4; i < 8; i++) {
409 offset = SAS2_SETTINGS_LOCAL_PHY_4_7_OFFSET + 0x4000 * (i-4);
jack wang0330dba2009-12-07 17:46:22 +0800410 pm8001_cw32(pm8001_ha, 2, offset, 0x80001501);
jack wangdbf9bfe2009-10-14 16:19:21 +0800411 }
jack wang0330dba2009-12-07 17:46:22 +0800412 /*************************************************************
413 Change the SSC upspreading value to 0x0 so that upspreading is disabled.
414 Device MABC SMOD0 Controls
415 Address: (via MEMBASE-III):
416 Using shifted destination address 0x0_0000: with Offset 0xD8
417
418 31:28 R/W Reserved Do not change
419 27:24 R/W SAS_SMOD_SPRDUP 0000
420 23:20 R/W SAS_SMOD_SPRDDN 0000
421 19:0 R/W Reserved Do not change
422 Upon power-up this register will read as 0x8990c016,
423 and I would like you to change the SAS_SMOD_SPRDUP bits to 0b0000
424 so that the written value will be 0x8090c016.
425 This will ensure only down-spreading SSC is enabled on the SPC.
426 *************************************************************/
427 value = pm8001_cr32(pm8001_ha, 2, 0xd8);
428 pm8001_cw32(pm8001_ha, 2, 0xd8, 0x8000C016);
jack wangdbf9bfe2009-10-14 16:19:21 +0800429
430 /*set the shifted destination address to 0x0 to avoid error operation */
Mark Salyzynd95d0002012-01-17 09:18:57 -0500431 pm8001_bar4_shift(pm8001_ha, 0x0);
432 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +0800433 return;
434}
435
436/**
437 * mpi_set_open_retry_interval_reg
438 * @pm8001_ha: our hba card information
439 * @interval - interval time for each OPEN_REJECT (RETRY). The units are in 1us.
440 */
441static void __devinit
442mpi_set_open_retry_interval_reg(struct pm8001_hba_info *pm8001_ha,
443 u32 interval)
444{
445 u32 offset;
446 u32 value;
447 u32 i;
Mark Salyzynd95d0002012-01-17 09:18:57 -0500448 unsigned long flags;
jack wangdbf9bfe2009-10-14 16:19:21 +0800449
450#define OPEN_RETRY_INTERVAL_PHY_0_3_SHIFT_ADDR 0x00030000
451#define OPEN_RETRY_INTERVAL_PHY_4_7_SHIFT_ADDR 0x00040000
452#define OPEN_RETRY_INTERVAL_PHY_0_3_OFFSET 0x30B4
453#define OPEN_RETRY_INTERVAL_PHY_4_7_OFFSET 0x30B4
454#define OPEN_RETRY_INTERVAL_REG_MASK 0x0000FFFF
455
456 value = interval & OPEN_RETRY_INTERVAL_REG_MASK;
Mark Salyzynd95d0002012-01-17 09:18:57 -0500457 spin_lock_irqsave(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +0800458 /* shift bar and set the OPEN_REJECT(RETRY) interval time of PHY 0 -3.*/
Mark Salyzynd95d0002012-01-17 09:18:57 -0500459 if (-1 == pm8001_bar4_shift(pm8001_ha,
460 OPEN_RETRY_INTERVAL_PHY_0_3_SHIFT_ADDR)) {
461 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +0800462 return;
Mark Salyzynd95d0002012-01-17 09:18:57 -0500463 }
jack wangdbf9bfe2009-10-14 16:19:21 +0800464 for (i = 0; i < 4; i++) {
465 offset = OPEN_RETRY_INTERVAL_PHY_0_3_OFFSET + 0x4000 * i;
466 pm8001_cw32(pm8001_ha, 2, offset, value);
467 }
468
Mark Salyzynd95d0002012-01-17 09:18:57 -0500469 if (-1 == pm8001_bar4_shift(pm8001_ha,
470 OPEN_RETRY_INTERVAL_PHY_4_7_SHIFT_ADDR)) {
471 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +0800472 return;
Mark Salyzynd95d0002012-01-17 09:18:57 -0500473 }
jack wangdbf9bfe2009-10-14 16:19:21 +0800474 for (i = 4; i < 8; i++) {
475 offset = OPEN_RETRY_INTERVAL_PHY_4_7_OFFSET + 0x4000 * (i-4);
476 pm8001_cw32(pm8001_ha, 2, offset, value);
477 }
478 /*set the shifted destination address to 0x0 to avoid error operation */
Mark Salyzynd95d0002012-01-17 09:18:57 -0500479 pm8001_bar4_shift(pm8001_ha, 0x0);
480 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +0800481 return;
482}
483
484/**
485 * mpi_init_check - check firmware initialization status.
486 * @pm8001_ha: our hba card information
487 */
488static int mpi_init_check(struct pm8001_hba_info *pm8001_ha)
489{
490 u32 max_wait_count;
491 u32 value;
492 u32 gst_len_mpistate;
493 /* Write bit0=1 to Inbound DoorBell Register to tell the SPC FW the
494 table is updated */
495 pm8001_cw32(pm8001_ha, 0, MSGU_IBDB_SET, SPC_MSGU_CFG_TABLE_UPDATE);
496 /* wait until Inbound DoorBell Clear Register toggled */
497 max_wait_count = 1 * 1000 * 1000;/* 1 sec */
498 do {
499 udelay(1);
500 value = pm8001_cr32(pm8001_ha, 0, MSGU_IBDB_SET);
501 value &= SPC_MSGU_CFG_TABLE_UPDATE;
502 } while ((value != 0) && (--max_wait_count));
503
504 if (!max_wait_count)
505 return -1;
506 /* check the MPI-State for initialization */
507 gst_len_mpistate =
508 pm8001_mr32(pm8001_ha->general_stat_tbl_addr,
509 GST_GSTLEN_MPIS_OFFSET);
510 if (GST_MPI_STATE_INIT != (gst_len_mpistate & GST_MPI_STATE_MASK))
511 return -1;
512 /* check MPI Initialization error */
513 gst_len_mpistate = gst_len_mpistate >> 16;
514 if (0x0000 != gst_len_mpistate)
515 return -1;
516 return 0;
517}
518
519/**
520 * check_fw_ready - The LLDD check if the FW is ready, if not, return error.
521 * @pm8001_ha: our hba card information
522 */
523static int check_fw_ready(struct pm8001_hba_info *pm8001_ha)
524{
525 u32 value, value1;
526 u32 max_wait_count;
527 /* check error state */
528 value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
529 value1 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2);
530 /* check AAP error */
531 if (SCRATCH_PAD1_ERR == (value & SCRATCH_PAD_STATE_MASK)) {
532 /* error state */
533 value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_0);
534 return -1;
535 }
536
537 /* check IOP error */
538 if (SCRATCH_PAD2_ERR == (value1 & SCRATCH_PAD_STATE_MASK)) {
539 /* error state */
540 value1 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_3);
541 return -1;
542 }
543
544 /* bit 4-31 of scratch pad1 should be zeros if it is not
545 in error state*/
546 if (value & SCRATCH_PAD1_STATE_MASK) {
547 /* error case */
548 pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_0);
549 return -1;
550 }
551
552 /* bit 2, 4-31 of scratch pad2 should be zeros if it is not
553 in error state */
554 if (value1 & SCRATCH_PAD2_STATE_MASK) {
555 /* error case */
556 return -1;
557 }
558
559 max_wait_count = 1 * 1000 * 1000;/* 1 sec timeout */
560
561 /* wait until scratch pad 1 and 2 registers in ready state */
562 do {
563 udelay(1);
564 value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1)
565 & SCRATCH_PAD1_RDY;
566 value1 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2)
567 & SCRATCH_PAD2_RDY;
568 if ((--max_wait_count) == 0)
569 return -1;
570 } while ((value != SCRATCH_PAD1_RDY) || (value1 != SCRATCH_PAD2_RDY));
571 return 0;
572}
573
574static void init_pci_device_addresses(struct pm8001_hba_info *pm8001_ha)
575{
576 void __iomem *base_addr;
577 u32 value;
578 u32 offset;
579 u32 pcibar;
580 u32 pcilogic;
581
582 value = pm8001_cr32(pm8001_ha, 0, 0x44);
583 offset = value & 0x03FFFFFF;
584 PM8001_INIT_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -0700585 pm8001_printk("Scratchpad 0 Offset: %x\n", offset));
jack wangdbf9bfe2009-10-14 16:19:21 +0800586 pcilogic = (value & 0xFC000000) >> 26;
587 pcibar = get_pci_bar_index(pcilogic);
588 PM8001_INIT_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -0700589 pm8001_printk("Scratchpad 0 PCI BAR: %d\n", pcibar));
jack wangdbf9bfe2009-10-14 16:19:21 +0800590 pm8001_ha->main_cfg_tbl_addr = base_addr =
591 pm8001_ha->io_mem[pcibar].memvirtaddr + offset;
592 pm8001_ha->general_stat_tbl_addr =
593 base_addr + pm8001_cr32(pm8001_ha, pcibar, offset + 0x18);
594 pm8001_ha->inbnd_q_tbl_addr =
595 base_addr + pm8001_cr32(pm8001_ha, pcibar, offset + 0x1C);
596 pm8001_ha->outbnd_q_tbl_addr =
597 base_addr + pm8001_cr32(pm8001_ha, pcibar, offset + 0x20);
598}
599
600/**
601 * pm8001_chip_init - the main init function that initialize whole PM8001 chip.
602 * @pm8001_ha: our hba card information
603 */
604static int __devinit pm8001_chip_init(struct pm8001_hba_info *pm8001_ha)
605{
606 /* check the firmware status */
607 if (-1 == check_fw_ready(pm8001_ha)) {
608 PM8001_FAIL_DBG(pm8001_ha,
609 pm8001_printk("Firmware is not ready!\n"));
610 return -EBUSY;
611 }
612
613 /* Initialize pci space address eg: mpi offset */
614 init_pci_device_addresses(pm8001_ha);
615 init_default_table_values(pm8001_ha);
616 read_main_config_table(pm8001_ha);
617 read_general_status_table(pm8001_ha);
618 read_inbnd_queue_table(pm8001_ha);
619 read_outbnd_queue_table(pm8001_ha);
620 /* update main config table ,inbound table and outbound table */
621 update_main_config_table(pm8001_ha);
622 update_inbnd_queue_table(pm8001_ha, 0);
623 update_outbnd_queue_table(pm8001_ha, 0);
624 mpi_set_phys_g3_with_ssc(pm8001_ha, 0);
625 mpi_set_open_retry_interval_reg(pm8001_ha, 7);
626 /* notify firmware update finished and check initialization status */
627 if (0 == mpi_init_check(pm8001_ha)) {
628 PM8001_INIT_DBG(pm8001_ha,
629 pm8001_printk("MPI initialize successful!\n"));
630 } else
631 return -EBUSY;
632 /*This register is a 16-bit timer with a resolution of 1us. This is the
633 timer used for interrupt delay/coalescing in the PCIe Application Layer.
634 Zero is not a valid value. A value of 1 in the register will cause the
635 interrupts to be normal. A value greater than 1 will cause coalescing
636 delays.*/
637 pm8001_cw32(pm8001_ha, 1, 0x0033c0, 0x1);
638 pm8001_cw32(pm8001_ha, 1, 0x0033c4, 0x0);
639 return 0;
640}
641
642static int mpi_uninit_check(struct pm8001_hba_info *pm8001_ha)
643{
644 u32 max_wait_count;
645 u32 value;
646 u32 gst_len_mpistate;
647 init_pci_device_addresses(pm8001_ha);
648 /* Write bit1=1 to Inbound DoorBell Register to tell the SPC FW the
649 table is stop */
650 pm8001_cw32(pm8001_ha, 0, MSGU_IBDB_SET, SPC_MSGU_CFG_TABLE_RESET);
651
652 /* wait until Inbound DoorBell Clear Register toggled */
653 max_wait_count = 1 * 1000 * 1000;/* 1 sec */
654 do {
655 udelay(1);
656 value = pm8001_cr32(pm8001_ha, 0, MSGU_IBDB_SET);
657 value &= SPC_MSGU_CFG_TABLE_RESET;
658 } while ((value != 0) && (--max_wait_count));
659
660 if (!max_wait_count) {
661 PM8001_FAIL_DBG(pm8001_ha,
662 pm8001_printk("TIMEOUT:IBDB value/=0x%x\n", value));
663 return -1;
664 }
665
666 /* check the MPI-State for termination in progress */
667 /* wait until Inbound DoorBell Clear Register toggled */
668 max_wait_count = 1 * 1000 * 1000; /* 1 sec */
669 do {
670 udelay(1);
671 gst_len_mpistate =
672 pm8001_mr32(pm8001_ha->general_stat_tbl_addr,
673 GST_GSTLEN_MPIS_OFFSET);
674 if (GST_MPI_STATE_UNINIT ==
675 (gst_len_mpistate & GST_MPI_STATE_MASK))
676 break;
677 } while (--max_wait_count);
678 if (!max_wait_count) {
679 PM8001_FAIL_DBG(pm8001_ha,
680 pm8001_printk(" TIME OUT MPI State = 0x%x\n",
681 gst_len_mpistate & GST_MPI_STATE_MASK));
682 return -1;
683 }
684 return 0;
685}
686
687/**
688 * soft_reset_ready_check - Function to check FW is ready for soft reset.
689 * @pm8001_ha: our hba card information
690 */
691static u32 soft_reset_ready_check(struct pm8001_hba_info *pm8001_ha)
692{
693 u32 regVal, regVal1, regVal2;
694 if (mpi_uninit_check(pm8001_ha) != 0) {
695 PM8001_FAIL_DBG(pm8001_ha,
696 pm8001_printk("MPI state is not ready\n"));
697 return -1;
698 }
699 /* read the scratch pad 2 register bit 2 */
700 regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2)
701 & SCRATCH_PAD2_FWRDY_RST;
702 if (regVal == SCRATCH_PAD2_FWRDY_RST) {
703 PM8001_INIT_DBG(pm8001_ha,
704 pm8001_printk("Firmware is ready for reset .\n"));
705 } else {
Mark Salyzynd95d0002012-01-17 09:18:57 -0500706 unsigned long flags;
707 /* Trigger NMI twice via RB6 */
708 spin_lock_irqsave(&pm8001_ha->lock, flags);
709 if (-1 == pm8001_bar4_shift(pm8001_ha, RB6_ACCESS_REG)) {
710 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +0800711 PM8001_FAIL_DBG(pm8001_ha,
712 pm8001_printk("Shift Bar4 to 0x%x failed\n",
713 RB6_ACCESS_REG));
714 return -1;
715 }
716 pm8001_cw32(pm8001_ha, 2, SPC_RB6_OFFSET,
717 RB6_MAGIC_NUMBER_RST);
718 pm8001_cw32(pm8001_ha, 2, SPC_RB6_OFFSET, RB6_MAGIC_NUMBER_RST);
719 /* wait for 100 ms */
720 mdelay(100);
721 regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2) &
722 SCRATCH_PAD2_FWRDY_RST;
723 if (regVal != SCRATCH_PAD2_FWRDY_RST) {
724 regVal1 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
725 regVal2 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2);
726 PM8001_FAIL_DBG(pm8001_ha,
727 pm8001_printk("TIMEOUT:MSGU_SCRATCH_PAD1"
728 "=0x%x, MSGU_SCRATCH_PAD2=0x%x\n",
729 regVal1, regVal2));
730 PM8001_FAIL_DBG(pm8001_ha,
731 pm8001_printk("SCRATCH_PAD0 value = 0x%x\n",
732 pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_0)));
733 PM8001_FAIL_DBG(pm8001_ha,
734 pm8001_printk("SCRATCH_PAD3 value = 0x%x\n",
735 pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_3)));
Mark Salyzynd95d0002012-01-17 09:18:57 -0500736 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +0800737 return -1;
738 }
Mark Salyzynd95d0002012-01-17 09:18:57 -0500739 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +0800740 }
741 return 0;
742}
743
744/**
745 * pm8001_chip_soft_rst - soft reset the PM8001 chip, so that the clear all
746 * the FW register status to the originated status.
747 * @pm8001_ha: our hba card information
748 * @signature: signature in host scratch pad0 register.
749 */
750static int
751pm8001_chip_soft_rst(struct pm8001_hba_info *pm8001_ha, u32 signature)
752{
753 u32 regVal, toggleVal;
754 u32 max_wait_count;
755 u32 regVal1, regVal2, regVal3;
Mark Salyzynd95d0002012-01-17 09:18:57 -0500756 unsigned long flags;
jack wangdbf9bfe2009-10-14 16:19:21 +0800757
758 /* step1: Check FW is ready for soft reset */
759 if (soft_reset_ready_check(pm8001_ha) != 0) {
760 PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("FW is not ready\n"));
761 return -1;
762 }
763
764 /* step 2: clear NMI status register on AAP1 and IOP, write the same
765 value to clear */
766 /* map 0x60000 to BAR4(0x20), BAR2(win) */
Mark Salyzynd95d0002012-01-17 09:18:57 -0500767 spin_lock_irqsave(&pm8001_ha->lock, flags);
768 if (-1 == pm8001_bar4_shift(pm8001_ha, MBIC_AAP1_ADDR_BASE)) {
769 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +0800770 PM8001_FAIL_DBG(pm8001_ha,
771 pm8001_printk("Shift Bar4 to 0x%x failed\n",
772 MBIC_AAP1_ADDR_BASE));
773 return -1;
774 }
775 regVal = pm8001_cr32(pm8001_ha, 2, MBIC_NMI_ENABLE_VPE0_IOP);
776 PM8001_INIT_DBG(pm8001_ha,
777 pm8001_printk("MBIC - NMI Enable VPE0 (IOP)= 0x%x\n", regVal));
778 pm8001_cw32(pm8001_ha, 2, MBIC_NMI_ENABLE_VPE0_IOP, 0x0);
779 /* map 0x70000 to BAR4(0x20), BAR2(win) */
Mark Salyzynd95d0002012-01-17 09:18:57 -0500780 if (-1 == pm8001_bar4_shift(pm8001_ha, MBIC_IOP_ADDR_BASE)) {
781 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +0800782 PM8001_FAIL_DBG(pm8001_ha,
783 pm8001_printk("Shift Bar4 to 0x%x failed\n",
784 MBIC_IOP_ADDR_BASE));
785 return -1;
786 }
787 regVal = pm8001_cr32(pm8001_ha, 2, MBIC_NMI_ENABLE_VPE0_AAP1);
788 PM8001_INIT_DBG(pm8001_ha,
789 pm8001_printk("MBIC - NMI Enable VPE0 (AAP1)= 0x%x\n", regVal));
790 pm8001_cw32(pm8001_ha, 2, MBIC_NMI_ENABLE_VPE0_AAP1, 0x0);
791
792 regVal = pm8001_cr32(pm8001_ha, 1, PCIE_EVENT_INTERRUPT_ENABLE);
793 PM8001_INIT_DBG(pm8001_ha,
794 pm8001_printk("PCIE -Event Interrupt Enable = 0x%x\n", regVal));
795 pm8001_cw32(pm8001_ha, 1, PCIE_EVENT_INTERRUPT_ENABLE, 0x0);
796
797 regVal = pm8001_cr32(pm8001_ha, 1, PCIE_EVENT_INTERRUPT);
798 PM8001_INIT_DBG(pm8001_ha,
799 pm8001_printk("PCIE - Event Interrupt = 0x%x\n", regVal));
800 pm8001_cw32(pm8001_ha, 1, PCIE_EVENT_INTERRUPT, regVal);
801
802 regVal = pm8001_cr32(pm8001_ha, 1, PCIE_ERROR_INTERRUPT_ENABLE);
803 PM8001_INIT_DBG(pm8001_ha,
804 pm8001_printk("PCIE -Error Interrupt Enable = 0x%x\n", regVal));
805 pm8001_cw32(pm8001_ha, 1, PCIE_ERROR_INTERRUPT_ENABLE, 0x0);
806
807 regVal = pm8001_cr32(pm8001_ha, 1, PCIE_ERROR_INTERRUPT);
808 PM8001_INIT_DBG(pm8001_ha,
809 pm8001_printk("PCIE - Error Interrupt = 0x%x\n", regVal));
810 pm8001_cw32(pm8001_ha, 1, PCIE_ERROR_INTERRUPT, regVal);
811
812 /* read the scratch pad 1 register bit 2 */
813 regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1)
814 & SCRATCH_PAD1_RST;
815 toggleVal = regVal ^ SCRATCH_PAD1_RST;
816
817 /* set signature in host scratch pad0 register to tell SPC that the
818 host performs the soft reset */
819 pm8001_cw32(pm8001_ha, 0, MSGU_HOST_SCRATCH_PAD_0, signature);
820
821 /* read required registers for confirmming */
822 /* map 0x0700000 to BAR4(0x20), BAR2(win) */
Mark Salyzynd95d0002012-01-17 09:18:57 -0500823 if (-1 == pm8001_bar4_shift(pm8001_ha, GSM_ADDR_BASE)) {
824 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +0800825 PM8001_FAIL_DBG(pm8001_ha,
826 pm8001_printk("Shift Bar4 to 0x%x failed\n",
827 GSM_ADDR_BASE));
828 return -1;
829 }
830 PM8001_INIT_DBG(pm8001_ha,
831 pm8001_printk("GSM 0x0(0x00007b88)-GSM Configuration and"
832 " Reset = 0x%x\n",
833 pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET)));
834
835 /* step 3: host read GSM Configuration and Reset register */
836 regVal = pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET);
837 /* Put those bits to low */
838 /* GSM XCBI offset = 0x70 0000
839 0x00 Bit 13 COM_SLV_SW_RSTB 1
840 0x00 Bit 12 QSSP_SW_RSTB 1
841 0x00 Bit 11 RAAE_SW_RSTB 1
842 0x00 Bit 9 RB_1_SW_RSTB 1
843 0x00 Bit 8 SM_SW_RSTB 1
844 */
845 regVal &= ~(0x00003b00);
846 /* host write GSM Configuration and Reset register */
847 pm8001_cw32(pm8001_ha, 2, GSM_CONFIG_RESET, regVal);
848 PM8001_INIT_DBG(pm8001_ha,
849 pm8001_printk("GSM 0x0 (0x00007b88 ==> 0x00004088) - GSM "
850 "Configuration and Reset is set to = 0x%x\n",
851 pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET)));
852
853 /* step 4: */
854 /* disable GSM - Read Address Parity Check */
855 regVal1 = pm8001_cr32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK);
856 PM8001_INIT_DBG(pm8001_ha,
857 pm8001_printk("GSM 0x700038 - Read Address Parity Check "
858 "Enable = 0x%x\n", regVal1));
859 pm8001_cw32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK, 0x0);
860 PM8001_INIT_DBG(pm8001_ha,
861 pm8001_printk("GSM 0x700038 - Read Address Parity Check Enable"
862 "is set to = 0x%x\n",
863 pm8001_cr32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK)));
864
865 /* disable GSM - Write Address Parity Check */
866 regVal2 = pm8001_cr32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK);
867 PM8001_INIT_DBG(pm8001_ha,
868 pm8001_printk("GSM 0x700040 - Write Address Parity Check"
869 " Enable = 0x%x\n", regVal2));
870 pm8001_cw32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK, 0x0);
871 PM8001_INIT_DBG(pm8001_ha,
872 pm8001_printk("GSM 0x700040 - Write Address Parity Check "
873 "Enable is set to = 0x%x\n",
874 pm8001_cr32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK)));
875
876 /* disable GSM - Write Data Parity Check */
877 regVal3 = pm8001_cr32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK);
878 PM8001_INIT_DBG(pm8001_ha,
879 pm8001_printk("GSM 0x300048 - Write Data Parity Check"
880 " Enable = 0x%x\n", regVal3));
881 pm8001_cw32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK, 0x0);
882 PM8001_INIT_DBG(pm8001_ha,
883 pm8001_printk("GSM 0x300048 - Write Data Parity Check Enable"
884 "is set to = 0x%x\n",
885 pm8001_cr32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK)));
886
887 /* step 5: delay 10 usec */
888 udelay(10);
889 /* step 5-b: set GPIO-0 output control to tristate anyway */
Mark Salyzynd95d0002012-01-17 09:18:57 -0500890 if (-1 == pm8001_bar4_shift(pm8001_ha, GPIO_ADDR_BASE)) {
891 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +0800892 PM8001_INIT_DBG(pm8001_ha,
893 pm8001_printk("Shift Bar4 to 0x%x failed\n",
894 GPIO_ADDR_BASE));
895 return -1;
896 }
897 regVal = pm8001_cr32(pm8001_ha, 2, GPIO_GPIO_0_0UTPUT_CTL_OFFSET);
898 PM8001_INIT_DBG(pm8001_ha,
899 pm8001_printk("GPIO Output Control Register:"
900 " = 0x%x\n", regVal));
901 /* set GPIO-0 output control to tri-state */
902 regVal &= 0xFFFFFFFC;
903 pm8001_cw32(pm8001_ha, 2, GPIO_GPIO_0_0UTPUT_CTL_OFFSET, regVal);
904
905 /* Step 6: Reset the IOP and AAP1 */
906 /* map 0x00000 to BAR4(0x20), BAR2(win) */
Mark Salyzynd95d0002012-01-17 09:18:57 -0500907 if (-1 == pm8001_bar4_shift(pm8001_ha, SPC_TOP_LEVEL_ADDR_BASE)) {
908 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +0800909 PM8001_FAIL_DBG(pm8001_ha,
910 pm8001_printk("SPC Shift Bar4 to 0x%x failed\n",
911 SPC_TOP_LEVEL_ADDR_BASE));
912 return -1;
913 }
914 regVal = pm8001_cr32(pm8001_ha, 2, SPC_REG_RESET);
915 PM8001_INIT_DBG(pm8001_ha,
916 pm8001_printk("Top Register before resetting IOP/AAP1"
917 ":= 0x%x\n", regVal));
918 regVal &= ~(SPC_REG_RESET_PCS_IOP_SS | SPC_REG_RESET_PCS_AAP1_SS);
919 pm8001_cw32(pm8001_ha, 2, SPC_REG_RESET, regVal);
920
921 /* step 7: Reset the BDMA/OSSP */
922 regVal = pm8001_cr32(pm8001_ha, 2, SPC_REG_RESET);
923 PM8001_INIT_DBG(pm8001_ha,
924 pm8001_printk("Top Register before resetting BDMA/OSSP"
925 ": = 0x%x\n", regVal));
926 regVal &= ~(SPC_REG_RESET_BDMA_CORE | SPC_REG_RESET_OSSP);
927 pm8001_cw32(pm8001_ha, 2, SPC_REG_RESET, regVal);
928
929 /* step 8: delay 10 usec */
930 udelay(10);
931
932 /* step 9: bring the BDMA and OSSP out of reset */
933 regVal = pm8001_cr32(pm8001_ha, 2, SPC_REG_RESET);
934 PM8001_INIT_DBG(pm8001_ha,
935 pm8001_printk("Top Register before bringing up BDMA/OSSP"
936 ":= 0x%x\n", regVal));
937 regVal |= (SPC_REG_RESET_BDMA_CORE | SPC_REG_RESET_OSSP);
938 pm8001_cw32(pm8001_ha, 2, SPC_REG_RESET, regVal);
939
940 /* step 10: delay 10 usec */
941 udelay(10);
942
943 /* step 11: reads and sets the GSM Configuration and Reset Register */
944 /* map 0x0700000 to BAR4(0x20), BAR2(win) */
Mark Salyzynd95d0002012-01-17 09:18:57 -0500945 if (-1 == pm8001_bar4_shift(pm8001_ha, GSM_ADDR_BASE)) {
946 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +0800947 PM8001_FAIL_DBG(pm8001_ha,
948 pm8001_printk("SPC Shift Bar4 to 0x%x failed\n",
949 GSM_ADDR_BASE));
950 return -1;
951 }
952 PM8001_INIT_DBG(pm8001_ha,
953 pm8001_printk("GSM 0x0 (0x00007b88)-GSM Configuration and "
954 "Reset = 0x%x\n", pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET)));
955 regVal = pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET);
956 /* Put those bits to high */
957 /* GSM XCBI offset = 0x70 0000
958 0x00 Bit 13 COM_SLV_SW_RSTB 1
959 0x00 Bit 12 QSSP_SW_RSTB 1
960 0x00 Bit 11 RAAE_SW_RSTB 1
961 0x00 Bit 9 RB_1_SW_RSTB 1
962 0x00 Bit 8 SM_SW_RSTB 1
963 */
964 regVal |= (GSM_CONFIG_RESET_VALUE);
965 pm8001_cw32(pm8001_ha, 2, GSM_CONFIG_RESET, regVal);
966 PM8001_INIT_DBG(pm8001_ha,
967 pm8001_printk("GSM (0x00004088 ==> 0x00007b88) - GSM"
968 " Configuration and Reset is set to = 0x%x\n",
969 pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET)));
970
971 /* step 12: Restore GSM - Read Address Parity Check */
972 regVal = pm8001_cr32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK);
973 /* just for debugging */
974 PM8001_INIT_DBG(pm8001_ha,
975 pm8001_printk("GSM 0x700038 - Read Address Parity Check Enable"
976 " = 0x%x\n", regVal));
977 pm8001_cw32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK, regVal1);
978 PM8001_INIT_DBG(pm8001_ha,
979 pm8001_printk("GSM 0x700038 - Read Address Parity"
980 " Check Enable is set to = 0x%x\n",
981 pm8001_cr32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK)));
982 /* Restore GSM - Write Address Parity Check */
983 regVal = pm8001_cr32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK);
984 pm8001_cw32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK, regVal2);
985 PM8001_INIT_DBG(pm8001_ha,
986 pm8001_printk("GSM 0x700040 - Write Address Parity Check"
987 " Enable is set to = 0x%x\n",
988 pm8001_cr32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK)));
989 /* Restore GSM - Write Data Parity Check */
990 regVal = pm8001_cr32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK);
991 pm8001_cw32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK, regVal3);
992 PM8001_INIT_DBG(pm8001_ha,
993 pm8001_printk("GSM 0x700048 - Write Data Parity Check Enable"
994 "is set to = 0x%x\n",
995 pm8001_cr32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK)));
996
997 /* step 13: bring the IOP and AAP1 out of reset */
998 /* map 0x00000 to BAR4(0x20), BAR2(win) */
Mark Salyzynd95d0002012-01-17 09:18:57 -0500999 if (-1 == pm8001_bar4_shift(pm8001_ha, SPC_TOP_LEVEL_ADDR_BASE)) {
1000 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +08001001 PM8001_FAIL_DBG(pm8001_ha,
1002 pm8001_printk("Shift Bar4 to 0x%x failed\n",
1003 SPC_TOP_LEVEL_ADDR_BASE));
1004 return -1;
1005 }
1006 regVal = pm8001_cr32(pm8001_ha, 2, SPC_REG_RESET);
1007 regVal |= (SPC_REG_RESET_PCS_IOP_SS | SPC_REG_RESET_PCS_AAP1_SS);
1008 pm8001_cw32(pm8001_ha, 2, SPC_REG_RESET, regVal);
1009
1010 /* step 14: delay 10 usec - Normal Mode */
1011 udelay(10);
1012 /* check Soft Reset Normal mode or Soft Reset HDA mode */
1013 if (signature == SPC_SOFT_RESET_SIGNATURE) {
1014 /* step 15 (Normal Mode): wait until scratch pad1 register
1015 bit 2 toggled */
1016 max_wait_count = 2 * 1000 * 1000;/* 2 sec */
1017 do {
1018 udelay(1);
1019 regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1) &
1020 SCRATCH_PAD1_RST;
1021 } while ((regVal != toggleVal) && (--max_wait_count));
1022
1023 if (!max_wait_count) {
1024 regVal = pm8001_cr32(pm8001_ha, 0,
1025 MSGU_SCRATCH_PAD_1);
1026 PM8001_FAIL_DBG(pm8001_ha,
1027 pm8001_printk("TIMEOUT : ToggleVal 0x%x,"
1028 "MSGU_SCRATCH_PAD1 = 0x%x\n",
1029 toggleVal, regVal));
1030 PM8001_FAIL_DBG(pm8001_ha,
1031 pm8001_printk("SCRATCH_PAD0 value = 0x%x\n",
1032 pm8001_cr32(pm8001_ha, 0,
1033 MSGU_SCRATCH_PAD_0)));
1034 PM8001_FAIL_DBG(pm8001_ha,
1035 pm8001_printk("SCRATCH_PAD2 value = 0x%x\n",
1036 pm8001_cr32(pm8001_ha, 0,
1037 MSGU_SCRATCH_PAD_2)));
1038 PM8001_FAIL_DBG(pm8001_ha,
1039 pm8001_printk("SCRATCH_PAD3 value = 0x%x\n",
1040 pm8001_cr32(pm8001_ha, 0,
1041 MSGU_SCRATCH_PAD_3)));
Mark Salyzynd95d0002012-01-17 09:18:57 -05001042 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +08001043 return -1;
1044 }
1045
1046 /* step 16 (Normal) - Clear ODMR and ODCR */
1047 pm8001_cw32(pm8001_ha, 0, MSGU_ODCR, ODCR_CLEAR_ALL);
1048 pm8001_cw32(pm8001_ha, 0, MSGU_ODMR, ODMR_CLEAR_ALL);
1049
1050 /* step 17 (Normal Mode): wait for the FW and IOP to get
1051 ready - 1 sec timeout */
1052 /* Wait for the SPC Configuration Table to be ready */
1053 if (check_fw_ready(pm8001_ha) == -1) {
1054 regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
1055 /* return error if MPI Configuration Table not ready */
1056 PM8001_INIT_DBG(pm8001_ha,
1057 pm8001_printk("FW not ready SCRATCH_PAD1"
1058 " = 0x%x\n", regVal));
1059 regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2);
1060 /* return error if MPI Configuration Table not ready */
1061 PM8001_INIT_DBG(pm8001_ha,
1062 pm8001_printk("FW not ready SCRATCH_PAD2"
1063 " = 0x%x\n", regVal));
1064 PM8001_INIT_DBG(pm8001_ha,
1065 pm8001_printk("SCRATCH_PAD0 value = 0x%x\n",
1066 pm8001_cr32(pm8001_ha, 0,
1067 MSGU_SCRATCH_PAD_0)));
1068 PM8001_INIT_DBG(pm8001_ha,
1069 pm8001_printk("SCRATCH_PAD3 value = 0x%x\n",
1070 pm8001_cr32(pm8001_ha, 0,
1071 MSGU_SCRATCH_PAD_3)));
Mark Salyzynd95d0002012-01-17 09:18:57 -05001072 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +08001073 return -1;
1074 }
1075 }
Mark Salyzynd95d0002012-01-17 09:18:57 -05001076 pm8001_bar4_shift(pm8001_ha, 0);
1077 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +08001078
1079 PM8001_INIT_DBG(pm8001_ha,
1080 pm8001_printk("SPC soft reset Complete\n"));
1081 return 0;
1082}
1083
1084static void pm8001_hw_chip_rst(struct pm8001_hba_info *pm8001_ha)
1085{
1086 u32 i;
1087 u32 regVal;
1088 PM8001_INIT_DBG(pm8001_ha,
1089 pm8001_printk("chip reset start\n"));
1090
1091 /* do SPC chip reset. */
1092 regVal = pm8001_cr32(pm8001_ha, 1, SPC_REG_RESET);
1093 regVal &= ~(SPC_REG_RESET_DEVICE);
1094 pm8001_cw32(pm8001_ha, 1, SPC_REG_RESET, regVal);
1095
1096 /* delay 10 usec */
1097 udelay(10);
1098
1099 /* bring chip reset out of reset */
1100 regVal = pm8001_cr32(pm8001_ha, 1, SPC_REG_RESET);
1101 regVal |= SPC_REG_RESET_DEVICE;
1102 pm8001_cw32(pm8001_ha, 1, SPC_REG_RESET, regVal);
1103
1104 /* delay 10 usec */
1105 udelay(10);
1106
1107 /* wait for 20 msec until the firmware gets reloaded */
1108 i = 20;
1109 do {
1110 mdelay(1);
1111 } while ((--i) != 0);
1112
1113 PM8001_INIT_DBG(pm8001_ha,
1114 pm8001_printk("chip reset finished\n"));
1115}
1116
1117/**
Uwe Kleine-König421f91d2010-06-11 12:17:00 +02001118 * pm8001_chip_iounmap - which maped when initialized.
jack wangdbf9bfe2009-10-14 16:19:21 +08001119 * @pm8001_ha: our hba card information
1120 */
1121static void pm8001_chip_iounmap(struct pm8001_hba_info *pm8001_ha)
1122{
1123 s8 bar, logical = 0;
1124 for (bar = 0; bar < 6; bar++) {
1125 /*
1126 ** logical BARs for SPC:
1127 ** bar 0 and 1 - logical BAR0
1128 ** bar 2 and 3 - logical BAR1
1129 ** bar4 - logical BAR2
1130 ** bar5 - logical BAR3
1131 ** Skip the appropriate assignments:
1132 */
1133 if ((bar == 1) || (bar == 3))
1134 continue;
1135 if (pm8001_ha->io_mem[logical].memvirtaddr) {
1136 iounmap(pm8001_ha->io_mem[logical].memvirtaddr);
1137 logical++;
1138 }
1139 }
1140}
1141
1142/**
1143 * pm8001_chip_interrupt_enable - enable PM8001 chip interrupt
1144 * @pm8001_ha: our hba card information
1145 */
1146static void
1147pm8001_chip_intx_interrupt_enable(struct pm8001_hba_info *pm8001_ha)
1148{
1149 pm8001_cw32(pm8001_ha, 0, MSGU_ODMR, ODMR_CLEAR_ALL);
1150 pm8001_cw32(pm8001_ha, 0, MSGU_ODCR, ODCR_CLEAR_ALL);
1151}
1152
1153 /**
1154 * pm8001_chip_intx_interrupt_disable- disable PM8001 chip interrupt
1155 * @pm8001_ha: our hba card information
1156 */
1157static void
1158pm8001_chip_intx_interrupt_disable(struct pm8001_hba_info *pm8001_ha)
1159{
1160 pm8001_cw32(pm8001_ha, 0, MSGU_ODMR, ODMR_MASK_ALL);
1161}
1162
1163/**
1164 * pm8001_chip_msix_interrupt_enable - enable PM8001 chip interrupt
1165 * @pm8001_ha: our hba card information
1166 */
1167static void
1168pm8001_chip_msix_interrupt_enable(struct pm8001_hba_info *pm8001_ha,
1169 u32 int_vec_idx)
1170{
1171 u32 msi_index;
1172 u32 value;
1173 msi_index = int_vec_idx * MSIX_TABLE_ELEMENT_SIZE;
1174 msi_index += MSIX_TABLE_BASE;
1175 pm8001_cw32(pm8001_ha, 0, msi_index, MSIX_INTERRUPT_ENABLE);
1176 value = (1 << int_vec_idx);
1177 pm8001_cw32(pm8001_ha, 0, MSGU_ODCR, value);
1178
1179}
1180
1181/**
1182 * pm8001_chip_msix_interrupt_disable - disable PM8001 chip interrupt
1183 * @pm8001_ha: our hba card information
1184 */
1185static void
1186pm8001_chip_msix_interrupt_disable(struct pm8001_hba_info *pm8001_ha,
1187 u32 int_vec_idx)
1188{
1189 u32 msi_index;
1190 msi_index = int_vec_idx * MSIX_TABLE_ELEMENT_SIZE;
1191 msi_index += MSIX_TABLE_BASE;
1192 pm8001_cw32(pm8001_ha, 0, msi_index, MSIX_INTERRUPT_DISABLE);
jack wangdbf9bfe2009-10-14 16:19:21 +08001193}
Mark Salyzynd95d0002012-01-17 09:18:57 -05001194
jack wangdbf9bfe2009-10-14 16:19:21 +08001195/**
1196 * pm8001_chip_interrupt_enable - enable PM8001 chip interrupt
1197 * @pm8001_ha: our hba card information
1198 */
1199static void
1200pm8001_chip_interrupt_enable(struct pm8001_hba_info *pm8001_ha)
1201{
1202#ifdef PM8001_USE_MSIX
1203 pm8001_chip_msix_interrupt_enable(pm8001_ha, 0);
1204 return;
1205#endif
1206 pm8001_chip_intx_interrupt_enable(pm8001_ha);
1207
1208}
1209
1210/**
1211 * pm8001_chip_intx_interrupt_disable- disable PM8001 chip interrupt
1212 * @pm8001_ha: our hba card information
1213 */
1214static void
1215pm8001_chip_interrupt_disable(struct pm8001_hba_info *pm8001_ha)
1216{
1217#ifdef PM8001_USE_MSIX
1218 pm8001_chip_msix_interrupt_disable(pm8001_ha, 0);
1219 return;
1220#endif
1221 pm8001_chip_intx_interrupt_disable(pm8001_ha);
1222
1223}
1224
1225/**
1226 * mpi_msg_free_get- get the free message buffer for transfer inbound queue.
1227 * @circularQ: the inbound queue we want to transfer to HBA.
1228 * @messageSize: the message size of this transfer, normally it is 64 bytes
1229 * @messagePtr: the pointer to message.
1230 */
jack_wang72d0baa2009-11-05 22:33:35 +08001231static int mpi_msg_free_get(struct inbound_queue_table *circularQ,
jack wangdbf9bfe2009-10-14 16:19:21 +08001232 u16 messageSize, void **messagePtr)
1233{
1234 u32 offset, consumer_index;
1235 struct mpi_msg_hdr *msgHeader;
1236 u8 bcCount = 1; /* only support single buffer */
1237
1238 /* Checks is the requested message size can be allocated in this queue*/
1239 if (messageSize > 64) {
1240 *messagePtr = NULL;
1241 return -1;
1242 }
1243
1244 /* Stores the new consumer index */
1245 consumer_index = pm8001_read_32(circularQ->ci_virt);
1246 circularQ->consumer_index = cpu_to_le32(consumer_index);
1247 if (((circularQ->producer_idx + bcCount) % 256) ==
1248 circularQ->consumer_index) {
1249 *messagePtr = NULL;
1250 return -1;
1251 }
1252 /* get memory IOMB buffer address */
1253 offset = circularQ->producer_idx * 64;
1254 /* increment to next bcCount element */
1255 circularQ->producer_idx = (circularQ->producer_idx + bcCount) % 256;
1256 /* Adds that distance to the base of the region virtual address plus
1257 the message header size*/
1258 msgHeader = (struct mpi_msg_hdr *)(circularQ->base_virt + offset);
1259 *messagePtr = ((void *)msgHeader) + sizeof(struct mpi_msg_hdr);
1260 return 0;
1261}
1262
1263/**
1264 * mpi_build_cmd- build the message queue for transfer, update the PI to FW
1265 * to tell the fw to get this message from IOMB.
1266 * @pm8001_ha: our hba card information
1267 * @circularQ: the inbound queue we want to transfer to HBA.
1268 * @opCode: the operation code represents commands which LLDD and fw recognized.
1269 * @payload: the command payload of each operation command.
1270 */
jack_wang72d0baa2009-11-05 22:33:35 +08001271static int mpi_build_cmd(struct pm8001_hba_info *pm8001_ha,
jack wangdbf9bfe2009-10-14 16:19:21 +08001272 struct inbound_queue_table *circularQ,
1273 u32 opCode, void *payload)
1274{
1275 u32 Header = 0, hpriority = 0, bc = 1, category = 0x02;
1276 u32 responseQueue = 0;
1277 void *pMessage;
1278
1279 if (mpi_msg_free_get(circularQ, 64, &pMessage) < 0) {
1280 PM8001_IO_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07001281 pm8001_printk("No free mpi buffer\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08001282 return -1;
1283 }
jack_wang72d0baa2009-11-05 22:33:35 +08001284 BUG_ON(!payload);
jack wangdbf9bfe2009-10-14 16:19:21 +08001285 /*Copy to the payload*/
1286 memcpy(pMessage, payload, (64 - sizeof(struct mpi_msg_hdr)));
1287
1288 /*Build the header*/
1289 Header = ((1 << 31) | (hpriority << 30) | ((bc & 0x1f) << 24)
1290 | ((responseQueue & 0x3F) << 16)
1291 | ((category & 0xF) << 12) | (opCode & 0xFFF));
1292
1293 pm8001_write_32((pMessage - 4), 0, cpu_to_le32(Header));
1294 /*Update the PI to the firmware*/
1295 pm8001_cw32(pm8001_ha, circularQ->pi_pci_bar,
1296 circularQ->pi_offset, circularQ->producer_idx);
1297 PM8001_IO_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07001298 pm8001_printk("after PI= %d CI= %d\n", circularQ->producer_idx,
jack wangdbf9bfe2009-10-14 16:19:21 +08001299 circularQ->consumer_index));
1300 return 0;
1301}
1302
jack_wang72d0baa2009-11-05 22:33:35 +08001303static u32 mpi_msg_free_set(struct pm8001_hba_info *pm8001_ha, void *pMsg,
jack wangdbf9bfe2009-10-14 16:19:21 +08001304 struct outbound_queue_table *circularQ, u8 bc)
1305{
1306 u32 producer_index;
jack_wang72d0baa2009-11-05 22:33:35 +08001307 struct mpi_msg_hdr *msgHeader;
1308 struct mpi_msg_hdr *pOutBoundMsgHeader;
1309
1310 msgHeader = (struct mpi_msg_hdr *)(pMsg - sizeof(struct mpi_msg_hdr));
1311 pOutBoundMsgHeader = (struct mpi_msg_hdr *)(circularQ->base_virt +
1312 circularQ->consumer_idx * 64);
1313 if (pOutBoundMsgHeader != msgHeader) {
1314 PM8001_FAIL_DBG(pm8001_ha,
1315 pm8001_printk("consumer_idx = %d msgHeader = %p\n",
1316 circularQ->consumer_idx, msgHeader));
1317
1318 /* Update the producer index from SPC */
1319 producer_index = pm8001_read_32(circularQ->pi_virt);
1320 circularQ->producer_index = cpu_to_le32(producer_index);
1321 PM8001_FAIL_DBG(pm8001_ha,
1322 pm8001_printk("consumer_idx = %d producer_index = %d"
1323 "msgHeader = %p\n", circularQ->consumer_idx,
1324 circularQ->producer_index, msgHeader));
1325 return 0;
1326 }
jack wangdbf9bfe2009-10-14 16:19:21 +08001327 /* free the circular queue buffer elements associated with the message*/
1328 circularQ->consumer_idx = (circularQ->consumer_idx + bc) % 256;
1329 /* update the CI of outbound queue */
1330 pm8001_cw32(pm8001_ha, circularQ->ci_pci_bar, circularQ->ci_offset,
1331 circularQ->consumer_idx);
1332 /* Update the producer index from SPC*/
1333 producer_index = pm8001_read_32(circularQ->pi_virt);
1334 circularQ->producer_index = cpu_to_le32(producer_index);
1335 PM8001_IO_DBG(pm8001_ha,
1336 pm8001_printk(" CI=%d PI=%d\n", circularQ->consumer_idx,
1337 circularQ->producer_index));
1338 return 0;
1339}
1340
1341/**
1342 * mpi_msg_consume- get the MPI message from outbound queue message table.
1343 * @pm8001_ha: our hba card information
1344 * @circularQ: the outbound queue table.
1345 * @messagePtr1: the message contents of this outbound message.
1346 * @pBC: the message size.
1347 */
1348static u32 mpi_msg_consume(struct pm8001_hba_info *pm8001_ha,
1349 struct outbound_queue_table *circularQ,
1350 void **messagePtr1, u8 *pBC)
1351{
1352 struct mpi_msg_hdr *msgHeader;
1353 __le32 msgHeader_tmp;
1354 u32 header_tmp;
1355 do {
1356 /* If there are not-yet-delivered messages ... */
1357 if (circularQ->producer_index != circularQ->consumer_idx) {
jack wangdbf9bfe2009-10-14 16:19:21 +08001358 /*Get the pointer to the circular queue buffer element*/
1359 msgHeader = (struct mpi_msg_hdr *)
1360 (circularQ->base_virt +
1361 circularQ->consumer_idx * 64);
1362 /* read header */
1363 header_tmp = pm8001_read_32(msgHeader);
1364 msgHeader_tmp = cpu_to_le32(header_tmp);
1365 if (0 != (msgHeader_tmp & 0x80000000)) {
1366 if (OPC_OUB_SKIP_ENTRY !=
1367 (msgHeader_tmp & 0xfff)) {
1368 *messagePtr1 =
1369 ((u8 *)msgHeader) +
1370 sizeof(struct mpi_msg_hdr);
1371 *pBC = (u8)((msgHeader_tmp >> 24) &
1372 0x1f);
1373 PM8001_IO_DBG(pm8001_ha,
jack_wang72d0baa2009-11-05 22:33:35 +08001374 pm8001_printk(": CI=%d PI=%d "
1375 "msgHeader=%x\n",
jack wangdbf9bfe2009-10-14 16:19:21 +08001376 circularQ->consumer_idx,
1377 circularQ->producer_index,
1378 msgHeader_tmp));
1379 return MPI_IO_STATUS_SUCCESS;
1380 } else {
jack wangdbf9bfe2009-10-14 16:19:21 +08001381 circularQ->consumer_idx =
1382 (circularQ->consumer_idx +
1383 ((msgHeader_tmp >> 24) & 0x1f))
1384 % 256;
jack_wang72d0baa2009-11-05 22:33:35 +08001385 msgHeader_tmp = 0;
1386 pm8001_write_32(msgHeader, 0, 0);
jack wangdbf9bfe2009-10-14 16:19:21 +08001387 /* update the CI of outbound queue */
1388 pm8001_cw32(pm8001_ha,
1389 circularQ->ci_pci_bar,
1390 circularQ->ci_offset,
1391 circularQ->consumer_idx);
jack wangdbf9bfe2009-10-14 16:19:21 +08001392 }
jack_wang72d0baa2009-11-05 22:33:35 +08001393 } else {
1394 circularQ->consumer_idx =
1395 (circularQ->consumer_idx +
1396 ((msgHeader_tmp >> 24) & 0x1f)) % 256;
1397 msgHeader_tmp = 0;
1398 pm8001_write_32(msgHeader, 0, 0);
1399 /* update the CI of outbound queue */
1400 pm8001_cw32(pm8001_ha, circularQ->ci_pci_bar,
1401 circularQ->ci_offset,
1402 circularQ->consumer_idx);
jack wangdbf9bfe2009-10-14 16:19:21 +08001403 return MPI_IO_STATUS_FAIL;
jack_wang72d0baa2009-11-05 22:33:35 +08001404 }
1405 } else {
1406 u32 producer_index;
1407 void *pi_virt = circularQ->pi_virt;
1408 /* Update the producer index from SPC */
1409 producer_index = pm8001_read_32(pi_virt);
1410 circularQ->producer_index = cpu_to_le32(producer_index);
jack wangdbf9bfe2009-10-14 16:19:21 +08001411 }
1412 } while (circularQ->producer_index != circularQ->consumer_idx);
1413 /* while we don't have any more not-yet-delivered message */
1414 /* report empty */
1415 return MPI_IO_STATUS_BUSY;
1416}
1417
Tejun Heo429305e2011-01-24 14:57:29 +01001418static void pm8001_work_fn(struct work_struct *work)
jack wangdbf9bfe2009-10-14 16:19:21 +08001419{
Tejun Heo429305e2011-01-24 14:57:29 +01001420 struct pm8001_work *pw = container_of(work, struct pm8001_work, work);
jack wangdbf9bfe2009-10-14 16:19:21 +08001421 struct pm8001_device *pm8001_dev;
Tejun Heo429305e2011-01-24 14:57:29 +01001422 struct domain_device *dev;
jack wangdbf9bfe2009-10-14 16:19:21 +08001423
Tejun Heo429305e2011-01-24 14:57:29 +01001424 switch (pw->handler) {
jack wangdbf9bfe2009-10-14 16:19:21 +08001425 case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
Tejun Heo429305e2011-01-24 14:57:29 +01001426 pm8001_dev = pw->data;
jack wangdbf9bfe2009-10-14 16:19:21 +08001427 dev = pm8001_dev->sas_device;
1428 pm8001_I_T_nexus_reset(dev);
1429 break;
1430 case IO_OPEN_CNX_ERROR_STP_RESOURCES_BUSY:
Tejun Heo429305e2011-01-24 14:57:29 +01001431 pm8001_dev = pw->data;
jack wangdbf9bfe2009-10-14 16:19:21 +08001432 dev = pm8001_dev->sas_device;
1433 pm8001_I_T_nexus_reset(dev);
1434 break;
1435 case IO_DS_IN_ERROR:
Tejun Heo429305e2011-01-24 14:57:29 +01001436 pm8001_dev = pw->data;
jack wangdbf9bfe2009-10-14 16:19:21 +08001437 dev = pm8001_dev->sas_device;
1438 pm8001_I_T_nexus_reset(dev);
1439 break;
1440 case IO_DS_NON_OPERATIONAL:
Tejun Heo429305e2011-01-24 14:57:29 +01001441 pm8001_dev = pw->data;
jack wangdbf9bfe2009-10-14 16:19:21 +08001442 dev = pm8001_dev->sas_device;
1443 pm8001_I_T_nexus_reset(dev);
1444 break;
1445 }
Tejun Heo429305e2011-01-24 14:57:29 +01001446 kfree(pw);
jack wangdbf9bfe2009-10-14 16:19:21 +08001447}
1448
1449static int pm8001_handle_event(struct pm8001_hba_info *pm8001_ha, void *data,
1450 int handler)
1451{
Tejun Heo429305e2011-01-24 14:57:29 +01001452 struct pm8001_work *pw;
jack wangdbf9bfe2009-10-14 16:19:21 +08001453 int ret = 0;
1454
Tejun Heo429305e2011-01-24 14:57:29 +01001455 pw = kmalloc(sizeof(struct pm8001_work), GFP_ATOMIC);
1456 if (pw) {
1457 pw->pm8001_ha = pm8001_ha;
1458 pw->data = data;
1459 pw->handler = handler;
1460 INIT_WORK(&pw->work, pm8001_work_fn);
1461 queue_work(pm8001_wq, &pw->work);
jack wangdbf9bfe2009-10-14 16:19:21 +08001462 } else
1463 ret = -ENOMEM;
1464
1465 return ret;
1466}
1467
1468/**
1469 * mpi_ssp_completion- process the event that FW response to the SSP request.
1470 * @pm8001_ha: our hba card information
1471 * @piomb: the message contents of this outbound message.
1472 *
1473 * When FW has completed a ssp request for example a IO request, after it has
1474 * filled the SG data with the data, it will trigger this event represent
1475 * that he has finished the job,please check the coresponding buffer.
1476 * So we will tell the caller who maybe waiting the result to tell upper layer
1477 * that the task has been finished.
1478 */
jack_wang72d0baa2009-11-05 22:33:35 +08001479static void
jack wangdbf9bfe2009-10-14 16:19:21 +08001480mpi_ssp_completion(struct pm8001_hba_info *pm8001_ha , void *piomb)
1481{
1482 struct sas_task *t;
1483 struct pm8001_ccb_info *ccb;
1484 unsigned long flags;
1485 u32 status;
1486 u32 param;
1487 u32 tag;
1488 struct ssp_completion_resp *psspPayload;
1489 struct task_status_struct *ts;
1490 struct ssp_response_iu *iu;
1491 struct pm8001_device *pm8001_dev;
1492 psspPayload = (struct ssp_completion_resp *)(piomb + 4);
1493 status = le32_to_cpu(psspPayload->status);
1494 tag = le32_to_cpu(psspPayload->tag);
1495 ccb = &pm8001_ha->ccb_info[tag];
1496 pm8001_dev = ccb->device;
1497 param = le32_to_cpu(psspPayload->param);
1498
jack wangdbf9bfe2009-10-14 16:19:21 +08001499 t = ccb->task;
1500
jack_wang72d0baa2009-11-05 22:33:35 +08001501 if (status && status != IO_UNDERFLOW)
jack wangdbf9bfe2009-10-14 16:19:21 +08001502 PM8001_FAIL_DBG(pm8001_ha,
1503 pm8001_printk("sas IO status 0x%x\n", status));
1504 if (unlikely(!t || !t->lldd_task || !t->dev))
jack_wang72d0baa2009-11-05 22:33:35 +08001505 return;
jack wangdbf9bfe2009-10-14 16:19:21 +08001506 ts = &t->task_status;
1507 switch (status) {
1508 case IO_SUCCESS:
1509 PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_SUCCESS"
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07001510 ",param = %d\n", param));
jack wangdbf9bfe2009-10-14 16:19:21 +08001511 if (param == 0) {
1512 ts->resp = SAS_TASK_COMPLETE;
James Bottomleydf64d3c2010-07-27 15:51:13 -05001513 ts->stat = SAM_STAT_GOOD;
jack wangdbf9bfe2009-10-14 16:19:21 +08001514 } else {
1515 ts->resp = SAS_TASK_COMPLETE;
1516 ts->stat = SAS_PROTO_RESPONSE;
1517 ts->residual = param;
1518 iu = &psspPayload->ssp_resp_iu;
1519 sas_ssp_task_response(pm8001_ha->dev, t, iu);
1520 }
1521 if (pm8001_dev)
1522 pm8001_dev->running_req--;
1523 break;
1524 case IO_ABORTED:
1525 PM8001_IO_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07001526 pm8001_printk("IO_ABORTED IOMB Tag\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08001527 ts->resp = SAS_TASK_COMPLETE;
1528 ts->stat = SAS_ABORTED_TASK;
1529 break;
1530 case IO_UNDERFLOW:
1531 /* SSP Completion with error */
1532 PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_UNDERFLOW"
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07001533 ",param = %d\n", param));
jack wangdbf9bfe2009-10-14 16:19:21 +08001534 ts->resp = SAS_TASK_COMPLETE;
1535 ts->stat = SAS_DATA_UNDERRUN;
1536 ts->residual = param;
1537 if (pm8001_dev)
1538 pm8001_dev->running_req--;
1539 break;
1540 case IO_NO_DEVICE:
1541 PM8001_IO_DBG(pm8001_ha,
1542 pm8001_printk("IO_NO_DEVICE\n"));
1543 ts->resp = SAS_TASK_UNDELIVERED;
1544 ts->stat = SAS_PHY_DOWN;
1545 break;
1546 case IO_XFER_ERROR_BREAK:
1547 PM8001_IO_DBG(pm8001_ha,
1548 pm8001_printk("IO_XFER_ERROR_BREAK\n"));
1549 ts->resp = SAS_TASK_COMPLETE;
1550 ts->stat = SAS_OPEN_REJECT;
1551 break;
1552 case IO_XFER_ERROR_PHY_NOT_READY:
1553 PM8001_IO_DBG(pm8001_ha,
1554 pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
1555 ts->resp = SAS_TASK_COMPLETE;
1556 ts->stat = SAS_OPEN_REJECT;
1557 ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
1558 break;
1559 case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
1560 PM8001_IO_DBG(pm8001_ha,
1561 pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED\n"));
1562 ts->resp = SAS_TASK_COMPLETE;
1563 ts->stat = SAS_OPEN_REJECT;
1564 ts->open_rej_reason = SAS_OREJ_EPROTO;
1565 break;
1566 case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
1567 PM8001_IO_DBG(pm8001_ha,
1568 pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
1569 ts->resp = SAS_TASK_COMPLETE;
1570 ts->stat = SAS_OPEN_REJECT;
1571 ts->open_rej_reason = SAS_OREJ_UNKNOWN;
1572 break;
1573 case IO_OPEN_CNX_ERROR_BREAK:
1574 PM8001_IO_DBG(pm8001_ha,
1575 pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
1576 ts->resp = SAS_TASK_COMPLETE;
1577 ts->stat = SAS_OPEN_REJECT;
jack_wang72d0baa2009-11-05 22:33:35 +08001578 ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
jack wangdbf9bfe2009-10-14 16:19:21 +08001579 break;
1580 case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
1581 PM8001_IO_DBG(pm8001_ha,
1582 pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
1583 ts->resp = SAS_TASK_COMPLETE;
1584 ts->stat = SAS_OPEN_REJECT;
1585 ts->open_rej_reason = SAS_OREJ_UNKNOWN;
1586 if (!t->uldd_task)
1587 pm8001_handle_event(pm8001_ha,
1588 pm8001_dev,
1589 IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
1590 break;
1591 case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
1592 PM8001_IO_DBG(pm8001_ha,
1593 pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
1594 ts->resp = SAS_TASK_COMPLETE;
1595 ts->stat = SAS_OPEN_REJECT;
1596 ts->open_rej_reason = SAS_OREJ_BAD_DEST;
1597 break;
1598 case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
1599 PM8001_IO_DBG(pm8001_ha,
1600 pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
1601 "NOT_SUPPORTED\n"));
1602 ts->resp = SAS_TASK_COMPLETE;
1603 ts->stat = SAS_OPEN_REJECT;
1604 ts->open_rej_reason = SAS_OREJ_CONN_RATE;
1605 break;
1606 case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
1607 PM8001_IO_DBG(pm8001_ha,
1608 pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
1609 ts->resp = SAS_TASK_UNDELIVERED;
1610 ts->stat = SAS_OPEN_REJECT;
1611 ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
1612 break;
1613 case IO_XFER_ERROR_NAK_RECEIVED:
1614 PM8001_IO_DBG(pm8001_ha,
1615 pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
1616 ts->resp = SAS_TASK_COMPLETE;
1617 ts->stat = SAS_OPEN_REJECT;
jack_wang72d0baa2009-11-05 22:33:35 +08001618 ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
jack wangdbf9bfe2009-10-14 16:19:21 +08001619 break;
1620 case IO_XFER_ERROR_ACK_NAK_TIMEOUT:
1621 PM8001_IO_DBG(pm8001_ha,
1622 pm8001_printk("IO_XFER_ERROR_ACK_NAK_TIMEOUT\n"));
1623 ts->resp = SAS_TASK_COMPLETE;
1624 ts->stat = SAS_NAK_R_ERR;
1625 break;
1626 case IO_XFER_ERROR_DMA:
1627 PM8001_IO_DBG(pm8001_ha,
1628 pm8001_printk("IO_XFER_ERROR_DMA\n"));
1629 ts->resp = SAS_TASK_COMPLETE;
1630 ts->stat = SAS_OPEN_REJECT;
1631 break;
1632 case IO_XFER_OPEN_RETRY_TIMEOUT:
1633 PM8001_IO_DBG(pm8001_ha,
1634 pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
1635 ts->resp = SAS_TASK_COMPLETE;
1636 ts->stat = SAS_OPEN_REJECT;
1637 ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
1638 break;
1639 case IO_XFER_ERROR_OFFSET_MISMATCH:
1640 PM8001_IO_DBG(pm8001_ha,
1641 pm8001_printk("IO_XFER_ERROR_OFFSET_MISMATCH\n"));
1642 ts->resp = SAS_TASK_COMPLETE;
1643 ts->stat = SAS_OPEN_REJECT;
1644 break;
1645 case IO_PORT_IN_RESET:
1646 PM8001_IO_DBG(pm8001_ha,
1647 pm8001_printk("IO_PORT_IN_RESET\n"));
1648 ts->resp = SAS_TASK_COMPLETE;
1649 ts->stat = SAS_OPEN_REJECT;
1650 break;
1651 case IO_DS_NON_OPERATIONAL:
1652 PM8001_IO_DBG(pm8001_ha,
1653 pm8001_printk("IO_DS_NON_OPERATIONAL\n"));
1654 ts->resp = SAS_TASK_COMPLETE;
1655 ts->stat = SAS_OPEN_REJECT;
1656 if (!t->uldd_task)
1657 pm8001_handle_event(pm8001_ha,
1658 pm8001_dev,
1659 IO_DS_NON_OPERATIONAL);
1660 break;
1661 case IO_DS_IN_RECOVERY:
1662 PM8001_IO_DBG(pm8001_ha,
1663 pm8001_printk("IO_DS_IN_RECOVERY\n"));
1664 ts->resp = SAS_TASK_COMPLETE;
1665 ts->stat = SAS_OPEN_REJECT;
1666 break;
1667 case IO_TM_TAG_NOT_FOUND:
1668 PM8001_IO_DBG(pm8001_ha,
1669 pm8001_printk("IO_TM_TAG_NOT_FOUND\n"));
1670 ts->resp = SAS_TASK_COMPLETE;
1671 ts->stat = SAS_OPEN_REJECT;
1672 break;
1673 case IO_SSP_EXT_IU_ZERO_LEN_ERROR:
1674 PM8001_IO_DBG(pm8001_ha,
1675 pm8001_printk("IO_SSP_EXT_IU_ZERO_LEN_ERROR\n"));
1676 ts->resp = SAS_TASK_COMPLETE;
1677 ts->stat = SAS_OPEN_REJECT;
1678 break;
1679 case IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY:
1680 PM8001_IO_DBG(pm8001_ha,
1681 pm8001_printk("IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY\n"));
1682 ts->resp = SAS_TASK_COMPLETE;
1683 ts->stat = SAS_OPEN_REJECT;
1684 ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07001685 break;
jack wangdbf9bfe2009-10-14 16:19:21 +08001686 default:
1687 PM8001_IO_DBG(pm8001_ha,
1688 pm8001_printk("Unknown status 0x%x\n", status));
1689 /* not allowed case. Therefore, return failed status */
1690 ts->resp = SAS_TASK_COMPLETE;
1691 ts->stat = SAS_OPEN_REJECT;
1692 break;
1693 }
1694 PM8001_IO_DBG(pm8001_ha,
jack_wang72d0baa2009-11-05 22:33:35 +08001695 pm8001_printk("scsi_status = %x \n ",
jack wangdbf9bfe2009-10-14 16:19:21 +08001696 psspPayload->ssp_resp_iu.status));
1697 spin_lock_irqsave(&t->task_state_lock, flags);
1698 t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
1699 t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
1700 t->task_state_flags |= SAS_TASK_STATE_DONE;
1701 if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
1702 spin_unlock_irqrestore(&t->task_state_lock, flags);
1703 PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("task 0x%p done with"
1704 " io_status 0x%x resp 0x%x "
1705 "stat 0x%x but aborted by upper layer!\n",
1706 t, status, ts->resp, ts->stat));
1707 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
1708 } else {
1709 spin_unlock_irqrestore(&t->task_state_lock, flags);
1710 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
1711 mb();/* in order to force CPU ordering */
1712 t->task_done(t);
1713 }
jack wangdbf9bfe2009-10-14 16:19:21 +08001714}
1715
1716/*See the comments for mpi_ssp_completion */
jack_wang72d0baa2009-11-05 22:33:35 +08001717static void mpi_ssp_event(struct pm8001_hba_info *pm8001_ha , void *piomb)
jack wangdbf9bfe2009-10-14 16:19:21 +08001718{
1719 struct sas_task *t;
1720 unsigned long flags;
1721 struct task_status_struct *ts;
1722 struct pm8001_ccb_info *ccb;
1723 struct pm8001_device *pm8001_dev;
1724 struct ssp_event_resp *psspPayload =
1725 (struct ssp_event_resp *)(piomb + 4);
1726 u32 event = le32_to_cpu(psspPayload->event);
1727 u32 tag = le32_to_cpu(psspPayload->tag);
1728 u32 port_id = le32_to_cpu(psspPayload->port_id);
1729 u32 dev_id = le32_to_cpu(psspPayload->device_id);
1730
1731 ccb = &pm8001_ha->ccb_info[tag];
1732 t = ccb->task;
1733 pm8001_dev = ccb->device;
1734 if (event)
1735 PM8001_FAIL_DBG(pm8001_ha,
1736 pm8001_printk("sas IO status 0x%x\n", event));
1737 if (unlikely(!t || !t->lldd_task || !t->dev))
jack_wang72d0baa2009-11-05 22:33:35 +08001738 return;
jack wangdbf9bfe2009-10-14 16:19:21 +08001739 ts = &t->task_status;
1740 PM8001_IO_DBG(pm8001_ha,
1741 pm8001_printk("port_id = %x,device_id = %x\n",
1742 port_id, dev_id));
1743 switch (event) {
1744 case IO_OVERFLOW:
1745 PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_UNDERFLOW\n");)
1746 ts->resp = SAS_TASK_COMPLETE;
1747 ts->stat = SAS_DATA_OVERRUN;
1748 ts->residual = 0;
1749 if (pm8001_dev)
1750 pm8001_dev->running_req--;
1751 break;
1752 case IO_XFER_ERROR_BREAK:
1753 PM8001_IO_DBG(pm8001_ha,
1754 pm8001_printk("IO_XFER_ERROR_BREAK\n"));
1755 ts->resp = SAS_TASK_COMPLETE;
1756 ts->stat = SAS_INTERRUPTED;
1757 break;
1758 case IO_XFER_ERROR_PHY_NOT_READY:
1759 PM8001_IO_DBG(pm8001_ha,
1760 pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
1761 ts->resp = SAS_TASK_COMPLETE;
1762 ts->stat = SAS_OPEN_REJECT;
1763 ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
1764 break;
1765 case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
1766 PM8001_IO_DBG(pm8001_ha,
1767 pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT"
1768 "_SUPPORTED\n"));
1769 ts->resp = SAS_TASK_COMPLETE;
1770 ts->stat = SAS_OPEN_REJECT;
1771 ts->open_rej_reason = SAS_OREJ_EPROTO;
1772 break;
1773 case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
1774 PM8001_IO_DBG(pm8001_ha,
1775 pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
1776 ts->resp = SAS_TASK_COMPLETE;
1777 ts->stat = SAS_OPEN_REJECT;
1778 ts->open_rej_reason = SAS_OREJ_UNKNOWN;
1779 break;
1780 case IO_OPEN_CNX_ERROR_BREAK:
1781 PM8001_IO_DBG(pm8001_ha,
1782 pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
1783 ts->resp = SAS_TASK_COMPLETE;
1784 ts->stat = SAS_OPEN_REJECT;
jack_wang72d0baa2009-11-05 22:33:35 +08001785 ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
jack wangdbf9bfe2009-10-14 16:19:21 +08001786 break;
1787 case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
1788 PM8001_IO_DBG(pm8001_ha,
1789 pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
1790 ts->resp = SAS_TASK_COMPLETE;
1791 ts->stat = SAS_OPEN_REJECT;
1792 ts->open_rej_reason = SAS_OREJ_UNKNOWN;
1793 if (!t->uldd_task)
1794 pm8001_handle_event(pm8001_ha,
1795 pm8001_dev,
1796 IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
1797 break;
1798 case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
1799 PM8001_IO_DBG(pm8001_ha,
1800 pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
1801 ts->resp = SAS_TASK_COMPLETE;
1802 ts->stat = SAS_OPEN_REJECT;
1803 ts->open_rej_reason = SAS_OREJ_BAD_DEST;
1804 break;
1805 case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
1806 PM8001_IO_DBG(pm8001_ha,
1807 pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
1808 "NOT_SUPPORTED\n"));
1809 ts->resp = SAS_TASK_COMPLETE;
1810 ts->stat = SAS_OPEN_REJECT;
1811 ts->open_rej_reason = SAS_OREJ_CONN_RATE;
1812 break;
1813 case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
1814 PM8001_IO_DBG(pm8001_ha,
1815 pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
1816 ts->resp = SAS_TASK_COMPLETE;
1817 ts->stat = SAS_OPEN_REJECT;
1818 ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
1819 break;
1820 case IO_XFER_ERROR_NAK_RECEIVED:
1821 PM8001_IO_DBG(pm8001_ha,
1822 pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
1823 ts->resp = SAS_TASK_COMPLETE;
1824 ts->stat = SAS_OPEN_REJECT;
jack_wang72d0baa2009-11-05 22:33:35 +08001825 ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
jack wangdbf9bfe2009-10-14 16:19:21 +08001826 break;
1827 case IO_XFER_ERROR_ACK_NAK_TIMEOUT:
1828 PM8001_IO_DBG(pm8001_ha,
1829 pm8001_printk("IO_XFER_ERROR_ACK_NAK_TIMEOUT\n"));
1830 ts->resp = SAS_TASK_COMPLETE;
1831 ts->stat = SAS_NAK_R_ERR;
1832 break;
1833 case IO_XFER_OPEN_RETRY_TIMEOUT:
1834 PM8001_IO_DBG(pm8001_ha,
1835 pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
1836 ts->resp = SAS_TASK_COMPLETE;
1837 ts->stat = SAS_OPEN_REJECT;
1838 ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
1839 break;
1840 case IO_XFER_ERROR_UNEXPECTED_PHASE:
1841 PM8001_IO_DBG(pm8001_ha,
1842 pm8001_printk("IO_XFER_ERROR_UNEXPECTED_PHASE\n"));
1843 ts->resp = SAS_TASK_COMPLETE;
1844 ts->stat = SAS_DATA_OVERRUN;
1845 break;
1846 case IO_XFER_ERROR_XFER_RDY_OVERRUN:
1847 PM8001_IO_DBG(pm8001_ha,
1848 pm8001_printk("IO_XFER_ERROR_XFER_RDY_OVERRUN\n"));
1849 ts->resp = SAS_TASK_COMPLETE;
1850 ts->stat = SAS_DATA_OVERRUN;
1851 break;
1852 case IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED:
1853 PM8001_IO_DBG(pm8001_ha,
1854 pm8001_printk("IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED\n"));
1855 ts->resp = SAS_TASK_COMPLETE;
1856 ts->stat = SAS_DATA_OVERRUN;
1857 break;
1858 case IO_XFER_ERROR_CMD_ISSUE_ACK_NAK_TIMEOUT:
1859 PM8001_IO_DBG(pm8001_ha,
1860 pm8001_printk("IO_XFER_ERROR_CMD_ISSUE_ACK_NAK_TIMEOUT\n"));
1861 ts->resp = SAS_TASK_COMPLETE;
1862 ts->stat = SAS_DATA_OVERRUN;
1863 break;
1864 case IO_XFER_ERROR_OFFSET_MISMATCH:
1865 PM8001_IO_DBG(pm8001_ha,
1866 pm8001_printk("IO_XFER_ERROR_OFFSET_MISMATCH\n"));
1867 ts->resp = SAS_TASK_COMPLETE;
1868 ts->stat = SAS_DATA_OVERRUN;
1869 break;
1870 case IO_XFER_ERROR_XFER_ZERO_DATA_LEN:
1871 PM8001_IO_DBG(pm8001_ha,
1872 pm8001_printk("IO_XFER_ERROR_XFER_ZERO_DATA_LEN\n"));
1873 ts->resp = SAS_TASK_COMPLETE;
1874 ts->stat = SAS_DATA_OVERRUN;
1875 break;
1876 case IO_XFER_CMD_FRAME_ISSUED:
1877 PM8001_IO_DBG(pm8001_ha,
1878 pm8001_printk(" IO_XFER_CMD_FRAME_ISSUED\n"));
jack_wang72d0baa2009-11-05 22:33:35 +08001879 return;
jack wangdbf9bfe2009-10-14 16:19:21 +08001880 default:
1881 PM8001_IO_DBG(pm8001_ha,
1882 pm8001_printk("Unknown status 0x%x\n", event));
1883 /* not allowed case. Therefore, return failed status */
1884 ts->resp = SAS_TASK_COMPLETE;
1885 ts->stat = SAS_DATA_OVERRUN;
1886 break;
1887 }
1888 spin_lock_irqsave(&t->task_state_lock, flags);
1889 t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
1890 t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
1891 t->task_state_flags |= SAS_TASK_STATE_DONE;
1892 if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
1893 spin_unlock_irqrestore(&t->task_state_lock, flags);
1894 PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("task 0x%p done with"
1895 " event 0x%x resp 0x%x "
1896 "stat 0x%x but aborted by upper layer!\n",
1897 t, event, ts->resp, ts->stat));
1898 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
1899 } else {
1900 spin_unlock_irqrestore(&t->task_state_lock, flags);
1901 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
1902 mb();/* in order to force CPU ordering */
1903 t->task_done(t);
1904 }
jack wangdbf9bfe2009-10-14 16:19:21 +08001905}
1906
1907/*See the comments for mpi_ssp_completion */
jack_wang72d0baa2009-11-05 22:33:35 +08001908static void
jack wangdbf9bfe2009-10-14 16:19:21 +08001909mpi_sata_completion(struct pm8001_hba_info *pm8001_ha, void *piomb)
1910{
1911 struct sas_task *t;
1912 struct pm8001_ccb_info *ccb;
jack wang9e79e122009-12-07 17:22:36 +08001913 unsigned long flags = 0;
jack wangdbf9bfe2009-10-14 16:19:21 +08001914 u32 param;
1915 u32 status;
1916 u32 tag;
1917 struct sata_completion_resp *psataPayload;
1918 struct task_status_struct *ts;
1919 struct ata_task_resp *resp ;
1920 u32 *sata_resp;
1921 struct pm8001_device *pm8001_dev;
1922
1923 psataPayload = (struct sata_completion_resp *)(piomb + 4);
1924 status = le32_to_cpu(psataPayload->status);
1925 tag = le32_to_cpu(psataPayload->tag);
1926
1927 ccb = &pm8001_ha->ccb_info[tag];
1928 param = le32_to_cpu(psataPayload->param);
1929 t = ccb->task;
1930 ts = &t->task_status;
1931 pm8001_dev = ccb->device;
1932 if (status)
1933 PM8001_FAIL_DBG(pm8001_ha,
1934 pm8001_printk("sata IO status 0x%x\n", status));
1935 if (unlikely(!t || !t->lldd_task || !t->dev))
jack_wang72d0baa2009-11-05 22:33:35 +08001936 return;
jack wangdbf9bfe2009-10-14 16:19:21 +08001937
1938 switch (status) {
1939 case IO_SUCCESS:
1940 PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_SUCCESS\n"));
1941 if (param == 0) {
1942 ts->resp = SAS_TASK_COMPLETE;
James Bottomleydf64d3c2010-07-27 15:51:13 -05001943 ts->stat = SAM_STAT_GOOD;
jack wangdbf9bfe2009-10-14 16:19:21 +08001944 } else {
1945 u8 len;
1946 ts->resp = SAS_TASK_COMPLETE;
1947 ts->stat = SAS_PROTO_RESPONSE;
1948 ts->residual = param;
1949 PM8001_IO_DBG(pm8001_ha,
1950 pm8001_printk("SAS_PROTO_RESPONSE len = %d\n",
1951 param));
1952 sata_resp = &psataPayload->sata_resp[0];
1953 resp = (struct ata_task_resp *)ts->buf;
1954 if (t->ata_task.dma_xfer == 0 &&
1955 t->data_dir == PCI_DMA_FROMDEVICE) {
1956 len = sizeof(struct pio_setup_fis);
1957 PM8001_IO_DBG(pm8001_ha,
1958 pm8001_printk("PIO read len = %d\n", len));
1959 } else if (t->ata_task.use_ncq) {
1960 len = sizeof(struct set_dev_bits_fis);
1961 PM8001_IO_DBG(pm8001_ha,
1962 pm8001_printk("FPDMA len = %d\n", len));
1963 } else {
1964 len = sizeof(struct dev_to_host_fis);
1965 PM8001_IO_DBG(pm8001_ha,
1966 pm8001_printk("other len = %d\n", len));
1967 }
1968 if (SAS_STATUS_BUF_SIZE >= sizeof(*resp)) {
1969 resp->frame_len = len;
1970 memcpy(&resp->ending_fis[0], sata_resp, len);
1971 ts->buf_valid_size = sizeof(*resp);
1972 } else
1973 PM8001_IO_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07001974 pm8001_printk("response to large\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08001975 }
1976 if (pm8001_dev)
1977 pm8001_dev->running_req--;
1978 break;
1979 case IO_ABORTED:
1980 PM8001_IO_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07001981 pm8001_printk("IO_ABORTED IOMB Tag\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08001982 ts->resp = SAS_TASK_COMPLETE;
1983 ts->stat = SAS_ABORTED_TASK;
1984 if (pm8001_dev)
1985 pm8001_dev->running_req--;
1986 break;
1987 /* following cases are to do cases */
1988 case IO_UNDERFLOW:
1989 /* SATA Completion with error */
1990 PM8001_IO_DBG(pm8001_ha,
1991 pm8001_printk("IO_UNDERFLOW param = %d\n", param));
1992 ts->resp = SAS_TASK_COMPLETE;
1993 ts->stat = SAS_DATA_UNDERRUN;
1994 ts->residual = param;
1995 if (pm8001_dev)
1996 pm8001_dev->running_req--;
1997 break;
1998 case IO_NO_DEVICE:
1999 PM8001_IO_DBG(pm8001_ha,
2000 pm8001_printk("IO_NO_DEVICE\n"));
2001 ts->resp = SAS_TASK_UNDELIVERED;
2002 ts->stat = SAS_PHY_DOWN;
2003 break;
2004 case IO_XFER_ERROR_BREAK:
2005 PM8001_IO_DBG(pm8001_ha,
2006 pm8001_printk("IO_XFER_ERROR_BREAK\n"));
2007 ts->resp = SAS_TASK_COMPLETE;
2008 ts->stat = SAS_INTERRUPTED;
2009 break;
2010 case IO_XFER_ERROR_PHY_NOT_READY:
2011 PM8001_IO_DBG(pm8001_ha,
2012 pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
2013 ts->resp = SAS_TASK_COMPLETE;
2014 ts->stat = SAS_OPEN_REJECT;
2015 ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
2016 break;
2017 case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
2018 PM8001_IO_DBG(pm8001_ha,
2019 pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT"
2020 "_SUPPORTED\n"));
2021 ts->resp = SAS_TASK_COMPLETE;
2022 ts->stat = SAS_OPEN_REJECT;
2023 ts->open_rej_reason = SAS_OREJ_EPROTO;
2024 break;
2025 case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
2026 PM8001_IO_DBG(pm8001_ha,
2027 pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
2028 ts->resp = SAS_TASK_COMPLETE;
2029 ts->stat = SAS_OPEN_REJECT;
2030 ts->open_rej_reason = SAS_OREJ_UNKNOWN;
2031 break;
2032 case IO_OPEN_CNX_ERROR_BREAK:
2033 PM8001_IO_DBG(pm8001_ha,
2034 pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
2035 ts->resp = SAS_TASK_COMPLETE;
2036 ts->stat = SAS_OPEN_REJECT;
2037 ts->open_rej_reason = SAS_OREJ_RSVD_CONT0;
2038 break;
2039 case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
2040 PM8001_IO_DBG(pm8001_ha,
2041 pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
2042 ts->resp = SAS_TASK_COMPLETE;
2043 ts->stat = SAS_DEV_NO_RESPONSE;
2044 if (!t->uldd_task) {
2045 pm8001_handle_event(pm8001_ha,
2046 pm8001_dev,
2047 IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
2048 ts->resp = SAS_TASK_UNDELIVERED;
2049 ts->stat = SAS_QUEUE_FULL;
2050 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
2051 mb();/*in order to force CPU ordering*/
jack wang9e79e122009-12-07 17:22:36 +08002052 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +08002053 t->task_done(t);
jack wang9e79e122009-12-07 17:22:36 +08002054 spin_lock_irqsave(&pm8001_ha->lock, flags);
jack_wang72d0baa2009-11-05 22:33:35 +08002055 return;
jack wangdbf9bfe2009-10-14 16:19:21 +08002056 }
2057 break;
2058 case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
2059 PM8001_IO_DBG(pm8001_ha,
2060 pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
2061 ts->resp = SAS_TASK_UNDELIVERED;
2062 ts->stat = SAS_OPEN_REJECT;
2063 ts->open_rej_reason = SAS_OREJ_BAD_DEST;
2064 if (!t->uldd_task) {
2065 pm8001_handle_event(pm8001_ha,
2066 pm8001_dev,
2067 IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
2068 ts->resp = SAS_TASK_UNDELIVERED;
2069 ts->stat = SAS_QUEUE_FULL;
2070 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
2071 mb();/*ditto*/
jack wang9e79e122009-12-07 17:22:36 +08002072 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +08002073 t->task_done(t);
jack wang9e79e122009-12-07 17:22:36 +08002074 spin_lock_irqsave(&pm8001_ha->lock, flags);
jack_wang72d0baa2009-11-05 22:33:35 +08002075 return;
jack wangdbf9bfe2009-10-14 16:19:21 +08002076 }
2077 break;
2078 case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
2079 PM8001_IO_DBG(pm8001_ha,
2080 pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
2081 "NOT_SUPPORTED\n"));
2082 ts->resp = SAS_TASK_COMPLETE;
2083 ts->stat = SAS_OPEN_REJECT;
2084 ts->open_rej_reason = SAS_OREJ_CONN_RATE;
2085 break;
2086 case IO_OPEN_CNX_ERROR_STP_RESOURCES_BUSY:
2087 PM8001_IO_DBG(pm8001_ha,
2088 pm8001_printk("IO_OPEN_CNX_ERROR_STP_RESOURCES"
2089 "_BUSY\n"));
2090 ts->resp = SAS_TASK_COMPLETE;
2091 ts->stat = SAS_DEV_NO_RESPONSE;
2092 if (!t->uldd_task) {
2093 pm8001_handle_event(pm8001_ha,
2094 pm8001_dev,
2095 IO_OPEN_CNX_ERROR_STP_RESOURCES_BUSY);
2096 ts->resp = SAS_TASK_UNDELIVERED;
2097 ts->stat = SAS_QUEUE_FULL;
2098 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
2099 mb();/* ditto*/
jack wang9e79e122009-12-07 17:22:36 +08002100 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +08002101 t->task_done(t);
jack wang9e79e122009-12-07 17:22:36 +08002102 spin_lock_irqsave(&pm8001_ha->lock, flags);
jack_wang72d0baa2009-11-05 22:33:35 +08002103 return;
jack wangdbf9bfe2009-10-14 16:19:21 +08002104 }
2105 break;
2106 case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
2107 PM8001_IO_DBG(pm8001_ha,
2108 pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
2109 ts->resp = SAS_TASK_COMPLETE;
2110 ts->stat = SAS_OPEN_REJECT;
2111 ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
2112 break;
2113 case IO_XFER_ERROR_NAK_RECEIVED:
2114 PM8001_IO_DBG(pm8001_ha,
2115 pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
2116 ts->resp = SAS_TASK_COMPLETE;
2117 ts->stat = SAS_NAK_R_ERR;
2118 break;
2119 case IO_XFER_ERROR_ACK_NAK_TIMEOUT:
2120 PM8001_IO_DBG(pm8001_ha,
2121 pm8001_printk("IO_XFER_ERROR_ACK_NAK_TIMEOUT\n"));
2122 ts->resp = SAS_TASK_COMPLETE;
2123 ts->stat = SAS_NAK_R_ERR;
2124 break;
2125 case IO_XFER_ERROR_DMA:
2126 PM8001_IO_DBG(pm8001_ha,
2127 pm8001_printk("IO_XFER_ERROR_DMA\n"));
2128 ts->resp = SAS_TASK_COMPLETE;
2129 ts->stat = SAS_ABORTED_TASK;
2130 break;
2131 case IO_XFER_ERROR_SATA_LINK_TIMEOUT:
2132 PM8001_IO_DBG(pm8001_ha,
2133 pm8001_printk("IO_XFER_ERROR_SATA_LINK_TIMEOUT\n"));
2134 ts->resp = SAS_TASK_UNDELIVERED;
2135 ts->stat = SAS_DEV_NO_RESPONSE;
2136 break;
2137 case IO_XFER_ERROR_REJECTED_NCQ_MODE:
2138 PM8001_IO_DBG(pm8001_ha,
2139 pm8001_printk("IO_XFER_ERROR_REJECTED_NCQ_MODE\n"));
2140 ts->resp = SAS_TASK_COMPLETE;
2141 ts->stat = SAS_DATA_UNDERRUN;
2142 break;
2143 case IO_XFER_OPEN_RETRY_TIMEOUT:
2144 PM8001_IO_DBG(pm8001_ha,
2145 pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
2146 ts->resp = SAS_TASK_COMPLETE;
2147 ts->stat = SAS_OPEN_TO;
2148 break;
2149 case IO_PORT_IN_RESET:
2150 PM8001_IO_DBG(pm8001_ha,
2151 pm8001_printk("IO_PORT_IN_RESET\n"));
2152 ts->resp = SAS_TASK_COMPLETE;
2153 ts->stat = SAS_DEV_NO_RESPONSE;
2154 break;
2155 case IO_DS_NON_OPERATIONAL:
2156 PM8001_IO_DBG(pm8001_ha,
2157 pm8001_printk("IO_DS_NON_OPERATIONAL\n"));
2158 ts->resp = SAS_TASK_COMPLETE;
2159 ts->stat = SAS_DEV_NO_RESPONSE;
2160 if (!t->uldd_task) {
2161 pm8001_handle_event(pm8001_ha, pm8001_dev,
2162 IO_DS_NON_OPERATIONAL);
2163 ts->resp = SAS_TASK_UNDELIVERED;
2164 ts->stat = SAS_QUEUE_FULL;
2165 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
2166 mb();/*ditto*/
jack wang9e79e122009-12-07 17:22:36 +08002167 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +08002168 t->task_done(t);
jack wang9e79e122009-12-07 17:22:36 +08002169 spin_lock_irqsave(&pm8001_ha->lock, flags);
jack_wang72d0baa2009-11-05 22:33:35 +08002170 return;
jack wangdbf9bfe2009-10-14 16:19:21 +08002171 }
2172 break;
2173 case IO_DS_IN_RECOVERY:
2174 PM8001_IO_DBG(pm8001_ha,
2175 pm8001_printk(" IO_DS_IN_RECOVERY\n"));
2176 ts->resp = SAS_TASK_COMPLETE;
2177 ts->stat = SAS_DEV_NO_RESPONSE;
2178 break;
2179 case IO_DS_IN_ERROR:
2180 PM8001_IO_DBG(pm8001_ha,
2181 pm8001_printk("IO_DS_IN_ERROR\n"));
2182 ts->resp = SAS_TASK_COMPLETE;
2183 ts->stat = SAS_DEV_NO_RESPONSE;
2184 if (!t->uldd_task) {
2185 pm8001_handle_event(pm8001_ha, pm8001_dev,
2186 IO_DS_IN_ERROR);
2187 ts->resp = SAS_TASK_UNDELIVERED;
2188 ts->stat = SAS_QUEUE_FULL;
2189 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
2190 mb();/*ditto*/
jack wang9e79e122009-12-07 17:22:36 +08002191 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +08002192 t->task_done(t);
jack wang9e79e122009-12-07 17:22:36 +08002193 spin_lock_irqsave(&pm8001_ha->lock, flags);
jack_wang72d0baa2009-11-05 22:33:35 +08002194 return;
jack wangdbf9bfe2009-10-14 16:19:21 +08002195 }
2196 break;
2197 case IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY:
2198 PM8001_IO_DBG(pm8001_ha,
2199 pm8001_printk("IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY\n"));
2200 ts->resp = SAS_TASK_COMPLETE;
2201 ts->stat = SAS_OPEN_REJECT;
2202 ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
2203 default:
2204 PM8001_IO_DBG(pm8001_ha,
2205 pm8001_printk("Unknown status 0x%x\n", status));
2206 /* not allowed case. Therefore, return failed status */
2207 ts->resp = SAS_TASK_COMPLETE;
2208 ts->stat = SAS_DEV_NO_RESPONSE;
2209 break;
2210 }
2211 spin_lock_irqsave(&t->task_state_lock, flags);
2212 t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
2213 t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
2214 t->task_state_flags |= SAS_TASK_STATE_DONE;
2215 if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
2216 spin_unlock_irqrestore(&t->task_state_lock, flags);
2217 PM8001_FAIL_DBG(pm8001_ha,
2218 pm8001_printk("task 0x%p done with io_status 0x%x"
2219 " resp 0x%x stat 0x%x but aborted by upper layer!\n",
2220 t, status, ts->resp, ts->stat));
2221 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
jack wang9e79e122009-12-07 17:22:36 +08002222 } else if (t->uldd_task) {
jack wangdbf9bfe2009-10-14 16:19:21 +08002223 spin_unlock_irqrestore(&t->task_state_lock, flags);
2224 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
2225 mb();/* ditto */
jack wang9e79e122009-12-07 17:22:36 +08002226 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +08002227 t->task_done(t);
jack wang9e79e122009-12-07 17:22:36 +08002228 spin_lock_irqsave(&pm8001_ha->lock, flags);
2229 } else if (!t->uldd_task) {
2230 spin_unlock_irqrestore(&t->task_state_lock, flags);
2231 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
2232 mb();/*ditto*/
2233 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
2234 t->task_done(t);
2235 spin_lock_irqsave(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +08002236 }
jack wangdbf9bfe2009-10-14 16:19:21 +08002237}
2238
2239/*See the comments for mpi_ssp_completion */
jack_wang72d0baa2009-11-05 22:33:35 +08002240static void mpi_sata_event(struct pm8001_hba_info *pm8001_ha , void *piomb)
jack wangdbf9bfe2009-10-14 16:19:21 +08002241{
2242 struct sas_task *t;
jack wang9e79e122009-12-07 17:22:36 +08002243 unsigned long flags = 0;
jack wangdbf9bfe2009-10-14 16:19:21 +08002244 struct task_status_struct *ts;
2245 struct pm8001_ccb_info *ccb;
2246 struct pm8001_device *pm8001_dev;
2247 struct sata_event_resp *psataPayload =
2248 (struct sata_event_resp *)(piomb + 4);
2249 u32 event = le32_to_cpu(psataPayload->event);
2250 u32 tag = le32_to_cpu(psataPayload->tag);
2251 u32 port_id = le32_to_cpu(psataPayload->port_id);
2252 u32 dev_id = le32_to_cpu(psataPayload->device_id);
2253
2254 ccb = &pm8001_ha->ccb_info[tag];
2255 t = ccb->task;
2256 pm8001_dev = ccb->device;
2257 if (event)
2258 PM8001_FAIL_DBG(pm8001_ha,
2259 pm8001_printk("sata IO status 0x%x\n", event));
2260 if (unlikely(!t || !t->lldd_task || !t->dev))
jack_wang72d0baa2009-11-05 22:33:35 +08002261 return;
jack wangdbf9bfe2009-10-14 16:19:21 +08002262 ts = &t->task_status;
2263 PM8001_IO_DBG(pm8001_ha,
2264 pm8001_printk("port_id = %x,device_id = %x\n",
2265 port_id, dev_id));
2266 switch (event) {
2267 case IO_OVERFLOW:
2268 PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_UNDERFLOW\n"));
2269 ts->resp = SAS_TASK_COMPLETE;
2270 ts->stat = SAS_DATA_OVERRUN;
2271 ts->residual = 0;
2272 if (pm8001_dev)
2273 pm8001_dev->running_req--;
2274 break;
2275 case IO_XFER_ERROR_BREAK:
2276 PM8001_IO_DBG(pm8001_ha,
2277 pm8001_printk("IO_XFER_ERROR_BREAK\n"));
2278 ts->resp = SAS_TASK_COMPLETE;
2279 ts->stat = SAS_INTERRUPTED;
2280 break;
2281 case IO_XFER_ERROR_PHY_NOT_READY:
2282 PM8001_IO_DBG(pm8001_ha,
2283 pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
2284 ts->resp = SAS_TASK_COMPLETE;
2285 ts->stat = SAS_OPEN_REJECT;
2286 ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
2287 break;
2288 case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
2289 PM8001_IO_DBG(pm8001_ha,
2290 pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT"
2291 "_SUPPORTED\n"));
2292 ts->resp = SAS_TASK_COMPLETE;
2293 ts->stat = SAS_OPEN_REJECT;
2294 ts->open_rej_reason = SAS_OREJ_EPROTO;
2295 break;
2296 case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
2297 PM8001_IO_DBG(pm8001_ha,
2298 pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
2299 ts->resp = SAS_TASK_COMPLETE;
2300 ts->stat = SAS_OPEN_REJECT;
2301 ts->open_rej_reason = SAS_OREJ_UNKNOWN;
2302 break;
2303 case IO_OPEN_CNX_ERROR_BREAK:
2304 PM8001_IO_DBG(pm8001_ha,
2305 pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
2306 ts->resp = SAS_TASK_COMPLETE;
2307 ts->stat = SAS_OPEN_REJECT;
2308 ts->open_rej_reason = SAS_OREJ_RSVD_CONT0;
2309 break;
2310 case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
2311 PM8001_IO_DBG(pm8001_ha,
2312 pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
2313 ts->resp = SAS_TASK_UNDELIVERED;
2314 ts->stat = SAS_DEV_NO_RESPONSE;
2315 if (!t->uldd_task) {
2316 pm8001_handle_event(pm8001_ha,
2317 pm8001_dev,
2318 IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
2319 ts->resp = SAS_TASK_COMPLETE;
2320 ts->stat = SAS_QUEUE_FULL;
2321 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
2322 mb();/*ditto*/
jack wang9e79e122009-12-07 17:22:36 +08002323 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +08002324 t->task_done(t);
jack wang9e79e122009-12-07 17:22:36 +08002325 spin_lock_irqsave(&pm8001_ha->lock, flags);
jack_wang72d0baa2009-11-05 22:33:35 +08002326 return;
jack wangdbf9bfe2009-10-14 16:19:21 +08002327 }
2328 break;
2329 case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
2330 PM8001_IO_DBG(pm8001_ha,
2331 pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
2332 ts->resp = SAS_TASK_UNDELIVERED;
2333 ts->stat = SAS_OPEN_REJECT;
2334 ts->open_rej_reason = SAS_OREJ_BAD_DEST;
2335 break;
2336 case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
2337 PM8001_IO_DBG(pm8001_ha,
2338 pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
2339 "NOT_SUPPORTED\n"));
2340 ts->resp = SAS_TASK_COMPLETE;
2341 ts->stat = SAS_OPEN_REJECT;
2342 ts->open_rej_reason = SAS_OREJ_CONN_RATE;
2343 break;
2344 case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
2345 PM8001_IO_DBG(pm8001_ha,
2346 pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
2347 ts->resp = SAS_TASK_COMPLETE;
2348 ts->stat = SAS_OPEN_REJECT;
2349 ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
2350 break;
2351 case IO_XFER_ERROR_NAK_RECEIVED:
2352 PM8001_IO_DBG(pm8001_ha,
2353 pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
2354 ts->resp = SAS_TASK_COMPLETE;
2355 ts->stat = SAS_NAK_R_ERR;
2356 break;
2357 case IO_XFER_ERROR_PEER_ABORTED:
2358 PM8001_IO_DBG(pm8001_ha,
2359 pm8001_printk("IO_XFER_ERROR_PEER_ABORTED\n"));
2360 ts->resp = SAS_TASK_COMPLETE;
2361 ts->stat = SAS_NAK_R_ERR;
2362 break;
2363 case IO_XFER_ERROR_REJECTED_NCQ_MODE:
2364 PM8001_IO_DBG(pm8001_ha,
2365 pm8001_printk("IO_XFER_ERROR_REJECTED_NCQ_MODE\n"));
2366 ts->resp = SAS_TASK_COMPLETE;
2367 ts->stat = SAS_DATA_UNDERRUN;
2368 break;
2369 case IO_XFER_OPEN_RETRY_TIMEOUT:
2370 PM8001_IO_DBG(pm8001_ha,
2371 pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
2372 ts->resp = SAS_TASK_COMPLETE;
2373 ts->stat = SAS_OPEN_TO;
2374 break;
2375 case IO_XFER_ERROR_UNEXPECTED_PHASE:
2376 PM8001_IO_DBG(pm8001_ha,
2377 pm8001_printk("IO_XFER_ERROR_UNEXPECTED_PHASE\n"));
2378 ts->resp = SAS_TASK_COMPLETE;
2379 ts->stat = SAS_OPEN_TO;
2380 break;
2381 case IO_XFER_ERROR_XFER_RDY_OVERRUN:
2382 PM8001_IO_DBG(pm8001_ha,
2383 pm8001_printk("IO_XFER_ERROR_XFER_RDY_OVERRUN\n"));
2384 ts->resp = SAS_TASK_COMPLETE;
2385 ts->stat = SAS_OPEN_TO;
2386 break;
2387 case IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED:
2388 PM8001_IO_DBG(pm8001_ha,
2389 pm8001_printk("IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED\n"));
2390 ts->resp = SAS_TASK_COMPLETE;
2391 ts->stat = SAS_OPEN_TO;
2392 break;
2393 case IO_XFER_ERROR_OFFSET_MISMATCH:
2394 PM8001_IO_DBG(pm8001_ha,
2395 pm8001_printk("IO_XFER_ERROR_OFFSET_MISMATCH\n"));
2396 ts->resp = SAS_TASK_COMPLETE;
2397 ts->stat = SAS_OPEN_TO;
2398 break;
2399 case IO_XFER_ERROR_XFER_ZERO_DATA_LEN:
2400 PM8001_IO_DBG(pm8001_ha,
2401 pm8001_printk("IO_XFER_ERROR_XFER_ZERO_DATA_LEN\n"));
2402 ts->resp = SAS_TASK_COMPLETE;
2403 ts->stat = SAS_OPEN_TO;
2404 break;
2405 case IO_XFER_CMD_FRAME_ISSUED:
2406 PM8001_IO_DBG(pm8001_ha,
2407 pm8001_printk("IO_XFER_CMD_FRAME_ISSUED\n"));
2408 break;
2409 case IO_XFER_PIO_SETUP_ERROR:
2410 PM8001_IO_DBG(pm8001_ha,
2411 pm8001_printk("IO_XFER_PIO_SETUP_ERROR\n"));
2412 ts->resp = SAS_TASK_COMPLETE;
2413 ts->stat = SAS_OPEN_TO;
2414 break;
2415 default:
2416 PM8001_IO_DBG(pm8001_ha,
2417 pm8001_printk("Unknown status 0x%x\n", event));
2418 /* not allowed case. Therefore, return failed status */
2419 ts->resp = SAS_TASK_COMPLETE;
2420 ts->stat = SAS_OPEN_TO;
2421 break;
2422 }
2423 spin_lock_irqsave(&t->task_state_lock, flags);
2424 t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
2425 t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
2426 t->task_state_flags |= SAS_TASK_STATE_DONE;
2427 if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
2428 spin_unlock_irqrestore(&t->task_state_lock, flags);
2429 PM8001_FAIL_DBG(pm8001_ha,
2430 pm8001_printk("task 0x%p done with io_status 0x%x"
2431 " resp 0x%x stat 0x%x but aborted by upper layer!\n",
2432 t, event, ts->resp, ts->stat));
2433 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
jack wang9e79e122009-12-07 17:22:36 +08002434 } else if (t->uldd_task) {
jack wangdbf9bfe2009-10-14 16:19:21 +08002435 spin_unlock_irqrestore(&t->task_state_lock, flags);
2436 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
jack wang9e79e122009-12-07 17:22:36 +08002437 mb();/* ditto */
2438 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +08002439 t->task_done(t);
jack wang9e79e122009-12-07 17:22:36 +08002440 spin_lock_irqsave(&pm8001_ha->lock, flags);
2441 } else if (!t->uldd_task) {
2442 spin_unlock_irqrestore(&t->task_state_lock, flags);
2443 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
2444 mb();/*ditto*/
2445 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
2446 t->task_done(t);
2447 spin_lock_irqsave(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +08002448 }
jack wangdbf9bfe2009-10-14 16:19:21 +08002449}
2450
2451/*See the comments for mpi_ssp_completion */
jack_wang72d0baa2009-11-05 22:33:35 +08002452static void
jack wangdbf9bfe2009-10-14 16:19:21 +08002453mpi_smp_completion(struct pm8001_hba_info *pm8001_ha, void *piomb)
2454{
2455 u32 param;
2456 struct sas_task *t;
2457 struct pm8001_ccb_info *ccb;
2458 unsigned long flags;
2459 u32 status;
2460 u32 tag;
2461 struct smp_completion_resp *psmpPayload;
2462 struct task_status_struct *ts;
2463 struct pm8001_device *pm8001_dev;
2464
2465 psmpPayload = (struct smp_completion_resp *)(piomb + 4);
2466 status = le32_to_cpu(psmpPayload->status);
2467 tag = le32_to_cpu(psmpPayload->tag);
2468
2469 ccb = &pm8001_ha->ccb_info[tag];
2470 param = le32_to_cpu(psmpPayload->param);
2471 t = ccb->task;
2472 ts = &t->task_status;
2473 pm8001_dev = ccb->device;
2474 if (status)
2475 PM8001_FAIL_DBG(pm8001_ha,
2476 pm8001_printk("smp IO status 0x%x\n", status));
2477 if (unlikely(!t || !t->lldd_task || !t->dev))
jack_wang72d0baa2009-11-05 22:33:35 +08002478 return;
jack wangdbf9bfe2009-10-14 16:19:21 +08002479
2480 switch (status) {
2481 case IO_SUCCESS:
2482 PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_SUCCESS\n"));
2483 ts->resp = SAS_TASK_COMPLETE;
James Bottomleydf64d3c2010-07-27 15:51:13 -05002484 ts->stat = SAM_STAT_GOOD;
jack wangdbf9bfe2009-10-14 16:19:21 +08002485 if (pm8001_dev)
2486 pm8001_dev->running_req--;
2487 break;
2488 case IO_ABORTED:
2489 PM8001_IO_DBG(pm8001_ha,
2490 pm8001_printk("IO_ABORTED IOMB\n"));
2491 ts->resp = SAS_TASK_COMPLETE;
2492 ts->stat = SAS_ABORTED_TASK;
2493 if (pm8001_dev)
2494 pm8001_dev->running_req--;
2495 break;
2496 case IO_OVERFLOW:
2497 PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_UNDERFLOW\n"));
2498 ts->resp = SAS_TASK_COMPLETE;
2499 ts->stat = SAS_DATA_OVERRUN;
2500 ts->residual = 0;
2501 if (pm8001_dev)
2502 pm8001_dev->running_req--;
2503 break;
2504 case IO_NO_DEVICE:
2505 PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_NO_DEVICE\n"));
2506 ts->resp = SAS_TASK_COMPLETE;
2507 ts->stat = SAS_PHY_DOWN;
2508 break;
2509 case IO_ERROR_HW_TIMEOUT:
2510 PM8001_IO_DBG(pm8001_ha,
2511 pm8001_printk("IO_ERROR_HW_TIMEOUT\n"));
2512 ts->resp = SAS_TASK_COMPLETE;
James Bottomleydf64d3c2010-07-27 15:51:13 -05002513 ts->stat = SAM_STAT_BUSY;
jack wangdbf9bfe2009-10-14 16:19:21 +08002514 break;
2515 case IO_XFER_ERROR_BREAK:
2516 PM8001_IO_DBG(pm8001_ha,
2517 pm8001_printk("IO_XFER_ERROR_BREAK\n"));
2518 ts->resp = SAS_TASK_COMPLETE;
James Bottomleydf64d3c2010-07-27 15:51:13 -05002519 ts->stat = SAM_STAT_BUSY;
jack wangdbf9bfe2009-10-14 16:19:21 +08002520 break;
2521 case IO_XFER_ERROR_PHY_NOT_READY:
2522 PM8001_IO_DBG(pm8001_ha,
2523 pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
2524 ts->resp = SAS_TASK_COMPLETE;
James Bottomleydf64d3c2010-07-27 15:51:13 -05002525 ts->stat = SAM_STAT_BUSY;
jack wangdbf9bfe2009-10-14 16:19:21 +08002526 break;
2527 case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
2528 PM8001_IO_DBG(pm8001_ha,
2529 pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED\n"));
2530 ts->resp = SAS_TASK_COMPLETE;
2531 ts->stat = SAS_OPEN_REJECT;
2532 ts->open_rej_reason = SAS_OREJ_UNKNOWN;
2533 break;
2534 case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
2535 PM8001_IO_DBG(pm8001_ha,
2536 pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
2537 ts->resp = SAS_TASK_COMPLETE;
2538 ts->stat = SAS_OPEN_REJECT;
2539 ts->open_rej_reason = SAS_OREJ_UNKNOWN;
2540 break;
2541 case IO_OPEN_CNX_ERROR_BREAK:
2542 PM8001_IO_DBG(pm8001_ha,
2543 pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
2544 ts->resp = SAS_TASK_COMPLETE;
2545 ts->stat = SAS_OPEN_REJECT;
2546 ts->open_rej_reason = SAS_OREJ_RSVD_CONT0;
2547 break;
2548 case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
2549 PM8001_IO_DBG(pm8001_ha,
2550 pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
2551 ts->resp = SAS_TASK_COMPLETE;
2552 ts->stat = SAS_OPEN_REJECT;
2553 ts->open_rej_reason = SAS_OREJ_UNKNOWN;
2554 pm8001_handle_event(pm8001_ha,
2555 pm8001_dev,
2556 IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
2557 break;
2558 case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
2559 PM8001_IO_DBG(pm8001_ha,
2560 pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
2561 ts->resp = SAS_TASK_COMPLETE;
2562 ts->stat = SAS_OPEN_REJECT;
2563 ts->open_rej_reason = SAS_OREJ_BAD_DEST;
2564 break;
2565 case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
2566 PM8001_IO_DBG(pm8001_ha,
2567 pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
2568 "NOT_SUPPORTED\n"));
2569 ts->resp = SAS_TASK_COMPLETE;
2570 ts->stat = SAS_OPEN_REJECT;
2571 ts->open_rej_reason = SAS_OREJ_CONN_RATE;
2572 break;
2573 case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
2574 PM8001_IO_DBG(pm8001_ha,
2575 pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
2576 ts->resp = SAS_TASK_COMPLETE;
2577 ts->stat = SAS_OPEN_REJECT;
2578 ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
2579 break;
2580 case IO_XFER_ERROR_RX_FRAME:
2581 PM8001_IO_DBG(pm8001_ha,
2582 pm8001_printk("IO_XFER_ERROR_RX_FRAME\n"));
2583 ts->resp = SAS_TASK_COMPLETE;
2584 ts->stat = SAS_DEV_NO_RESPONSE;
2585 break;
2586 case IO_XFER_OPEN_RETRY_TIMEOUT:
2587 PM8001_IO_DBG(pm8001_ha,
2588 pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
2589 ts->resp = SAS_TASK_COMPLETE;
2590 ts->stat = SAS_OPEN_REJECT;
2591 ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
2592 break;
2593 case IO_ERROR_INTERNAL_SMP_RESOURCE:
2594 PM8001_IO_DBG(pm8001_ha,
2595 pm8001_printk("IO_ERROR_INTERNAL_SMP_RESOURCE\n"));
2596 ts->resp = SAS_TASK_COMPLETE;
2597 ts->stat = SAS_QUEUE_FULL;
2598 break;
2599 case IO_PORT_IN_RESET:
2600 PM8001_IO_DBG(pm8001_ha,
2601 pm8001_printk("IO_PORT_IN_RESET\n"));
2602 ts->resp = SAS_TASK_COMPLETE;
2603 ts->stat = SAS_OPEN_REJECT;
2604 ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
2605 break;
2606 case IO_DS_NON_OPERATIONAL:
2607 PM8001_IO_DBG(pm8001_ha,
2608 pm8001_printk("IO_DS_NON_OPERATIONAL\n"));
2609 ts->resp = SAS_TASK_COMPLETE;
2610 ts->stat = SAS_DEV_NO_RESPONSE;
2611 break;
2612 case IO_DS_IN_RECOVERY:
2613 PM8001_IO_DBG(pm8001_ha,
2614 pm8001_printk("IO_DS_IN_RECOVERY\n"));
2615 ts->resp = SAS_TASK_COMPLETE;
2616 ts->stat = SAS_OPEN_REJECT;
2617 ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
2618 break;
2619 case IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY:
2620 PM8001_IO_DBG(pm8001_ha,
2621 pm8001_printk("IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY\n"));
2622 ts->resp = SAS_TASK_COMPLETE;
2623 ts->stat = SAS_OPEN_REJECT;
2624 ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
2625 break;
2626 default:
2627 PM8001_IO_DBG(pm8001_ha,
2628 pm8001_printk("Unknown status 0x%x\n", status));
2629 ts->resp = SAS_TASK_COMPLETE;
2630 ts->stat = SAS_DEV_NO_RESPONSE;
2631 /* not allowed case. Therefore, return failed status */
2632 break;
2633 }
2634 spin_lock_irqsave(&t->task_state_lock, flags);
2635 t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
2636 t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
2637 t->task_state_flags |= SAS_TASK_STATE_DONE;
2638 if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
2639 spin_unlock_irqrestore(&t->task_state_lock, flags);
2640 PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("task 0x%p done with"
2641 " io_status 0x%x resp 0x%x "
2642 "stat 0x%x but aborted by upper layer!\n",
2643 t, status, ts->resp, ts->stat));
2644 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
2645 } else {
2646 spin_unlock_irqrestore(&t->task_state_lock, flags);
2647 pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
2648 mb();/* in order to force CPU ordering */
2649 t->task_done(t);
2650 }
jack wangdbf9bfe2009-10-14 16:19:21 +08002651}
2652
2653static void
2654mpi_set_dev_state_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
2655{
2656 struct set_dev_state_resp *pPayload =
2657 (struct set_dev_state_resp *)(piomb + 4);
2658 u32 tag = le32_to_cpu(pPayload->tag);
2659 struct pm8001_ccb_info *ccb = &pm8001_ha->ccb_info[tag];
2660 struct pm8001_device *pm8001_dev = ccb->device;
2661 u32 status = le32_to_cpu(pPayload->status);
2662 u32 device_id = le32_to_cpu(pPayload->device_id);
2663 u8 pds = le32_to_cpu(pPayload->pds_nds) | PDS_BITS;
2664 u8 nds = le32_to_cpu(pPayload->pds_nds) | NDS_BITS;
2665 PM8001_MSG_DBG(pm8001_ha, pm8001_printk("Set device id = 0x%x state "
2666 "from 0x%x to 0x%x status = 0x%x!\n",
2667 device_id, pds, nds, status));
2668 complete(pm8001_dev->setds_completion);
2669 ccb->task = NULL;
2670 ccb->ccb_tag = 0xFFFFFFFF;
2671 pm8001_ccb_free(pm8001_ha, tag);
2672}
2673
2674static void
2675mpi_set_nvmd_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
2676{
2677 struct get_nvm_data_resp *pPayload =
2678 (struct get_nvm_data_resp *)(piomb + 4);
2679 u32 tag = le32_to_cpu(pPayload->tag);
2680 struct pm8001_ccb_info *ccb = &pm8001_ha->ccb_info[tag];
2681 u32 dlen_status = le32_to_cpu(pPayload->dlen_status);
2682 complete(pm8001_ha->nvmd_completion);
2683 PM8001_MSG_DBG(pm8001_ha, pm8001_printk("Set nvm data complete!\n"));
2684 if ((dlen_status & NVMD_STAT) != 0) {
2685 PM8001_FAIL_DBG(pm8001_ha,
2686 pm8001_printk("Set nvm data error!\n"));
2687 return;
2688 }
2689 ccb->task = NULL;
2690 ccb->ccb_tag = 0xFFFFFFFF;
2691 pm8001_ccb_free(pm8001_ha, tag);
2692}
2693
2694static void
2695mpi_get_nvmd_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
2696{
2697 struct fw_control_ex *fw_control_context;
2698 struct get_nvm_data_resp *pPayload =
2699 (struct get_nvm_data_resp *)(piomb + 4);
2700 u32 tag = le32_to_cpu(pPayload->tag);
2701 struct pm8001_ccb_info *ccb = &pm8001_ha->ccb_info[tag];
2702 u32 dlen_status = le32_to_cpu(pPayload->dlen_status);
2703 u32 ir_tds_bn_dps_das_nvm =
2704 le32_to_cpu(pPayload->ir_tda_bn_dps_das_nvm);
2705 void *virt_addr = pm8001_ha->memoryMap.region[NVMD].virt_ptr;
2706 fw_control_context = ccb->fw_control_context;
2707
2708 PM8001_MSG_DBG(pm8001_ha, pm8001_printk("Get nvm data complete!\n"));
2709 if ((dlen_status & NVMD_STAT) != 0) {
2710 PM8001_FAIL_DBG(pm8001_ha,
2711 pm8001_printk("Get nvm data error!\n"));
2712 complete(pm8001_ha->nvmd_completion);
2713 return;
2714 }
2715
2716 if (ir_tds_bn_dps_das_nvm & IPMode) {
2717 /* indirect mode - IR bit set */
2718 PM8001_MSG_DBG(pm8001_ha,
2719 pm8001_printk("Get NVMD success, IR=1\n"));
2720 if ((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == TWI_DEVICE) {
2721 if (ir_tds_bn_dps_das_nvm == 0x80a80200) {
2722 memcpy(pm8001_ha->sas_addr,
2723 ((u8 *)virt_addr + 4),
2724 SAS_ADDR_SIZE);
2725 PM8001_MSG_DBG(pm8001_ha,
2726 pm8001_printk("Get SAS address"
2727 " from VPD successfully!\n"));
2728 }
2729 } else if (((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == C_SEEPROM)
2730 || ((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == VPD_FLASH) ||
2731 ((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == EXPAN_ROM)) {
2732 ;
2733 } else if (((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == AAP1_RDUMP)
2734 || ((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == IOP_RDUMP)) {
2735 ;
2736 } else {
2737 /* Should not be happened*/
2738 PM8001_MSG_DBG(pm8001_ha,
2739 pm8001_printk("(IR=1)Wrong Device type 0x%x\n",
2740 ir_tds_bn_dps_das_nvm));
2741 }
2742 } else /* direct mode */{
2743 PM8001_MSG_DBG(pm8001_ha,
2744 pm8001_printk("Get NVMD success, IR=0, dataLen=%d\n",
2745 (dlen_status & NVMD_LEN) >> 24));
2746 }
jack_wang72d0baa2009-11-05 22:33:35 +08002747 memcpy(fw_control_context->usrAddr,
2748 pm8001_ha->memoryMap.region[NVMD].virt_ptr,
jack wangdbf9bfe2009-10-14 16:19:21 +08002749 fw_control_context->len);
2750 complete(pm8001_ha->nvmd_completion);
2751 ccb->task = NULL;
2752 ccb->ccb_tag = 0xFFFFFFFF;
2753 pm8001_ccb_free(pm8001_ha, tag);
2754}
2755
2756static int mpi_local_phy_ctl(struct pm8001_hba_info *pm8001_ha, void *piomb)
2757{
2758 struct local_phy_ctl_resp *pPayload =
2759 (struct local_phy_ctl_resp *)(piomb + 4);
2760 u32 status = le32_to_cpu(pPayload->status);
2761 u32 phy_id = le32_to_cpu(pPayload->phyop_phyid) & ID_BITS;
2762 u32 phy_op = le32_to_cpu(pPayload->phyop_phyid) & OP_BITS;
2763 if (status != 0) {
2764 PM8001_MSG_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07002765 pm8001_printk("%x phy execute %x phy op failed!\n",
jack wangdbf9bfe2009-10-14 16:19:21 +08002766 phy_id, phy_op));
2767 } else
2768 PM8001_MSG_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07002769 pm8001_printk("%x phy execute %x phy op success!\n",
jack wangdbf9bfe2009-10-14 16:19:21 +08002770 phy_id, phy_op));
2771 return 0;
2772}
2773
2774/**
2775 * pm8001_bytes_dmaed - one of the interface function communication with libsas
2776 * @pm8001_ha: our hba card information
2777 * @i: which phy that received the event.
2778 *
2779 * when HBA driver received the identify done event or initiate FIS received
2780 * event(for SATA), it will invoke this function to notify the sas layer that
2781 * the sas toplogy has formed, please discover the the whole sas domain,
2782 * while receive a broadcast(change) primitive just tell the sas
2783 * layer to discover the changed domain rather than the whole domain.
2784 */
2785static void pm8001_bytes_dmaed(struct pm8001_hba_info *pm8001_ha, int i)
2786{
2787 struct pm8001_phy *phy = &pm8001_ha->phy[i];
2788 struct asd_sas_phy *sas_phy = &phy->sas_phy;
2789 struct sas_ha_struct *sas_ha;
2790 if (!phy->phy_attached)
2791 return;
2792
2793 sas_ha = pm8001_ha->sas;
2794 if (sas_phy->phy) {
2795 struct sas_phy *sphy = sas_phy->phy;
2796 sphy->negotiated_linkrate = sas_phy->linkrate;
2797 sphy->minimum_linkrate = phy->minimum_linkrate;
2798 sphy->minimum_linkrate_hw = SAS_LINK_RATE_1_5_GBPS;
2799 sphy->maximum_linkrate = phy->maximum_linkrate;
2800 sphy->maximum_linkrate_hw = phy->maximum_linkrate;
2801 }
2802
2803 if (phy->phy_type & PORT_TYPE_SAS) {
2804 struct sas_identify_frame *id;
2805 id = (struct sas_identify_frame *)phy->frame_rcvd;
2806 id->dev_type = phy->identify.device_type;
2807 id->initiator_bits = SAS_PROTOCOL_ALL;
2808 id->target_bits = phy->identify.target_port_protocols;
2809 } else if (phy->phy_type & PORT_TYPE_SATA) {
2810 /*Nothing*/
2811 }
2812 PM8001_MSG_DBG(pm8001_ha, pm8001_printk("phy %d byte dmaded.\n", i));
2813
2814 sas_phy->frame_rcvd_size = phy->frame_rcvd_size;
2815 pm8001_ha->sas->notify_port_event(sas_phy, PORTE_BYTES_DMAED);
2816}
2817
2818/* Get the link rate speed */
2819static void get_lrate_mode(struct pm8001_phy *phy, u8 link_rate)
2820{
2821 struct sas_phy *sas_phy = phy->sas_phy.phy;
2822
2823 switch (link_rate) {
2824 case PHY_SPEED_60:
2825 phy->sas_phy.linkrate = SAS_LINK_RATE_6_0_GBPS;
2826 phy->sas_phy.phy->negotiated_linkrate = SAS_LINK_RATE_6_0_GBPS;
2827 break;
2828 case PHY_SPEED_30:
2829 phy->sas_phy.linkrate = SAS_LINK_RATE_3_0_GBPS;
2830 phy->sas_phy.phy->negotiated_linkrate = SAS_LINK_RATE_3_0_GBPS;
2831 break;
2832 case PHY_SPEED_15:
2833 phy->sas_phy.linkrate = SAS_LINK_RATE_1_5_GBPS;
2834 phy->sas_phy.phy->negotiated_linkrate = SAS_LINK_RATE_1_5_GBPS;
2835 break;
2836 }
2837 sas_phy->negotiated_linkrate = phy->sas_phy.linkrate;
2838 sas_phy->maximum_linkrate_hw = SAS_LINK_RATE_6_0_GBPS;
2839 sas_phy->minimum_linkrate_hw = SAS_LINK_RATE_1_5_GBPS;
2840 sas_phy->maximum_linkrate = SAS_LINK_RATE_6_0_GBPS;
2841 sas_phy->minimum_linkrate = SAS_LINK_RATE_1_5_GBPS;
2842}
2843
2844/**
2845 * asd_get_attached_sas_addr -- extract/generate attached SAS address
2846 * @phy: pointer to asd_phy
2847 * @sas_addr: pointer to buffer where the SAS address is to be written
2848 *
2849 * This function extracts the SAS address from an IDENTIFY frame
2850 * received. If OOB is SATA, then a SAS address is generated from the
2851 * HA tables.
2852 *
2853 * LOCKING: the frame_rcvd_lock needs to be held since this parses the frame
2854 * buffer.
2855 */
2856static void pm8001_get_attached_sas_addr(struct pm8001_phy *phy,
2857 u8 *sas_addr)
2858{
2859 if (phy->sas_phy.frame_rcvd[0] == 0x34
2860 && phy->sas_phy.oob_mode == SATA_OOB_MODE) {
2861 struct pm8001_hba_info *pm8001_ha = phy->sas_phy.ha->lldd_ha;
2862 /* FIS device-to-host */
2863 u64 addr = be64_to_cpu(*(__be64 *)pm8001_ha->sas_addr);
2864 addr += phy->sas_phy.id;
2865 *(__be64 *)sas_addr = cpu_to_be64(addr);
2866 } else {
2867 struct sas_identify_frame *idframe =
2868 (void *) phy->sas_phy.frame_rcvd;
2869 memcpy(sas_addr, idframe->sas_addr, SAS_ADDR_SIZE);
2870 }
2871}
2872
2873/**
2874 * pm8001_hw_event_ack_req- For PM8001,some events need to acknowage to FW.
2875 * @pm8001_ha: our hba card information
2876 * @Qnum: the outbound queue message number.
2877 * @SEA: source of event to ack
2878 * @port_id: port id.
2879 * @phyId: phy id.
2880 * @param0: parameter 0.
2881 * @param1: parameter 1.
2882 */
2883static void pm8001_hw_event_ack_req(struct pm8001_hba_info *pm8001_ha,
2884 u32 Qnum, u32 SEA, u32 port_id, u32 phyId, u32 param0, u32 param1)
2885{
2886 struct hw_event_ack_req payload;
2887 u32 opc = OPC_INB_SAS_HW_EVENT_ACK;
2888
2889 struct inbound_queue_table *circularQ;
2890
2891 memset((u8 *)&payload, 0, sizeof(payload));
2892 circularQ = &pm8001_ha->inbnd_q_tbl[Qnum];
2893 payload.tag = 1;
2894 payload.sea_phyid_portid = cpu_to_le32(((SEA & 0xFFFF) << 8) |
2895 ((phyId & 0x0F) << 4) | (port_id & 0x0F));
2896 payload.param0 = cpu_to_le32(param0);
2897 payload.param1 = cpu_to_le32(param1);
2898 mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
2899}
2900
2901static int pm8001_chip_phy_ctl_req(struct pm8001_hba_info *pm8001_ha,
2902 u32 phyId, u32 phy_op);
2903
2904/**
2905 * hw_event_sas_phy_up -FW tells me a SAS phy up event.
2906 * @pm8001_ha: our hba card information
2907 * @piomb: IO message buffer
2908 */
2909static void
2910hw_event_sas_phy_up(struct pm8001_hba_info *pm8001_ha, void *piomb)
2911{
2912 struct hw_event_resp *pPayload =
2913 (struct hw_event_resp *)(piomb + 4);
2914 u32 lr_evt_status_phyid_portid =
2915 le32_to_cpu(pPayload->lr_evt_status_phyid_portid);
2916 u8 link_rate =
2917 (u8)((lr_evt_status_phyid_portid & 0xF0000000) >> 28);
jack wang1cc943a2009-12-07 17:22:42 +08002918 u8 port_id = (u8)(lr_evt_status_phyid_portid & 0x0000000F);
jack wangdbf9bfe2009-10-14 16:19:21 +08002919 u8 phy_id =
2920 (u8)((lr_evt_status_phyid_portid & 0x000000F0) >> 4);
jack wang1cc943a2009-12-07 17:22:42 +08002921 u32 npip_portstate = le32_to_cpu(pPayload->npip_portstate);
2922 u8 portstate = (u8)(npip_portstate & 0x0000000F);
2923 struct pm8001_port *port = &pm8001_ha->port[port_id];
jack wangdbf9bfe2009-10-14 16:19:21 +08002924 struct sas_ha_struct *sas_ha = pm8001_ha->sas;
2925 struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
2926 unsigned long flags;
2927 u8 deviceType = pPayload->sas_identify.dev_type;
jack wang1cc943a2009-12-07 17:22:42 +08002928 port->port_state = portstate;
jack wangdbf9bfe2009-10-14 16:19:21 +08002929 PM8001_MSG_DBG(pm8001_ha,
jack wang83e73322009-12-07 17:23:11 +08002930 pm8001_printk("HW_EVENT_SAS_PHY_UP port id = %d, phy id = %d\n",
2931 port_id, phy_id));
jack wangdbf9bfe2009-10-14 16:19:21 +08002932
2933 switch (deviceType) {
2934 case SAS_PHY_UNUSED:
2935 PM8001_MSG_DBG(pm8001_ha,
2936 pm8001_printk("device type no device.\n"));
2937 break;
2938 case SAS_END_DEVICE:
2939 PM8001_MSG_DBG(pm8001_ha, pm8001_printk("end device.\n"));
2940 pm8001_chip_phy_ctl_req(pm8001_ha, phy_id,
2941 PHY_NOTIFY_ENABLE_SPINUP);
jack wang1cc943a2009-12-07 17:22:42 +08002942 port->port_attached = 1;
jack wangdbf9bfe2009-10-14 16:19:21 +08002943 get_lrate_mode(phy, link_rate);
2944 break;
2945 case SAS_EDGE_EXPANDER_DEVICE:
2946 PM8001_MSG_DBG(pm8001_ha,
2947 pm8001_printk("expander device.\n"));
jack wang1cc943a2009-12-07 17:22:42 +08002948 port->port_attached = 1;
jack wangdbf9bfe2009-10-14 16:19:21 +08002949 get_lrate_mode(phy, link_rate);
2950 break;
2951 case SAS_FANOUT_EXPANDER_DEVICE:
2952 PM8001_MSG_DBG(pm8001_ha,
2953 pm8001_printk("fanout expander device.\n"));
jack wang1cc943a2009-12-07 17:22:42 +08002954 port->port_attached = 1;
jack wangdbf9bfe2009-10-14 16:19:21 +08002955 get_lrate_mode(phy, link_rate);
2956 break;
2957 default:
2958 PM8001_MSG_DBG(pm8001_ha,
Daniel Mack3ad2f3f2010-02-03 08:01:28 +08002959 pm8001_printk("unknown device type(%x)\n", deviceType));
jack wangdbf9bfe2009-10-14 16:19:21 +08002960 break;
2961 }
2962 phy->phy_type |= PORT_TYPE_SAS;
2963 phy->identify.device_type = deviceType;
2964 phy->phy_attached = 1;
2965 if (phy->identify.device_type == SAS_END_DEV)
2966 phy->identify.target_port_protocols = SAS_PROTOCOL_SSP;
2967 else if (phy->identify.device_type != NO_DEVICE)
2968 phy->identify.target_port_protocols = SAS_PROTOCOL_SMP;
2969 phy->sas_phy.oob_mode = SAS_OOB_MODE;
2970 sas_ha->notify_phy_event(&phy->sas_phy, PHYE_OOB_DONE);
2971 spin_lock_irqsave(&phy->sas_phy.frame_rcvd_lock, flags);
2972 memcpy(phy->frame_rcvd, &pPayload->sas_identify,
2973 sizeof(struct sas_identify_frame)-4);
2974 phy->frame_rcvd_size = sizeof(struct sas_identify_frame) - 4;
2975 pm8001_get_attached_sas_addr(phy, phy->sas_phy.attached_sas_addr);
2976 spin_unlock_irqrestore(&phy->sas_phy.frame_rcvd_lock, flags);
2977 if (pm8001_ha->flags == PM8001F_RUN_TIME)
2978 mdelay(200);/*delay a moment to wait disk to spinup*/
2979 pm8001_bytes_dmaed(pm8001_ha, phy_id);
2980}
2981
2982/**
2983 * hw_event_sata_phy_up -FW tells me a SATA phy up event.
2984 * @pm8001_ha: our hba card information
2985 * @piomb: IO message buffer
2986 */
2987static void
2988hw_event_sata_phy_up(struct pm8001_hba_info *pm8001_ha, void *piomb)
2989{
2990 struct hw_event_resp *pPayload =
2991 (struct hw_event_resp *)(piomb + 4);
2992 u32 lr_evt_status_phyid_portid =
2993 le32_to_cpu(pPayload->lr_evt_status_phyid_portid);
2994 u8 link_rate =
2995 (u8)((lr_evt_status_phyid_portid & 0xF0000000) >> 28);
jack wang1cc943a2009-12-07 17:22:42 +08002996 u8 port_id = (u8)(lr_evt_status_phyid_portid & 0x0000000F);
jack wangdbf9bfe2009-10-14 16:19:21 +08002997 u8 phy_id =
2998 (u8)((lr_evt_status_phyid_portid & 0x000000F0) >> 4);
jack wang1cc943a2009-12-07 17:22:42 +08002999 u32 npip_portstate = le32_to_cpu(pPayload->npip_portstate);
3000 u8 portstate = (u8)(npip_portstate & 0x0000000F);
3001 struct pm8001_port *port = &pm8001_ha->port[port_id];
jack wangdbf9bfe2009-10-14 16:19:21 +08003002 struct sas_ha_struct *sas_ha = pm8001_ha->sas;
3003 struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
3004 unsigned long flags;
jack wang83e73322009-12-07 17:23:11 +08003005 PM8001_MSG_DBG(pm8001_ha,
3006 pm8001_printk("HW_EVENT_SATA_PHY_UP port id = %d,"
3007 " phy id = %d\n", port_id, phy_id));
jack wang1cc943a2009-12-07 17:22:42 +08003008 port->port_state = portstate;
3009 port->port_attached = 1;
jack wangdbf9bfe2009-10-14 16:19:21 +08003010 get_lrate_mode(phy, link_rate);
3011 phy->phy_type |= PORT_TYPE_SATA;
3012 phy->phy_attached = 1;
3013 phy->sas_phy.oob_mode = SATA_OOB_MODE;
3014 sas_ha->notify_phy_event(&phy->sas_phy, PHYE_OOB_DONE);
3015 spin_lock_irqsave(&phy->sas_phy.frame_rcvd_lock, flags);
3016 memcpy(phy->frame_rcvd, ((u8 *)&pPayload->sata_fis - 4),
3017 sizeof(struct dev_to_host_fis));
3018 phy->frame_rcvd_size = sizeof(struct dev_to_host_fis);
3019 phy->identify.target_port_protocols = SAS_PROTOCOL_SATA;
3020 phy->identify.device_type = SATA_DEV;
3021 pm8001_get_attached_sas_addr(phy, phy->sas_phy.attached_sas_addr);
3022 spin_unlock_irqrestore(&phy->sas_phy.frame_rcvd_lock, flags);
3023 pm8001_bytes_dmaed(pm8001_ha, phy_id);
3024}
3025
3026/**
3027 * hw_event_phy_down -we should notify the libsas the phy is down.
3028 * @pm8001_ha: our hba card information
3029 * @piomb: IO message buffer
3030 */
3031static void
3032hw_event_phy_down(struct pm8001_hba_info *pm8001_ha, void *piomb)
3033{
3034 struct hw_event_resp *pPayload =
3035 (struct hw_event_resp *)(piomb + 4);
3036 u32 lr_evt_status_phyid_portid =
3037 le32_to_cpu(pPayload->lr_evt_status_phyid_portid);
3038 u8 port_id = (u8)(lr_evt_status_phyid_portid & 0x0000000F);
3039 u8 phy_id =
3040 (u8)((lr_evt_status_phyid_portid & 0x000000F0) >> 4);
3041 u32 npip_portstate = le32_to_cpu(pPayload->npip_portstate);
3042 u8 portstate = (u8)(npip_portstate & 0x0000000F);
jack wang1cc943a2009-12-07 17:22:42 +08003043 struct pm8001_port *port = &pm8001_ha->port[port_id];
3044 struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
3045 port->port_state = portstate;
3046 phy->phy_type = 0;
3047 phy->identify.device_type = 0;
3048 phy->phy_attached = 0;
3049 memset(&phy->dev_sas_addr, 0, SAS_ADDR_SIZE);
jack wangdbf9bfe2009-10-14 16:19:21 +08003050 switch (portstate) {
3051 case PORT_VALID:
3052 break;
3053 case PORT_INVALID:
3054 PM8001_MSG_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07003055 pm8001_printk(" PortInvalid portID %d\n", port_id));
jack wangdbf9bfe2009-10-14 16:19:21 +08003056 PM8001_MSG_DBG(pm8001_ha,
3057 pm8001_printk(" Last phy Down and port invalid\n"));
jack wang1cc943a2009-12-07 17:22:42 +08003058 port->port_attached = 0;
jack wangdbf9bfe2009-10-14 16:19:21 +08003059 pm8001_hw_event_ack_req(pm8001_ha, 0, HW_EVENT_PHY_DOWN,
3060 port_id, phy_id, 0, 0);
3061 break;
3062 case PORT_IN_RESET:
3063 PM8001_MSG_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07003064 pm8001_printk(" Port In Reset portID %d\n", port_id));
jack wangdbf9bfe2009-10-14 16:19:21 +08003065 break;
3066 case PORT_NOT_ESTABLISHED:
3067 PM8001_MSG_DBG(pm8001_ha,
3068 pm8001_printk(" phy Down and PORT_NOT_ESTABLISHED\n"));
jack wang1cc943a2009-12-07 17:22:42 +08003069 port->port_attached = 0;
jack wangdbf9bfe2009-10-14 16:19:21 +08003070 break;
3071 case PORT_LOSTCOMM:
3072 PM8001_MSG_DBG(pm8001_ha,
3073 pm8001_printk(" phy Down and PORT_LOSTCOMM\n"));
3074 PM8001_MSG_DBG(pm8001_ha,
3075 pm8001_printk(" Last phy Down and port invalid\n"));
jack wang1cc943a2009-12-07 17:22:42 +08003076 port->port_attached = 0;
jack wangdbf9bfe2009-10-14 16:19:21 +08003077 pm8001_hw_event_ack_req(pm8001_ha, 0, HW_EVENT_PHY_DOWN,
3078 port_id, phy_id, 0, 0);
3079 break;
3080 default:
jack wang1cc943a2009-12-07 17:22:42 +08003081 port->port_attached = 0;
jack wangdbf9bfe2009-10-14 16:19:21 +08003082 PM8001_MSG_DBG(pm8001_ha,
3083 pm8001_printk(" phy Down and(default) = %x\n",
3084 portstate));
3085 break;
3086
3087 }
3088}
3089
3090/**
3091 * mpi_reg_resp -process register device ID response.
3092 * @pm8001_ha: our hba card information
3093 * @piomb: IO message buffer
3094 *
3095 * when sas layer find a device it will notify LLDD, then the driver register
3096 * the domain device to FW, this event is the return device ID which the FW
3097 * has assigned, from now,inter-communication with FW is no longer using the
3098 * SAS address, use device ID which FW assigned.
3099 */
3100static int mpi_reg_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
3101{
3102 u32 status;
3103 u32 device_id;
3104 u32 htag;
3105 struct pm8001_ccb_info *ccb;
3106 struct pm8001_device *pm8001_dev;
3107 struct dev_reg_resp *registerRespPayload =
3108 (struct dev_reg_resp *)(piomb + 4);
3109
3110 htag = le32_to_cpu(registerRespPayload->tag);
3111 ccb = &pm8001_ha->ccb_info[registerRespPayload->tag];
3112 pm8001_dev = ccb->device;
3113 status = le32_to_cpu(registerRespPayload->status);
3114 device_id = le32_to_cpu(registerRespPayload->device_id);
3115 PM8001_MSG_DBG(pm8001_ha,
3116 pm8001_printk(" register device is status = %d\n", status));
3117 switch (status) {
3118 case DEVREG_SUCCESS:
3119 PM8001_MSG_DBG(pm8001_ha, pm8001_printk("DEVREG_SUCCESS\n"));
3120 pm8001_dev->device_id = device_id;
3121 break;
3122 case DEVREG_FAILURE_OUT_OF_RESOURCE:
3123 PM8001_MSG_DBG(pm8001_ha,
3124 pm8001_printk("DEVREG_FAILURE_OUT_OF_RESOURCE\n"));
3125 break;
3126 case DEVREG_FAILURE_DEVICE_ALREADY_REGISTERED:
3127 PM8001_MSG_DBG(pm8001_ha,
3128 pm8001_printk("DEVREG_FAILURE_DEVICE_ALREADY_REGISTERED\n"));
3129 break;
3130 case DEVREG_FAILURE_INVALID_PHY_ID:
3131 PM8001_MSG_DBG(pm8001_ha,
3132 pm8001_printk("DEVREG_FAILURE_INVALID_PHY_ID\n"));
3133 break;
3134 case DEVREG_FAILURE_PHY_ID_ALREADY_REGISTERED:
3135 PM8001_MSG_DBG(pm8001_ha,
3136 pm8001_printk("DEVREG_FAILURE_PHY_ID_ALREADY_REGISTERED\n"));
3137 break;
3138 case DEVREG_FAILURE_PORT_ID_OUT_OF_RANGE:
3139 PM8001_MSG_DBG(pm8001_ha,
3140 pm8001_printk("DEVREG_FAILURE_PORT_ID_OUT_OF_RANGE\n"));
3141 break;
3142 case DEVREG_FAILURE_PORT_NOT_VALID_STATE:
3143 PM8001_MSG_DBG(pm8001_ha,
3144 pm8001_printk("DEVREG_FAILURE_PORT_NOT_VALID_STATE\n"));
3145 break;
3146 case DEVREG_FAILURE_DEVICE_TYPE_NOT_VALID:
3147 PM8001_MSG_DBG(pm8001_ha,
3148 pm8001_printk("DEVREG_FAILURE_DEVICE_TYPE_NOT_VALID\n"));
3149 break;
3150 default:
3151 PM8001_MSG_DBG(pm8001_ha,
3152 pm8001_printk("DEVREG_FAILURE_DEVICE_TYPE_NOT_UNSORPORTED\n"));
3153 break;
3154 }
3155 complete(pm8001_dev->dcompletion);
3156 ccb->task = NULL;
3157 ccb->ccb_tag = 0xFFFFFFFF;
3158 pm8001_ccb_free(pm8001_ha, htag);
3159 return 0;
3160}
3161
3162static int mpi_dereg_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
3163{
3164 u32 status;
3165 u32 device_id;
3166 struct dev_reg_resp *registerRespPayload =
3167 (struct dev_reg_resp *)(piomb + 4);
3168
3169 status = le32_to_cpu(registerRespPayload->status);
3170 device_id = le32_to_cpu(registerRespPayload->device_id);
3171 if (status != 0)
3172 PM8001_MSG_DBG(pm8001_ha,
3173 pm8001_printk(" deregister device failed ,status = %x"
3174 ", device_id = %x\n", status, device_id));
3175 return 0;
3176}
3177
3178static int
3179mpi_fw_flash_update_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
3180{
3181 u32 status;
3182 struct fw_control_ex fw_control_context;
3183 struct fw_flash_Update_resp *ppayload =
3184 (struct fw_flash_Update_resp *)(piomb + 4);
3185 u32 tag = le32_to_cpu(ppayload->tag);
3186 struct pm8001_ccb_info *ccb = &pm8001_ha->ccb_info[tag];
3187 status = le32_to_cpu(ppayload->status);
3188 memcpy(&fw_control_context,
3189 ccb->fw_control_context,
3190 sizeof(fw_control_context));
3191 switch (status) {
3192 case FLASH_UPDATE_COMPLETE_PENDING_REBOOT:
3193 PM8001_MSG_DBG(pm8001_ha,
3194 pm8001_printk(": FLASH_UPDATE_COMPLETE_PENDING_REBOOT\n"));
3195 break;
3196 case FLASH_UPDATE_IN_PROGRESS:
3197 PM8001_MSG_DBG(pm8001_ha,
3198 pm8001_printk(": FLASH_UPDATE_IN_PROGRESS\n"));
3199 break;
3200 case FLASH_UPDATE_HDR_ERR:
3201 PM8001_MSG_DBG(pm8001_ha,
3202 pm8001_printk(": FLASH_UPDATE_HDR_ERR\n"));
3203 break;
3204 case FLASH_UPDATE_OFFSET_ERR:
3205 PM8001_MSG_DBG(pm8001_ha,
3206 pm8001_printk(": FLASH_UPDATE_OFFSET_ERR\n"));
3207 break;
3208 case FLASH_UPDATE_CRC_ERR:
3209 PM8001_MSG_DBG(pm8001_ha,
3210 pm8001_printk(": FLASH_UPDATE_CRC_ERR\n"));
3211 break;
3212 case FLASH_UPDATE_LENGTH_ERR:
3213 PM8001_MSG_DBG(pm8001_ha,
3214 pm8001_printk(": FLASH_UPDATE_LENGTH_ERR\n"));
3215 break;
3216 case FLASH_UPDATE_HW_ERR:
3217 PM8001_MSG_DBG(pm8001_ha,
3218 pm8001_printk(": FLASH_UPDATE_HW_ERR\n"));
3219 break;
3220 case FLASH_UPDATE_DNLD_NOT_SUPPORTED:
3221 PM8001_MSG_DBG(pm8001_ha,
3222 pm8001_printk(": FLASH_UPDATE_DNLD_NOT_SUPPORTED\n"));
3223 break;
3224 case FLASH_UPDATE_DISABLED:
3225 PM8001_MSG_DBG(pm8001_ha,
3226 pm8001_printk(": FLASH_UPDATE_DISABLED\n"));
3227 break;
3228 default:
3229 PM8001_MSG_DBG(pm8001_ha,
3230 pm8001_printk("No matched status = %d\n", status));
3231 break;
3232 }
3233 ccb->fw_control_context->fw_control->retcode = status;
3234 pci_free_consistent(pm8001_ha->pdev,
3235 fw_control_context.len,
3236 fw_control_context.virtAddr,
3237 fw_control_context.phys_addr);
3238 complete(pm8001_ha->nvmd_completion);
3239 ccb->task = NULL;
3240 ccb->ccb_tag = 0xFFFFFFFF;
3241 pm8001_ccb_free(pm8001_ha, tag);
3242 return 0;
3243}
3244
3245static int
3246mpi_general_event(struct pm8001_hba_info *pm8001_ha , void *piomb)
3247{
3248 u32 status;
3249 int i;
3250 struct general_event_resp *pPayload =
3251 (struct general_event_resp *)(piomb + 4);
3252 status = le32_to_cpu(pPayload->status);
3253 PM8001_MSG_DBG(pm8001_ha,
3254 pm8001_printk(" status = 0x%x\n", status));
3255 for (i = 0; i < GENERAL_EVENT_PAYLOAD; i++)
3256 PM8001_MSG_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07003257 pm8001_printk("inb_IOMB_payload[0x%x] 0x%x,\n", i,
jack wangdbf9bfe2009-10-14 16:19:21 +08003258 pPayload->inb_IOMB_payload[i]));
3259 return 0;
3260}
3261
3262static int
3263mpi_task_abort_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
3264{
3265 struct sas_task *t;
3266 struct pm8001_ccb_info *ccb;
3267 unsigned long flags;
3268 u32 status ;
3269 u32 tag, scp;
3270 struct task_status_struct *ts;
3271
3272 struct task_abort_resp *pPayload =
3273 (struct task_abort_resp *)(piomb + 4);
3274 ccb = &pm8001_ha->ccb_info[pPayload->tag];
3275 t = ccb->task;
jack wangdbf9bfe2009-10-14 16:19:21 +08003276
jack wangdbf9bfe2009-10-14 16:19:21 +08003277
3278 status = le32_to_cpu(pPayload->status);
3279 tag = le32_to_cpu(pPayload->tag);
3280 scp = le32_to_cpu(pPayload->scp);
3281 PM8001_IO_DBG(pm8001_ha,
3282 pm8001_printk(" status = 0x%x\n", status));
jack_wang72d0baa2009-11-05 22:33:35 +08003283 if (t == NULL)
3284 return -1;
3285 ts = &t->task_status;
jack wangdbf9bfe2009-10-14 16:19:21 +08003286 if (status != 0)
3287 PM8001_FAIL_DBG(pm8001_ha,
jack_wang72d0baa2009-11-05 22:33:35 +08003288 pm8001_printk("task abort failed status 0x%x ,"
3289 "tag = 0x%x, scp= 0x%x\n", status, tag, scp));
jack wangdbf9bfe2009-10-14 16:19:21 +08003290 switch (status) {
3291 case IO_SUCCESS:
jack_wang72d0baa2009-11-05 22:33:35 +08003292 PM8001_EH_DBG(pm8001_ha, pm8001_printk("IO_SUCCESS\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003293 ts->resp = SAS_TASK_COMPLETE;
James Bottomleydf64d3c2010-07-27 15:51:13 -05003294 ts->stat = SAM_STAT_GOOD;
jack wangdbf9bfe2009-10-14 16:19:21 +08003295 break;
3296 case IO_NOT_VALID:
jack_wang72d0baa2009-11-05 22:33:35 +08003297 PM8001_EH_DBG(pm8001_ha, pm8001_printk("IO_NOT_VALID\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003298 ts->resp = TMF_RESP_FUNC_FAILED;
3299 break;
3300 }
3301 spin_lock_irqsave(&t->task_state_lock, flags);
3302 t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
3303 t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
3304 t->task_state_flags |= SAS_TASK_STATE_DONE;
3305 spin_unlock_irqrestore(&t->task_state_lock, flags);
3306 pm8001_ccb_task_free(pm8001_ha, t, ccb, pPayload->tag);
3307 mb();
3308 t->task_done(t);
3309 return 0;
3310}
3311
3312/**
3313 * mpi_hw_event -The hw event has come.
3314 * @pm8001_ha: our hba card information
3315 * @piomb: IO message buffer
3316 */
3317static int mpi_hw_event(struct pm8001_hba_info *pm8001_ha, void* piomb)
3318{
3319 unsigned long flags;
3320 struct hw_event_resp *pPayload =
3321 (struct hw_event_resp *)(piomb + 4);
3322 u32 lr_evt_status_phyid_portid =
3323 le32_to_cpu(pPayload->lr_evt_status_phyid_portid);
3324 u8 port_id = (u8)(lr_evt_status_phyid_portid & 0x0000000F);
3325 u8 phy_id =
3326 (u8)((lr_evt_status_phyid_portid & 0x000000F0) >> 4);
3327 u16 eventType =
3328 (u16)((lr_evt_status_phyid_portid & 0x00FFFF00) >> 8);
3329 u8 status =
3330 (u8)((lr_evt_status_phyid_portid & 0x0F000000) >> 24);
3331 struct sas_ha_struct *sas_ha = pm8001_ha->sas;
3332 struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
3333 struct asd_sas_phy *sas_phy = sas_ha->sas_phy[phy_id];
3334 PM8001_MSG_DBG(pm8001_ha,
3335 pm8001_printk("outbound queue HW event & event type : "));
3336 switch (eventType) {
3337 case HW_EVENT_PHY_START_STATUS:
3338 PM8001_MSG_DBG(pm8001_ha,
3339 pm8001_printk("HW_EVENT_PHY_START_STATUS"
3340 " status = %x\n", status));
3341 if (status == 0) {
3342 phy->phy_state = 1;
3343 if (pm8001_ha->flags == PM8001F_RUN_TIME)
3344 complete(phy->enable_completion);
3345 }
3346 break;
3347 case HW_EVENT_SAS_PHY_UP:
3348 PM8001_MSG_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07003349 pm8001_printk("HW_EVENT_PHY_START_STATUS\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003350 hw_event_sas_phy_up(pm8001_ha, piomb);
3351 break;
3352 case HW_EVENT_SATA_PHY_UP:
3353 PM8001_MSG_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07003354 pm8001_printk("HW_EVENT_SATA_PHY_UP\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003355 hw_event_sata_phy_up(pm8001_ha, piomb);
3356 break;
3357 case HW_EVENT_PHY_STOP_STATUS:
3358 PM8001_MSG_DBG(pm8001_ha,
3359 pm8001_printk("HW_EVENT_PHY_STOP_STATUS "
3360 "status = %x\n", status));
3361 if (status == 0)
3362 phy->phy_state = 0;
3363 break;
3364 case HW_EVENT_SATA_SPINUP_HOLD:
3365 PM8001_MSG_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07003366 pm8001_printk("HW_EVENT_SATA_SPINUP_HOLD\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003367 sas_ha->notify_phy_event(&phy->sas_phy, PHYE_SPINUP_HOLD);
3368 break;
3369 case HW_EVENT_PHY_DOWN:
3370 PM8001_MSG_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07003371 pm8001_printk("HW_EVENT_PHY_DOWN\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003372 sas_ha->notify_phy_event(&phy->sas_phy, PHYE_LOSS_OF_SIGNAL);
3373 phy->phy_attached = 0;
3374 phy->phy_state = 0;
3375 hw_event_phy_down(pm8001_ha, piomb);
3376 break;
3377 case HW_EVENT_PORT_INVALID:
3378 PM8001_MSG_DBG(pm8001_ha,
3379 pm8001_printk("HW_EVENT_PORT_INVALID\n"));
3380 sas_phy_disconnected(sas_phy);
3381 phy->phy_attached = 0;
3382 sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
3383 break;
3384 /* the broadcast change primitive received, tell the LIBSAS this event
3385 to revalidate the sas domain*/
3386 case HW_EVENT_BROADCAST_CHANGE:
3387 PM8001_MSG_DBG(pm8001_ha,
3388 pm8001_printk("HW_EVENT_BROADCAST_CHANGE\n"));
3389 pm8001_hw_event_ack_req(pm8001_ha, 0, HW_EVENT_BROADCAST_CHANGE,
3390 port_id, phy_id, 1, 0);
3391 spin_lock_irqsave(&sas_phy->sas_prim_lock, flags);
3392 sas_phy->sas_prim = HW_EVENT_BROADCAST_CHANGE;
3393 spin_unlock_irqrestore(&sas_phy->sas_prim_lock, flags);
3394 sas_ha->notify_port_event(sas_phy, PORTE_BROADCAST_RCVD);
3395 break;
3396 case HW_EVENT_PHY_ERROR:
3397 PM8001_MSG_DBG(pm8001_ha,
3398 pm8001_printk("HW_EVENT_PHY_ERROR\n"));
3399 sas_phy_disconnected(&phy->sas_phy);
3400 phy->phy_attached = 0;
3401 sas_ha->notify_phy_event(&phy->sas_phy, PHYE_OOB_ERROR);
3402 break;
3403 case HW_EVENT_BROADCAST_EXP:
3404 PM8001_MSG_DBG(pm8001_ha,
3405 pm8001_printk("HW_EVENT_BROADCAST_EXP\n"));
3406 spin_lock_irqsave(&sas_phy->sas_prim_lock, flags);
3407 sas_phy->sas_prim = HW_EVENT_BROADCAST_EXP;
3408 spin_unlock_irqrestore(&sas_phy->sas_prim_lock, flags);
3409 sas_ha->notify_port_event(sas_phy, PORTE_BROADCAST_RCVD);
3410 break;
3411 case HW_EVENT_LINK_ERR_INVALID_DWORD:
3412 PM8001_MSG_DBG(pm8001_ha,
3413 pm8001_printk("HW_EVENT_LINK_ERR_INVALID_DWORD\n"));
3414 pm8001_hw_event_ack_req(pm8001_ha, 0,
3415 HW_EVENT_LINK_ERR_INVALID_DWORD, port_id, phy_id, 0, 0);
3416 sas_phy_disconnected(sas_phy);
3417 phy->phy_attached = 0;
3418 sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
3419 break;
3420 case HW_EVENT_LINK_ERR_DISPARITY_ERROR:
3421 PM8001_MSG_DBG(pm8001_ha,
3422 pm8001_printk("HW_EVENT_LINK_ERR_DISPARITY_ERROR\n"));
3423 pm8001_hw_event_ack_req(pm8001_ha, 0,
3424 HW_EVENT_LINK_ERR_DISPARITY_ERROR,
3425 port_id, phy_id, 0, 0);
3426 sas_phy_disconnected(sas_phy);
3427 phy->phy_attached = 0;
3428 sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
3429 break;
3430 case HW_EVENT_LINK_ERR_CODE_VIOLATION:
3431 PM8001_MSG_DBG(pm8001_ha,
3432 pm8001_printk("HW_EVENT_LINK_ERR_CODE_VIOLATION\n"));
3433 pm8001_hw_event_ack_req(pm8001_ha, 0,
3434 HW_EVENT_LINK_ERR_CODE_VIOLATION,
3435 port_id, phy_id, 0, 0);
3436 sas_phy_disconnected(sas_phy);
3437 phy->phy_attached = 0;
3438 sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
3439 break;
3440 case HW_EVENT_LINK_ERR_LOSS_OF_DWORD_SYNCH:
3441 PM8001_MSG_DBG(pm8001_ha,
3442 pm8001_printk("HW_EVENT_LINK_ERR_LOSS_OF_DWORD_SYNCH\n"));
3443 pm8001_hw_event_ack_req(pm8001_ha, 0,
3444 HW_EVENT_LINK_ERR_LOSS_OF_DWORD_SYNCH,
3445 port_id, phy_id, 0, 0);
3446 sas_phy_disconnected(sas_phy);
3447 phy->phy_attached = 0;
3448 sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
3449 break;
3450 case HW_EVENT_MALFUNCTION:
3451 PM8001_MSG_DBG(pm8001_ha,
3452 pm8001_printk("HW_EVENT_MALFUNCTION\n"));
3453 break;
3454 case HW_EVENT_BROADCAST_SES:
3455 PM8001_MSG_DBG(pm8001_ha,
3456 pm8001_printk("HW_EVENT_BROADCAST_SES\n"));
3457 spin_lock_irqsave(&sas_phy->sas_prim_lock, flags);
3458 sas_phy->sas_prim = HW_EVENT_BROADCAST_SES;
3459 spin_unlock_irqrestore(&sas_phy->sas_prim_lock, flags);
3460 sas_ha->notify_port_event(sas_phy, PORTE_BROADCAST_RCVD);
3461 break;
3462 case HW_EVENT_INBOUND_CRC_ERROR:
3463 PM8001_MSG_DBG(pm8001_ha,
3464 pm8001_printk("HW_EVENT_INBOUND_CRC_ERROR\n"));
3465 pm8001_hw_event_ack_req(pm8001_ha, 0,
3466 HW_EVENT_INBOUND_CRC_ERROR,
3467 port_id, phy_id, 0, 0);
3468 break;
3469 case HW_EVENT_HARD_RESET_RECEIVED:
3470 PM8001_MSG_DBG(pm8001_ha,
3471 pm8001_printk("HW_EVENT_HARD_RESET_RECEIVED\n"));
3472 sas_ha->notify_port_event(sas_phy, PORTE_HARD_RESET);
3473 break;
3474 case HW_EVENT_ID_FRAME_TIMEOUT:
3475 PM8001_MSG_DBG(pm8001_ha,
3476 pm8001_printk("HW_EVENT_ID_FRAME_TIMEOUT\n"));
3477 sas_phy_disconnected(sas_phy);
3478 phy->phy_attached = 0;
3479 sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
3480 break;
3481 case HW_EVENT_LINK_ERR_PHY_RESET_FAILED:
3482 PM8001_MSG_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07003483 pm8001_printk("HW_EVENT_LINK_ERR_PHY_RESET_FAILED\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003484 pm8001_hw_event_ack_req(pm8001_ha, 0,
3485 HW_EVENT_LINK_ERR_PHY_RESET_FAILED,
3486 port_id, phy_id, 0, 0);
3487 sas_phy_disconnected(sas_phy);
3488 phy->phy_attached = 0;
3489 sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
3490 break;
3491 case HW_EVENT_PORT_RESET_TIMER_TMO:
3492 PM8001_MSG_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07003493 pm8001_printk("HW_EVENT_PORT_RESET_TIMER_TMO\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003494 sas_phy_disconnected(sas_phy);
3495 phy->phy_attached = 0;
3496 sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
3497 break;
3498 case HW_EVENT_PORT_RECOVERY_TIMER_TMO:
3499 PM8001_MSG_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07003500 pm8001_printk("HW_EVENT_PORT_RECOVERY_TIMER_TMO\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003501 sas_phy_disconnected(sas_phy);
3502 phy->phy_attached = 0;
3503 sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
3504 break;
3505 case HW_EVENT_PORT_RECOVER:
3506 PM8001_MSG_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07003507 pm8001_printk("HW_EVENT_PORT_RECOVER\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003508 break;
3509 case HW_EVENT_PORT_RESET_COMPLETE:
3510 PM8001_MSG_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07003511 pm8001_printk("HW_EVENT_PORT_RESET_COMPLETE\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003512 break;
3513 case EVENT_BROADCAST_ASYNCH_EVENT:
3514 PM8001_MSG_DBG(pm8001_ha,
3515 pm8001_printk("EVENT_BROADCAST_ASYNCH_EVENT\n"));
3516 break;
3517 default:
3518 PM8001_MSG_DBG(pm8001_ha,
3519 pm8001_printk("Unknown event type = %x\n", eventType));
3520 break;
3521 }
3522 return 0;
3523}
3524
3525/**
3526 * process_one_iomb - process one outbound Queue memory block
3527 * @pm8001_ha: our hba card information
3528 * @piomb: IO message buffer
3529 */
3530static void process_one_iomb(struct pm8001_hba_info *pm8001_ha, void *piomb)
3531{
3532 u32 pHeader = (u32)*(u32 *)piomb;
3533 u8 opc = (u8)((le32_to_cpu(pHeader)) & 0xFFF);
3534
jack_wang72d0baa2009-11-05 22:33:35 +08003535 PM8001_MSG_DBG(pm8001_ha, pm8001_printk("process_one_iomb:"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003536
3537 switch (opc) {
3538 case OPC_OUB_ECHO:
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07003539 PM8001_MSG_DBG(pm8001_ha, pm8001_printk("OPC_OUB_ECHO\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003540 break;
3541 case OPC_OUB_HW_EVENT:
3542 PM8001_MSG_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07003543 pm8001_printk("OPC_OUB_HW_EVENT\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003544 mpi_hw_event(pm8001_ha, piomb);
3545 break;
3546 case OPC_OUB_SSP_COMP:
3547 PM8001_MSG_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07003548 pm8001_printk("OPC_OUB_SSP_COMP\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003549 mpi_ssp_completion(pm8001_ha, piomb);
3550 break;
3551 case OPC_OUB_SMP_COMP:
3552 PM8001_MSG_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07003553 pm8001_printk("OPC_OUB_SMP_COMP\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003554 mpi_smp_completion(pm8001_ha, piomb);
3555 break;
3556 case OPC_OUB_LOCAL_PHY_CNTRL:
3557 PM8001_MSG_DBG(pm8001_ha,
3558 pm8001_printk("OPC_OUB_LOCAL_PHY_CNTRL\n"));
3559 mpi_local_phy_ctl(pm8001_ha, piomb);
3560 break;
3561 case OPC_OUB_DEV_REGIST:
3562 PM8001_MSG_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07003563 pm8001_printk("OPC_OUB_DEV_REGIST\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003564 mpi_reg_resp(pm8001_ha, piomb);
3565 break;
3566 case OPC_OUB_DEREG_DEV:
3567 PM8001_MSG_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07003568 pm8001_printk("unresgister the deviece\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003569 mpi_dereg_resp(pm8001_ha, piomb);
3570 break;
3571 case OPC_OUB_GET_DEV_HANDLE:
3572 PM8001_MSG_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07003573 pm8001_printk("OPC_OUB_GET_DEV_HANDLE\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003574 break;
3575 case OPC_OUB_SATA_COMP:
3576 PM8001_MSG_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07003577 pm8001_printk("OPC_OUB_SATA_COMP\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003578 mpi_sata_completion(pm8001_ha, piomb);
3579 break;
3580 case OPC_OUB_SATA_EVENT:
3581 PM8001_MSG_DBG(pm8001_ha,
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07003582 pm8001_printk("OPC_OUB_SATA_EVENT\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003583 mpi_sata_event(pm8001_ha, piomb);
3584 break;
3585 case OPC_OUB_SSP_EVENT:
3586 PM8001_MSG_DBG(pm8001_ha,
3587 pm8001_printk("OPC_OUB_SSP_EVENT\n"));
3588 mpi_ssp_event(pm8001_ha, piomb);
3589 break;
3590 case OPC_OUB_DEV_HANDLE_ARRIV:
3591 PM8001_MSG_DBG(pm8001_ha,
3592 pm8001_printk("OPC_OUB_DEV_HANDLE_ARRIV\n"));
3593 /*This is for target*/
3594 break;
3595 case OPC_OUB_SSP_RECV_EVENT:
3596 PM8001_MSG_DBG(pm8001_ha,
3597 pm8001_printk("OPC_OUB_SSP_RECV_EVENT\n"));
3598 /*This is for target*/
3599 break;
3600 case OPC_OUB_DEV_INFO:
3601 PM8001_MSG_DBG(pm8001_ha,
3602 pm8001_printk("OPC_OUB_DEV_INFO\n"));
3603 break;
3604 case OPC_OUB_FW_FLASH_UPDATE:
3605 PM8001_MSG_DBG(pm8001_ha,
3606 pm8001_printk("OPC_OUB_FW_FLASH_UPDATE\n"));
3607 mpi_fw_flash_update_resp(pm8001_ha, piomb);
3608 break;
3609 case OPC_OUB_GPIO_RESPONSE:
3610 PM8001_MSG_DBG(pm8001_ha,
3611 pm8001_printk("OPC_OUB_GPIO_RESPONSE\n"));
3612 break;
3613 case OPC_OUB_GPIO_EVENT:
3614 PM8001_MSG_DBG(pm8001_ha,
3615 pm8001_printk("OPC_OUB_GPIO_EVENT\n"));
3616 break;
3617 case OPC_OUB_GENERAL_EVENT:
3618 PM8001_MSG_DBG(pm8001_ha,
3619 pm8001_printk("OPC_OUB_GENERAL_EVENT\n"));
3620 mpi_general_event(pm8001_ha, piomb);
3621 break;
3622 case OPC_OUB_SSP_ABORT_RSP:
3623 PM8001_MSG_DBG(pm8001_ha,
3624 pm8001_printk("OPC_OUB_SSP_ABORT_RSP\n"));
3625 mpi_task_abort_resp(pm8001_ha, piomb);
3626 break;
3627 case OPC_OUB_SATA_ABORT_RSP:
3628 PM8001_MSG_DBG(pm8001_ha,
3629 pm8001_printk("OPC_OUB_SATA_ABORT_RSP\n"));
3630 mpi_task_abort_resp(pm8001_ha, piomb);
3631 break;
3632 case OPC_OUB_SAS_DIAG_MODE_START_END:
3633 PM8001_MSG_DBG(pm8001_ha,
3634 pm8001_printk("OPC_OUB_SAS_DIAG_MODE_START_END\n"));
3635 break;
3636 case OPC_OUB_SAS_DIAG_EXECUTE:
3637 PM8001_MSG_DBG(pm8001_ha,
3638 pm8001_printk("OPC_OUB_SAS_DIAG_EXECUTE\n"));
3639 break;
3640 case OPC_OUB_GET_TIME_STAMP:
3641 PM8001_MSG_DBG(pm8001_ha,
3642 pm8001_printk("OPC_OUB_GET_TIME_STAMP\n"));
3643 break;
3644 case OPC_OUB_SAS_HW_EVENT_ACK:
3645 PM8001_MSG_DBG(pm8001_ha,
3646 pm8001_printk("OPC_OUB_SAS_HW_EVENT_ACK\n"));
3647 break;
3648 case OPC_OUB_PORT_CONTROL:
3649 PM8001_MSG_DBG(pm8001_ha,
3650 pm8001_printk("OPC_OUB_PORT_CONTROL\n"));
3651 break;
3652 case OPC_OUB_SMP_ABORT_RSP:
3653 PM8001_MSG_DBG(pm8001_ha,
3654 pm8001_printk("OPC_OUB_SMP_ABORT_RSP\n"));
3655 mpi_task_abort_resp(pm8001_ha, piomb);
3656 break;
3657 case OPC_OUB_GET_NVMD_DATA:
3658 PM8001_MSG_DBG(pm8001_ha,
3659 pm8001_printk("OPC_OUB_GET_NVMD_DATA\n"));
3660 mpi_get_nvmd_resp(pm8001_ha, piomb);
3661 break;
3662 case OPC_OUB_SET_NVMD_DATA:
3663 PM8001_MSG_DBG(pm8001_ha,
3664 pm8001_printk("OPC_OUB_SET_NVMD_DATA\n"));
3665 mpi_set_nvmd_resp(pm8001_ha, piomb);
3666 break;
3667 case OPC_OUB_DEVICE_HANDLE_REMOVAL:
3668 PM8001_MSG_DBG(pm8001_ha,
3669 pm8001_printk("OPC_OUB_DEVICE_HANDLE_REMOVAL\n"));
3670 break;
3671 case OPC_OUB_SET_DEVICE_STATE:
3672 PM8001_MSG_DBG(pm8001_ha,
3673 pm8001_printk("OPC_OUB_SET_DEVICE_STATE\n"));
3674 mpi_set_dev_state_resp(pm8001_ha, piomb);
3675 break;
3676 case OPC_OUB_GET_DEVICE_STATE:
3677 PM8001_MSG_DBG(pm8001_ha,
3678 pm8001_printk("OPC_OUB_GET_DEVICE_STATE\n"));
3679 break;
3680 case OPC_OUB_SET_DEV_INFO:
3681 PM8001_MSG_DBG(pm8001_ha,
3682 pm8001_printk("OPC_OUB_SET_DEV_INFO\n"));
3683 break;
3684 case OPC_OUB_SAS_RE_INITIALIZE:
3685 PM8001_MSG_DBG(pm8001_ha,
3686 pm8001_printk("OPC_OUB_SAS_RE_INITIALIZE\n"));
3687 break;
3688 default:
3689 PM8001_MSG_DBG(pm8001_ha,
3690 pm8001_printk("Unknown outbound Queue IOMB OPC = %x\n",
3691 opc));
3692 break;
3693 }
3694}
3695
3696static int process_oq(struct pm8001_hba_info *pm8001_ha)
3697{
3698 struct outbound_queue_table *circularQ;
3699 void *pMsg1 = NULL;
3700 u8 bc = 0;
jack_wang72d0baa2009-11-05 22:33:35 +08003701 u32 ret = MPI_IO_STATUS_FAIL;
jack wangdbf9bfe2009-10-14 16:19:21 +08003702
3703 circularQ = &pm8001_ha->outbnd_q_tbl[0];
3704 do {
3705 ret = mpi_msg_consume(pm8001_ha, circularQ, &pMsg1, &bc);
3706 if (MPI_IO_STATUS_SUCCESS == ret) {
3707 /* process the outbound message */
jack_wang72d0baa2009-11-05 22:33:35 +08003708 process_one_iomb(pm8001_ha, (void *)(pMsg1 - 4));
jack wangdbf9bfe2009-10-14 16:19:21 +08003709 /* free the message from the outbound circular buffer */
jack_wang72d0baa2009-11-05 22:33:35 +08003710 mpi_msg_free_set(pm8001_ha, pMsg1, circularQ, bc);
jack wangdbf9bfe2009-10-14 16:19:21 +08003711 }
3712 if (MPI_IO_STATUS_BUSY == ret) {
3713 u32 producer_idx;
3714 /* Update the producer index from SPC */
3715 producer_idx = pm8001_read_32(circularQ->pi_virt);
3716 circularQ->producer_index = cpu_to_le32(producer_idx);
3717 if (circularQ->producer_index ==
3718 circularQ->consumer_idx)
3719 /* OQ is empty */
3720 break;
3721 }
jack_wang72d0baa2009-11-05 22:33:35 +08003722 } while (1);
jack wangdbf9bfe2009-10-14 16:19:21 +08003723 return ret;
3724}
3725
3726/* PCI_DMA_... to our direction translation. */
3727static const u8 data_dir_flags[] = {
3728 [PCI_DMA_BIDIRECTIONAL] = DATA_DIR_BYRECIPIENT,/* UNSPECIFIED */
3729 [PCI_DMA_TODEVICE] = DATA_DIR_OUT,/* OUTBOUND */
3730 [PCI_DMA_FROMDEVICE] = DATA_DIR_IN,/* INBOUND */
3731 [PCI_DMA_NONE] = DATA_DIR_NONE,/* NO TRANSFER */
3732};
3733static void
3734pm8001_chip_make_sg(struct scatterlist *scatter, int nr, void *prd)
3735{
3736 int i;
3737 struct scatterlist *sg;
3738 struct pm8001_prd *buf_prd = prd;
3739
3740 for_each_sg(scatter, sg, nr, i) {
3741 buf_prd->addr = cpu_to_le64(sg_dma_address(sg));
3742 buf_prd->im_len.len = cpu_to_le32(sg_dma_len(sg));
3743 buf_prd->im_len.e = 0;
3744 buf_prd++;
3745 }
3746}
3747
3748static void build_smp_cmd(u32 deviceID, u32 hTag, struct smp_req *psmp_cmd)
3749{
3750 psmp_cmd->tag = cpu_to_le32(hTag);
3751 psmp_cmd->device_id = cpu_to_le32(deviceID);
3752 psmp_cmd->len_ip_ir = cpu_to_le32(1|(1 << 1));
3753}
3754
3755/**
3756 * pm8001_chip_smp_req - send a SMP task to FW
3757 * @pm8001_ha: our hba card information.
3758 * @ccb: the ccb information this request used.
3759 */
3760static int pm8001_chip_smp_req(struct pm8001_hba_info *pm8001_ha,
3761 struct pm8001_ccb_info *ccb)
3762{
3763 int elem, rc;
3764 struct sas_task *task = ccb->task;
3765 struct domain_device *dev = task->dev;
3766 struct pm8001_device *pm8001_dev = dev->lldd_dev;
3767 struct scatterlist *sg_req, *sg_resp;
3768 u32 req_len, resp_len;
3769 struct smp_req smp_cmd;
3770 u32 opc;
3771 struct inbound_queue_table *circularQ;
3772
3773 memset(&smp_cmd, 0, sizeof(smp_cmd));
3774 /*
3775 * DMA-map SMP request, response buffers
3776 */
3777 sg_req = &task->smp_task.smp_req;
3778 elem = dma_map_sg(pm8001_ha->dev, sg_req, 1, PCI_DMA_TODEVICE);
3779 if (!elem)
3780 return -ENOMEM;
3781 req_len = sg_dma_len(sg_req);
3782
3783 sg_resp = &task->smp_task.smp_resp;
3784 elem = dma_map_sg(pm8001_ha->dev, sg_resp, 1, PCI_DMA_FROMDEVICE);
3785 if (!elem) {
3786 rc = -ENOMEM;
3787 goto err_out;
3788 }
3789 resp_len = sg_dma_len(sg_resp);
3790 /* must be in dwords */
3791 if ((req_len & 0x3) || (resp_len & 0x3)) {
3792 rc = -EINVAL;
3793 goto err_out_2;
3794 }
3795
3796 opc = OPC_INB_SMP_REQUEST;
3797 circularQ = &pm8001_ha->inbnd_q_tbl[0];
3798 smp_cmd.tag = cpu_to_le32(ccb->ccb_tag);
3799 smp_cmd.long_smp_req.long_req_addr =
3800 cpu_to_le64((u64)sg_dma_address(&task->smp_task.smp_req));
3801 smp_cmd.long_smp_req.long_req_size =
3802 cpu_to_le32((u32)sg_dma_len(&task->smp_task.smp_req)-4);
3803 smp_cmd.long_smp_req.long_resp_addr =
3804 cpu_to_le64((u64)sg_dma_address(&task->smp_task.smp_resp));
3805 smp_cmd.long_smp_req.long_resp_size =
3806 cpu_to_le32((u32)sg_dma_len(&task->smp_task.smp_resp)-4);
3807 build_smp_cmd(pm8001_dev->device_id, smp_cmd.tag, &smp_cmd);
3808 mpi_build_cmd(pm8001_ha, circularQ, opc, (u32 *)&smp_cmd);
3809 return 0;
3810
3811err_out_2:
3812 dma_unmap_sg(pm8001_ha->dev, &ccb->task->smp_task.smp_resp, 1,
3813 PCI_DMA_FROMDEVICE);
3814err_out:
3815 dma_unmap_sg(pm8001_ha->dev, &ccb->task->smp_task.smp_req, 1,
3816 PCI_DMA_TODEVICE);
3817 return rc;
3818}
3819
3820/**
3821 * pm8001_chip_ssp_io_req - send a SSP task to FW
3822 * @pm8001_ha: our hba card information.
3823 * @ccb: the ccb information this request used.
3824 */
3825static int pm8001_chip_ssp_io_req(struct pm8001_hba_info *pm8001_ha,
3826 struct pm8001_ccb_info *ccb)
3827{
3828 struct sas_task *task = ccb->task;
3829 struct domain_device *dev = task->dev;
3830 struct pm8001_device *pm8001_dev = dev->lldd_dev;
3831 struct ssp_ini_io_start_req ssp_cmd;
3832 u32 tag = ccb->ccb_tag;
jack_wang72d0baa2009-11-05 22:33:35 +08003833 int ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08003834 __le64 phys_addr;
3835 struct inbound_queue_table *circularQ;
3836 u32 opc = OPC_INB_SSPINIIOSTART;
3837 memset(&ssp_cmd, 0, sizeof(ssp_cmd));
3838 memcpy(ssp_cmd.ssp_iu.lun, task->ssp_task.LUN, 8);
jack wangafc5ca92009-12-07 17:22:47 +08003839 ssp_cmd.dir_m_tlr =
3840 cpu_to_le32(data_dir_flags[task->data_dir] << 8 | 0x0);/*0 for
jack wangdbf9bfe2009-10-14 16:19:21 +08003841 SAS 1.1 compatible TLR*/
3842 ssp_cmd.data_len = cpu_to_le32(task->total_xfer_len);
3843 ssp_cmd.device_id = cpu_to_le32(pm8001_dev->device_id);
3844 ssp_cmd.tag = cpu_to_le32(tag);
3845 if (task->ssp_task.enable_first_burst)
3846 ssp_cmd.ssp_iu.efb_prio_attr |= 0x80;
3847 ssp_cmd.ssp_iu.efb_prio_attr |= (task->ssp_task.task_prio << 3);
3848 ssp_cmd.ssp_iu.efb_prio_attr |= (task->ssp_task.task_attr & 7);
3849 memcpy(ssp_cmd.ssp_iu.cdb, task->ssp_task.cdb, 16);
3850 circularQ = &pm8001_ha->inbnd_q_tbl[0];
3851
3852 /* fill in PRD (scatter/gather) table, if any */
3853 if (task->num_scatter > 1) {
3854 pm8001_chip_make_sg(task->scatter, ccb->n_elem, ccb->buf_prd);
3855 phys_addr = cpu_to_le64(ccb->ccb_dma_handle +
3856 offsetof(struct pm8001_ccb_info, buf_prd[0]));
3857 ssp_cmd.addr_low = lower_32_bits(phys_addr);
3858 ssp_cmd.addr_high = upper_32_bits(phys_addr);
3859 ssp_cmd.esgl = cpu_to_le32(1<<31);
3860 } else if (task->num_scatter == 1) {
3861 __le64 dma_addr = cpu_to_le64(sg_dma_address(task->scatter));
3862 ssp_cmd.addr_low = lower_32_bits(dma_addr);
3863 ssp_cmd.addr_high = upper_32_bits(dma_addr);
3864 ssp_cmd.len = cpu_to_le32(task->total_xfer_len);
3865 ssp_cmd.esgl = 0;
3866 } else if (task->num_scatter == 0) {
3867 ssp_cmd.addr_low = 0;
3868 ssp_cmd.addr_high = 0;
3869 ssp_cmd.len = cpu_to_le32(task->total_xfer_len);
3870 ssp_cmd.esgl = 0;
3871 }
jack_wang72d0baa2009-11-05 22:33:35 +08003872 ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &ssp_cmd);
3873 return ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08003874}
3875
3876static int pm8001_chip_sata_req(struct pm8001_hba_info *pm8001_ha,
3877 struct pm8001_ccb_info *ccb)
3878{
3879 struct sas_task *task = ccb->task;
3880 struct domain_device *dev = task->dev;
3881 struct pm8001_device *pm8001_ha_dev = dev->lldd_dev;
3882 u32 tag = ccb->ccb_tag;
jack_wang72d0baa2009-11-05 22:33:35 +08003883 int ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08003884 struct sata_start_req sata_cmd;
3885 u32 hdr_tag, ncg_tag = 0;
3886 __le64 phys_addr;
3887 u32 ATAP = 0x0;
3888 u32 dir;
3889 struct inbound_queue_table *circularQ;
3890 u32 opc = OPC_INB_SATA_HOST_OPSTART;
3891 memset(&sata_cmd, 0, sizeof(sata_cmd));
3892 circularQ = &pm8001_ha->inbnd_q_tbl[0];
3893 if (task->data_dir == PCI_DMA_NONE) {
3894 ATAP = 0x04; /* no data*/
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07003895 PM8001_IO_DBG(pm8001_ha, pm8001_printk("no data\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003896 } else if (likely(!task->ata_task.device_control_reg_update)) {
3897 if (task->ata_task.dma_xfer) {
3898 ATAP = 0x06; /* DMA */
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07003899 PM8001_IO_DBG(pm8001_ha, pm8001_printk("DMA\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003900 } else {
3901 ATAP = 0x05; /* PIO*/
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07003902 PM8001_IO_DBG(pm8001_ha, pm8001_printk("PIO\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003903 }
3904 if (task->ata_task.use_ncq &&
3905 dev->sata_dev.command_set != ATAPI_COMMAND_SET) {
3906 ATAP = 0x07; /* FPDMA */
Mark Salyzyn6fbc7692011-09-26 07:57:36 -07003907 PM8001_IO_DBG(pm8001_ha, pm8001_printk("FPDMA\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +08003908 }
3909 }
3910 if (task->ata_task.use_ncq && pm8001_get_ncq_tag(task, &hdr_tag))
jack wangafc5ca92009-12-07 17:22:47 +08003911 ncg_tag = hdr_tag;
jack wangdbf9bfe2009-10-14 16:19:21 +08003912 dir = data_dir_flags[task->data_dir] << 8;
3913 sata_cmd.tag = cpu_to_le32(tag);
3914 sata_cmd.device_id = cpu_to_le32(pm8001_ha_dev->device_id);
3915 sata_cmd.data_len = cpu_to_le32(task->total_xfer_len);
3916 sata_cmd.ncqtag_atap_dir_m =
3917 cpu_to_le32(((ncg_tag & 0xff)<<16)|((ATAP & 0x3f) << 10) | dir);
3918 sata_cmd.sata_fis = task->ata_task.fis;
3919 if (likely(!task->ata_task.device_control_reg_update))
3920 sata_cmd.sata_fis.flags |= 0x80;/* C=1: update ATA cmd reg */
3921 sata_cmd.sata_fis.flags &= 0xF0;/* PM_PORT field shall be 0 */
3922 /* fill in PRD (scatter/gather) table, if any */
3923 if (task->num_scatter > 1) {
3924 pm8001_chip_make_sg(task->scatter, ccb->n_elem, ccb->buf_prd);
3925 phys_addr = cpu_to_le64(ccb->ccb_dma_handle +
3926 offsetof(struct pm8001_ccb_info, buf_prd[0]));
3927 sata_cmd.addr_low = lower_32_bits(phys_addr);
3928 sata_cmd.addr_high = upper_32_bits(phys_addr);
3929 sata_cmd.esgl = cpu_to_le32(1 << 31);
3930 } else if (task->num_scatter == 1) {
3931 __le64 dma_addr = cpu_to_le64(sg_dma_address(task->scatter));
3932 sata_cmd.addr_low = lower_32_bits(dma_addr);
3933 sata_cmd.addr_high = upper_32_bits(dma_addr);
3934 sata_cmd.len = cpu_to_le32(task->total_xfer_len);
3935 sata_cmd.esgl = 0;
3936 } else if (task->num_scatter == 0) {
3937 sata_cmd.addr_low = 0;
3938 sata_cmd.addr_high = 0;
3939 sata_cmd.len = cpu_to_le32(task->total_xfer_len);
3940 sata_cmd.esgl = 0;
3941 }
jack_wang72d0baa2009-11-05 22:33:35 +08003942 ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &sata_cmd);
3943 return ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08003944}
3945
3946/**
3947 * pm8001_chip_phy_start_req - start phy via PHY_START COMMAND
3948 * @pm8001_ha: our hba card information.
3949 * @num: the inbound queue number
3950 * @phy_id: the phy id which we wanted to start up.
3951 */
3952static int
3953pm8001_chip_phy_start_req(struct pm8001_hba_info *pm8001_ha, u8 phy_id)
3954{
3955 struct phy_start_req payload;
3956 struct inbound_queue_table *circularQ;
jack_wang72d0baa2009-11-05 22:33:35 +08003957 int ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08003958 u32 tag = 0x01;
3959 u32 opcode = OPC_INB_PHYSTART;
3960 circularQ = &pm8001_ha->inbnd_q_tbl[0];
3961 memset(&payload, 0, sizeof(payload));
3962 payload.tag = cpu_to_le32(tag);
3963 /*
3964 ** [0:7] PHY Identifier
3965 ** [8:11] link rate 1.5G, 3G, 6G
3966 ** [12:13] link mode 01b SAS mode; 10b SATA mode; 11b both
3967 ** [14] 0b disable spin up hold; 1b enable spin up hold
3968 */
3969 payload.ase_sh_lm_slr_phyid = cpu_to_le32(SPINHOLD_DISABLE |
3970 LINKMODE_AUTO | LINKRATE_15 |
3971 LINKRATE_30 | LINKRATE_60 | phy_id);
3972 payload.sas_identify.dev_type = SAS_END_DEV;
3973 payload.sas_identify.initiator_bits = SAS_PROTOCOL_ALL;
3974 memcpy(payload.sas_identify.sas_addr,
3975 pm8001_ha->sas_addr, SAS_ADDR_SIZE);
3976 payload.sas_identify.phy_id = phy_id;
jack_wang72d0baa2009-11-05 22:33:35 +08003977 ret = mpi_build_cmd(pm8001_ha, circularQ, opcode, &payload);
3978 return ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08003979}
3980
3981/**
3982 * pm8001_chip_phy_stop_req - start phy via PHY_STOP COMMAND
3983 * @pm8001_ha: our hba card information.
3984 * @num: the inbound queue number
3985 * @phy_id: the phy id which we wanted to start up.
3986 */
3987static int pm8001_chip_phy_stop_req(struct pm8001_hba_info *pm8001_ha,
3988 u8 phy_id)
3989{
3990 struct phy_stop_req payload;
3991 struct inbound_queue_table *circularQ;
jack_wang72d0baa2009-11-05 22:33:35 +08003992 int ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08003993 u32 tag = 0x01;
3994 u32 opcode = OPC_INB_PHYSTOP;
3995 circularQ = &pm8001_ha->inbnd_q_tbl[0];
3996 memset(&payload, 0, sizeof(payload));
3997 payload.tag = cpu_to_le32(tag);
3998 payload.phy_id = cpu_to_le32(phy_id);
jack_wang72d0baa2009-11-05 22:33:35 +08003999 ret = mpi_build_cmd(pm8001_ha, circularQ, opcode, &payload);
4000 return ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08004001}
4002
4003/**
4004 * see comments on mpi_reg_resp.
4005 */
4006static int pm8001_chip_reg_dev_req(struct pm8001_hba_info *pm8001_ha,
4007 struct pm8001_device *pm8001_dev, u32 flag)
4008{
4009 struct reg_dev_req payload;
4010 u32 opc;
4011 u32 stp_sspsmp_sata = 0x4;
4012 struct inbound_queue_table *circularQ;
4013 u32 linkrate, phy_id;
jack_wang72d0baa2009-11-05 22:33:35 +08004014 int rc, tag = 0xdeadbeef;
jack wangdbf9bfe2009-10-14 16:19:21 +08004015 struct pm8001_ccb_info *ccb;
4016 u8 retryFlag = 0x1;
4017 u16 firstBurstSize = 0;
4018 u16 ITNT = 2000;
4019 struct domain_device *dev = pm8001_dev->sas_device;
4020 struct domain_device *parent_dev = dev->parent;
4021 circularQ = &pm8001_ha->inbnd_q_tbl[0];
4022
4023 memset(&payload, 0, sizeof(payload));
4024 rc = pm8001_tag_alloc(pm8001_ha, &tag);
4025 if (rc)
4026 return rc;
4027 ccb = &pm8001_ha->ccb_info[tag];
4028 ccb->device = pm8001_dev;
4029 ccb->ccb_tag = tag;
4030 payload.tag = cpu_to_le32(tag);
4031 if (flag == 1)
4032 stp_sspsmp_sata = 0x02; /*direct attached sata */
4033 else {
4034 if (pm8001_dev->dev_type == SATA_DEV)
4035 stp_sspsmp_sata = 0x00; /* stp*/
4036 else if (pm8001_dev->dev_type == SAS_END_DEV ||
4037 pm8001_dev->dev_type == EDGE_DEV ||
4038 pm8001_dev->dev_type == FANOUT_DEV)
4039 stp_sspsmp_sata = 0x01; /*ssp or smp*/
4040 }
4041 if (parent_dev && DEV_IS_EXPANDER(parent_dev->dev_type))
4042 phy_id = parent_dev->ex_dev.ex_phy->phy_id;
4043 else
4044 phy_id = pm8001_dev->attached_phy;
4045 opc = OPC_INB_REG_DEV;
4046 linkrate = (pm8001_dev->sas_device->linkrate < dev->port->linkrate) ?
4047 pm8001_dev->sas_device->linkrate : dev->port->linkrate;
4048 payload.phyid_portid =
4049 cpu_to_le32(((pm8001_dev->sas_device->port->id) & 0x0F) |
4050 ((phy_id & 0x0F) << 4));
4051 payload.dtype_dlr_retry = cpu_to_le32((retryFlag & 0x01) |
4052 ((linkrate & 0x0F) * 0x1000000) |
4053 ((stp_sspsmp_sata & 0x03) * 0x10000000));
4054 payload.firstburstsize_ITNexustimeout =
4055 cpu_to_le32(ITNT | (firstBurstSize * 0x10000));
jack wangafc5ca92009-12-07 17:22:47 +08004056 memcpy(payload.sas_addr, pm8001_dev->sas_device->sas_addr,
jack wangdbf9bfe2009-10-14 16:19:21 +08004057 SAS_ADDR_SIZE);
jack_wang72d0baa2009-11-05 22:33:35 +08004058 rc = mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
4059 return rc;
jack wangdbf9bfe2009-10-14 16:19:21 +08004060}
4061
4062/**
4063 * see comments on mpi_reg_resp.
4064 */
4065static int pm8001_chip_dereg_dev_req(struct pm8001_hba_info *pm8001_ha,
4066 u32 device_id)
4067{
4068 struct dereg_dev_req payload;
4069 u32 opc = OPC_INB_DEREG_DEV_HANDLE;
jack_wang72d0baa2009-11-05 22:33:35 +08004070 int ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08004071 struct inbound_queue_table *circularQ;
4072
4073 circularQ = &pm8001_ha->inbnd_q_tbl[0];
jack_wang72d0baa2009-11-05 22:33:35 +08004074 memset(&payload, 0, sizeof(payload));
jack wangdbf9bfe2009-10-14 16:19:21 +08004075 payload.tag = 1;
4076 payload.device_id = cpu_to_le32(device_id);
4077 PM8001_MSG_DBG(pm8001_ha,
4078 pm8001_printk("unregister device device_id = %d\n", device_id));
jack_wang72d0baa2009-11-05 22:33:35 +08004079 ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
4080 return ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08004081}
4082
4083/**
4084 * pm8001_chip_phy_ctl_req - support the local phy operation
4085 * @pm8001_ha: our hba card information.
4086 * @num: the inbound queue number
4087 * @phy_id: the phy id which we wanted to operate
4088 * @phy_op:
4089 */
4090static int pm8001_chip_phy_ctl_req(struct pm8001_hba_info *pm8001_ha,
4091 u32 phyId, u32 phy_op)
4092{
4093 struct local_phy_ctl_req payload;
4094 struct inbound_queue_table *circularQ;
jack_wang72d0baa2009-11-05 22:33:35 +08004095 int ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08004096 u32 opc = OPC_INB_LOCAL_PHY_CONTROL;
jack wang83e73322009-12-07 17:23:11 +08004097 memset(&payload, 0, sizeof(payload));
jack wangdbf9bfe2009-10-14 16:19:21 +08004098 circularQ = &pm8001_ha->inbnd_q_tbl[0];
4099 payload.tag = 1;
4100 payload.phyop_phyid =
4101 cpu_to_le32(((phy_op & 0xff) << 8) | (phyId & 0x0F));
jack_wang72d0baa2009-11-05 22:33:35 +08004102 ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
4103 return ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08004104}
4105
4106static u32 pm8001_chip_is_our_interupt(struct pm8001_hba_info *pm8001_ha)
4107{
4108 u32 value;
4109#ifdef PM8001_USE_MSIX
4110 return 1;
4111#endif
4112 value = pm8001_cr32(pm8001_ha, 0, MSGU_ODR);
4113 if (value)
4114 return 1;
4115 return 0;
4116
4117}
4118
4119/**
4120 * pm8001_chip_isr - PM8001 isr handler.
4121 * @pm8001_ha: our hba card information.
4122 * @irq: irq number.
4123 * @stat: stat.
4124 */
jack_wang72d0baa2009-11-05 22:33:35 +08004125static irqreturn_t
jack wangdbf9bfe2009-10-14 16:19:21 +08004126pm8001_chip_isr(struct pm8001_hba_info *pm8001_ha)
4127{
jack_wang72d0baa2009-11-05 22:33:35 +08004128 unsigned long flags;
4129 spin_lock_irqsave(&pm8001_ha->lock, flags);
jack wangdbf9bfe2009-10-14 16:19:21 +08004130 pm8001_chip_interrupt_disable(pm8001_ha);
4131 process_oq(pm8001_ha);
4132 pm8001_chip_interrupt_enable(pm8001_ha);
jack_wang72d0baa2009-11-05 22:33:35 +08004133 spin_unlock_irqrestore(&pm8001_ha->lock, flags);
4134 return IRQ_HANDLED;
jack wangdbf9bfe2009-10-14 16:19:21 +08004135}
4136
4137static int send_task_abort(struct pm8001_hba_info *pm8001_ha, u32 opc,
4138 u32 dev_id, u8 flag, u32 task_tag, u32 cmd_tag)
4139{
4140 struct task_abort_req task_abort;
4141 struct inbound_queue_table *circularQ;
jack_wang72d0baa2009-11-05 22:33:35 +08004142 int ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08004143 circularQ = &pm8001_ha->inbnd_q_tbl[0];
4144 memset(&task_abort, 0, sizeof(task_abort));
4145 if (ABORT_SINGLE == (flag & ABORT_MASK)) {
4146 task_abort.abort_all = 0;
4147 task_abort.device_id = cpu_to_le32(dev_id);
4148 task_abort.tag_to_abort = cpu_to_le32(task_tag);
4149 task_abort.tag = cpu_to_le32(cmd_tag);
4150 } else if (ABORT_ALL == (flag & ABORT_MASK)) {
4151 task_abort.abort_all = cpu_to_le32(1);
4152 task_abort.device_id = cpu_to_le32(dev_id);
4153 task_abort.tag = cpu_to_le32(cmd_tag);
4154 }
jack_wang72d0baa2009-11-05 22:33:35 +08004155 ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &task_abort);
4156 return ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08004157}
4158
4159/**
4160 * pm8001_chip_abort_task - SAS abort task when error or exception happened.
4161 * @task: the task we wanted to aborted.
4162 * @flag: the abort flag.
4163 */
4164static int pm8001_chip_abort_task(struct pm8001_hba_info *pm8001_ha,
4165 struct pm8001_device *pm8001_dev, u8 flag, u32 task_tag, u32 cmd_tag)
4166{
4167 u32 opc, device_id;
4168 int rc = TMF_RESP_FUNC_FAILED;
jack_wang72d0baa2009-11-05 22:33:35 +08004169 PM8001_EH_DBG(pm8001_ha, pm8001_printk("cmd_tag = %x, abort task tag"
4170 " = %x", cmd_tag, task_tag));
jack wangdbf9bfe2009-10-14 16:19:21 +08004171 if (pm8001_dev->dev_type == SAS_END_DEV)
4172 opc = OPC_INB_SSP_ABORT;
4173 else if (pm8001_dev->dev_type == SATA_DEV)
4174 opc = OPC_INB_SATA_ABORT;
4175 else
4176 opc = OPC_INB_SMP_ABORT;/* SMP */
4177 device_id = pm8001_dev->device_id;
4178 rc = send_task_abort(pm8001_ha, opc, device_id, flag,
4179 task_tag, cmd_tag);
4180 if (rc != TMF_RESP_FUNC_COMPLETE)
jack_wang72d0baa2009-11-05 22:33:35 +08004181 PM8001_EH_DBG(pm8001_ha, pm8001_printk("rc= %d\n", rc));
jack wangdbf9bfe2009-10-14 16:19:21 +08004182 return rc;
4183}
4184
4185/**
Uwe Kleine-König65155b32010-06-11 12:17:01 +02004186 * pm8001_chip_ssp_tm_req - built the task management command.
jack wangdbf9bfe2009-10-14 16:19:21 +08004187 * @pm8001_ha: our hba card information.
4188 * @ccb: the ccb information.
4189 * @tmf: task management function.
4190 */
4191static int pm8001_chip_ssp_tm_req(struct pm8001_hba_info *pm8001_ha,
4192 struct pm8001_ccb_info *ccb, struct pm8001_tmf_task *tmf)
4193{
4194 struct sas_task *task = ccb->task;
4195 struct domain_device *dev = task->dev;
4196 struct pm8001_device *pm8001_dev = dev->lldd_dev;
4197 u32 opc = OPC_INB_SSPINITMSTART;
4198 struct inbound_queue_table *circularQ;
4199 struct ssp_ini_tm_start_req sspTMCmd;
jack_wang72d0baa2009-11-05 22:33:35 +08004200 int ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08004201
4202 memset(&sspTMCmd, 0, sizeof(sspTMCmd));
4203 sspTMCmd.device_id = cpu_to_le32(pm8001_dev->device_id);
4204 sspTMCmd.relate_tag = cpu_to_le32(tmf->tag_of_task_to_be_managed);
4205 sspTMCmd.tmf = cpu_to_le32(tmf->tmf);
jack wangdbf9bfe2009-10-14 16:19:21 +08004206 memcpy(sspTMCmd.lun, task->ssp_task.LUN, 8);
4207 sspTMCmd.tag = cpu_to_le32(ccb->ccb_tag);
4208 circularQ = &pm8001_ha->inbnd_q_tbl[0];
jack_wang72d0baa2009-11-05 22:33:35 +08004209 ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &sspTMCmd);
4210 return ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08004211}
4212
4213static int pm8001_chip_get_nvmd_req(struct pm8001_hba_info *pm8001_ha,
4214 void *payload)
4215{
4216 u32 opc = OPC_INB_GET_NVMD_DATA;
4217 u32 nvmd_type;
jack_wang72d0baa2009-11-05 22:33:35 +08004218 int rc;
jack wangdbf9bfe2009-10-14 16:19:21 +08004219 u32 tag;
4220 struct pm8001_ccb_info *ccb;
4221 struct inbound_queue_table *circularQ;
4222 struct get_nvm_data_req nvmd_req;
4223 struct fw_control_ex *fw_control_context;
4224 struct pm8001_ioctl_payload *ioctl_payload = payload;
4225
4226 nvmd_type = ioctl_payload->minor_function;
4227 fw_control_context = kzalloc(sizeof(struct fw_control_ex), GFP_KERNEL);
Dan Carpenter0caeb912010-08-17 13:54:57 +02004228 if (!fw_control_context)
4229 return -ENOMEM;
jack wangdbf9bfe2009-10-14 16:19:21 +08004230 fw_control_context->usrAddr = (u8 *)&ioctl_payload->func_specific[0];
4231 fw_control_context->len = ioctl_payload->length;
4232 circularQ = &pm8001_ha->inbnd_q_tbl[0];
4233 memset(&nvmd_req, 0, sizeof(nvmd_req));
4234 rc = pm8001_tag_alloc(pm8001_ha, &tag);
Julia Lawall823d2192010-08-01 19:23:35 +02004235 if (rc) {
4236 kfree(fw_control_context);
jack wangdbf9bfe2009-10-14 16:19:21 +08004237 return rc;
Julia Lawall823d2192010-08-01 19:23:35 +02004238 }
jack wangdbf9bfe2009-10-14 16:19:21 +08004239 ccb = &pm8001_ha->ccb_info[tag];
4240 ccb->ccb_tag = tag;
4241 ccb->fw_control_context = fw_control_context;
4242 nvmd_req.tag = cpu_to_le32(tag);
4243
4244 switch (nvmd_type) {
4245 case TWI_DEVICE: {
4246 u32 twi_addr, twi_page_size;
4247 twi_addr = 0xa8;
4248 twi_page_size = 2;
4249
4250 nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | twi_addr << 16 |
4251 twi_page_size << 8 | TWI_DEVICE);
4252 nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
4253 nvmd_req.resp_addr_hi =
4254 cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
4255 nvmd_req.resp_addr_lo =
4256 cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
4257 break;
4258 }
4259 case C_SEEPROM: {
4260 nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | C_SEEPROM);
4261 nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
4262 nvmd_req.resp_addr_hi =
4263 cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
4264 nvmd_req.resp_addr_lo =
4265 cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
4266 break;
4267 }
4268 case VPD_FLASH: {
4269 nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | VPD_FLASH);
4270 nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
4271 nvmd_req.resp_addr_hi =
4272 cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
4273 nvmd_req.resp_addr_lo =
4274 cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
4275 break;
4276 }
4277 case EXPAN_ROM: {
4278 nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | EXPAN_ROM);
4279 nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
4280 nvmd_req.resp_addr_hi =
4281 cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
4282 nvmd_req.resp_addr_lo =
4283 cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
4284 break;
4285 }
4286 default:
4287 break;
4288 }
jack_wang72d0baa2009-11-05 22:33:35 +08004289 rc = mpi_build_cmd(pm8001_ha, circularQ, opc, &nvmd_req);
4290 return rc;
jack wangdbf9bfe2009-10-14 16:19:21 +08004291}
4292
4293static int pm8001_chip_set_nvmd_req(struct pm8001_hba_info *pm8001_ha,
4294 void *payload)
4295{
4296 u32 opc = OPC_INB_SET_NVMD_DATA;
4297 u32 nvmd_type;
jack_wang72d0baa2009-11-05 22:33:35 +08004298 int rc;
jack wangdbf9bfe2009-10-14 16:19:21 +08004299 u32 tag;
4300 struct pm8001_ccb_info *ccb;
4301 struct inbound_queue_table *circularQ;
4302 struct set_nvm_data_req nvmd_req;
4303 struct fw_control_ex *fw_control_context;
4304 struct pm8001_ioctl_payload *ioctl_payload = payload;
4305
4306 nvmd_type = ioctl_payload->minor_function;
4307 fw_control_context = kzalloc(sizeof(struct fw_control_ex), GFP_KERNEL);
Dan Carpenter0caeb912010-08-17 13:54:57 +02004308 if (!fw_control_context)
4309 return -ENOMEM;
jack wangdbf9bfe2009-10-14 16:19:21 +08004310 circularQ = &pm8001_ha->inbnd_q_tbl[0];
4311 memcpy(pm8001_ha->memoryMap.region[NVMD].virt_ptr,
4312 ioctl_payload->func_specific,
4313 ioctl_payload->length);
4314 memset(&nvmd_req, 0, sizeof(nvmd_req));
4315 rc = pm8001_tag_alloc(pm8001_ha, &tag);
Julia Lawall823d2192010-08-01 19:23:35 +02004316 if (rc) {
4317 kfree(fw_control_context);
jack wangdbf9bfe2009-10-14 16:19:21 +08004318 return rc;
Julia Lawall823d2192010-08-01 19:23:35 +02004319 }
jack wangdbf9bfe2009-10-14 16:19:21 +08004320 ccb = &pm8001_ha->ccb_info[tag];
4321 ccb->fw_control_context = fw_control_context;
4322 ccb->ccb_tag = tag;
4323 nvmd_req.tag = cpu_to_le32(tag);
4324 switch (nvmd_type) {
4325 case TWI_DEVICE: {
4326 u32 twi_addr, twi_page_size;
4327 twi_addr = 0xa8;
4328 twi_page_size = 2;
4329 nvmd_req.reserved[0] = cpu_to_le32(0xFEDCBA98);
4330 nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | twi_addr << 16 |
4331 twi_page_size << 8 | TWI_DEVICE);
4332 nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
4333 nvmd_req.resp_addr_hi =
4334 cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
4335 nvmd_req.resp_addr_lo =
4336 cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
4337 break;
4338 }
4339 case C_SEEPROM:
4340 nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | C_SEEPROM);
4341 nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
4342 nvmd_req.reserved[0] = cpu_to_le32(0xFEDCBA98);
4343 nvmd_req.resp_addr_hi =
4344 cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
4345 nvmd_req.resp_addr_lo =
4346 cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
4347 break;
4348 case VPD_FLASH:
4349 nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | VPD_FLASH);
4350 nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
4351 nvmd_req.reserved[0] = cpu_to_le32(0xFEDCBA98);
4352 nvmd_req.resp_addr_hi =
4353 cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
4354 nvmd_req.resp_addr_lo =
4355 cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
4356 break;
4357 case EXPAN_ROM:
4358 nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | EXPAN_ROM);
4359 nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
4360 nvmd_req.reserved[0] = cpu_to_le32(0xFEDCBA98);
4361 nvmd_req.resp_addr_hi =
4362 cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
4363 nvmd_req.resp_addr_lo =
4364 cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
4365 break;
4366 default:
4367 break;
4368 }
jack_wang72d0baa2009-11-05 22:33:35 +08004369 rc = mpi_build_cmd(pm8001_ha, circularQ, opc, &nvmd_req);
4370 return rc;
jack wangdbf9bfe2009-10-14 16:19:21 +08004371}
4372
4373/**
4374 * pm8001_chip_fw_flash_update_build - support the firmware update operation
4375 * @pm8001_ha: our hba card information.
4376 * @fw_flash_updata_info: firmware flash update param
4377 */
4378static int
4379pm8001_chip_fw_flash_update_build(struct pm8001_hba_info *pm8001_ha,
4380 void *fw_flash_updata_info, u32 tag)
4381{
4382 struct fw_flash_Update_req payload;
4383 struct fw_flash_updata_info *info;
4384 struct inbound_queue_table *circularQ;
jack_wang72d0baa2009-11-05 22:33:35 +08004385 int ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08004386 u32 opc = OPC_INB_FW_FLASH_UPDATE;
4387
jack_wang72d0baa2009-11-05 22:33:35 +08004388 memset(&payload, 0, sizeof(struct fw_flash_Update_req));
jack wangdbf9bfe2009-10-14 16:19:21 +08004389 circularQ = &pm8001_ha->inbnd_q_tbl[0];
4390 info = fw_flash_updata_info;
4391 payload.tag = cpu_to_le32(tag);
4392 payload.cur_image_len = cpu_to_le32(info->cur_image_len);
4393 payload.cur_image_offset = cpu_to_le32(info->cur_image_offset);
4394 payload.total_image_len = cpu_to_le32(info->total_image_len);
4395 payload.len = info->sgl.im_len.len ;
4396 payload.sgl_addr_lo = lower_32_bits(info->sgl.addr);
4397 payload.sgl_addr_hi = upper_32_bits(info->sgl.addr);
jack_wang72d0baa2009-11-05 22:33:35 +08004398 ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
4399 return ret;
jack wangdbf9bfe2009-10-14 16:19:21 +08004400}
4401
4402static int
4403pm8001_chip_fw_flash_update_req(struct pm8001_hba_info *pm8001_ha,
4404 void *payload)
4405{
4406 struct fw_flash_updata_info flash_update_info;
4407 struct fw_control_info *fw_control;
4408 struct fw_control_ex *fw_control_context;
jack_wang72d0baa2009-11-05 22:33:35 +08004409 int rc;
jack wangdbf9bfe2009-10-14 16:19:21 +08004410 u32 tag;
4411 struct pm8001_ccb_info *ccb;
4412 void *buffer = NULL;
4413 dma_addr_t phys_addr;
4414 u32 phys_addr_hi;
4415 u32 phys_addr_lo;
4416 struct pm8001_ioctl_payload *ioctl_payload = payload;
4417
4418 fw_control_context = kzalloc(sizeof(struct fw_control_ex), GFP_KERNEL);
Dan Carpenter0caeb912010-08-17 13:54:57 +02004419 if (!fw_control_context)
4420 return -ENOMEM;
jack wangdbf9bfe2009-10-14 16:19:21 +08004421 fw_control = (struct fw_control_info *)&ioctl_payload->func_specific[0];
4422 if (fw_control->len != 0) {
4423 if (pm8001_mem_alloc(pm8001_ha->pdev,
4424 (void **)&buffer,
4425 &phys_addr,
4426 &phys_addr_hi,
4427 &phys_addr_lo,
4428 fw_control->len, 0) != 0) {
4429 PM8001_FAIL_DBG(pm8001_ha,
4430 pm8001_printk("Mem alloc failure\n"));
Julia Lawall823d2192010-08-01 19:23:35 +02004431 kfree(fw_control_context);
jack wangdbf9bfe2009-10-14 16:19:21 +08004432 return -ENOMEM;
4433 }
4434 }
jack_wang72d0baa2009-11-05 22:33:35 +08004435 memcpy(buffer, fw_control->buffer, fw_control->len);
jack wangdbf9bfe2009-10-14 16:19:21 +08004436 flash_update_info.sgl.addr = cpu_to_le64(phys_addr);
4437 flash_update_info.sgl.im_len.len = cpu_to_le32(fw_control->len);
4438 flash_update_info.sgl.im_len.e = 0;
4439 flash_update_info.cur_image_offset = fw_control->offset;
4440 flash_update_info.cur_image_len = fw_control->len;
4441 flash_update_info.total_image_len = fw_control->size;
4442 fw_control_context->fw_control = fw_control;
4443 fw_control_context->virtAddr = buffer;
4444 fw_control_context->len = fw_control->len;
4445 rc = pm8001_tag_alloc(pm8001_ha, &tag);
Julia Lawall823d2192010-08-01 19:23:35 +02004446 if (rc) {
4447 kfree(fw_control_context);
jack wangdbf9bfe2009-10-14 16:19:21 +08004448 return rc;
Julia Lawall823d2192010-08-01 19:23:35 +02004449 }
jack wangdbf9bfe2009-10-14 16:19:21 +08004450 ccb = &pm8001_ha->ccb_info[tag];
4451 ccb->fw_control_context = fw_control_context;
4452 ccb->ccb_tag = tag;
jack_wang72d0baa2009-11-05 22:33:35 +08004453 rc = pm8001_chip_fw_flash_update_build(pm8001_ha, &flash_update_info,
4454 tag);
4455 return rc;
jack wangdbf9bfe2009-10-14 16:19:21 +08004456}
4457
4458static int
4459pm8001_chip_set_dev_state_req(struct pm8001_hba_info *pm8001_ha,
4460 struct pm8001_device *pm8001_dev, u32 state)
4461{
4462 struct set_dev_state_req payload;
4463 struct inbound_queue_table *circularQ;
4464 struct pm8001_ccb_info *ccb;
jack_wang72d0baa2009-11-05 22:33:35 +08004465 int rc;
jack wangdbf9bfe2009-10-14 16:19:21 +08004466 u32 tag;
4467 u32 opc = OPC_INB_SET_DEVICE_STATE;
jack_wang72d0baa2009-11-05 22:33:35 +08004468 memset(&payload, 0, sizeof(payload));
jack wangdbf9bfe2009-10-14 16:19:21 +08004469 rc = pm8001_tag_alloc(pm8001_ha, &tag);
4470 if (rc)
4471 return -1;
4472 ccb = &pm8001_ha->ccb_info[tag];
4473 ccb->ccb_tag = tag;
4474 ccb->device = pm8001_dev;
4475 circularQ = &pm8001_ha->inbnd_q_tbl[0];
4476 payload.tag = cpu_to_le32(tag);
4477 payload.device_id = cpu_to_le32(pm8001_dev->device_id);
4478 payload.nds = cpu_to_le32(state);
jack_wang72d0baa2009-11-05 22:33:35 +08004479 rc = mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
4480 return rc;
4481
jack_wangd0b68042009-11-05 22:32:31 +08004482}
4483
4484static int
4485pm8001_chip_sas_re_initialization(struct pm8001_hba_info *pm8001_ha)
4486{
4487 struct sas_re_initialization_req payload;
4488 struct inbound_queue_table *circularQ;
4489 struct pm8001_ccb_info *ccb;
4490 int rc;
4491 u32 tag;
4492 u32 opc = OPC_INB_SAS_RE_INITIALIZE;
4493 memset(&payload, 0, sizeof(payload));
4494 rc = pm8001_tag_alloc(pm8001_ha, &tag);
4495 if (rc)
4496 return -1;
4497 ccb = &pm8001_ha->ccb_info[tag];
4498 ccb->ccb_tag = tag;
4499 circularQ = &pm8001_ha->inbnd_q_tbl[0];
4500 payload.tag = cpu_to_le32(tag);
4501 payload.SSAHOLT = cpu_to_le32(0xd << 25);
4502 payload.sata_hol_tmo = cpu_to_le32(80);
4503 payload.open_reject_cmdretries_data_retries = cpu_to_le32(0xff00ff);
4504 rc = mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
4505 return rc;
jack wangdbf9bfe2009-10-14 16:19:21 +08004506
4507}
4508
4509const struct pm8001_dispatch pm8001_8001_dispatch = {
4510 .name = "pmc8001",
4511 .chip_init = pm8001_chip_init,
4512 .chip_soft_rst = pm8001_chip_soft_rst,
4513 .chip_rst = pm8001_hw_chip_rst,
4514 .chip_iounmap = pm8001_chip_iounmap,
4515 .isr = pm8001_chip_isr,
4516 .is_our_interupt = pm8001_chip_is_our_interupt,
4517 .isr_process_oq = process_oq,
4518 .interrupt_enable = pm8001_chip_interrupt_enable,
4519 .interrupt_disable = pm8001_chip_interrupt_disable,
4520 .make_prd = pm8001_chip_make_sg,
4521 .smp_req = pm8001_chip_smp_req,
4522 .ssp_io_req = pm8001_chip_ssp_io_req,
4523 .sata_req = pm8001_chip_sata_req,
4524 .phy_start_req = pm8001_chip_phy_start_req,
4525 .phy_stop_req = pm8001_chip_phy_stop_req,
4526 .reg_dev_req = pm8001_chip_reg_dev_req,
4527 .dereg_dev_req = pm8001_chip_dereg_dev_req,
4528 .phy_ctl_req = pm8001_chip_phy_ctl_req,
4529 .task_abort = pm8001_chip_abort_task,
4530 .ssp_tm_req = pm8001_chip_ssp_tm_req,
4531 .get_nvmd_req = pm8001_chip_get_nvmd_req,
4532 .set_nvmd_req = pm8001_chip_set_nvmd_req,
4533 .fw_flash_update_req = pm8001_chip_fw_flash_update_req,
4534 .set_dev_state_req = pm8001_chip_set_dev_state_req,
jack_wangd0b68042009-11-05 22:32:31 +08004535 .sas_re_init_req = pm8001_chip_sas_re_initialization,
jack wangdbf9bfe2009-10-14 16:19:21 +08004536};
4537