blob: a960faec1021e2cdb351509d747e3fddc3fb1af5 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * PCI Express PCI Hot Plug Driver
3 *
4 * Copyright (C) 1995,2001 Compaq Computer Corporation
5 * Copyright (C) 2001 Greg Kroah-Hartman (greg@kroah.com)
6 * Copyright (C) 2001 IBM Corp.
7 * Copyright (C) 2003-2004 Intel Corporation
8 *
9 * All rights reserved.
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or (at
14 * your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but
17 * WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
19 * NON INFRINGEMENT. See the GNU General Public License for more
20 * details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
25 *
Kristen Accardi8cf4c192005-08-16 15:16:10 -070026 * Send feedback to <greg@kroah.com>,<kristen.c.accardi@intel.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027 *
28 */
29
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <linux/kernel.h>
31#include <linux/module.h>
32#include <linux/types.h>
Tim Schmielaude259682006-01-08 01:02:05 -080033#include <linux/signal.h>
34#include <linux/jiffies.h>
35#include <linux/timer.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include <linux/pci.h>
Andrew Morton5d1b8c92005-11-13 16:06:39 -080037#include <linux/interrupt.h>
Kristen Carlson Accardi34d03412007-01-09 13:02:36 -080038#include <linux/time.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090039#include <linux/slab.h>
Andrew Morton5d1b8c92005-11-13 16:06:39 -080040
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#include "../pci.h"
42#include "pciehp.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070043
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080044static inline int pciehp_readw(struct controller *ctrl, int reg, u16 *value)
45{
Kenji Kaneshige385e2492009-09-15 17:30:14 +090046 struct pci_dev *dev = ctrl->pcie->port;
Kenji Kaneshige1518c172009-11-11 14:34:52 +090047 return pci_read_config_word(dev, pci_pcie_cap(dev) + reg, value);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080048}
Linus Torvalds1da177e2005-04-16 15:20:36 -070049
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080050static inline int pciehp_readl(struct controller *ctrl, int reg, u32 *value)
51{
Kenji Kaneshige385e2492009-09-15 17:30:14 +090052 struct pci_dev *dev = ctrl->pcie->port;
Kenji Kaneshige1518c172009-11-11 14:34:52 +090053 return pci_read_config_dword(dev, pci_pcie_cap(dev) + reg, value);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080054}
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080056static inline int pciehp_writew(struct controller *ctrl, int reg, u16 value)
57{
Kenji Kaneshige385e2492009-09-15 17:30:14 +090058 struct pci_dev *dev = ctrl->pcie->port;
Kenji Kaneshige1518c172009-11-11 14:34:52 +090059 return pci_write_config_word(dev, pci_pcie_cap(dev) + reg, value);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080060}
Linus Torvalds1da177e2005-04-16 15:20:36 -070061
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080062static inline int pciehp_writel(struct controller *ctrl, int reg, u32 value)
63{
Kenji Kaneshige385e2492009-09-15 17:30:14 +090064 struct pci_dev *dev = ctrl->pcie->port;
Kenji Kaneshige1518c172009-11-11 14:34:52 +090065 return pci_write_config_dword(dev, pci_pcie_cap(dev) + reg, value);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080066}
Linus Torvalds1da177e2005-04-16 15:20:36 -070067
Linus Torvalds1da177e2005-04-16 15:20:36 -070068/* Power Control Command */
69#define POWER_ON 0
Kenji Kaneshige322162a2008-12-19 15:19:02 +090070#define POWER_OFF PCI_EXP_SLTCTL_PCC
Linus Torvalds1da177e2005-04-16 15:20:36 -070071
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080072static irqreturn_t pcie_isr(int irq, void *dev_id);
73static void start_int_poll_timer(struct controller *ctrl, int sec);
Linus Torvalds1da177e2005-04-16 15:20:36 -070074
75/* This is the interrupt polling timeout function. */
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080076static void int_poll_timeout(unsigned long data)
Linus Torvalds1da177e2005-04-16 15:20:36 -070077{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080078 struct controller *ctrl = (struct controller *)data;
Linus Torvalds1da177e2005-04-16 15:20:36 -070079
Linus Torvalds1da177e2005-04-16 15:20:36 -070080 /* Poll for interrupt events. regs == NULL => polling */
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080081 pcie_isr(0, ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070082
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080083 init_timer(&ctrl->poll_timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -070084 if (!pciehp_poll_time)
Kenji Kaneshige40730d12007-08-09 16:09:38 -070085 pciehp_poll_time = 2; /* default polling interval is 2 sec */
Linus Torvalds1da177e2005-04-16 15:20:36 -070086
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080087 start_int_poll_timer(ctrl, pciehp_poll_time);
Linus Torvalds1da177e2005-04-16 15:20:36 -070088}
89
90/* This function starts the interrupt polling timer. */
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080091static void start_int_poll_timer(struct controller *ctrl, int sec)
Linus Torvalds1da177e2005-04-16 15:20:36 -070092{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080093 /* Clamp to sane value */
94 if ((sec <= 0) || (sec > 60))
95 sec = 2;
Linus Torvalds1da177e2005-04-16 15:20:36 -070096
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080097 ctrl->poll_timer.function = &int_poll_timeout;
98 ctrl->poll_timer.data = (unsigned long)ctrl;
99 ctrl->poll_timer.expires = jiffies + sec * HZ;
100 add_timer(&ctrl->poll_timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101}
102
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700103static inline int pciehp_request_irq(struct controller *ctrl)
104{
Kenji Kaneshigef7a10e32008-08-22 17:16:48 +0900105 int retval, irq = ctrl->pcie->irq;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700106
107 /* Install interrupt polling timer. Start with 10 sec delay */
108 if (pciehp_poll_mode) {
109 init_timer(&ctrl->poll_timer);
110 start_int_poll_timer(ctrl, 10);
111 return 0;
112 }
113
114 /* Installs the interrupt handler */
115 retval = request_irq(irq, pcie_isr, IRQF_SHARED, MY_NAME, ctrl);
116 if (retval)
Taku Izumi7f2feec2008-09-05 12:11:26 +0900117 ctrl_err(ctrl, "Cannot get irq %d for the hotplug controller\n",
118 irq);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700119 return retval;
120}
121
122static inline void pciehp_free_irq(struct controller *ctrl)
123{
124 if (pciehp_poll_mode)
125 del_timer_sync(&ctrl->poll_timer);
126 else
Kenji Kaneshigef7a10e32008-08-22 17:16:48 +0900127 free_irq(ctrl->pcie->irq, ctrl);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700128}
129
Kenji Kaneshige563f1192008-06-20 12:05:52 +0900130static int pcie_poll_cmd(struct controller *ctrl)
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900131{
132 u16 slot_status;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900133 int err, timeout = 1000;
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900134
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900135 err = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
136 if (!err && (slot_status & PCI_EXP_SLTSTA_CC)) {
137 pciehp_writew(ctrl, PCI_EXP_SLTSTA, PCI_EXP_SLTSTA_CC);
138 return 1;
Kenji Kaneshige820943b2008-06-20 12:04:33 +0900139 }
Adrian Bunka5827f42008-08-28 01:05:26 +0300140 while (timeout > 0) {
Kenji Kaneshige66618ba2008-06-20 12:05:12 +0900141 msleep(10);
142 timeout -= 10;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900143 err = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
144 if (!err && (slot_status & PCI_EXP_SLTSTA_CC)) {
145 pciehp_writew(ctrl, PCI_EXP_SLTSTA, PCI_EXP_SLTSTA_CC);
146 return 1;
Kenji Kaneshige820943b2008-06-20 12:04:33 +0900147 }
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900148 }
149 return 0; /* timeout */
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900150}
151
Kenji Kaneshige563f1192008-06-20 12:05:52 +0900152static void pcie_wait_cmd(struct controller *ctrl, int poll)
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800153{
Kenji Kaneshige262303fe2006-12-21 17:01:10 -0800154 unsigned int msecs = pciehp_poll_mode ? 2500 : 1000;
155 unsigned long timeout = msecs_to_jiffies(msecs);
156 int rc;
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800157
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900158 if (poll)
159 rc = pcie_poll_cmd(ctrl);
160 else
Kenji Kaneshiged737bdc2008-05-28 14:59:44 +0900161 rc = wait_event_timeout(ctrl->queue, !ctrl->cmd_busy, timeout);
Kenji Kaneshige262303fe2006-12-21 17:01:10 -0800162 if (!rc)
Taku Izumi7f2feec2008-09-05 12:11:26 +0900163 ctrl_dbg(ctrl, "Command not completed in 1000 msec\n");
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800164}
165
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700166/**
167 * pcie_write_cmd - Issue controller command
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700168 * @ctrl: controller to which the command is issued
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700169 * @cmd: command value written to slot control register
170 * @mask: bitmask of slot control register to be modified
171 */
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700172static int pcie_write_cmd(struct controller *ctrl, u16 cmd, u16 mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174 int retval = 0;
175 u16 slot_status;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700176 u16 slot_ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800178 mutex_lock(&ctrl->ctrl_lock);
179
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900180 retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900182 ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
183 __func__);
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800184 goto out;
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800185 }
186
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900187 if (slot_status & PCI_EXP_SLTSTA_CC) {
Kenji Kaneshige58086392008-05-27 19:04:30 +0900188 if (!ctrl->no_cmd_complete) {
189 /*
190 * After 1 sec and CMD_COMPLETED still not set, just
191 * proceed forward to issue the next command according
192 * to spec. Just print out the error message.
193 */
Taku Izumi18b341b2008-10-23 11:47:32 +0900194 ctrl_dbg(ctrl, "CMD_COMPLETED not clear after 1 sec\n");
Kenji Kaneshige58086392008-05-27 19:04:30 +0900195 } else if (!NO_CMD_CMPL(ctrl)) {
196 /*
197 * This controller semms to notify of command completed
198 * event even though it supports none of power
199 * controller, attention led, power led and EMI.
200 */
Taku Izumi18b341b2008-10-23 11:47:32 +0900201 ctrl_dbg(ctrl, "Unexpected CMD_COMPLETED. Need to "
202 "wait for command completed event.\n");
Kenji Kaneshige58086392008-05-27 19:04:30 +0900203 ctrl->no_cmd_complete = 0;
204 } else {
Taku Izumi18b341b2008-10-23 11:47:32 +0900205 ctrl_dbg(ctrl, "Unexpected CMD_COMPLETED. Maybe "
206 "the controller is broken.\n");
Kenji Kaneshige58086392008-05-27 19:04:30 +0900207 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208 }
209
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900210 retval = pciehp_readw(ctrl, PCI_EXP_SLTCTL, &slot_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900212 ctrl_err(ctrl, "%s: Cannot read SLOTCTRL register\n", __func__);
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700213 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700216 slot_ctrl &= ~mask;
Kenji Kaneshigeb7aa1f12008-04-25 14:39:14 -0700217 slot_ctrl |= (cmd & mask);
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700218 ctrl->cmd_busy = 1;
Kenji Kaneshige2d32a9a2008-04-25 14:39:02 -0700219 smp_mb();
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900220 retval = pciehp_writew(ctrl, PCI_EXP_SLTCTL, slot_ctrl);
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700221 if (retval)
Taku Izumi18b341b2008-10-23 11:47:32 +0900222 ctrl_err(ctrl, "Cannot write to SLOTCTRL register\n");
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700223
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800224 /*
225 * Wait for command completion.
226 */
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900227 if (!retval && !ctrl->no_cmd_complete) {
228 int poll = 0;
229 /*
230 * if hotplug interrupt is not enabled or command
231 * completed interrupt is not enabled, we need to poll
232 * command completed event.
233 */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900234 if (!(slot_ctrl & PCI_EXP_SLTCTL_HPIE) ||
235 !(slot_ctrl & PCI_EXP_SLTCTL_CCIE))
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900236 poll = 1;
Kenji Kaneshiged737bdc2008-05-28 14:59:44 +0900237 pcie_wait_cmd(ctrl, poll);
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900238 }
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800239 out:
240 mutex_unlock(&ctrl->ctrl_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241 return retval;
242}
243
Yinghai Lu4e2ce402012-01-27 10:55:12 -0800244static bool check_link_active(struct controller *ctrl)
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900245{
Yinghai Lu4e2ce402012-01-27 10:55:12 -0800246 bool ret = false;
247 u16 lnk_status;
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900248
Yinghai Lu4e2ce402012-01-27 10:55:12 -0800249 if (pciehp_readw(ctrl, PCI_EXP_LNKSTA, &lnk_status))
250 return ret;
251
252 ret = !!(lnk_status & PCI_EXP_LNKSTA_DLLLA);
253
254 if (ret)
255 ctrl_dbg(ctrl, "%s: lnk_status = %x\n", __func__, lnk_status);
256
257 return ret;
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900258}
259
Yinghai Lubffe4f72012-01-27 10:55:13 -0800260static void __pcie_wait_link_active(struct controller *ctrl, bool active)
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900261{
262 int timeout = 1000;
263
Yinghai Lubffe4f72012-01-27 10:55:13 -0800264 if (check_link_active(ctrl) == active)
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900265 return;
266 while (timeout > 0) {
267 msleep(10);
268 timeout -= 10;
Yinghai Lubffe4f72012-01-27 10:55:13 -0800269 if (check_link_active(ctrl) == active)
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900270 return;
271 }
Yinghai Lubffe4f72012-01-27 10:55:13 -0800272 ctrl_dbg(ctrl, "Data Link Layer Link Active not %s in 1000 msec\n",
273 active ? "set" : "cleared");
274}
275
276static void pcie_wait_link_active(struct controller *ctrl)
277{
278 __pcie_wait_link_active(ctrl, true);
279}
280
281static void pcie_wait_link_not_active(struct controller *ctrl)
282{
283 __pcie_wait_link_active(ctrl, false);
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900284}
285
Yinghai Lu2f5d8e42012-01-27 10:55:11 -0800286static bool pci_bus_check_dev(struct pci_bus *bus, int devfn)
287{
288 u32 l;
289 int count = 0;
290 int delay = 1000, step = 20;
291 bool found = false;
292
293 do {
294 found = pci_bus_read_dev_vendor_id(bus, devfn, &l, 0);
295 count++;
296
297 if (found)
298 break;
299
300 msleep(step);
301 delay -= step;
302 } while (delay > 0);
303
304 if (count > 1 && pciehp_debug)
305 printk(KERN_DEBUG "pci %04x:%02x:%02x.%d id reading try %d times with interval %d ms to get %08x\n",
306 pci_domain_nr(bus), bus->number, PCI_SLOT(devfn),
307 PCI_FUNC(devfn), count, step, l);
308
309 return found;
310}
311
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900312int pciehp_check_link_status(struct controller *ctrl)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314 u16 lnk_status;
315 int retval = 0;
Yinghai Lu2f5d8e42012-01-27 10:55:11 -0800316 bool found = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900318 /*
319 * Data Link Layer Link Active Reporting must be capable for
320 * hot-plug capable downstream port. But old controller might
321 * not implement it. In this case, we wait for 1000 ms.
322 */
Kenji Kaneshige0cab0842011-07-11 10:15:45 +0900323 if (ctrl->link_active_reporting)
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900324 pcie_wait_link_active(ctrl);
Kenji Kaneshige0cab0842011-07-11 10:15:45 +0900325 else
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900326 msleep(1000);
327
Yinghai Lu2f5d8e42012-01-27 10:55:11 -0800328 /* wait 100ms before read pci conf, and try in 1s */
329 msleep(100);
330 found = pci_bus_check_dev(ctrl->pcie->port->subordinate,
331 PCI_DEVFN(0, 0));
Kenji Kaneshige0027cb32011-11-10 16:40:37 +0900332
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900333 retval = pciehp_readw(ctrl, PCI_EXP_LNKSTA, &lnk_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334 if (retval) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900335 ctrl_err(ctrl, "Cannot read LNKSTATUS register\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336 return retval;
337 }
338
Taku Izumi7f2feec2008-09-05 12:11:26 +0900339 ctrl_dbg(ctrl, "%s: lnk_status = %x\n", __func__, lnk_status);
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900340 if ((lnk_status & PCI_EXP_LNKSTA_LT) ||
341 !(lnk_status & PCI_EXP_LNKSTA_NLW)) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900342 ctrl_err(ctrl, "Link Training Error occurs \n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343 retval = -1;
344 return retval;
345 }
346
Yinghai Lufdbd3ce2011-11-07 07:53:23 -0800347 pcie_update_link_speed(ctrl->pcie->port->subordinate, lnk_status);
348
Yinghai Lu2f5d8e42012-01-27 10:55:11 -0800349 if (!found && !retval)
350 retval = -1;
351
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352 return retval;
353}
354
Yinghai Lu7f822992012-01-27 10:55:14 -0800355static int __pciehp_link_set(struct controller *ctrl, bool enable)
356{
357 u16 lnk_ctrl;
358 int retval = 0;
359
360 retval = pciehp_readw(ctrl, PCI_EXP_LNKCTL, &lnk_ctrl);
361 if (retval) {
362 ctrl_err(ctrl, "Cannot read LNKCTRL register\n");
363 return retval;
364 }
365
366 if (enable)
367 lnk_ctrl &= ~PCI_EXP_LNKCTL_LD;
368 else
369 lnk_ctrl |= PCI_EXP_LNKCTL_LD;
370
371 retval = pciehp_writew(ctrl, PCI_EXP_LNKCTL, lnk_ctrl);
372 if (retval) {
373 ctrl_err(ctrl, "Cannot write LNKCTRL register\n");
374 return retval;
375 }
376 ctrl_dbg(ctrl, "%s: lnk_ctrl = %x\n", __func__, lnk_ctrl);
377
378 return retval;
379}
380
381static int pciehp_link_enable(struct controller *ctrl)
382{
383 return __pciehp_link_set(ctrl, true);
384}
385
386static int pciehp_link_disable(struct controller *ctrl)
387{
388 return __pciehp_link_set(ctrl, false);
389}
390
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900391int pciehp_get_attention_status(struct slot *slot, u8 *status)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800393 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394 u16 slot_ctrl;
395 u8 atten_led_state;
396 int retval = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900398 retval = pciehp_readw(ctrl, PCI_EXP_SLTCTL, &slot_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900400 ctrl_err(ctrl, "%s: Cannot read SLOTCTRL register\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401 return retval;
402 }
403
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900404 ctrl_dbg(ctrl, "%s: SLOTCTRL %x, value read %x\n", __func__,
405 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900407 atten_led_state = (slot_ctrl & PCI_EXP_SLTCTL_AIC) >> 6;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408
409 switch (atten_led_state) {
410 case 0:
411 *status = 0xFF; /* Reserved */
412 break;
413 case 1:
414 *status = 1; /* On */
415 break;
416 case 2:
417 *status = 2; /* Blink */
418 break;
419 case 3:
420 *status = 0; /* Off */
421 break;
422 default:
423 *status = 0xFF;
424 break;
425 }
426
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427 return 0;
428}
429
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900430int pciehp_get_power_status(struct slot *slot, u8 *status)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800432 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433 u16 slot_ctrl;
434 u8 pwr_state;
435 int retval = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900437 retval = pciehp_readw(ctrl, PCI_EXP_SLTCTL, &slot_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900439 ctrl_err(ctrl, "%s: Cannot read SLOTCTRL register\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440 return retval;
441 }
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900442 ctrl_dbg(ctrl, "%s: SLOTCTRL %x value read %x\n", __func__,
443 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700444
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900445 pwr_state = (slot_ctrl & PCI_EXP_SLTCTL_PCC) >> 10;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446
447 switch (pwr_state) {
448 case 0:
449 *status = 1;
450 break;
451 case 1:
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700452 *status = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453 break;
454 default:
455 *status = 0xFF;
456 break;
457 }
458
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459 return retval;
460}
461
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900462int pciehp_get_latch_status(struct slot *slot, u8 *status)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800464 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465 u16 slot_status;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900466 int retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900468 retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900470 ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
471 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700472 return retval;
473 }
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900474 *status = !!(slot_status & PCI_EXP_SLTSTA_MRLSS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475 return 0;
476}
477
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900478int pciehp_get_adapter_status(struct slot *slot, u8 *status)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800480 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481 u16 slot_status;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900482 int retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900484 retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900486 ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
487 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488 return retval;
489 }
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900490 *status = !!(slot_status & PCI_EXP_SLTSTA_PDS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491 return 0;
492}
493
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900494int pciehp_query_power_fault(struct slot *slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800496 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497 u16 slot_status;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900498 int retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900500 retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501 if (retval) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900502 ctrl_err(ctrl, "Cannot check for power fault\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503 return retval;
504 }
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900505 return !!(slot_status & PCI_EXP_SLTSTA_PFD);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506}
507
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900508int pciehp_set_attention_status(struct slot *slot, u8 value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800510 struct controller *ctrl = slot->ctrl;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700511 u16 slot_cmd;
512 u16 cmd_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900514 cmd_mask = PCI_EXP_SLTCTL_AIC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515 switch (value) {
Kenji Kaneshige445f7982009-10-05 17:42:59 +0900516 case 0 : /* turn off */
517 slot_cmd = 0x00C0;
518 break;
519 case 1: /* turn on */
520 slot_cmd = 0x0040;
521 break;
522 case 2: /* turn blink */
523 slot_cmd = 0x0080;
524 break;
525 default:
526 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700527 }
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900528 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
529 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
Kenji Kaneshige445f7982009-10-05 17:42:59 +0900530 return pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531}
532
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900533void pciehp_green_led_on(struct slot *slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800535 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536 u16 slot_cmd;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700537 u16 cmd_mask;
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700538
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700539 slot_cmd = 0x0100;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900540 cmd_mask = PCI_EXP_SLTCTL_PIC;
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700541 pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900542 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
543 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544}
545
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900546void pciehp_green_led_off(struct slot *slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800548 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700549 u16 slot_cmd;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700550 u16 cmd_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700552 slot_cmd = 0x0300;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900553 cmd_mask = PCI_EXP_SLTCTL_PIC;
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700554 pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900555 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
556 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700557}
558
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900559void pciehp_green_led_blink(struct slot *slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800561 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562 u16 slot_cmd;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700563 u16 cmd_mask;
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700564
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700565 slot_cmd = 0x0200;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900566 cmd_mask = PCI_EXP_SLTCTL_PIC;
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700567 pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900568 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
569 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700570}
571
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900572int pciehp_power_on_slot(struct slot * slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800574 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700575 u16 slot_cmd;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700576 u16 cmd_mask;
577 u16 slot_status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700578 int retval = 0;
579
Rajesh Shah5a49f202005-11-23 15:44:54 -0800580 /* Clear sticky power-fault bit from previous power failures */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900581 retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900583 ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
584 __func__);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800585 return retval;
586 }
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900587 slot_status &= PCI_EXP_SLTSTA_PFD;
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800588 if (slot_status) {
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900589 retval = pciehp_writew(ctrl, PCI_EXP_SLTSTA, slot_status);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800590 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900591 ctrl_err(ctrl,
592 "%s: Cannot write to SLOTSTATUS register\n",
593 __func__);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800594 return retval;
595 }
596 }
Kenji Kaneshige5651c482009-11-13 15:14:10 +0900597 ctrl->power_fault_detected = 0;
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800598
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700599 slot_cmd = POWER_ON;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900600 cmd_mask = PCI_EXP_SLTCTL_PCC;
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700601 retval = pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700602 if (retval) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900603 ctrl_err(ctrl, "Write %x command failed!\n", slot_cmd);
Kenji Kaneshige99f01692009-02-03 15:06:16 +0900604 return retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700605 }
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900606 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
607 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700608
Yinghai Lu2debd922012-01-27 10:55:15 -0800609 retval = pciehp_link_enable(ctrl);
610 if (retval)
611 ctrl_err(ctrl, "%s: Can not enable the link!\n", __func__);
612
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613 return retval;
614}
615
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900616int pciehp_power_off_slot(struct slot * slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800618 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700619 u16 slot_cmd;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700620 u16 cmd_mask;
Kenji Kaneshige3c3a1b12009-10-05 17:40:48 +0900621 int retval;
Kenji Kaneshigef1050a32007-12-20 19:45:09 +0900622
Yinghai Lu2debd922012-01-27 10:55:15 -0800623 /* Disable the link at first */
624 pciehp_link_disable(ctrl);
625 /* wait the link is down */
626 if (ctrl->link_active_reporting)
627 pcie_wait_link_not_active(ctrl);
628 else
629 msleep(1000);
630
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700631 slot_cmd = POWER_OFF;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900632 cmd_mask = PCI_EXP_SLTCTL_PCC;
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700633 retval = pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634 if (retval) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900635 ctrl_err(ctrl, "Write command failed!\n");
Kenji Kaneshige3c3a1b12009-10-05 17:40:48 +0900636 return retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637 }
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900638 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
639 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
Kenji Kaneshige3c3a1b12009-10-05 17:40:48 +0900640 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641}
642
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800643static irqreturn_t pcie_isr(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800645 struct controller *ctrl = (struct controller *)dev_id;
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900646 struct slot *slot = ctrl->slot;
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700647 u16 detected, intr_loc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700649 /*
650 * In order to guarantee that all interrupt events are
651 * serviced, we need to re-inspect Slot Status register after
652 * clearing what is presumed to be the last pending interrupt.
653 */
654 intr_loc = 0;
655 do {
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900656 if (pciehp_readw(ctrl, PCI_EXP_SLTSTA, &detected)) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900657 ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS\n",
658 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659 return IRQ_NONE;
660 }
661
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900662 detected &= (PCI_EXP_SLTSTA_ABP | PCI_EXP_SLTSTA_PFD |
663 PCI_EXP_SLTSTA_MRLSC | PCI_EXP_SLTSTA_PDC |
664 PCI_EXP_SLTSTA_CC);
Kenji Kaneshige81b840c2009-02-03 15:06:13 +0900665 detected &= ~intr_loc;
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700666 intr_loc |= detected;
667 if (!intr_loc)
668 return IRQ_NONE;
Kenji Kaneshige81b840c2009-02-03 15:06:13 +0900669 if (detected && pciehp_writew(ctrl, PCI_EXP_SLTSTA, intr_loc)) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900670 ctrl_err(ctrl, "%s: Cannot write to SLOTSTATUS\n",
671 __func__);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800672 return IRQ_NONE;
673 }
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700674 } while (detected);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700675
Taku Izumi7f2feec2008-09-05 12:11:26 +0900676 ctrl_dbg(ctrl, "%s: intr_loc %x\n", __func__, intr_loc);
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700677
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700678 /* Check Command Complete Interrupt Pending */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900679 if (intr_loc & PCI_EXP_SLTSTA_CC) {
Kenji Kaneshige262303fe2006-12-21 17:01:10 -0800680 ctrl->cmd_busy = 0;
Kenji Kaneshige2d32a9a2008-04-25 14:39:02 -0700681 smp_mb();
Kenji Kaneshiged737bdc2008-05-28 14:59:44 +0900682 wake_up(&ctrl->queue);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683 }
684
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900685 if (!(intr_loc & ~PCI_EXP_SLTSTA_CC))
Kenji Kaneshigedbd79ae2008-05-27 19:03:16 +0900686 return IRQ_HANDLED;
687
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700688 /* Check MRL Sensor Changed */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900689 if (intr_loc & PCI_EXP_SLTSTA_MRLSC)
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900690 pciehp_handle_switch_change(slot);
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800691
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700692 /* Check Attention Button Pressed */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900693 if (intr_loc & PCI_EXP_SLTSTA_ABP)
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900694 pciehp_handle_attention_button(slot);
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800695
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700696 /* Check Presence Detect Changed */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900697 if (intr_loc & PCI_EXP_SLTSTA_PDC)
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900698 pciehp_handle_presence_change(slot);
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800699
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700700 /* Check Power Fault Detected */
Kenji Kaneshige99f01692009-02-03 15:06:16 +0900701 if ((intr_loc & PCI_EXP_SLTSTA_PFD) && !ctrl->power_fault_detected) {
702 ctrl->power_fault_detected = 1;
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900703 pciehp_handle_power_fault(slot);
Kenji Kaneshige99f01692009-02-03 15:06:16 +0900704 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705 return IRQ_HANDLED;
706}
707
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900708int pciehp_get_max_lnk_width(struct slot *slot,
Kenji Kaneshige40730d12007-08-09 16:09:38 -0700709 enum pcie_link_width *value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800711 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712 enum pcie_link_width lnk_wdth;
713 u32 lnk_cap;
714 int retval = 0;
715
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900716 retval = pciehp_readl(ctrl, PCI_EXP_LNKCAP, &lnk_cap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900718 ctrl_err(ctrl, "%s: Cannot read LNKCAP register\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719 return retval;
720 }
721
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900722 switch ((lnk_cap & PCI_EXP_LNKSTA_NLW) >> 4){
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723 case 0:
724 lnk_wdth = PCIE_LNK_WIDTH_RESRV;
725 break;
726 case 1:
727 lnk_wdth = PCIE_LNK_X1;
728 break;
729 case 2:
730 lnk_wdth = PCIE_LNK_X2;
731 break;
732 case 4:
733 lnk_wdth = PCIE_LNK_X4;
734 break;
735 case 8:
736 lnk_wdth = PCIE_LNK_X8;
737 break;
738 case 12:
739 lnk_wdth = PCIE_LNK_X12;
740 break;
741 case 16:
742 lnk_wdth = PCIE_LNK_X16;
743 break;
744 case 32:
745 lnk_wdth = PCIE_LNK_X32;
746 break;
747 default:
748 lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
749 break;
750 }
751
752 *value = lnk_wdth;
Taku Izumi7f2feec2008-09-05 12:11:26 +0900753 ctrl_dbg(ctrl, "Max link width = %d\n", lnk_wdth);
Kenji Kaneshigec8426482007-08-09 16:09:33 -0700754
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755 return retval;
756}
757
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900758int pciehp_get_cur_lnk_width(struct slot *slot,
Kenji Kaneshige40730d12007-08-09 16:09:38 -0700759 enum pcie_link_width *value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800761 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762 enum pcie_link_width lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
763 int retval = 0;
764 u16 lnk_status;
765
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900766 retval = pciehp_readw(ctrl, PCI_EXP_LNKSTA, &lnk_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700767 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900768 ctrl_err(ctrl, "%s: Cannot read LNKSTATUS register\n",
769 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770 return retval;
771 }
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700772
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900773 switch ((lnk_status & PCI_EXP_LNKSTA_NLW) >> 4){
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774 case 0:
775 lnk_wdth = PCIE_LNK_WIDTH_RESRV;
776 break;
777 case 1:
778 lnk_wdth = PCIE_LNK_X1;
779 break;
780 case 2:
781 lnk_wdth = PCIE_LNK_X2;
782 break;
783 case 4:
784 lnk_wdth = PCIE_LNK_X4;
785 break;
786 case 8:
787 lnk_wdth = PCIE_LNK_X8;
788 break;
789 case 12:
790 lnk_wdth = PCIE_LNK_X12;
791 break;
792 case 16:
793 lnk_wdth = PCIE_LNK_X16;
794 break;
795 case 32:
796 lnk_wdth = PCIE_LNK_X32;
797 break;
798 default:
799 lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
800 break;
801 }
802
803 *value = lnk_wdth;
Taku Izumi7f2feec2008-09-05 12:11:26 +0900804 ctrl_dbg(ctrl, "Current link width = %d\n", lnk_wdth);
Kenji Kaneshigec8426482007-08-09 16:09:33 -0700805
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806 return retval;
807}
808
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900809int pcie_enable_notification(struct controller *ctrl)
Mark Lordecdde932007-11-21 15:07:55 -0800810{
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700811 u16 cmd, mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700812
Kenji Kaneshige5651c482009-11-13 15:14:10 +0900813 /*
814 * TBD: Power fault detected software notification support.
815 *
816 * Power fault detected software notification is not enabled
817 * now, because it caused power fault detected interrupt storm
818 * on some machines. On those machines, power fault detected
819 * bit in the slot status register was set again immediately
820 * when it is cleared in the interrupt service routine, and
821 * next power fault detected interrupt was notified again.
822 */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900823 cmd = PCI_EXP_SLTCTL_PDCE;
Kenji Kaneshigeae416e62008-04-25 14:39:06 -0700824 if (ATTN_BUTTN(ctrl))
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900825 cmd |= PCI_EXP_SLTCTL_ABPE;
Kenji Kaneshigeae416e62008-04-25 14:39:06 -0700826 if (MRL_SENS(ctrl))
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900827 cmd |= PCI_EXP_SLTCTL_MRLSCE;
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700828 if (!pciehp_poll_mode)
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900829 cmd |= PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE;
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700830
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900831 mask = (PCI_EXP_SLTCTL_PDCE | PCI_EXP_SLTCTL_ABPE |
832 PCI_EXP_SLTCTL_MRLSCE | PCI_EXP_SLTCTL_PFDE |
833 PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE);
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700834
835 if (pcie_write_cmd(ctrl, cmd, mask)) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900836 ctrl_err(ctrl, "Cannot enable software notification\n");
Kenji Kaneshige125c39f2008-05-28 14:57:30 +0900837 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700839 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840}
Mark Lord08e7a7d2007-11-28 15:11:46 -0800841
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900842static void pcie_disable_notification(struct controller *ctrl)
843{
844 u16 mask;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900845 mask = (PCI_EXP_SLTCTL_PDCE | PCI_EXP_SLTCTL_ABPE |
846 PCI_EXP_SLTCTL_MRLSCE | PCI_EXP_SLTCTL_PFDE |
Kenji Kaneshigef22daf12009-10-05 17:40:02 +0900847 PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE |
848 PCI_EXP_SLTCTL_DLLSCE);
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900849 if (pcie_write_cmd(ctrl, 0, mask))
Taku Izumi18b341b2008-10-23 11:47:32 +0900850 ctrl_warn(ctrl, "Cannot disable software notification\n");
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900851}
852
Eric W. Biedermandbc7e1e2009-01-28 19:31:18 -0800853int pcie_init_notification(struct controller *ctrl)
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900854{
855 if (pciehp_request_irq(ctrl))
856 return -1;
857 if (pcie_enable_notification(ctrl)) {
858 pciehp_free_irq(ctrl);
859 return -1;
860 }
Eric W. Biedermandbc7e1e2009-01-28 19:31:18 -0800861 ctrl->notification_enabled = 1;
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900862 return 0;
863}
864
865static void pcie_shutdown_notification(struct controller *ctrl)
866{
Eric W. Biedermandbc7e1e2009-01-28 19:31:18 -0800867 if (ctrl->notification_enabled) {
868 pcie_disable_notification(ctrl);
869 pciehp_free_irq(ctrl);
870 ctrl->notification_enabled = 0;
871 }
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900872}
873
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900874static int pcie_init_slot(struct controller *ctrl)
875{
876 struct slot *slot;
877
878 slot = kzalloc(sizeof(*slot), GFP_KERNEL);
879 if (!slot)
880 return -ENOMEM;
881
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900882 slot->ctrl = ctrl;
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900883 mutex_init(&slot->lock);
884 INIT_DELAYED_WORK(&slot->work, pciehp_queue_pushbutton_work);
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900885 ctrl->slot = slot;
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900886 return 0;
887}
888
889static void pcie_cleanup_slot(struct controller *ctrl)
890{
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900891 struct slot *slot = ctrl->slot;
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900892 cancel_delayed_work(&slot->work);
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900893 flush_workqueue(pciehp_wq);
894 kfree(slot);
895}
896
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700897static inline void dbg_ctrl(struct controller *ctrl)
898{
899 int i;
900 u16 reg16;
Kenji Kaneshige385e2492009-09-15 17:30:14 +0900901 struct pci_dev *pdev = ctrl->pcie->port;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700902
903 if (!pciehp_debug)
904 return;
905
Taku Izumi7f2feec2008-09-05 12:11:26 +0900906 ctrl_info(ctrl, "Hotplug Controller:\n");
907 ctrl_info(ctrl, " Seg/Bus/Dev/Func/IRQ : %s IRQ %d\n",
908 pci_name(pdev), pdev->irq);
909 ctrl_info(ctrl, " Vendor ID : 0x%04x\n", pdev->vendor);
910 ctrl_info(ctrl, " Device ID : 0x%04x\n", pdev->device);
911 ctrl_info(ctrl, " Subsystem ID : 0x%04x\n",
912 pdev->subsystem_device);
913 ctrl_info(ctrl, " Subsystem Vendor ID : 0x%04x\n",
914 pdev->subsystem_vendor);
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900915 ctrl_info(ctrl, " PCIe Cap offset : 0x%02x\n",
916 pci_pcie_cap(pdev));
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700917 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
918 if (!pci_resource_len(pdev, i))
919 continue;
Bjorn Helgaase1944c62010-03-16 15:53:08 -0600920 ctrl_info(ctrl, " PCI resource [%d] : %pR\n",
921 i, &pdev->resource[i]);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700922 }
Taku Izumi7f2feec2008-09-05 12:11:26 +0900923 ctrl_info(ctrl, "Slot Capabilities : 0x%08x\n", ctrl->slot_cap);
Kenji Kaneshiged54798f2009-09-15 17:28:53 +0900924 ctrl_info(ctrl, " Physical Slot Number : %d\n", PSN(ctrl));
Taku Izumi7f2feec2008-09-05 12:11:26 +0900925 ctrl_info(ctrl, " Attention Button : %3s\n",
926 ATTN_BUTTN(ctrl) ? "yes" : "no");
927 ctrl_info(ctrl, " Power Controller : %3s\n",
928 POWER_CTRL(ctrl) ? "yes" : "no");
929 ctrl_info(ctrl, " MRL Sensor : %3s\n",
930 MRL_SENS(ctrl) ? "yes" : "no");
931 ctrl_info(ctrl, " Attention Indicator : %3s\n",
932 ATTN_LED(ctrl) ? "yes" : "no");
933 ctrl_info(ctrl, " Power Indicator : %3s\n",
934 PWR_LED(ctrl) ? "yes" : "no");
935 ctrl_info(ctrl, " Hot-Plug Surprise : %3s\n",
936 HP_SUPR_RM(ctrl) ? "yes" : "no");
937 ctrl_info(ctrl, " EMI Present : %3s\n",
938 EMI(ctrl) ? "yes" : "no");
939 ctrl_info(ctrl, " Command Completed : %3s\n",
940 NO_CMD_CMPL(ctrl) ? "no" : "yes");
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900941 pciehp_readw(ctrl, PCI_EXP_SLTSTA, &reg16);
Taku Izumi7f2feec2008-09-05 12:11:26 +0900942 ctrl_info(ctrl, "Slot Status : 0x%04x\n", reg16);
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900943 pciehp_readw(ctrl, PCI_EXP_SLTCTL, &reg16);
Taku Izumi7f2feec2008-09-05 12:11:26 +0900944 ctrl_info(ctrl, "Slot Control : 0x%04x\n", reg16);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700945}
946
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900947struct controller *pcie_init(struct pcie_device *dev)
Mark Lord08e7a7d2007-11-28 15:11:46 -0800948{
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900949 struct controller *ctrl;
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900950 u32 slot_cap, link_cap;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700951 struct pci_dev *pdev = dev->port;
Mark Lord08e7a7d2007-11-28 15:11:46 -0800952
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900953 ctrl = kzalloc(sizeof(*ctrl), GFP_KERNEL);
954 if (!ctrl) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900955 dev_err(&dev->device, "%s: Out of memory\n", __func__);
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900956 goto abort;
957 }
Kenji Kaneshigef7a10e32008-08-22 17:16:48 +0900958 ctrl->pcie = dev;
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900959 if (!pci_pcie_cap(pdev)) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900960 ctrl_err(ctrl, "Cannot find PCI Express capability\n");
Kenji Kaneshigeb84346e2008-10-22 14:30:15 +0900961 goto abort_ctrl;
Mark Lord08e7a7d2007-11-28 15:11:46 -0800962 }
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900963 if (pciehp_readl(ctrl, PCI_EXP_SLTCAP, &slot_cap)) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900964 ctrl_err(ctrl, "Cannot read SLOTCAP register\n");
Kenji Kaneshigeb84346e2008-10-22 14:30:15 +0900965 goto abort_ctrl;
Mark Lord08e7a7d2007-11-28 15:11:46 -0800966 }
Mark Lord08e7a7d2007-11-28 15:11:46 -0800967
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700968 ctrl->slot_cap = slot_cap;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700969 mutex_init(&ctrl->ctrl_lock);
970 init_waitqueue_head(&ctrl->queue);
971 dbg_ctrl(ctrl);
Kenji Kaneshige58086392008-05-27 19:04:30 +0900972 /*
973 * Controller doesn't notify of command completion if the "No
974 * Command Completed Support" bit is set in Slot Capability
975 * register or the controller supports none of power
976 * controller, attention led, power led and EMI.
977 */
978 if (NO_CMD_CMPL(ctrl) ||
979 !(POWER_CTRL(ctrl) | ATTN_LED(ctrl) | PWR_LED(ctrl) | EMI(ctrl)))
980 ctrl->no_cmd_complete = 1;
Mark Lord08e7a7d2007-11-28 15:11:46 -0800981
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900982 /* Check if Data Link Layer Link Active Reporting is implemented */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900983 if (pciehp_readl(ctrl, PCI_EXP_LNKCAP, &link_cap)) {
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900984 ctrl_err(ctrl, "%s: Cannot read LNKCAP register\n", __func__);
985 goto abort_ctrl;
986 }
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900987 if (link_cap & PCI_EXP_LNKCAP_DLLLARC) {
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900988 ctrl_dbg(ctrl, "Link Active Reporting supported\n");
989 ctrl->link_active_reporting = 1;
990 }
991
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900992 /* Clear all remaining event bits in Slot Status register */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900993 if (pciehp_writew(ctrl, PCI_EXP_SLTSTA, 0x1f))
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900994 goto abort_ctrl;
Mark Lord08e7a7d2007-11-28 15:11:46 -0800995
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900996 /* Disable sotfware notification */
997 pcie_disable_notification(ctrl);
Mark Lordecdde932007-11-21 15:07:55 -0800998
Taku Izumi7f2feec2008-09-05 12:11:26 +0900999 ctrl_info(ctrl, "HPC vendor_id %x device_id %x ss_vid %x ss_did %x\n",
1000 pdev->vendor, pdev->device, pdev->subsystem_vendor,
1001 pdev->subsystem_device);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -07001002
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +09001003 if (pcie_init_slot(ctrl))
1004 goto abort_ctrl;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -07001005
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +09001006 return ctrl;
1007
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +09001008abort_ctrl:
1009 kfree(ctrl);
Mark Lord08e7a7d2007-11-28 15:11:46 -08001010abort:
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +09001011 return NULL;
1012}
1013
Kenji Kaneshige82a9e792009-09-15 17:30:48 +09001014void pciehp_release_ctrl(struct controller *ctrl)
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +09001015{
1016 pcie_shutdown_notification(ctrl);
1017 pcie_cleanup_slot(ctrl);
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +09001018 kfree(ctrl);
Mark Lord08e7a7d2007-11-28 15:11:46 -08001019}