blob: 1b1429d5d5c287f761a3066bc6bbebe6b74995ee [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002/* Advanced Micro Devices Inc. AMD8111E Linux Network Driver
3 * Copyright (C) 2004 Advanced Micro Devices
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 *
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 * Copyright 2001,2002 Jeff Garzik <jgarzik@mandrakesoft.com> [ 8139cp.c,tg3.c ]
7 * Copyright (C) 2001, 2002 David S. Miller (davem@redhat.com)[ tg3.c]
8 * Copyright 1996-1999 Thomas Bogendoerfer [ pcnet32.c ]
9 * Derived from the lance driver written 1993,1994,1995 by Donald Becker.
10 * Copyright 1993 United States Government as represented by the
11 * Director, National Security Agency.[ pcnet32.c ]
12 * Carsten Langgaard, carstenl@mips.com [ pcnet32.c ]
13 * Copyright (C) 2000 MIPS Technologies, Inc. All rights reserved.
14 *
Jeff Garzik6aa20a22006-09-13 13:24:59 -040015 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070016 * This program is free software; you can redistribute it and/or modify
17 * it under the terms of the GNU General Public License as published by
18 * the Free Software Foundation; either version 2 of the License, or
19 * (at your option) any later version.
20 *
21 * This program is distributed in the hope that it will be useful,
22 * but WITHOUT ANY WARRANTY; without even the implied warranty of
23 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
24 * GNU General Public License for more details.
25 *
26 * You should have received a copy of the GNU General Public License
27 * along with this program; if not, write to the Free Software
Jeff Garzik6aa20a22006-09-13 13:24:59 -040028 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307
Linus Torvalds1da177e2005-04-16 15:20:36 -070029 * USA
Jeff Garzik6aa20a22006-09-13 13:24:59 -040030
Linus Torvalds1da177e2005-04-16 15:20:36 -070031Module Name:
32
33 amd8111e.c
34
35Abstract:
Jeff Garzik6aa20a22006-09-13 13:24:59 -040036
37 AMD8111 based 10/100 Ethernet Controller Driver.
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
39Environment:
40
41 Kernel Mode
42
43Revision History:
44 3.0.0
45 Initial Revision.
46 3.0.1
47 1. Dynamic interrupt coalescing.
48 2. Removed prev_stats.
49 3. MII support.
50 4. Dynamic IPG support
51 3.0.2 05/29/2003
52 1. Bug fix: Fixed failure to send jumbo packets larger than 4k.
53 2. Bug fix: Fixed VLAN support failure.
54 3. Bug fix: Fixed receive interrupt coalescing bug.
55 4. Dynamic IPG support is disabled by default.
56 3.0.3 06/05/2003
57 1. Bug fix: Fixed failure to close the interface if SMP is enabled.
58 3.0.4 12/09/2003
59 1. Added set_mac_address routine for bonding driver support.
60 2. Tested the driver for bonding support
Jeff Garzik6aa20a22006-09-13 13:24:59 -040061 3. Bug fix: Fixed mismach in actual receive buffer lenth and lenth
Linus Torvalds1da177e2005-04-16 15:20:36 -070062 indicated to the h/w.
Jeff Garzik6aa20a22006-09-13 13:24:59 -040063 4. Modified amd8111e_rx() routine to receive all the received packets
Linus Torvalds1da177e2005-04-16 15:20:36 -070064 in the first interrupt.
65 5. Bug fix: Corrected rx_errors reported in get_stats() function.
66 3.0.5 03/22/2004
Jeff Garzik6aa20a22006-09-13 13:24:59 -040067 1. Added NAPI support
Linus Torvalds1da177e2005-04-16 15:20:36 -070068
69*/
70
71
Linus Torvalds1da177e2005-04-16 15:20:36 -070072#include <linux/module.h>
73#include <linux/kernel.h>
74#include <linux/types.h>
75#include <linux/compiler.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070076#include <linux/delay.h>
77#include <linux/init.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000078#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070079#include <linux/ioport.h>
80#include <linux/pci.h>
81#include <linux/netdevice.h>
82#include <linux/etherdevice.h>
83#include <linux/skbuff.h>
84#include <linux/ethtool.h>
85#include <linux/mii.h>
86#include <linux/if_vlan.h>
Jeff Garzik6aa20a22006-09-13 13:24:59 -040087#include <linux/ctype.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070088#include <linux/crc32.h>
Tobias Klausercac8c812005-05-16 19:15:11 +020089#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070090
Linus Torvalds1da177e2005-04-16 15:20:36 -070091#include <asm/io.h>
92#include <asm/byteorder.h>
93#include <asm/uaccess.h>
94
95#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
96#define AMD8111E_VLAN_TAG_USED 1
97#else
98#define AMD8111E_VLAN_TAG_USED 0
99#endif
100
101#include "amd8111e.h"
102#define MODULE_NAME "amd8111e"
Francois Romieu6ba33ac2008-07-06 20:55:12 -0700103#define MODULE_VERS "3.0.7"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104MODULE_AUTHOR("Advanced Micro Devices, Inc.");
Francois Romieu6ba33ac2008-07-06 20:55:12 -0700105MODULE_DESCRIPTION ("AMD8111 based 10/100 Ethernet Controller. Driver Version "MODULE_VERS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106MODULE_LICENSE("GPL");
107MODULE_DEVICE_TABLE(pci, amd8111e_pci_tbl);
108module_param_array(speed_duplex, int, NULL, 0);
Joe Perches983960b2011-05-02 09:59:29 +0000109MODULE_PARM_DESC(speed_duplex, "Set device speed and duplex modes, 0: Auto Negotiate, 1: 10Mbps Half Duplex, 2: 10Mbps Full Duplex, 3: 100Mbps Half Duplex, 4: 100Mbps Full Duplex");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110module_param_array(coalesce, bool, NULL, 0);
111MODULE_PARM_DESC(coalesce, "Enable or Disable interrupt coalescing, 1: Enable, 0: Disable");
112module_param_array(dynamic_ipg, bool, NULL, 0);
113MODULE_PARM_DESC(dynamic_ipg, "Enable or Disable dynamic IPG, 1: Enable, 0: Disable");
114
Alexey Dobriyana3aa1882010-01-07 11:58:11 +0000115static DEFINE_PCI_DEVICE_TABLE(amd8111e_pci_tbl) = {
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400116
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117 { PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD8111E_7462,
118 PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
119 { 0, }
120
121};
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400122/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123This function will read the PHY registers.
124*/
125static int amd8111e_read_phy(struct amd8111e_priv* lp, int phy_id, int reg, u32* val)
126{
127 void __iomem *mmio = lp->mmio;
128 unsigned int reg_val;
129 unsigned int repeat= REPEAT_CNT;
130
131 reg_val = readl(mmio + PHY_ACCESS);
132 while (reg_val & PHY_CMD_ACTIVE)
133 reg_val = readl( mmio + PHY_ACCESS );
134
135 writel( PHY_RD_CMD | ((phy_id & 0x1f) << 21) |
136 ((reg & 0x1f) << 16), mmio +PHY_ACCESS);
137 do{
138 reg_val = readl(mmio + PHY_ACCESS);
139 udelay(30); /* It takes 30 us to read/write data */
140 } while (--repeat && (reg_val & PHY_CMD_ACTIVE));
141 if(reg_val & PHY_RD_ERR)
142 goto err_phy_read;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400143
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144 *val = reg_val & 0xffff;
145 return 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400146err_phy_read:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147 *val = 0;
148 return -EINVAL;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400149
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150}
151
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400152/*
153This function will write into PHY registers.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154*/
155static int amd8111e_write_phy(struct amd8111e_priv* lp,int phy_id, int reg, u32 val)
156{
Yoann Padioleau632155e2007-06-01 00:46:35 -0700157 unsigned int repeat = REPEAT_CNT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158 void __iomem *mmio = lp->mmio;
159 unsigned int reg_val;
160
161 reg_val = readl(mmio + PHY_ACCESS);
162 while (reg_val & PHY_CMD_ACTIVE)
163 reg_val = readl( mmio + PHY_ACCESS );
164
165 writel( PHY_WR_CMD | ((phy_id & 0x1f) << 21) |
166 ((reg & 0x1f) << 16)|val, mmio + PHY_ACCESS);
167
168 do{
169 reg_val = readl(mmio + PHY_ACCESS);
170 udelay(30); /* It takes 30 us to read/write the data */
171 } while (--repeat && (reg_val & PHY_CMD_ACTIVE));
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400172
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173 if(reg_val & PHY_RD_ERR)
174 goto err_phy_write;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400175
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176 return 0;
177
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400178err_phy_write:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179 return -EINVAL;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400180
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181}
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400182/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183This is the mii register read function provided to the mii interface.
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400184*/
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185static int amd8111e_mdio_read(struct net_device * dev, int phy_id, int reg_num)
186{
187 struct amd8111e_priv* lp = netdev_priv(dev);
188 unsigned int reg_val;
189
190 amd8111e_read_phy(lp,phy_id,reg_num,&reg_val);
191 return reg_val;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400192
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193}
194
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400195/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196This is the mii register write function provided to the mii interface.
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400197*/
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198static void amd8111e_mdio_write(struct net_device * dev, int phy_id, int reg_num, int val)
199{
200 struct amd8111e_priv* lp = netdev_priv(dev);
201
202 amd8111e_write_phy(lp, phy_id, reg_num, val);
203}
204
205/*
206This function will set PHY speed. During initialization sets the original speed to 100 full.
207*/
208static void amd8111e_set_ext_phy(struct net_device *dev)
209{
210 struct amd8111e_priv *lp = netdev_priv(dev);
211 u32 bmcr,advert,tmp;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400212
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213 /* Determine mii register values to set the speed */
214 advert = amd8111e_mdio_read(dev, lp->ext_phy_addr, MII_ADVERTISE);
215 tmp = advert & ~(ADVERTISE_ALL | ADVERTISE_100BASE4);
216 switch (lp->ext_phy_option){
217
218 default:
219 case SPEED_AUTONEG: /* advertise all values */
220 tmp |= ( ADVERTISE_10HALF|ADVERTISE_10FULL|
221 ADVERTISE_100HALF|ADVERTISE_100FULL) ;
222 break;
223 case SPEED10_HALF:
224 tmp |= ADVERTISE_10HALF;
225 break;
226 case SPEED10_FULL:
227 tmp |= ADVERTISE_10FULL;
228 break;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400229 case SPEED100_HALF:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230 tmp |= ADVERTISE_100HALF;
231 break;
232 case SPEED100_FULL:
233 tmp |= ADVERTISE_100FULL;
234 break;
235 }
236
237 if(advert != tmp)
238 amd8111e_mdio_write(dev, lp->ext_phy_addr, MII_ADVERTISE, tmp);
239 /* Restart auto negotiation */
240 bmcr = amd8111e_mdio_read(dev, lp->ext_phy_addr, MII_BMCR);
241 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
242 amd8111e_mdio_write(dev, lp->ext_phy_addr, MII_BMCR, bmcr);
243
244}
245
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400246/*
247This function will unmap skb->data space and will free
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248all transmit and receive skbuffs.
249*/
250static int amd8111e_free_skbs(struct net_device *dev)
251{
252 struct amd8111e_priv *lp = netdev_priv(dev);
253 struct sk_buff* rx_skbuff;
254 int i;
255
256 /* Freeing transmit skbs */
257 for(i = 0; i < NUM_TX_BUFFERS; i++){
258 if(lp->tx_skbuff[i]){
259 pci_unmap_single(lp->pci_dev,lp->tx_dma_addr[i], lp->tx_skbuff[i]->len,PCI_DMA_TODEVICE);
260 dev_kfree_skb (lp->tx_skbuff[i]);
261 lp->tx_skbuff[i] = NULL;
262 lp->tx_dma_addr[i] = 0;
263 }
264 }
265 /* Freeing previously allocated receive buffers */
266 for (i = 0; i < NUM_RX_BUFFERS; i++){
267 rx_skbuff = lp->rx_skbuff[i];
268 if(rx_skbuff != NULL){
269 pci_unmap_single(lp->pci_dev,lp->rx_dma_addr[i],
270 lp->rx_buff_len - 2,PCI_DMA_FROMDEVICE);
271 dev_kfree_skb(lp->rx_skbuff[i]);
272 lp->rx_skbuff[i] = NULL;
273 lp->rx_dma_addr[i] = 0;
274 }
275 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400276
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277 return 0;
278}
279
280/*
281This will set the receive buffer length corresponding to the mtu size of networkinterface.
282*/
283static inline void amd8111e_set_rx_buff_len(struct net_device* dev)
284{
285 struct amd8111e_priv* lp = netdev_priv(dev);
286 unsigned int mtu = dev->mtu;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400287
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288 if (mtu > ETH_DATA_LEN){
289 /* MTU + ethernet header + FCS
290 + optional VLAN tag + skb reserve space 2 */
291
292 lp->rx_buff_len = mtu + ETH_HLEN + 10;
293 lp->options |= OPTION_JUMBO_ENABLE;
294 } else{
295 lp->rx_buff_len = PKT_BUFF_SZ;
296 lp->options &= ~OPTION_JUMBO_ENABLE;
297 }
298}
299
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400300/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301This function will free all the previously allocated buffers, determine new receive buffer length and will allocate new receive buffers. This function also allocates and initializes both the transmitter and receive hardware descriptors.
302 */
303static int amd8111e_init_ring(struct net_device *dev)
304{
305 struct amd8111e_priv *lp = netdev_priv(dev);
306 int i;
307
308 lp->rx_idx = lp->tx_idx = 0;
309 lp->tx_complete_idx = 0;
310 lp->tx_ring_idx = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400311
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312
313 if(lp->opened)
314 /* Free previously allocated transmit and receive skbs */
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400315 amd8111e_free_skbs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316
317 else{
318 /* allocate the tx and rx descriptors */
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400319 if((lp->tx_ring = pci_alloc_consistent(lp->pci_dev,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320 sizeof(struct amd8111e_tx_dr)*NUM_TX_RING_DR,
321 &lp->tx_ring_dma_addr)) == NULL)
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400322
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323 goto err_no_mem;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400324
325 if((lp->rx_ring = pci_alloc_consistent(lp->pci_dev,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326 sizeof(struct amd8111e_rx_dr)*NUM_RX_RING_DR,
327 &lp->rx_ring_dma_addr)) == NULL)
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400328
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329 goto err_free_tx_ring;
330
331 }
332 /* Set new receive buff size */
333 amd8111e_set_rx_buff_len(dev);
334
335 /* Allocating receive skbs */
336 for (i = 0; i < NUM_RX_BUFFERS; i++) {
337
Pradeep A Dalvi1d266432012-02-05 02:49:09 +0000338 lp->rx_skbuff[i] = netdev_alloc_skb(dev, lp->rx_buff_len);
339 if (!lp->rx_skbuff[i]) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340 /* Release previos allocated skbs */
341 for(--i; i >= 0 ;i--)
342 dev_kfree_skb(lp->rx_skbuff[i]);
343 goto err_free_rx_ring;
344 }
345 skb_reserve(lp->rx_skbuff[i],2);
346 }
347 /* Initilaizing receive descriptors */
348 for (i = 0; i < NUM_RX_BUFFERS; i++) {
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400349 lp->rx_dma_addr[i] = pci_map_single(lp->pci_dev,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350 lp->rx_skbuff[i]->data,lp->rx_buff_len-2, PCI_DMA_FROMDEVICE);
351
352 lp->rx_ring[i].buff_phy_addr = cpu_to_le32(lp->rx_dma_addr[i]);
353 lp->rx_ring[i].buff_count = cpu_to_le16(lp->rx_buff_len-2);
354 wmb();
355 lp->rx_ring[i].rx_flags = cpu_to_le16(OWN_BIT);
356 }
357
358 /* Initializing transmit descriptors */
359 for (i = 0; i < NUM_TX_RING_DR; i++) {
360 lp->tx_ring[i].buff_phy_addr = 0;
361 lp->tx_ring[i].tx_flags = 0;
362 lp->tx_ring[i].buff_count = 0;
363 }
364
365 return 0;
366
367err_free_rx_ring:
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400368
369 pci_free_consistent(lp->pci_dev,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370 sizeof(struct amd8111e_rx_dr)*NUM_RX_RING_DR,lp->rx_ring,
371 lp->rx_ring_dma_addr);
372
373err_free_tx_ring:
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400374
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375 pci_free_consistent(lp->pci_dev,
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400376 sizeof(struct amd8111e_tx_dr)*NUM_TX_RING_DR,lp->tx_ring,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377 lp->tx_ring_dma_addr);
378
379err_no_mem:
380 return -ENOMEM;
381}
382/* This function will set the interrupt coalescing according to the input arguments */
383static int amd8111e_set_coalesce(struct net_device * dev, enum coal_mode cmod)
384{
385 unsigned int timeout;
386 unsigned int event_count;
387
388 struct amd8111e_priv *lp = netdev_priv(dev);
389 void __iomem *mmio = lp->mmio;
390 struct amd8111e_coalesce_conf * coal_conf = &lp->coal_conf;
391
392
393 switch(cmod)
394 {
395 case RX_INTR_COAL :
396 timeout = coal_conf->rx_timeout;
397 event_count = coal_conf->rx_event_count;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400398 if( timeout > MAX_TIMEOUT ||
399 event_count > MAX_EVENT_COUNT )
Julia Lawall022484c2010-08-05 10:22:20 +0000400 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400402 timeout = timeout * DELAY_TIMER_CONV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403 writel(VAL0|STINTEN, mmio+INTEN0);
404 writel((u32)DLY_INT_A_R0|( event_count<< 16 )|timeout,
405 mmio+DLY_INT_A);
406 break;
407
408 case TX_INTR_COAL :
409 timeout = coal_conf->tx_timeout;
410 event_count = coal_conf->tx_event_count;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400411 if( timeout > MAX_TIMEOUT ||
412 event_count > MAX_EVENT_COUNT )
Julia Lawall022484c2010-08-05 10:22:20 +0000413 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400415
416 timeout = timeout * DELAY_TIMER_CONV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417 writel(VAL0|STINTEN,mmio+INTEN0);
418 writel((u32)DLY_INT_B_T0|( event_count<< 16 )|timeout,
419 mmio+DLY_INT_B);
420 break;
421
422 case DISABLE_COAL:
423 writel(0,mmio+STVAL);
424 writel(STINTEN, mmio+INTEN0);
425 writel(0, mmio +DLY_INT_B);
426 writel(0, mmio+DLY_INT_A);
427 break;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400428 case ENABLE_COAL:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429 /* Start the timer */
430 writel((u32)SOFT_TIMER_FREQ, mmio+STVAL); /* 0.5 sec */
431 writel(VAL0|STINTEN, mmio+INTEN0);
432 break;
433 default:
434 break;
435
436 }
437 return 0;
438
439}
440
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400441/*
442This function initializes the device registers and starts the device.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443*/
444static int amd8111e_restart(struct net_device *dev)
445{
446 struct amd8111e_priv *lp = netdev_priv(dev);
447 void __iomem *mmio = lp->mmio;
448 int i,reg_val;
449
450 /* stop the chip */
451 writel(RUN, mmio + CMD0);
452
453 if(amd8111e_init_ring(dev))
454 return -ENOMEM;
455
456 /* enable the port manager and set auto negotiation always */
457 writel((u32) VAL1|EN_PMGR, mmio + CMD3 );
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400458 writel((u32)XPHYANE|XPHYRST , mmio + CTRL2);
459
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460 amd8111e_set_ext_phy(dev);
461
462 /* set control registers */
463 reg_val = readl(mmio + CTRL1);
464 reg_val &= ~XMTSP_MASK;
465 writel( reg_val| XMTSP_128 | CACHE_ALIGN, mmio + CTRL1 );
466
467 /* enable interrupt */
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400468 writel( APINT5EN | APINT4EN | APINT3EN | APINT2EN | APINT1EN |
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469 APINT0EN | MIIPDTINTEN | MCCIINTEN | MCCINTEN | MREINTEN |
470 SPNDINTEN | MPINTEN | SINTEN | STINTEN, mmio + INTEN0);
471
472 writel(VAL3 | LCINTEN | VAL1 | TINTEN0 | VAL0 | RINTEN0, mmio + INTEN0);
473
474 /* initialize tx and rx ring base addresses */
475 writel((u32)lp->tx_ring_dma_addr,mmio + XMT_RING_BASE_ADDR0);
476 writel((u32)lp->rx_ring_dma_addr,mmio+ RCV_RING_BASE_ADDR0);
477
478 writew((u32)NUM_TX_RING_DR, mmio + XMT_RING_LEN0);
479 writew((u16)NUM_RX_RING_DR, mmio + RCV_RING_LEN0);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400480
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481 /* set default IPG to 96 */
482 writew((u32)DEFAULT_IPG,mmio+IPG);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400483 writew((u32)(DEFAULT_IPG-IFS1_DELTA), mmio + IFS1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484
485 if(lp->options & OPTION_JUMBO_ENABLE){
486 writel((u32)VAL2|JUMBO, mmio + CMD3);
487 /* Reset REX_UFLO */
488 writel( REX_UFLO, mmio + CMD2);
489 /* Should not set REX_UFLO for jumbo frames */
490 writel( VAL0 | APAD_XMT|REX_RTRY , mmio + CMD2);
491 }else{
492 writel( VAL0 | APAD_XMT | REX_RTRY|REX_UFLO, mmio + CMD2);
493 writel((u32)JUMBO, mmio + CMD3);
494 }
495
496#if AMD8111E_VLAN_TAG_USED
497 writel((u32) VAL2|VSIZE|VL_TAG_DEL, mmio + CMD3);
498#endif
499 writel( VAL0 | APAD_XMT | REX_RTRY, mmio + CMD2 );
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400500
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501 /* Setting the MAC address to the device */
Joe Perchesc857ff62011-11-16 09:38:05 +0000502 for (i = 0; i < ETH_ALEN; i++)
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400503 writeb( dev->dev_addr[i], mmio + PADR + i );
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504
505 /* Enable interrupt coalesce */
506 if(lp->options & OPTION_INTR_COAL_ENABLE){
507 printk(KERN_INFO "%s: Interrupt Coalescing Enabled.\n",
508 dev->name);
509 amd8111e_set_coalesce(dev,ENABLE_COAL);
510 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400511
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512 /* set RUN bit to start the chip */
513 writel(VAL2 | RDMD0, mmio + CMD0);
514 writel(VAL0 | INTREN | RUN, mmio + CMD0);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400515
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516 /* To avoid PCI posting bug */
517 readl(mmio+CMD0);
518 return 0;
519}
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400520/*
521This function clears necessary the device registers.
522*/
Linus Torvalds1da177e2005-04-16 15:20:36 -0700523static void amd8111e_init_hw_default( struct amd8111e_priv* lp)
524{
525 unsigned int reg_val;
526 unsigned int logic_filter[2] ={0,};
527 void __iomem *mmio = lp->mmio;
528
529
530 /* stop the chip */
531 writel(RUN, mmio + CMD0);
532
533 /* AUTOPOLL0 Register *//*TBD default value is 8100 in FPS */
534 writew( 0x8100 | lp->ext_phy_addr, mmio + AUTOPOLL0);
535
536 /* Clear RCV_RING_BASE_ADDR */
537 writel(0, mmio + RCV_RING_BASE_ADDR0);
538
539 /* Clear XMT_RING_BASE_ADDR */
540 writel(0, mmio + XMT_RING_BASE_ADDR0);
541 writel(0, mmio + XMT_RING_BASE_ADDR1);
542 writel(0, mmio + XMT_RING_BASE_ADDR2);
543 writel(0, mmio + XMT_RING_BASE_ADDR3);
544
545 /* Clear CMD0 */
546 writel(CMD0_CLEAR,mmio + CMD0);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400547
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548 /* Clear CMD2 */
549 writel(CMD2_CLEAR, mmio +CMD2);
550
551 /* Clear CMD7 */
552 writel(CMD7_CLEAR , mmio + CMD7);
553
554 /* Clear DLY_INT_A and DLY_INT_B */
555 writel(0x0, mmio + DLY_INT_A);
556 writel(0x0, mmio + DLY_INT_B);
557
558 /* Clear FLOW_CONTROL */
559 writel(0x0, mmio + FLOW_CONTROL);
560
561 /* Clear INT0 write 1 to clear register */
562 reg_val = readl(mmio + INT0);
563 writel(reg_val, mmio + INT0);
564
565 /* Clear STVAL */
566 writel(0x0, mmio + STVAL);
567
568 /* Clear INTEN0 */
569 writel( INTEN0_CLEAR, mmio + INTEN0);
570
571 /* Clear LADRF */
572 writel(0x0 , mmio + LADRF);
573
574 /* Set SRAM_SIZE & SRAM_BOUNDARY registers */
575 writel( 0x80010,mmio + SRAM_SIZE);
576
577 /* Clear RCV_RING0_LEN */
578 writel(0x0, mmio + RCV_RING_LEN0);
579
580 /* Clear XMT_RING0/1/2/3_LEN */
581 writel(0x0, mmio + XMT_RING_LEN0);
582 writel(0x0, mmio + XMT_RING_LEN1);
583 writel(0x0, mmio + XMT_RING_LEN2);
584 writel(0x0, mmio + XMT_RING_LEN3);
585
586 /* Clear XMT_RING_LIMIT */
587 writel(0x0, mmio + XMT_RING_LIMIT);
588
589 /* Clear MIB */
590 writew(MIB_CLEAR, mmio + MIB_ADDR);
591
592 /* Clear LARF */
593 amd8111e_writeq(*(u64*)logic_filter,mmio+LADRF);
594
595 /* SRAM_SIZE register */
596 reg_val = readl(mmio + SRAM_SIZE);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400597
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598 if(lp->options & OPTION_JUMBO_ENABLE)
599 writel( VAL2|JUMBO, mmio + CMD3);
600#if AMD8111E_VLAN_TAG_USED
601 writel(VAL2|VSIZE|VL_TAG_DEL, mmio + CMD3 );
602#endif
603 /* Set default value to CTRL1 Register */
604 writel(CTRL1_DEFAULT, mmio + CTRL1);
605
606 /* To avoid PCI posting bug */
607 readl(mmio + CMD2);
608
609}
610
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400611/*
612This function disables the interrupt and clears all the pending
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613interrupts in INT0
614 */
615static void amd8111e_disable_interrupt(struct amd8111e_priv* lp)
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400616{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617 u32 intr0;
618
619 /* Disable interrupt */
620 writel(INTREN, lp->mmio + CMD0);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400621
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622 /* Clear INT0 */
623 intr0 = readl(lp->mmio + INT0);
624 writel(intr0, lp->mmio + INT0);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400625
Linus Torvalds1da177e2005-04-16 15:20:36 -0700626 /* To avoid PCI posting bug */
627 readl(lp->mmio + INT0);
628
629}
630
631/*
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400632This function stops the chip.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700633*/
634static void amd8111e_stop_chip(struct amd8111e_priv* lp)
635{
636 writel(RUN, lp->mmio + CMD0);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400637
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638 /* To avoid PCI posting bug */
639 readl(lp->mmio + CMD0);
640}
641
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400642/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643This function frees the transmiter and receiver descriptor rings.
644*/
645static void amd8111e_free_ring(struct amd8111e_priv* lp)
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400646{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647 /* Free transmit and receive descriptor rings */
648 if(lp->rx_ring){
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400649 pci_free_consistent(lp->pci_dev,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650 sizeof(struct amd8111e_rx_dr)*NUM_RX_RING_DR,
651 lp->rx_ring, lp->rx_ring_dma_addr);
652 lp->rx_ring = NULL;
653 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400654
Linus Torvalds1da177e2005-04-16 15:20:36 -0700655 if(lp->tx_ring){
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400656 pci_free_consistent(lp->pci_dev,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657 sizeof(struct amd8111e_tx_dr)*NUM_TX_RING_DR,
658 lp->tx_ring, lp->tx_ring_dma_addr);
659
660 lp->tx_ring = NULL;
661 }
662
663}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664
665/*
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400666This function will free all the transmit skbs that are actually transmitted by the device. It will check the ownership of the skb before freeing the skb.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667*/
668static int amd8111e_tx(struct net_device *dev)
669{
670 struct amd8111e_priv* lp = netdev_priv(dev);
671 int tx_index = lp->tx_complete_idx & TX_RING_DR_MOD_MASK;
672 int status;
673 /* Complete all the transmit packet */
674 while (lp->tx_complete_idx != lp->tx_idx){
675 tx_index = lp->tx_complete_idx & TX_RING_DR_MOD_MASK;
676 status = le16_to_cpu(lp->tx_ring[tx_index].tx_flags);
677
678 if(status & OWN_BIT)
679 break; /* It still hasn't been Txed */
680
681 lp->tx_ring[tx_index].buff_phy_addr = 0;
682
683 /* We must free the original skb */
684 if (lp->tx_skbuff[tx_index]) {
685 pci_unmap_single(lp->pci_dev, lp->tx_dma_addr[tx_index],
686 lp->tx_skbuff[tx_index]->len,
687 PCI_DMA_TODEVICE);
688 dev_kfree_skb_irq (lp->tx_skbuff[tx_index]);
689 lp->tx_skbuff[tx_index] = NULL;
690 lp->tx_dma_addr[tx_index] = 0;
691 }
692 lp->tx_complete_idx++;
693 /*COAL update tx coalescing parameters */
694 lp->coal_conf.tx_packets++;
Al Viro05d2fec2007-08-22 21:42:28 -0400695 lp->coal_conf.tx_bytes +=
696 le16_to_cpu(lp->tx_ring[tx_index].buff_count);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697
698 if (netif_queue_stopped(dev) &&
699 lp->tx_complete_idx > lp->tx_idx - NUM_TX_BUFFERS +2){
700 /* The ring is no longer full, clear tbusy. */
701 /* lp->tx_full = 0; */
702 netif_wake_queue (dev);
703 }
704 }
705 return 0;
706}
707
Linus Torvalds1da177e2005-04-16 15:20:36 -0700708/* This function handles the driver receive operation in polling mode */
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700709static int amd8111e_rx_poll(struct napi_struct *napi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710{
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700711 struct amd8111e_priv *lp = container_of(napi, struct amd8111e_priv, napi);
712 struct net_device *dev = lp->amd8111e_net_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713 int rx_index = lp->rx_idx & RX_RING_DR_MOD_MASK;
714 void __iomem *mmio = lp->mmio;
715 struct sk_buff *skb,*new_skb;
716 int min_pkt_len, status;
717 unsigned int intr0;
718 int num_rx_pkt = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719 short pkt_len;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400720#if AMD8111E_VLAN_TAG_USED
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721 short vtag;
722#endif
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700723 int rx_pkt_limit = budget;
Liu Taodfa1b732005-05-12 19:40:38 -0400724 unsigned long flags;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400725
726 do{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727 /* process receive packets until we use the quota*/
728 /* If we own the next entry, it's a new packet. Send it up. */
729 while(1) {
730 status = le16_to_cpu(lp->rx_ring[rx_index].rx_flags);
731 if (status & OWN_BIT)
732 break;
733
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400734 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735 * There is a tricky error noted by John Murphy,
736 * <murf@perftech.com> to Russ Nelson: Even with
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400737 * full-sized * buffers it's possible for a
738 * jabber packet to use two buffers, with only
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739 * the last correctly noting the error.
740 */
741
742 if(status & ERR_BIT) {
743 /* reseting flags */
744 lp->rx_ring[rx_index].rx_flags &= RESET_RX_FLAGS;
745 goto err_next_pkt;
746 }
747 /* check for STP and ENP */
748 if(!((status & STP_BIT) && (status & ENP_BIT))){
749 /* reseting flags */
750 lp->rx_ring[rx_index].rx_flags &= RESET_RX_FLAGS;
751 goto err_next_pkt;
752 }
753 pkt_len = le16_to_cpu(lp->rx_ring[rx_index].msg_count) - 4;
754
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400755#if AMD8111E_VLAN_TAG_USED
Linus Torvalds1da177e2005-04-16 15:20:36 -0700756 vtag = status & TT_MASK;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400757 /*MAC will strip vlan tag*/
Jiri Pirkoc8d9e6d2011-07-20 04:54:11 +0000758 if (vtag != 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700759 min_pkt_len =MIN_PKT_LEN - 4;
760 else
761#endif
762 min_pkt_len =MIN_PKT_LEN;
763
764 if (pkt_len < min_pkt_len) {
765 lp->rx_ring[rx_index].rx_flags &= RESET_RX_FLAGS;
766 lp->drv_rx_errors++;
767 goto err_next_pkt;
768 }
769 if(--rx_pkt_limit < 0)
770 goto rx_not_empty;
Pradeep A Dalvi1d266432012-02-05 02:49:09 +0000771 new_skb = netdev_alloc_skb(dev, lp->rx_buff_len);
772 if (!new_skb) {
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400773 /* if allocation fail,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774 ignore that pkt and go to next one */
775 lp->rx_ring[rx_index].rx_flags &= RESET_RX_FLAGS;
776 lp->drv_rx_errors++;
777 goto err_next_pkt;
778 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400779
Linus Torvalds1da177e2005-04-16 15:20:36 -0700780 skb_reserve(new_skb, 2);
781 skb = lp->rx_skbuff[rx_index];
782 pci_unmap_single(lp->pci_dev,lp->rx_dma_addr[rx_index],
783 lp->rx_buff_len-2, PCI_DMA_FROMDEVICE);
784 skb_put(skb, pkt_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785 lp->rx_skbuff[rx_index] = new_skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700786 lp->rx_dma_addr[rx_index] = pci_map_single(lp->pci_dev,
787 new_skb->data,
788 lp->rx_buff_len-2,
789 PCI_DMA_FROMDEVICE);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400790
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791 skb->protocol = eth_type_trans(skb, dev);
792
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400793#if AMD8111E_VLAN_TAG_USED
Jiri Pirkoc8d9e6d2011-07-20 04:54:11 +0000794 if (vtag == TT_VLAN_TAGGED){
795 u16 vlan_tag = le16_to_cpu(lp->rx_ring[rx_index].tag_ctrl_info);
Patrick McHardy86a9bad2013-04-19 02:04:30 +0000796 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlan_tag);
Jiri Pirkoc8d9e6d2011-07-20 04:54:11 +0000797 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798#endif
Jiri Pirkoc8d9e6d2011-07-20 04:54:11 +0000799 netif_receive_skb(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800 /*COAL update rx coalescing parameters*/
801 lp->coal_conf.rx_packets++;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400802 lp->coal_conf.rx_bytes += pkt_len;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700803 num_rx_pkt++;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400804
805 err_next_pkt:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806 lp->rx_ring[rx_index].buff_phy_addr
807 = cpu_to_le32(lp->rx_dma_addr[rx_index]);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400808 lp->rx_ring[rx_index].buff_count =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809 cpu_to_le16(lp->rx_buff_len-2);
810 wmb();
811 lp->rx_ring[rx_index].rx_flags |= cpu_to_le16(OWN_BIT);
812 rx_index = (++lp->rx_idx) & RX_RING_DR_MOD_MASK;
813 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400814 /* Check the interrupt status register for more packets in the
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815 mean time. Process them since we have not used up our quota.*/
816
817 intr0 = readl(mmio + INT0);
818 /*Ack receive packets */
819 writel(intr0 & RINT0,mmio + INT0);
820
821 } while(intr0 & RINT0);
822
Chris Friesen48e5eca2008-10-28 15:50:54 -0700823 if (rx_pkt_limit > 0) {
824 /* Receive descriptor is empty now */
825 spin_lock_irqsave(&lp->lock, flags);
Ben Hutchings288379f2009-01-19 16:43:59 -0800826 __napi_complete(napi);
Chris Friesen48e5eca2008-10-28 15:50:54 -0700827 writel(VAL0|RINTEN0, mmio + INTEN0);
828 writel(VAL2 | RDMD0, mmio + CMD0);
829 spin_unlock_irqrestore(&lp->lock, flags);
830 }
Liu Taodfa1b732005-05-12 19:40:38 -0400831
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832rx_not_empty:
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700833 return num_rx_pkt;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834}
835
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400836/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837This function will indicate the link status to the kernel.
838*/
839static int amd8111e_link_change(struct net_device* dev)
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400840{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841 struct amd8111e_priv *lp = netdev_priv(dev);
842 int status0,speed;
843
844 /* read the link change */
845 status0 = readl(lp->mmio + STAT0);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400846
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847 if(status0 & LINK_STATS){
848 if(status0 & AUTONEG_COMPLETE)
849 lp->link_config.autoneg = AUTONEG_ENABLE;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400850 else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700851 lp->link_config.autoneg = AUTONEG_DISABLE;
852
853 if(status0 & FULL_DPLX)
854 lp->link_config.duplex = DUPLEX_FULL;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400855 else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700856 lp->link_config.duplex = DUPLEX_HALF;
857 speed = (status0 & SPEED_MASK) >> 7;
858 if(speed == PHY_SPEED_10)
859 lp->link_config.speed = SPEED_10;
860 else if(speed == PHY_SPEED_100)
861 lp->link_config.speed = SPEED_100;
862
863 printk(KERN_INFO "%s: Link is Up. Speed is %s Mbps %s Duplex\n", dev->name,
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400864 (lp->link_config.speed == SPEED_100) ? "100": "10",
865 (lp->link_config.duplex == DUPLEX_FULL)? "Full": "Half");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700866 netif_carrier_on(dev);
867 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400868 else{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700869 lp->link_config.speed = SPEED_INVALID;
870 lp->link_config.duplex = DUPLEX_INVALID;
871 lp->link_config.autoneg = AUTONEG_INVALID;
872 printk(KERN_INFO "%s: Link is Down.\n",dev->name);
873 netif_carrier_off(dev);
874 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400875
Linus Torvalds1da177e2005-04-16 15:20:36 -0700876 return 0;
877}
878/*
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400879This function reads the mib counters.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700880*/
881static int amd8111e_read_mib(void __iomem *mmio, u8 MIB_COUNTER)
882{
883 unsigned int status;
884 unsigned int data;
885 unsigned int repeat = REPEAT_CNT;
886
887 writew( MIB_RD_CMD | MIB_COUNTER, mmio + MIB_ADDR);
888 do {
889 status = readw(mmio + MIB_ADDR);
890 udelay(2); /* controller takes MAX 2 us to get mib data */
891 }
892 while (--repeat && (status & MIB_CMD_ACTIVE));
893
894 data = readl(mmio + MIB_DATA);
895 return data;
896}
897
898/*
Eric Dumazetc3227e52010-08-20 03:08:23 +0000899 * This function reads the mib registers and returns the hardware statistics.
900 * It updates previous internal driver statistics with new values.
901 */
902static struct net_device_stats *amd8111e_get_stats(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700903{
904 struct amd8111e_priv *lp = netdev_priv(dev);
905 void __iomem *mmio = lp->mmio;
906 unsigned long flags;
Eric Dumazetc3227e52010-08-20 03:08:23 +0000907 struct net_device_stats *new_stats = &dev->stats;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400908
Eric Dumazetc3227e52010-08-20 03:08:23 +0000909 if (!lp->opened)
910 return new_stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911 spin_lock_irqsave (&lp->lock, flags);
912
913 /* stats.rx_packets */
914 new_stats->rx_packets = amd8111e_read_mib(mmio, rcv_broadcast_pkts)+
915 amd8111e_read_mib(mmio, rcv_multicast_pkts)+
916 amd8111e_read_mib(mmio, rcv_unicast_pkts);
917
918 /* stats.tx_packets */
919 new_stats->tx_packets = amd8111e_read_mib(mmio, xmt_packets);
920
921 /*stats.rx_bytes */
922 new_stats->rx_bytes = amd8111e_read_mib(mmio, rcv_octets);
923
924 /* stats.tx_bytes */
925 new_stats->tx_bytes = amd8111e_read_mib(mmio, xmt_octets);
926
927 /* stats.rx_errors */
928 /* hw errors + errors driver reported */
929 new_stats->rx_errors = amd8111e_read_mib(mmio, rcv_undersize_pkts)+
930 amd8111e_read_mib(mmio, rcv_fragments)+
931 amd8111e_read_mib(mmio, rcv_jabbers)+
932 amd8111e_read_mib(mmio, rcv_alignment_errors)+
933 amd8111e_read_mib(mmio, rcv_fcs_errors)+
934 amd8111e_read_mib(mmio, rcv_miss_pkts)+
935 lp->drv_rx_errors;
936
937 /* stats.tx_errors */
938 new_stats->tx_errors = amd8111e_read_mib(mmio, xmt_underrun_pkts);
939
940 /* stats.rx_dropped*/
941 new_stats->rx_dropped = amd8111e_read_mib(mmio, rcv_miss_pkts);
942
943 /* stats.tx_dropped*/
944 new_stats->tx_dropped = amd8111e_read_mib(mmio, xmt_underrun_pkts);
945
946 /* stats.multicast*/
947 new_stats->multicast = amd8111e_read_mib(mmio, rcv_multicast_pkts);
948
949 /* stats.collisions*/
950 new_stats->collisions = amd8111e_read_mib(mmio, xmt_collisions);
951
952 /* stats.rx_length_errors*/
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400953 new_stats->rx_length_errors =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954 amd8111e_read_mib(mmio, rcv_undersize_pkts)+
955 amd8111e_read_mib(mmio, rcv_oversize_pkts);
956
957 /* stats.rx_over_errors*/
958 new_stats->rx_over_errors = amd8111e_read_mib(mmio, rcv_miss_pkts);
959
960 /* stats.rx_crc_errors*/
961 new_stats->rx_crc_errors = amd8111e_read_mib(mmio, rcv_fcs_errors);
962
963 /* stats.rx_frame_errors*/
964 new_stats->rx_frame_errors =
965 amd8111e_read_mib(mmio, rcv_alignment_errors);
966
967 /* stats.rx_fifo_errors */
968 new_stats->rx_fifo_errors = amd8111e_read_mib(mmio, rcv_miss_pkts);
969
970 /* stats.rx_missed_errors */
971 new_stats->rx_missed_errors = amd8111e_read_mib(mmio, rcv_miss_pkts);
972
973 /* stats.tx_aborted_errors*/
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400974 new_stats->tx_aborted_errors =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700975 amd8111e_read_mib(mmio, xmt_excessive_collision);
976
977 /* stats.tx_carrier_errors*/
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400978 new_stats->tx_carrier_errors =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700979 amd8111e_read_mib(mmio, xmt_loss_carrier);
980
981 /* stats.tx_fifo_errors*/
982 new_stats->tx_fifo_errors = amd8111e_read_mib(mmio, xmt_underrun_pkts);
983
984 /* stats.tx_window_errors*/
985 new_stats->tx_window_errors =
986 amd8111e_read_mib(mmio, xmt_late_collision);
987
988 /* Reset the mibs for collecting new statistics */
989 /* writew(MIB_CLEAR, mmio + MIB_ADDR);*/
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400990
Linus Torvalds1da177e2005-04-16 15:20:36 -0700991 spin_unlock_irqrestore (&lp->lock, flags);
992
993 return new_stats;
994}
Robert P. J. Day3a4fa0a2007-10-19 23:10:43 +0200995/* This function recalculate the interrupt coalescing mode on every interrupt
Linus Torvalds1da177e2005-04-16 15:20:36 -0700996according to the datarate and the packet rate.
997*/
998static int amd8111e_calc_coalesce(struct net_device *dev)
999{
1000 struct amd8111e_priv *lp = netdev_priv(dev);
1001 struct amd8111e_coalesce_conf * coal_conf = &lp->coal_conf;
1002 int tx_pkt_rate;
1003 int rx_pkt_rate;
1004 int tx_data_rate;
1005 int rx_data_rate;
1006 int rx_pkt_size;
1007 int tx_pkt_size;
1008
1009 tx_pkt_rate = coal_conf->tx_packets - coal_conf->tx_prev_packets;
1010 coal_conf->tx_prev_packets = coal_conf->tx_packets;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001011
Linus Torvalds1da177e2005-04-16 15:20:36 -07001012 tx_data_rate = coal_conf->tx_bytes - coal_conf->tx_prev_bytes;
1013 coal_conf->tx_prev_bytes = coal_conf->tx_bytes;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001014
Linus Torvalds1da177e2005-04-16 15:20:36 -07001015 rx_pkt_rate = coal_conf->rx_packets - coal_conf->rx_prev_packets;
1016 coal_conf->rx_prev_packets = coal_conf->rx_packets;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001017
Linus Torvalds1da177e2005-04-16 15:20:36 -07001018 rx_data_rate = coal_conf->rx_bytes - coal_conf->rx_prev_bytes;
1019 coal_conf->rx_prev_bytes = coal_conf->rx_bytes;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001020
Linus Torvalds1da177e2005-04-16 15:20:36 -07001021 if(rx_pkt_rate < 800){
1022 if(coal_conf->rx_coal_type != NO_COALESCE){
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001023
Linus Torvalds1da177e2005-04-16 15:20:36 -07001024 coal_conf->rx_timeout = 0x0;
1025 coal_conf->rx_event_count = 0;
1026 amd8111e_set_coalesce(dev,RX_INTR_COAL);
1027 coal_conf->rx_coal_type = NO_COALESCE;
1028 }
1029 }
1030 else{
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001031
Linus Torvalds1da177e2005-04-16 15:20:36 -07001032 rx_pkt_size = rx_data_rate/rx_pkt_rate;
1033 if (rx_pkt_size < 128){
1034 if(coal_conf->rx_coal_type != NO_COALESCE){
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001035
Linus Torvalds1da177e2005-04-16 15:20:36 -07001036 coal_conf->rx_timeout = 0;
1037 coal_conf->rx_event_count = 0;
1038 amd8111e_set_coalesce(dev,RX_INTR_COAL);
1039 coal_conf->rx_coal_type = NO_COALESCE;
1040 }
1041
1042 }
1043 else if ( (rx_pkt_size >= 128) && (rx_pkt_size < 512) ){
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001044
Linus Torvalds1da177e2005-04-16 15:20:36 -07001045 if(coal_conf->rx_coal_type != LOW_COALESCE){
1046 coal_conf->rx_timeout = 1;
1047 coal_conf->rx_event_count = 4;
1048 amd8111e_set_coalesce(dev,RX_INTR_COAL);
1049 coal_conf->rx_coal_type = LOW_COALESCE;
1050 }
1051 }
1052 else if ((rx_pkt_size >= 512) && (rx_pkt_size < 1024)){
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001053
Linus Torvalds1da177e2005-04-16 15:20:36 -07001054 if(coal_conf->rx_coal_type != MEDIUM_COALESCE){
1055 coal_conf->rx_timeout = 1;
1056 coal_conf->rx_event_count = 4;
1057 amd8111e_set_coalesce(dev,RX_INTR_COAL);
1058 coal_conf->rx_coal_type = MEDIUM_COALESCE;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001059 }
1060
Linus Torvalds1da177e2005-04-16 15:20:36 -07001061 }
1062 else if(rx_pkt_size >= 1024){
1063 if(coal_conf->rx_coal_type != HIGH_COALESCE){
1064 coal_conf->rx_timeout = 2;
1065 coal_conf->rx_event_count = 3;
1066 amd8111e_set_coalesce(dev,RX_INTR_COAL);
1067 coal_conf->rx_coal_type = HIGH_COALESCE;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001068 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001069 }
1070 }
1071 /* NOW FOR TX INTR COALESC */
1072 if(tx_pkt_rate < 800){
1073 if(coal_conf->tx_coal_type != NO_COALESCE){
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001074
Linus Torvalds1da177e2005-04-16 15:20:36 -07001075 coal_conf->tx_timeout = 0x0;
1076 coal_conf->tx_event_count = 0;
1077 amd8111e_set_coalesce(dev,TX_INTR_COAL);
1078 coal_conf->tx_coal_type = NO_COALESCE;
1079 }
1080 }
1081 else{
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001082
Linus Torvalds1da177e2005-04-16 15:20:36 -07001083 tx_pkt_size = tx_data_rate/tx_pkt_rate;
1084 if (tx_pkt_size < 128){
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001085
Linus Torvalds1da177e2005-04-16 15:20:36 -07001086 if(coal_conf->tx_coal_type != NO_COALESCE){
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001087
Linus Torvalds1da177e2005-04-16 15:20:36 -07001088 coal_conf->tx_timeout = 0;
1089 coal_conf->tx_event_count = 0;
1090 amd8111e_set_coalesce(dev,TX_INTR_COAL);
1091 coal_conf->tx_coal_type = NO_COALESCE;
1092 }
1093
1094 }
1095 else if ( (tx_pkt_size >= 128) && (tx_pkt_size < 512) ){
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001096
Linus Torvalds1da177e2005-04-16 15:20:36 -07001097 if(coal_conf->tx_coal_type != LOW_COALESCE){
1098 coal_conf->tx_timeout = 1;
1099 coal_conf->tx_event_count = 2;
1100 amd8111e_set_coalesce(dev,TX_INTR_COAL);
1101 coal_conf->tx_coal_type = LOW_COALESCE;
1102
1103 }
1104 }
1105 else if ((tx_pkt_size >= 512) && (tx_pkt_size < 1024)){
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001106
Linus Torvalds1da177e2005-04-16 15:20:36 -07001107 if(coal_conf->tx_coal_type != MEDIUM_COALESCE){
1108 coal_conf->tx_timeout = 2;
1109 coal_conf->tx_event_count = 5;
1110 amd8111e_set_coalesce(dev,TX_INTR_COAL);
1111 coal_conf->tx_coal_type = MEDIUM_COALESCE;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001112 }
1113
Linus Torvalds1da177e2005-04-16 15:20:36 -07001114 }
1115 else if(tx_pkt_size >= 1024){
1116 if (tx_pkt_size >= 1024){
1117 if(coal_conf->tx_coal_type != HIGH_COALESCE){
1118 coal_conf->tx_timeout = 4;
1119 coal_conf->tx_event_count = 8;
1120 amd8111e_set_coalesce(dev,TX_INTR_COAL);
1121 coal_conf->tx_coal_type = HIGH_COALESCE;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001122 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001123 }
1124 }
1125 }
1126 return 0;
1127
1128}
1129/*
1130This is device interrupt function. It handles transmit, receive,link change and hardware timer interrupts.
1131*/
David Howells7d12e782006-10-05 14:55:46 +01001132static irqreturn_t amd8111e_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001133{
1134
1135 struct net_device * dev = (struct net_device *) dev_id;
1136 struct amd8111e_priv *lp = netdev_priv(dev);
1137 void __iomem *mmio = lp->mmio;
Liu Taodfa1b732005-05-12 19:40:38 -04001138 unsigned int intr0, intren0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001139 unsigned int handled = 1;
1140
Liu Taodfa1b732005-05-12 19:40:38 -04001141 if(unlikely(dev == NULL))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001142 return IRQ_NONE;
1143
Liu Taodfa1b732005-05-12 19:40:38 -04001144 spin_lock(&lp->lock);
1145
Linus Torvalds1da177e2005-04-16 15:20:36 -07001146 /* disabling interrupt */
1147 writel(INTREN, mmio + CMD0);
1148
1149 /* Read interrupt status */
1150 intr0 = readl(mmio + INT0);
Liu Taodfa1b732005-05-12 19:40:38 -04001151 intren0 = readl(mmio + INTEN0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001152
1153 /* Process all the INT event until INTR bit is clear. */
1154
1155 if (!(intr0 & INTR)){
1156 handled = 0;
1157 goto err_no_interrupt;
1158 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001159
Linus Torvalds1da177e2005-04-16 15:20:36 -07001160 /* Current driver processes 4 interrupts : RINT,TINT,LCINT,STINT */
1161 writel(intr0, mmio + INT0);
1162
1163 /* Check if Receive Interrupt has occurred. */
Francois Romieu6ba33ac2008-07-06 20:55:12 -07001164 if (intr0 & RINT0) {
Ben Hutchings288379f2009-01-19 16:43:59 -08001165 if (napi_schedule_prep(&lp->napi)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001166 /* Disable receive interupts */
1167 writel(RINTEN0, mmio + INTEN0);
1168 /* Schedule a polling routine */
Ben Hutchings288379f2009-01-19 16:43:59 -08001169 __napi_schedule(&lp->napi);
Francois Romieu6ba33ac2008-07-06 20:55:12 -07001170 } else if (intren0 & RINTEN0) {
Joe Perches91e83432010-01-31 10:02:09 +00001171 printk("************Driver bug! interrupt while in poll\n");
Liu Taodfa1b732005-05-12 19:40:38 -04001172 /* Fix by disable receive interrupts */
1173 writel(RINTEN0, mmio + INTEN0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001174 }
1175 }
Francois Romieu6ba33ac2008-07-06 20:55:12 -07001176
Linus Torvalds1da177e2005-04-16 15:20:36 -07001177 /* Check if Transmit Interrupt has occurred. */
Francois Romieu6ba33ac2008-07-06 20:55:12 -07001178 if (intr0 & TINT0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001179 amd8111e_tx(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001180
Linus Torvalds1da177e2005-04-16 15:20:36 -07001181 /* Check if Link Change Interrupt has occurred. */
1182 if (intr0 & LCINT)
1183 amd8111e_link_change(dev);
1184
1185 /* Check if Hardware Timer Interrupt has occurred. */
1186 if (intr0 & STINT)
1187 amd8111e_calc_coalesce(dev);
1188
1189err_no_interrupt:
1190 writel( VAL0 | INTREN,mmio + CMD0);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001191
Liu Taodfa1b732005-05-12 19:40:38 -04001192 spin_unlock(&lp->lock);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001193
Linus Torvalds1da177e2005-04-16 15:20:36 -07001194 return IRQ_RETVAL(handled);
1195}
1196
1197#ifdef CONFIG_NET_POLL_CONTROLLER
1198static void amd8111e_poll(struct net_device *dev)
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001199{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001200 unsigned long flags;
Jiri Kosinab7e36bf2007-02-05 16:29:49 -08001201 local_irq_save(flags);
David Howells7d12e782006-10-05 14:55:46 +01001202 amd8111e_interrupt(0, dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001203 local_irq_restore(flags);
1204}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001205#endif
1206
1207
1208/*
1209This function closes the network interface and updates the statistics so that most recent statistics will be available after the interface is down.
1210*/
1211static int amd8111e_close(struct net_device * dev)
1212{
1213 struct amd8111e_priv *lp = netdev_priv(dev);
1214 netif_stop_queue(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001215
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001216 napi_disable(&lp->napi);
1217
Linus Torvalds1da177e2005-04-16 15:20:36 -07001218 spin_lock_irq(&lp->lock);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001219
Linus Torvalds1da177e2005-04-16 15:20:36 -07001220 amd8111e_disable_interrupt(lp);
1221 amd8111e_stop_chip(lp);
Chunbo Luoe83603f2008-10-28 09:51:46 +08001222
1223 /* Free transmit and receive skbs */
1224 amd8111e_free_skbs(lp->amd8111e_net_dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001225
Linus Torvalds1da177e2005-04-16 15:20:36 -07001226 netif_carrier_off(lp->amd8111e_net_dev);
1227
1228 /* Delete ipg timer */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001229 if(lp->options & OPTION_DYN_IPG_ENABLE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001230 del_timer_sync(&lp->ipg_data.ipg_timer);
1231
1232 spin_unlock_irq(&lp->lock);
1233 free_irq(dev->irq, dev);
Chunbo Luoe83603f2008-10-28 09:51:46 +08001234 amd8111e_free_ring(lp);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001235
Linus Torvalds1da177e2005-04-16 15:20:36 -07001236 /* Update the statistics before closing */
1237 amd8111e_get_stats(dev);
1238 lp->opened = 0;
1239 return 0;
1240}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001241/* This function opens new interface.It requests irq for the device, initializes the device,buffers and descriptors, and starts the device.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001242*/
1243static int amd8111e_open(struct net_device * dev )
1244{
1245 struct amd8111e_priv *lp = netdev_priv(dev);
1246
Thomas Gleixner1fb9df52006-07-01 19:29:39 -07001247 if(dev->irq ==0 || request_irq(dev->irq, amd8111e_interrupt, IRQF_SHARED,
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001248 dev->name, dev))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001249 return -EAGAIN;
1250
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001251 napi_enable(&lp->napi);
1252
Linus Torvalds1da177e2005-04-16 15:20:36 -07001253 spin_lock_irq(&lp->lock);
1254
1255 amd8111e_init_hw_default(lp);
1256
1257 if(amd8111e_restart(dev)){
1258 spin_unlock_irq(&lp->lock);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001259 napi_disable(&lp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001260 if (dev->irq)
1261 free_irq(dev->irq, dev);
1262 return -ENOMEM;
1263 }
1264 /* Start ipg timer */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001265 if(lp->options & OPTION_DYN_IPG_ENABLE){
Linus Torvalds1da177e2005-04-16 15:20:36 -07001266 add_timer(&lp->ipg_data.ipg_timer);
1267 printk(KERN_INFO "%s: Dynamic IPG Enabled.\n",dev->name);
1268 }
1269
1270 lp->opened = 1;
1271
1272 spin_unlock_irq(&lp->lock);
1273
1274 netif_start_queue(dev);
1275
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001276 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001277}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001278/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001279This function checks if there is any transmit descriptors available to queue more packet.
1280*/
1281static int amd8111e_tx_queue_avail(struct amd8111e_priv* lp )
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001282{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001283 int tx_index = lp->tx_idx & TX_BUFF_MOD_MASK;
Al Viroee41a822007-08-22 21:37:46 -04001284 if (lp->tx_skbuff[tx_index])
Linus Torvalds1da177e2005-04-16 15:20:36 -07001285 return -1;
1286 else
1287 return 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001288
Linus Torvalds1da177e2005-04-16 15:20:36 -07001289}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001290/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001291This function will queue the transmit packets to the descriptors and will trigger the send operation. It also initializes the transmit descriptors with buffer physical address, byte count, ownership to hardware etc.
1292*/
1293
Stephen Hemminger613573252009-08-31 19:50:58 +00001294static netdev_tx_t amd8111e_start_xmit(struct sk_buff *skb,
1295 struct net_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001296{
1297 struct amd8111e_priv *lp = netdev_priv(dev);
1298 int tx_index;
1299 unsigned long flags;
1300
1301 spin_lock_irqsave(&lp->lock, flags);
1302
1303 tx_index = lp->tx_idx & TX_RING_DR_MOD_MASK;
1304
1305 lp->tx_ring[tx_index].buff_count = cpu_to_le16(skb->len);
1306
1307 lp->tx_skbuff[tx_index] = skb;
1308 lp->tx_ring[tx_index].tx_flags = 0;
1309
1310#if AMD8111E_VLAN_TAG_USED
Jesse Grosseab6d182010-10-20 13:56:03 +00001311 if (vlan_tx_tag_present(skb)) {
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001312 lp->tx_ring[tx_index].tag_ctrl_cmd |=
1313 cpu_to_le16(TCC_VLAN_INSERT);
1314 lp->tx_ring[tx_index].tag_ctrl_info =
Linus Torvalds1da177e2005-04-16 15:20:36 -07001315 cpu_to_le16(vlan_tx_tag_get(skb));
1316
1317 }
1318#endif
1319 lp->tx_dma_addr[tx_index] =
1320 pci_map_single(lp->pci_dev, skb->data, skb->len, PCI_DMA_TODEVICE);
1321 lp->tx_ring[tx_index].buff_phy_addr =
Al Viroee41a822007-08-22 21:37:46 -04001322 cpu_to_le32(lp->tx_dma_addr[tx_index]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001323
1324 /* Set FCS and LTINT bits */
1325 wmb();
1326 lp->tx_ring[tx_index].tx_flags |=
1327 cpu_to_le16(OWN_BIT | STP_BIT | ENP_BIT|ADD_FCS_BIT|LTINT_BIT);
1328
1329 lp->tx_idx++;
1330
1331 /* Trigger an immediate send poll. */
1332 writel( VAL1 | TDMD0, lp->mmio + CMD0);
1333 writel( VAL2 | RDMD0,lp->mmio + CMD0);
1334
Linus Torvalds1da177e2005-04-16 15:20:36 -07001335 if(amd8111e_tx_queue_avail(lp) < 0){
1336 netif_stop_queue(dev);
1337 }
1338 spin_unlock_irqrestore(&lp->lock, flags);
Patrick McHardy6ed10652009-06-23 06:03:08 +00001339 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001340}
1341/*
1342This function returns all the memory mapped registers of the device.
1343*/
1344static void amd8111e_read_regs(struct amd8111e_priv *lp, u32 *buf)
1345{
1346 void __iomem *mmio = lp->mmio;
1347 /* Read only necessary registers */
1348 buf[0] = readl(mmio + XMT_RING_BASE_ADDR0);
1349 buf[1] = readl(mmio + XMT_RING_LEN0);
1350 buf[2] = readl(mmio + RCV_RING_BASE_ADDR0);
1351 buf[3] = readl(mmio + RCV_RING_LEN0);
1352 buf[4] = readl(mmio + CMD0);
1353 buf[5] = readl(mmio + CMD2);
1354 buf[6] = readl(mmio + CMD3);
1355 buf[7] = readl(mmio + CMD7);
1356 buf[8] = readl(mmio + INT0);
1357 buf[9] = readl(mmio + INTEN0);
1358 buf[10] = readl(mmio + LADRF);
1359 buf[11] = readl(mmio + LADRF+4);
1360 buf[12] = readl(mmio + STAT0);
1361}
1362
Linus Torvalds1da177e2005-04-16 15:20:36 -07001363
Linus Torvalds1da177e2005-04-16 15:20:36 -07001364/*
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001365This function sets promiscuos mode, all-multi mode or the multicast address
Linus Torvalds1da177e2005-04-16 15:20:36 -07001366list to the device.
1367*/
1368static void amd8111e_set_multicast_list(struct net_device *dev)
1369{
Jiri Pirko22bedad32010-04-01 21:22:57 +00001370 struct netdev_hw_addr *ha;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001371 struct amd8111e_priv *lp = netdev_priv(dev);
1372 u32 mc_filter[2] ;
Jiri Pirko0ddf4772010-02-20 00:13:58 +00001373 int bit_num;
1374
Linus Torvalds1da177e2005-04-16 15:20:36 -07001375 if(dev->flags & IFF_PROMISC){
Linus Torvalds1da177e2005-04-16 15:20:36 -07001376 writel( VAL2 | PROM, lp->mmio + CMD2);
1377 return;
1378 }
1379 else
1380 writel( PROM, lp->mmio + CMD2);
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00001381 if (dev->flags & IFF_ALLMULTI ||
1382 netdev_mc_count(dev) > MAX_FILTER_SIZE) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001383 /* get all multicast packet */
1384 mc_filter[1] = mc_filter[0] = 0xffffffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001385 lp->options |= OPTION_MULTICAST_ENABLE;
1386 amd8111e_writeq(*(u64*)mc_filter,lp->mmio + LADRF);
1387 return;
1388 }
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00001389 if (netdev_mc_empty(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001390 /* get only own packets */
1391 mc_filter[1] = mc_filter[0] = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001392 lp->options &= ~OPTION_MULTICAST_ENABLE;
1393 amd8111e_writeq(*(u64*)mc_filter,lp->mmio + LADRF);
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001394 /* disable promiscuous mode */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001395 writel(PROM, lp->mmio + CMD2);
1396 return;
1397 }
1398 /* load all the multicast addresses in the logic filter */
1399 lp->options |= OPTION_MULTICAST_ENABLE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001400 mc_filter[1] = mc_filter[0] = 0;
Jiri Pirko22bedad32010-04-01 21:22:57 +00001401 netdev_for_each_mc_addr(ha, dev) {
1402 bit_num = (ether_crc_le(ETH_ALEN, ha->addr) >> 26) & 0x3f;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001403 mc_filter[bit_num >> 5] |= 1 << (bit_num & 31);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001404 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001405 amd8111e_writeq(*(u64*)mc_filter,lp->mmio+ LADRF);
1406
1407 /* To eliminate PCI posting bug */
1408 readl(lp->mmio + CMD2);
1409
1410}
1411
1412static void amd8111e_get_drvinfo(struct net_device* dev, struct ethtool_drvinfo *info)
1413{
1414 struct amd8111e_priv *lp = netdev_priv(dev);
1415 struct pci_dev *pci_dev = lp->pci_dev;
Rick Jones23020ab2011-11-09 09:58:07 +00001416 strlcpy(info->driver, MODULE_NAME, sizeof(info->driver));
1417 strlcpy(info->version, MODULE_VERS, sizeof(info->version));
1418 snprintf(info->fw_version, sizeof(info->fw_version),
1419 "%u", chip_version);
1420 strlcpy(info->bus_info, pci_name(pci_dev), sizeof(info->bus_info));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001421}
1422
1423static int amd8111e_get_regs_len(struct net_device *dev)
1424{
1425 return AMD8111E_REG_DUMP_LEN;
1426}
1427
1428static void amd8111e_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *buf)
1429{
1430 struct amd8111e_priv *lp = netdev_priv(dev);
1431 regs->version = 0;
1432 amd8111e_read_regs(lp, buf);
1433}
1434
1435static int amd8111e_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
1436{
1437 struct amd8111e_priv *lp = netdev_priv(dev);
1438 spin_lock_irq(&lp->lock);
1439 mii_ethtool_gset(&lp->mii_if, ecmd);
1440 spin_unlock_irq(&lp->lock);
1441 return 0;
1442}
1443
1444static int amd8111e_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
1445{
1446 struct amd8111e_priv *lp = netdev_priv(dev);
1447 int res;
1448 spin_lock_irq(&lp->lock);
1449 res = mii_ethtool_sset(&lp->mii_if, ecmd);
1450 spin_unlock_irq(&lp->lock);
1451 return res;
1452}
1453
1454static int amd8111e_nway_reset(struct net_device *dev)
1455{
1456 struct amd8111e_priv *lp = netdev_priv(dev);
1457 return mii_nway_restart(&lp->mii_if);
1458}
1459
1460static u32 amd8111e_get_link(struct net_device *dev)
1461{
1462 struct amd8111e_priv *lp = netdev_priv(dev);
1463 return mii_link_ok(&lp->mii_if);
1464}
1465
1466static void amd8111e_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol_info)
1467{
1468 struct amd8111e_priv *lp = netdev_priv(dev);
1469 wol_info->supported = WAKE_MAGIC|WAKE_PHY;
1470 if (lp->options & OPTION_WOL_ENABLE)
1471 wol_info->wolopts = WAKE_MAGIC;
1472}
1473
1474static int amd8111e_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol_info)
1475{
1476 struct amd8111e_priv *lp = netdev_priv(dev);
1477 if (wol_info->wolopts & ~(WAKE_MAGIC|WAKE_PHY))
1478 return -EINVAL;
1479 spin_lock_irq(&lp->lock);
1480 if (wol_info->wolopts & WAKE_MAGIC)
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001481 lp->options |=
Linus Torvalds1da177e2005-04-16 15:20:36 -07001482 (OPTION_WOL_ENABLE | OPTION_WAKE_MAGIC_ENABLE);
1483 else if(wol_info->wolopts & WAKE_PHY)
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001484 lp->options |=
Linus Torvalds1da177e2005-04-16 15:20:36 -07001485 (OPTION_WOL_ENABLE | OPTION_WAKE_PHY_ENABLE);
1486 else
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001487 lp->options &= ~OPTION_WOL_ENABLE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001488 spin_unlock_irq(&lp->lock);
1489 return 0;
1490}
1491
Jeff Garzik7282d492006-09-13 14:30:00 -04001492static const struct ethtool_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001493 .get_drvinfo = amd8111e_get_drvinfo,
1494 .get_regs_len = amd8111e_get_regs_len,
1495 .get_regs = amd8111e_get_regs,
1496 .get_settings = amd8111e_get_settings,
1497 .set_settings = amd8111e_set_settings,
1498 .nway_reset = amd8111e_nway_reset,
1499 .get_link = amd8111e_get_link,
1500 .get_wol = amd8111e_get_wol,
1501 .set_wol = amd8111e_set_wol,
1502};
1503
1504/*
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001505This function handles all the ethtool ioctls. It gives driver info, gets/sets driver speed, gets memory mapped register values, forces auto negotiation, sets/gets WOL options for ethtool application.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001506*/
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001507
Linus Torvalds1da177e2005-04-16 15:20:36 -07001508static int amd8111e_ioctl(struct net_device * dev , struct ifreq *ifr, int cmd)
1509{
1510 struct mii_ioctl_data *data = if_mii(ifr);
1511 struct amd8111e_priv *lp = netdev_priv(dev);
1512 int err;
1513 u32 mii_regval;
1514
Linus Torvalds1da177e2005-04-16 15:20:36 -07001515 switch(cmd) {
1516 case SIOCGMIIPHY:
1517 data->phy_id = lp->ext_phy_addr;
1518
1519 /* fallthru */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001520 case SIOCGMIIREG:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001521
1522 spin_lock_irq(&lp->lock);
1523 err = amd8111e_read_phy(lp, data->phy_id,
1524 data->reg_num & PHY_REG_ADDR_MASK, &mii_regval);
1525 spin_unlock_irq(&lp->lock);
1526
1527 data->val_out = mii_regval;
1528 return err;
1529
1530 case SIOCSMIIREG:
1531
1532 spin_lock_irq(&lp->lock);
1533 err = amd8111e_write_phy(lp, data->phy_id,
1534 data->reg_num & PHY_REG_ADDR_MASK, data->val_in);
1535 spin_unlock_irq(&lp->lock);
1536
1537 return err;
1538
1539 default:
1540 /* do nothing */
1541 break;
1542 }
1543 return -EOPNOTSUPP;
1544}
1545static int amd8111e_set_mac_address(struct net_device *dev, void *p)
1546{
1547 struct amd8111e_priv *lp = netdev_priv(dev);
1548 int i;
1549 struct sockaddr *addr = p;
1550
1551 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
1552 spin_lock_irq(&lp->lock);
1553 /* Setting the MAC address to the device */
Joe Perchesc857ff62011-11-16 09:38:05 +00001554 for (i = 0; i < ETH_ALEN; i++)
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001555 writeb( dev->dev_addr[i], lp->mmio + PADR + i );
1556
Linus Torvalds1da177e2005-04-16 15:20:36 -07001557 spin_unlock_irq(&lp->lock);
1558
1559 return 0;
1560}
1561
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001562/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001563This function changes the mtu of the device. It restarts the device to initialize the descriptor with new receive buffers.
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001564*/
Linus Torvalds1da177e2005-04-16 15:20:36 -07001565static int amd8111e_change_mtu(struct net_device *dev, int new_mtu)
1566{
1567 struct amd8111e_priv *lp = netdev_priv(dev);
1568 int err;
1569
1570 if ((new_mtu < AMD8111E_MIN_MTU) || (new_mtu > AMD8111E_MAX_MTU))
1571 return -EINVAL;
1572
1573 if (!netif_running(dev)) {
1574 /* new_mtu will be used
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001575 when device starts netxt time */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001576 dev->mtu = new_mtu;
1577 return 0;
1578 }
1579
1580 spin_lock_irq(&lp->lock);
1581
1582 /* stop the chip */
1583 writel(RUN, lp->mmio + CMD0);
1584
1585 dev->mtu = new_mtu;
1586
1587 err = amd8111e_restart(dev);
1588 spin_unlock_irq(&lp->lock);
1589 if(!err)
1590 netif_start_queue(dev);
1591 return err;
1592}
1593
Linus Torvalds1da177e2005-04-16 15:20:36 -07001594static int amd8111e_enable_magicpkt(struct amd8111e_priv* lp)
1595{
1596 writel( VAL1|MPPLBA, lp->mmio + CMD3);
1597 writel( VAL0|MPEN_SW, lp->mmio + CMD7);
1598
1599 /* To eliminate PCI posting bug */
1600 readl(lp->mmio + CMD7);
1601 return 0;
1602}
1603
1604static int amd8111e_enable_link_change(struct amd8111e_priv* lp)
1605{
1606
1607 /* Adapter is already stoped/suspended/interrupt-disabled */
1608 writel(VAL0|LCMODE_SW,lp->mmio + CMD7);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001609
Linus Torvalds1da177e2005-04-16 15:20:36 -07001610 /* To eliminate PCI posting bug */
1611 readl(lp->mmio + CMD7);
1612 return 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001613}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001614
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001615/*
1616 * This function is called when a packet transmission fails to complete
1617 * within a reasonable period, on the assumption that an interrupt have
1618 * failed or the interface is locked up. This function will reinitialize
1619 * the hardware.
1620 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001621static void amd8111e_tx_timeout(struct net_device *dev)
1622{
1623 struct amd8111e_priv* lp = netdev_priv(dev);
1624 int err;
1625
1626 printk(KERN_ERR "%s: transmit timed out, resetting\n",
1627 dev->name);
1628 spin_lock_irq(&lp->lock);
1629 err = amd8111e_restart(dev);
1630 spin_unlock_irq(&lp->lock);
1631 if(!err)
1632 netif_wake_queue(dev);
1633}
1634static int amd8111e_suspend(struct pci_dev *pci_dev, pm_message_t state)
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001635{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001636 struct net_device *dev = pci_get_drvdata(pci_dev);
1637 struct amd8111e_priv *lp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001638
Linus Torvalds1da177e2005-04-16 15:20:36 -07001639 if (!netif_running(dev))
1640 return 0;
1641
1642 /* disable the interrupt */
1643 spin_lock_irq(&lp->lock);
1644 amd8111e_disable_interrupt(lp);
1645 spin_unlock_irq(&lp->lock);
1646
1647 netif_device_detach(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001648
Linus Torvalds1da177e2005-04-16 15:20:36 -07001649 /* stop chip */
1650 spin_lock_irq(&lp->lock);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001651 if(lp->options & OPTION_DYN_IPG_ENABLE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001652 del_timer_sync(&lp->ipg_data.ipg_timer);
1653 amd8111e_stop_chip(lp);
1654 spin_unlock_irq(&lp->lock);
1655
1656 if(lp->options & OPTION_WOL_ENABLE){
1657 /* enable wol */
1658 if(lp->options & OPTION_WAKE_MAGIC_ENABLE)
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001659 amd8111e_enable_magicpkt(lp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001660 if(lp->options & OPTION_WAKE_PHY_ENABLE)
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001661 amd8111e_enable_link_change(lp);
1662
Linus Torvalds1da177e2005-04-16 15:20:36 -07001663 pci_enable_wake(pci_dev, PCI_D3hot, 1);
1664 pci_enable_wake(pci_dev, PCI_D3cold, 1);
1665
1666 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001667 else{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001668 pci_enable_wake(pci_dev, PCI_D3hot, 0);
1669 pci_enable_wake(pci_dev, PCI_D3cold, 0);
1670 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001671
Linus Torvalds1da177e2005-04-16 15:20:36 -07001672 pci_save_state(pci_dev);
1673 pci_set_power_state(pci_dev, PCI_D3hot);
1674
1675 return 0;
1676}
1677static int amd8111e_resume(struct pci_dev *pci_dev)
1678{
1679 struct net_device *dev = pci_get_drvdata(pci_dev);
1680 struct amd8111e_priv *lp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001681
Linus Torvalds1da177e2005-04-16 15:20:36 -07001682 if (!netif_running(dev))
1683 return 0;
1684
1685 pci_set_power_state(pci_dev, PCI_D0);
1686 pci_restore_state(pci_dev);
1687
1688 pci_enable_wake(pci_dev, PCI_D3hot, 0);
1689 pci_enable_wake(pci_dev, PCI_D3cold, 0); /* D3 cold */
1690
1691 netif_device_attach(dev);
1692
1693 spin_lock_irq(&lp->lock);
1694 amd8111e_restart(dev);
1695 /* Restart ipg timer */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001696 if(lp->options & OPTION_DYN_IPG_ENABLE)
1697 mod_timer(&lp->ipg_data.ipg_timer,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001698 jiffies + IPG_CONVERGE_JIFFIES);
1699 spin_unlock_irq(&lp->lock);
1700
1701 return 0;
1702}
1703
1704
Bill Pemberton0cb05682012-12-03 09:23:54 -05001705static void amd8111e_remove_one(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001706{
1707 struct net_device *dev = pci_get_drvdata(pdev);
1708 if (dev) {
1709 unregister_netdev(dev);
1710 iounmap(((struct amd8111e_priv *)netdev_priv(dev))->mmio);
1711 free_netdev(dev);
1712 pci_release_regions(pdev);
1713 pci_disable_device(pdev);
1714 pci_set_drvdata(pdev, NULL);
1715 }
1716}
1717static void amd8111e_config_ipg(struct net_device* dev)
1718{
1719 struct amd8111e_priv *lp = netdev_priv(dev);
1720 struct ipg_info* ipg_data = &lp->ipg_data;
1721 void __iomem *mmio = lp->mmio;
1722 unsigned int prev_col_cnt = ipg_data->col_cnt;
1723 unsigned int total_col_cnt;
1724 unsigned int tmp_ipg;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001725
Linus Torvalds1da177e2005-04-16 15:20:36 -07001726 if(lp->link_config.duplex == DUPLEX_FULL){
1727 ipg_data->ipg = DEFAULT_IPG;
1728 return;
1729 }
1730
1731 if(ipg_data->ipg_state == SSTATE){
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001732
Linus Torvalds1da177e2005-04-16 15:20:36 -07001733 if(ipg_data->timer_tick == IPG_STABLE_TIME){
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001734
Linus Torvalds1da177e2005-04-16 15:20:36 -07001735 ipg_data->timer_tick = 0;
1736 ipg_data->ipg = MIN_IPG - IPG_STEP;
1737 ipg_data->current_ipg = MIN_IPG;
1738 ipg_data->diff_col_cnt = 0xFFFFFFFF;
1739 ipg_data->ipg_state = CSTATE;
1740 }
1741 else
1742 ipg_data->timer_tick++;
1743 }
1744
1745 if(ipg_data->ipg_state == CSTATE){
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001746
Linus Torvalds1da177e2005-04-16 15:20:36 -07001747 /* Get the current collision count */
1748
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001749 total_col_cnt = ipg_data->col_cnt =
Linus Torvalds1da177e2005-04-16 15:20:36 -07001750 amd8111e_read_mib(mmio, xmt_collisions);
1751
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001752 if ((total_col_cnt - prev_col_cnt) <
Linus Torvalds1da177e2005-04-16 15:20:36 -07001753 (ipg_data->diff_col_cnt)){
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001754
Linus Torvalds1da177e2005-04-16 15:20:36 -07001755 ipg_data->diff_col_cnt =
1756 total_col_cnt - prev_col_cnt ;
1757
1758 ipg_data->ipg = ipg_data->current_ipg;
1759 }
1760
1761 ipg_data->current_ipg += IPG_STEP;
1762
1763 if (ipg_data->current_ipg <= MAX_IPG)
1764 tmp_ipg = ipg_data->current_ipg;
1765 else{
1766 tmp_ipg = ipg_data->ipg;
1767 ipg_data->ipg_state = SSTATE;
1768 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001769 writew((u32)tmp_ipg, mmio + IPG);
1770 writew((u32)(tmp_ipg - IFS1_DELTA), mmio + IFS1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001771 }
1772 mod_timer(&lp->ipg_data.ipg_timer, jiffies + IPG_CONVERGE_JIFFIES);
1773 return;
1774
1775}
1776
Bill Pemberton0cb05682012-12-03 09:23:54 -05001777static void amd8111e_probe_ext_phy(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001778{
1779 struct amd8111e_priv *lp = netdev_priv(dev);
1780 int i;
1781
1782 for (i = 0x1e; i >= 0; i--) {
1783 u32 id1, id2;
1784
1785 if (amd8111e_read_phy(lp, i, MII_PHYSID1, &id1))
1786 continue;
1787 if (amd8111e_read_phy(lp, i, MII_PHYSID2, &id2))
1788 continue;
1789 lp->ext_phy_id = (id1 << 16) | id2;
1790 lp->ext_phy_addr = i;
1791 return;
1792 }
1793 lp->ext_phy_id = 0;
1794 lp->ext_phy_addr = 1;
1795}
1796
Stephen Hemminger887e53d2009-01-07 18:09:58 -08001797static const struct net_device_ops amd8111e_netdev_ops = {
1798 .ndo_open = amd8111e_open,
1799 .ndo_stop = amd8111e_close,
1800 .ndo_start_xmit = amd8111e_start_xmit,
1801 .ndo_tx_timeout = amd8111e_tx_timeout,
1802 .ndo_get_stats = amd8111e_get_stats,
Jiri Pirkoafc4b132011-08-16 06:29:01 +00001803 .ndo_set_rx_mode = amd8111e_set_multicast_list,
Stephen Hemminger887e53d2009-01-07 18:09:58 -08001804 .ndo_validate_addr = eth_validate_addr,
1805 .ndo_set_mac_address = amd8111e_set_mac_address,
1806 .ndo_do_ioctl = amd8111e_ioctl,
1807 .ndo_change_mtu = amd8111e_change_mtu,
Stephen Hemminger887e53d2009-01-07 18:09:58 -08001808#ifdef CONFIG_NET_POLL_CONTROLLER
1809 .ndo_poll_controller = amd8111e_poll,
1810#endif
1811};
1812
Bill Pemberton0cb05682012-12-03 09:23:54 -05001813static int amd8111e_probe_one(struct pci_dev *pdev,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001814 const struct pci_device_id *ent)
1815{
Yijing Wangf9c7da52013-06-18 16:06:37 +08001816 int err, i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001817 unsigned long reg_addr,reg_len;
1818 struct amd8111e_priv* lp;
1819 struct net_device* dev;
1820
1821 err = pci_enable_device(pdev);
1822 if(err){
Joe Perches24500222007-11-19 17:48:28 -08001823 printk(KERN_ERR "amd8111e: Cannot enable new PCI device, "
Linus Torvalds1da177e2005-04-16 15:20:36 -07001824 "exiting.\n");
1825 return err;
1826 }
1827
1828 if(!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)){
Joe Perches24500222007-11-19 17:48:28 -08001829 printk(KERN_ERR "amd8111e: Cannot find PCI base address, "
Linus Torvalds1da177e2005-04-16 15:20:36 -07001830 "exiting.\n");
1831 err = -ENODEV;
1832 goto err_disable_pdev;
1833 }
1834
1835 err = pci_request_regions(pdev, MODULE_NAME);
1836 if(err){
1837 printk(KERN_ERR "amd8111e: Cannot obtain PCI resources, "
1838 "exiting.\n");
1839 goto err_disable_pdev;
1840 }
1841
1842 pci_set_master(pdev);
1843
1844 /* Find power-management capability. */
Yijing Wangf9c7da52013-06-18 16:06:37 +08001845 if (!pdev->pm_cap) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001846 printk(KERN_ERR "amd8111e: No Power Management capability, "
1847 "exiting.\n");
Peter Senna Tschudin86e506e2012-10-05 12:10:51 +00001848 err = -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001849 goto err_free_reg;
1850 }
1851
1852 /* Initialize DMA */
Yang Hongyang284901a2009-04-06 19:01:15 -07001853 if (pci_set_dma_mask(pdev, DMA_BIT_MASK(32)) < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001854 printk(KERN_ERR "amd8111e: DMA not supported,"
1855 "exiting.\n");
Peter Senna Tschudin86e506e2012-10-05 12:10:51 +00001856 err = -ENODEV;
Tobias Klausercac8c812005-05-16 19:15:11 +02001857 goto err_free_reg;
1858 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001859
Linus Torvalds1da177e2005-04-16 15:20:36 -07001860 reg_addr = pci_resource_start(pdev, 0);
1861 reg_len = pci_resource_len(pdev, 0);
1862
1863 dev = alloc_etherdev(sizeof(struct amd8111e_priv));
1864 if (!dev) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001865 err = -ENOMEM;
1866 goto err_free_reg;
1867 }
1868
Linus Torvalds1da177e2005-04-16 15:20:36 -07001869 SET_NETDEV_DEV(dev, &pdev->dev);
1870
1871#if AMD8111E_VLAN_TAG_USED
Patrick McHardyf6469682013-04-19 02:04:27 +00001872 dev->features |= NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX ;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001873#endif
1874
Linus Torvalds1da177e2005-04-16 15:20:36 -07001875 lp = netdev_priv(dev);
1876 lp->pci_dev = pdev;
1877 lp->amd8111e_net_dev = dev;
Yijing Wangf9c7da52013-06-18 16:06:37 +08001878 lp->pm_cap = pdev->pm_cap;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001879
1880 spin_lock_init(&lp->lock);
1881
1882 lp->mmio = ioremap(reg_addr, reg_len);
Al Viroee41a822007-08-22 21:37:46 -04001883 if (!lp->mmio) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001884 printk(KERN_ERR "amd8111e: Cannot map device registers, "
1885 "exiting\n");
1886 err = -ENOMEM;
1887 goto err_free_dev;
1888 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001889
Linus Torvalds1da177e2005-04-16 15:20:36 -07001890 /* Initializing MAC address */
Joe Perchesc857ff62011-11-16 09:38:05 +00001891 for (i = 0; i < ETH_ALEN; i++)
Joe Perches0795af52007-10-03 17:59:30 -07001892 dev->dev_addr[i] = readb(lp->mmio + PADR + i);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001893
Linus Torvalds1da177e2005-04-16 15:20:36 -07001894 /* Setting user defined parametrs */
1895 lp->ext_phy_option = speed_duplex[card_idx];
1896 if(coalesce[card_idx])
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001897 lp->options |= OPTION_INTR_COAL_ENABLE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001898 if(dynamic_ipg[card_idx++])
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001899 lp->options |= OPTION_DYN_IPG_ENABLE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001900
Stephen Hemminger887e53d2009-01-07 18:09:58 -08001901
Linus Torvalds1da177e2005-04-16 15:20:36 -07001902 /* Initialize driver entry points */
Stephen Hemminger887e53d2009-01-07 18:09:58 -08001903 dev->netdev_ops = &amd8111e_netdev_ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001904 SET_ETHTOOL_OPS(dev, &ops);
1905 dev->irq =pdev->irq;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001906 dev->watchdog_timeo = AMD8111E_TX_TIMEOUT;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001907 netif_napi_add(dev, &lp->napi, amd8111e_rx_poll, 32);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001908
1909#if AMD8111E_VLAN_TAG_USED
Patrick McHardyf6469682013-04-19 02:04:27 +00001910 dev->features |= NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001911#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001912 /* Probe the external PHY */
1913 amd8111e_probe_ext_phy(dev);
1914
1915 /* setting mii default values */
1916 lp->mii_if.dev = dev;
1917 lp->mii_if.mdio_read = amd8111e_mdio_read;
1918 lp->mii_if.mdio_write = amd8111e_mdio_write;
1919 lp->mii_if.phy_id = lp->ext_phy_addr;
1920
1921 /* Set receive buffer length and set jumbo option*/
1922 amd8111e_set_rx_buff_len(dev);
1923
1924
1925 err = register_netdev(dev);
1926 if (err) {
1927 printk(KERN_ERR "amd8111e: Cannot register net device, "
1928 "exiting.\n");
1929 goto err_iounmap;
1930 }
1931
1932 pci_set_drvdata(pdev, dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001933
Linus Torvalds1da177e2005-04-16 15:20:36 -07001934 /* Initialize software ipg timer */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001935 if(lp->options & OPTION_DYN_IPG_ENABLE){
Linus Torvalds1da177e2005-04-16 15:20:36 -07001936 init_timer(&lp->ipg_data.ipg_timer);
1937 lp->ipg_data.ipg_timer.data = (unsigned long) dev;
1938 lp->ipg_data.ipg_timer.function = (void *)&amd8111e_config_ipg;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001939 lp->ipg_data.ipg_timer.expires = jiffies +
Linus Torvalds1da177e2005-04-16 15:20:36 -07001940 IPG_CONVERGE_JIFFIES;
1941 lp->ipg_data.ipg = DEFAULT_IPG;
1942 lp->ipg_data.ipg_state = CSTATE;
Joe Perches6403eab2011-06-03 11:51:20 +00001943 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001944
1945 /* display driver and device information */
1946
1947 chip_version = (readl(lp->mmio + CHIPID) & 0xf0000000)>>28;
Joe Perches0795af52007-10-03 17:59:30 -07001948 printk(KERN_INFO "%s: AMD-8111e Driver Version: %s\n",
1949 dev->name,MODULE_VERS);
Johannes Berge1749612008-10-27 15:59:26 -07001950 printk(KERN_INFO "%s: [ Rev %x ] PCI 10/100BaseT Ethernet %pM\n",
1951 dev->name, chip_version, dev->dev_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001952 if (lp->ext_phy_id)
1953 printk(KERN_INFO "%s: Found MII PHY ID 0x%08x at address 0x%02x\n",
1954 dev->name, lp->ext_phy_id, lp->ext_phy_addr);
1955 else
1956 printk(KERN_INFO "%s: Couldn't detect MII PHY, assuming address 0x01\n",
1957 dev->name);
1958 return 0;
1959err_iounmap:
1960 iounmap(lp->mmio);
1961
1962err_free_dev:
1963 free_netdev(dev);
1964
1965err_free_reg:
1966 pci_release_regions(pdev);
1967
1968err_disable_pdev:
1969 pci_disable_device(pdev);
1970 pci_set_drvdata(pdev, NULL);
1971 return err;
1972
1973}
1974
1975static struct pci_driver amd8111e_driver = {
1976 .name = MODULE_NAME,
1977 .id_table = amd8111e_pci_tbl,
1978 .probe = amd8111e_probe_one,
Bill Pemberton0cb05682012-12-03 09:23:54 -05001979 .remove = amd8111e_remove_one,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001980 .suspend = amd8111e_suspend,
1981 .resume = amd8111e_resume
1982};
1983
Peter Hüwea46e6cc2013-05-21 12:58:10 +00001984module_pci_driver(amd8111e_driver);