blob: 06e8febdcc2cc5cb553150bc94adfde7f4a2d740 [file] [log] [blame]
Benoit Goby79ad3b52011-03-09 16:28:56 -08001/*
2 * EHCI-compliant USB host controller driver for NVIDIA Tegra SoCs
3 *
4 * Copyright (C) 2010 Google, Inc.
Venu Byravarasubbdabdb2013-01-17 20:15:37 +00005 * Copyright (C) 2009 - 2013 NVIDIA Corporation
Benoit Goby79ad3b52011-03-09 16:28:56 -08006 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License as published by the
9 * Free Software Foundation; either version 2 of the License, or (at your
10 * option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 *
17 */
18
19#include <linux/clk.h>
Manjunath Goudar9fc5f242013-06-13 11:24:12 -060020#include <linux/clk/tegra.h>
21#include <linux/dma-mapping.h>
Kishon Vijay Abraham Ided017e2012-06-26 17:40:32 +053022#include <linux/err.h>
Olof Johansson4a53f4e2011-11-04 09:12:40 +000023#include <linux/gpio.h>
Manjunath Goudar9fc5f242013-06-13 11:24:12 -060024#include <linux/io.h>
25#include <linux/irq.h>
26#include <linux/module.h>
Olof Johansson4a53f4e2011-11-04 09:12:40 +000027#include <linux/of.h>
28#include <linux/of_gpio.h>
Manjunath Goudar9fc5f242013-06-13 11:24:12 -060029#include <linux/platform_device.h>
30#include <linux/platform_data/tegra_usb.h>
Alan Sternebf20de2012-05-01 11:28:49 -040031#include <linux/pm_runtime.h>
Manjunath Goudar9fc5f242013-06-13 11:24:12 -060032#include <linux/slab.h>
Venu Byravarasubbdabdb2013-01-17 20:15:37 +000033#include <linux/usb/ehci_def.h>
Venu Byravarasu1ba82162012-09-05 18:50:23 +053034#include <linux/usb/tegra_usb_phy.h>
Manjunath Goudar9fc5f242013-06-13 11:24:12 -060035#include <linux/usb.h>
36#include <linux/usb/hcd.h>
37#include <linux/usb/otg.h>
38
39#include "ehci.h"
Stephen Warren54388b22012-10-02 16:49:25 -060040
41#define TEGRA_USB_BASE 0xC5000000
42#define TEGRA_USB2_BASE 0xC5004000
43#define TEGRA_USB3_BASE 0xC5008000
Benoit Goby79ad3b52011-03-09 16:28:56 -080044
Manjunath Goudar9fc5f242013-06-13 11:24:12 -060045#define PORT_WAKE_BITS (PORT_WKOC_E|PORT_WKDISC_E|PORT_WKCONN_E)
46
Robert Morellfbf98652011-03-09 16:28:57 -080047#define TEGRA_USB_DMA_ALIGN 32
48
Manjunath Goudar9fc5f242013-06-13 11:24:12 -060049#define DRIVER_DESC "Tegra EHCI driver"
50#define DRV_NAME "tegra-ehci"
51
52static struct hc_driver __read_mostly tegra_ehci_hc_driver;
53
54static int (*orig_hub_control)(struct usb_hcd *hcd,
55 u16 typeReq, u16 wValue, u16 wIndex,
56 char *buf, u16 wLength);
57
Benoit Goby79ad3b52011-03-09 16:28:56 -080058struct tegra_ehci_hcd {
Benoit Goby79ad3b52011-03-09 16:28:56 -080059 struct tegra_usb_phy *phy;
60 struct clk *clk;
Benoit Goby79ad3b52011-03-09 16:28:56 -080061 int port_resuming;
Venu Byravarasu585355c2012-12-13 20:59:08 +000062 bool needs_double_reset;
Benoit Goby79ad3b52011-03-09 16:28:56 -080063 enum tegra_usb_phy_port_speed port_speed;
64};
65
Jim Lin1f594b62011-04-17 11:58:25 +030066static int tegra_ehci_internal_port_reset(
67 struct ehci_hcd *ehci,
68 u32 __iomem *portsc_reg
69)
70{
71 u32 temp;
72 unsigned long flags;
73 int retval = 0;
74 int i, tries;
75 u32 saved_usbintr;
76
77 spin_lock_irqsave(&ehci->lock, flags);
78 saved_usbintr = ehci_readl(ehci, &ehci->regs->intr_enable);
79 /* disable USB interrupt */
80 ehci_writel(ehci, 0, &ehci->regs->intr_enable);
81 spin_unlock_irqrestore(&ehci->lock, flags);
82
83 /*
84 * Here we have to do Port Reset at most twice for
85 * Port Enable bit to be set.
86 */
87 for (i = 0; i < 2; i++) {
88 temp = ehci_readl(ehci, portsc_reg);
89 temp |= PORT_RESET;
90 ehci_writel(ehci, temp, portsc_reg);
91 mdelay(10);
92 temp &= ~PORT_RESET;
93 ehci_writel(ehci, temp, portsc_reg);
94 mdelay(1);
95 tries = 100;
96 do {
97 mdelay(1);
98 /*
99 * Up to this point, Port Enable bit is
100 * expected to be set after 2 ms waiting.
101 * USB1 usually takes extra 45 ms, for safety,
102 * we take 100 ms as timeout.
103 */
104 temp = ehci_readl(ehci, portsc_reg);
105 } while (!(temp & PORT_PE) && tries--);
106 if (temp & PORT_PE)
107 break;
108 }
109 if (i == 2)
110 retval = -ETIMEDOUT;
111
112 /*
113 * Clear Connect Status Change bit if it's set.
114 * We can't clear PORT_PEC. It will also cause PORT_PE to be cleared.
115 */
116 if (temp & PORT_CSC)
117 ehci_writel(ehci, PORT_CSC, portsc_reg);
118
119 /*
120 * Write to clear any interrupt status bits that might be set
121 * during port reset.
122 */
123 temp = ehci_readl(ehci, &ehci->regs->status);
124 ehci_writel(ehci, temp, &ehci->regs->status);
125
126 /* restore original interrupt enable bits */
127 ehci_writel(ehci, saved_usbintr, &ehci->regs->intr_enable);
128 return retval;
129}
130
Benoit Goby79ad3b52011-03-09 16:28:56 -0800131static int tegra_ehci_hub_control(
132 struct usb_hcd *hcd,
133 u16 typeReq,
134 u16 wValue,
135 u16 wIndex,
136 char *buf,
137 u16 wLength
138)
139{
Stephen Warrenc19d14d2013-06-13 11:24:13 -0600140 struct ehci_hcd *ehci = hcd_to_ehci(hcd);
141 struct tegra_ehci_hcd *tegra = (struct tegra_ehci_hcd *)ehci->priv;
Benoit Goby79ad3b52011-03-09 16:28:56 -0800142 u32 __iomem *status_reg;
143 u32 temp;
144 unsigned long flags;
145 int retval = 0;
146
147 status_reg = &ehci->regs->port_status[(wIndex & 0xff) - 1];
148
149 spin_lock_irqsave(&ehci->lock, flags);
150
Stephen Warren6d5f89c2012-04-18 15:32:46 -0600151 if (typeReq == GetPortStatus) {
Benoit Goby79ad3b52011-03-09 16:28:56 -0800152 temp = ehci_readl(ehci, status_reg);
153 if (tegra->port_resuming && !(temp & PORT_SUSPEND)) {
154 /* Resume completed, re-enable disconnect detection */
155 tegra->port_resuming = 0;
Venu Byravarasuab137d02013-01-24 15:57:03 +0530156 tegra_usb_phy_postresume(hcd->phy);
Benoit Goby79ad3b52011-03-09 16:28:56 -0800157 }
158 }
159
160 else if (typeReq == SetPortFeature && wValue == USB_PORT_FEAT_SUSPEND) {
161 temp = ehci_readl(ehci, status_reg);
162 if ((temp & PORT_PE) == 0 || (temp & PORT_RESET) != 0) {
163 retval = -EPIPE;
164 goto done;
165 }
166
Stephen Warrenb0876572012-04-25 12:31:10 -0600167 temp &= ~(PORT_RWC_BITS | PORT_WKCONN_E);
Benoit Goby79ad3b52011-03-09 16:28:56 -0800168 temp |= PORT_WKDISC_E | PORT_WKOC_E;
169 ehci_writel(ehci, temp | PORT_SUSPEND, status_reg);
170
171 /*
172 * If a transaction is in progress, there may be a delay in
173 * suspending the port. Poll until the port is suspended.
174 */
Manjunath Goudar2f3a6b82013-06-13 11:24:09 -0600175 if (ehci_handshake(ehci, status_reg, PORT_SUSPEND,
Benoit Goby79ad3b52011-03-09 16:28:56 -0800176 PORT_SUSPEND, 5000))
177 pr_err("%s: timeout waiting for SUSPEND\n", __func__);
178
179 set_bit((wIndex & 0xff) - 1, &ehci->suspended_ports);
180 goto done;
181 }
182
Jim Lin1f594b62011-04-17 11:58:25 +0300183 /* For USB1 port we need to issue Port Reset twice internally */
Venu Byravarasu585355c2012-12-13 20:59:08 +0000184 if (tegra->needs_double_reset &&
Jim Lin1f594b62011-04-17 11:58:25 +0300185 (typeReq == SetPortFeature && wValue == USB_PORT_FEAT_RESET)) {
186 spin_unlock_irqrestore(&ehci->lock, flags);
187 return tegra_ehci_internal_port_reset(ehci, status_reg);
188 }
189
Benoit Goby79ad3b52011-03-09 16:28:56 -0800190 /*
191 * Tegra host controller will time the resume operation to clear the bit
192 * when the port control state switches to HS or FS Idle. This behavior
193 * is different from EHCI where the host controller driver is required
194 * to set this bit to a zero after the resume duration is timed in the
195 * driver.
196 */
197 else if (typeReq == ClearPortFeature &&
198 wValue == USB_PORT_FEAT_SUSPEND) {
199 temp = ehci_readl(ehci, status_reg);
200 if ((temp & PORT_RESET) || !(temp & PORT_PE)) {
201 retval = -EPIPE;
202 goto done;
203 }
204
205 if (!(temp & PORT_SUSPEND))
206 goto done;
207
208 /* Disable disconnect detection during port resume */
Venu Byravarasuab137d02013-01-24 15:57:03 +0530209 tegra_usb_phy_preresume(hcd->phy);
Benoit Goby79ad3b52011-03-09 16:28:56 -0800210
211 ehci->reset_done[wIndex-1] = jiffies + msecs_to_jiffies(25);
212
213 temp &= ~(PORT_RWC_BITS | PORT_WAKE_BITS);
214 /* start resume signalling */
215 ehci_writel(ehci, temp | PORT_RESUME, status_reg);
Alan Sterna448e4d2012-04-03 15:24:30 -0400216 set_bit(wIndex-1, &ehci->resuming_ports);
Benoit Goby79ad3b52011-03-09 16:28:56 -0800217
218 spin_unlock_irqrestore(&ehci->lock, flags);
219 msleep(20);
220 spin_lock_irqsave(&ehci->lock, flags);
221
222 /* Poll until the controller clears RESUME and SUSPEND */
Manjunath Goudar2f3a6b82013-06-13 11:24:09 -0600223 if (ehci_handshake(ehci, status_reg, PORT_RESUME, 0, 2000))
Benoit Goby79ad3b52011-03-09 16:28:56 -0800224 pr_err("%s: timeout waiting for RESUME\n", __func__);
Manjunath Goudar2f3a6b82013-06-13 11:24:09 -0600225 if (ehci_handshake(ehci, status_reg, PORT_SUSPEND, 0, 2000))
Benoit Goby79ad3b52011-03-09 16:28:56 -0800226 pr_err("%s: timeout waiting for SUSPEND\n", __func__);
227
228 ehci->reset_done[wIndex-1] = 0;
Alan Sterna448e4d2012-04-03 15:24:30 -0400229 clear_bit(wIndex-1, &ehci->resuming_ports);
Benoit Goby79ad3b52011-03-09 16:28:56 -0800230
231 tegra->port_resuming = 1;
232 goto done;
233 }
234
235 spin_unlock_irqrestore(&ehci->lock, flags);
236
237 /* Handle the hub control events here */
Manjunath Goudar9fc5f242013-06-13 11:24:12 -0600238 return orig_hub_control(hcd, typeReq, wValue, wIndex, buf, wLength);
239
Benoit Goby79ad3b52011-03-09 16:28:56 -0800240done:
241 spin_unlock_irqrestore(&ehci->lock, flags);
242 return retval;
243}
244
Venu Byravarasufe375772012-04-05 11:25:30 +0530245struct dma_aligned_buffer {
Robert Morellfbf98652011-03-09 16:28:57 -0800246 void *kmalloc_ptr;
247 void *old_xfer_buffer;
248 u8 data[0];
249};
250
Venu Byravarasufe375772012-04-05 11:25:30 +0530251static void free_dma_aligned_buffer(struct urb *urb)
Robert Morellfbf98652011-03-09 16:28:57 -0800252{
Venu Byravarasufe375772012-04-05 11:25:30 +0530253 struct dma_aligned_buffer *temp;
Robert Morellfbf98652011-03-09 16:28:57 -0800254
255 if (!(urb->transfer_flags & URB_ALIGNED_TEMP_BUFFER))
256 return;
257
Venu Byravarasufe375772012-04-05 11:25:30 +0530258 temp = container_of(urb->transfer_buffer,
259 struct dma_aligned_buffer, data);
Robert Morellfbf98652011-03-09 16:28:57 -0800260
Venu Byravarasufe375772012-04-05 11:25:30 +0530261 if (usb_urb_dir_in(urb))
Robert Morellfbf98652011-03-09 16:28:57 -0800262 memcpy(temp->old_xfer_buffer, temp->data,
263 urb->transfer_buffer_length);
264 urb->transfer_buffer = temp->old_xfer_buffer;
265 kfree(temp->kmalloc_ptr);
266
267 urb->transfer_flags &= ~URB_ALIGNED_TEMP_BUFFER;
268}
269
Venu Byravarasufe375772012-04-05 11:25:30 +0530270static int alloc_dma_aligned_buffer(struct urb *urb, gfp_t mem_flags)
Robert Morellfbf98652011-03-09 16:28:57 -0800271{
Venu Byravarasufe375772012-04-05 11:25:30 +0530272 struct dma_aligned_buffer *temp, *kmalloc_ptr;
Robert Morellfbf98652011-03-09 16:28:57 -0800273 size_t kmalloc_size;
274
275 if (urb->num_sgs || urb->sg ||
276 urb->transfer_buffer_length == 0 ||
277 !((uintptr_t)urb->transfer_buffer & (TEGRA_USB_DMA_ALIGN - 1)))
278 return 0;
279
Robert Morellfbf98652011-03-09 16:28:57 -0800280 /* Allocate a buffer with enough padding for alignment */
281 kmalloc_size = urb->transfer_buffer_length +
Venu Byravarasufe375772012-04-05 11:25:30 +0530282 sizeof(struct dma_aligned_buffer) + TEGRA_USB_DMA_ALIGN - 1;
Robert Morellfbf98652011-03-09 16:28:57 -0800283
284 kmalloc_ptr = kmalloc(kmalloc_size, mem_flags);
285 if (!kmalloc_ptr)
286 return -ENOMEM;
287
Venu Byravarasufe375772012-04-05 11:25:30 +0530288 /* Position our struct dma_aligned_buffer such that data is aligned */
Robert Morellfbf98652011-03-09 16:28:57 -0800289 temp = PTR_ALIGN(kmalloc_ptr + 1, TEGRA_USB_DMA_ALIGN) - 1;
Robert Morellfbf98652011-03-09 16:28:57 -0800290 temp->kmalloc_ptr = kmalloc_ptr;
291 temp->old_xfer_buffer = urb->transfer_buffer;
Venu Byravarasufe375772012-04-05 11:25:30 +0530292 if (usb_urb_dir_out(urb))
Robert Morellfbf98652011-03-09 16:28:57 -0800293 memcpy(temp->data, urb->transfer_buffer,
294 urb->transfer_buffer_length);
295 urb->transfer_buffer = temp->data;
296
297 urb->transfer_flags |= URB_ALIGNED_TEMP_BUFFER;
298
299 return 0;
300}
301
302static int tegra_ehci_map_urb_for_dma(struct usb_hcd *hcd, struct urb *urb,
303 gfp_t mem_flags)
304{
305 int ret;
306
Venu Byravarasufe375772012-04-05 11:25:30 +0530307 ret = alloc_dma_aligned_buffer(urb, mem_flags);
Robert Morellfbf98652011-03-09 16:28:57 -0800308 if (ret)
309 return ret;
310
311 ret = usb_hcd_map_urb_for_dma(hcd, urb, mem_flags);
312 if (ret)
Venu Byravarasufe375772012-04-05 11:25:30 +0530313 free_dma_aligned_buffer(urb);
Robert Morellfbf98652011-03-09 16:28:57 -0800314
315 return ret;
316}
317
318static void tegra_ehci_unmap_urb_for_dma(struct usb_hcd *hcd, struct urb *urb)
319{
320 usb_hcd_unmap_urb_for_dma(hcd, urb);
Venu Byravarasufe375772012-04-05 11:25:30 +0530321 free_dma_aligned_buffer(urb);
Robert Morellfbf98652011-03-09 16:28:57 -0800322}
323
Benoit Goby79ad3b52011-03-09 16:28:56 -0800324static int tegra_ehci_probe(struct platform_device *pdev)
325{
326 struct resource *res;
327 struct usb_hcd *hcd;
Stephen Warrenc19d14d2013-06-13 11:24:13 -0600328 struct ehci_hcd *ehci;
Benoit Goby79ad3b52011-03-09 16:28:56 -0800329 struct tegra_ehci_hcd *tegra;
330 struct tegra_ehci_platform_data *pdata;
331 int err = 0;
332 int irq;
Venu Byravarasu2d22b422013-05-16 19:43:02 +0530333 struct device_node *np_phy;
Venu Byravarasubbdabdb2013-01-17 20:15:37 +0000334 struct usb_phy *u_phy;
Benoit Goby79ad3b52011-03-09 16:28:56 -0800335
336 pdata = pdev->dev.platform_data;
337 if (!pdata) {
338 dev_err(&pdev->dev, "Platform data missing\n");
339 return -EINVAL;
340 }
341
Olof Johansson4a53f4e2011-11-04 09:12:40 +0000342 /* Right now device-tree probed devices don't get dma_mask set.
343 * Since shared usb code relies on it, set it here for now.
344 * Once we have dma capability bindings this can go away.
345 */
346 if (!pdev->dev.dma_mask)
Stephen Warren3b9561e2013-05-07 16:53:52 -0600347 pdev->dev.dma_mask = &pdev->dev.coherent_dma_mask;
348 if (!pdev->dev.coherent_dma_mask)
349 pdev->dev.coherent_dma_mask = DMA_BIT_MASK(32);
Olof Johansson4a53f4e2011-11-04 09:12:40 +0000350
Stephen Warrenc19d14d2013-06-13 11:24:13 -0600351 hcd = usb_create_hcd(&tegra_ehci_hc_driver, &pdev->dev,
352 dev_name(&pdev->dev));
353 if (!hcd) {
354 dev_err(&pdev->dev, "Unable to create HCD\n");
Mikko Perttunenf5b8c8b2013-07-17 10:37:49 +0300355 return -ENOMEM;
Stephen Warrenc19d14d2013-06-13 11:24:13 -0600356 }
357 platform_set_drvdata(pdev, hcd);
358 ehci = hcd_to_ehci(hcd);
359 tegra = (struct tegra_ehci_hcd *)ehci->priv;
360
361 hcd->has_tt = 1;
Benoit Goby79ad3b52011-03-09 16:28:56 -0800362
Julia Lawallbc2ff982012-07-30 16:43:41 +0200363 tegra->clk = devm_clk_get(&pdev->dev, NULL);
Benoit Goby79ad3b52011-03-09 16:28:56 -0800364 if (IS_ERR(tegra->clk)) {
365 dev_err(&pdev->dev, "Can't get ehci clock\n");
Stephen Warrenc19d14d2013-06-13 11:24:13 -0600366 err = PTR_ERR(tegra->clk);
367 goto cleanup_hcd_create;
Benoit Goby79ad3b52011-03-09 16:28:56 -0800368 }
369
Prashant Gaikwad20de12c2012-06-05 09:59:38 +0530370 err = clk_prepare_enable(tegra->clk);
Benoit Goby79ad3b52011-03-09 16:28:56 -0800371 if (err)
Stephen Warrenc19d14d2013-06-13 11:24:13 -0600372 goto cleanup_clk_get;
Benoit Goby79ad3b52011-03-09 16:28:56 -0800373
Venu Byravarasueb5369e2013-04-03 16:11:12 +0530374 tegra_periph_reset_assert(tegra->clk);
375 udelay(1);
376 tegra_periph_reset_deassert(tegra->clk);
377
Venu Byravarasu2d22b422013-05-16 19:43:02 +0530378 np_phy = of_parse_phandle(pdev->dev.of_node, "nvidia,phy", 0);
379 if (!np_phy) {
380 err = -ENODEV;
Stephen Warrenc19d14d2013-06-13 11:24:13 -0600381 goto cleanup_clk_en;
Venu Byravarasu2d22b422013-05-16 19:43:02 +0530382 }
383
384 u_phy = tegra_usb_get_phy(np_phy);
385 if (IS_ERR(u_phy)) {
386 err = PTR_ERR(u_phy);
Stephen Warrenc19d14d2013-06-13 11:24:13 -0600387 goto cleanup_clk_en;
Venu Byravarasu2d22b422013-05-16 19:43:02 +0530388 }
Stephen Warrenc19d14d2013-06-13 11:24:13 -0600389 hcd->phy = u_phy;
Venu Byravarasu2d22b422013-05-16 19:43:02 +0530390
Venu Byravarasu585355c2012-12-13 20:59:08 +0000391 tegra->needs_double_reset = of_property_read_bool(pdev->dev.of_node,
392 "nvidia,needs-double-reset");
393
Benoit Goby79ad3b52011-03-09 16:28:56 -0800394 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
395 if (!res) {
396 dev_err(&pdev->dev, "Failed to get I/O memory\n");
397 err = -ENXIO;
Stephen Warrenc19d14d2013-06-13 11:24:13 -0600398 goto cleanup_clk_en;
Benoit Goby79ad3b52011-03-09 16:28:56 -0800399 }
400 hcd->rsrc_start = res->start;
401 hcd->rsrc_len = resource_size(res);
Julia Lawallbc2ff982012-07-30 16:43:41 +0200402 hcd->regs = devm_ioremap(&pdev->dev, res->start, resource_size(res));
Benoit Goby79ad3b52011-03-09 16:28:56 -0800403 if (!hcd->regs) {
404 dev_err(&pdev->dev, "Failed to remap I/O memory\n");
405 err = -ENOMEM;
Stephen Warrenc19d14d2013-06-13 11:24:13 -0600406 goto cleanup_clk_en;
Benoit Goby79ad3b52011-03-09 16:28:56 -0800407 }
Stephen Warrenc19d14d2013-06-13 11:24:13 -0600408 ehci->caps = hcd->regs + 0x100;
Benoit Goby79ad3b52011-03-09 16:28:56 -0800409
Venu Byravarasu2d22b422013-05-16 19:43:02 +0530410 err = usb_phy_init(hcd->phy);
411 if (err) {
412 dev_err(&pdev->dev, "Failed to initialize phy\n");
Stephen Warrenc19d14d2013-06-13 11:24:13 -0600413 goto cleanup_clk_en;
Olof Johansson4a53f4e2011-11-04 09:12:40 +0000414 }
415
Venu Byravarasubbdabdb2013-01-17 20:15:37 +0000416 u_phy->otg = devm_kzalloc(&pdev->dev, sizeof(struct usb_otg),
417 GFP_KERNEL);
418 if (!u_phy->otg) {
419 dev_err(&pdev->dev, "Failed to alloc memory for otg\n");
420 err = -ENOMEM;
Venu Byravarasu2d22b422013-05-16 19:43:02 +0530421 goto cleanup_phy;
Venu Byravarasubbdabdb2013-01-17 20:15:37 +0000422 }
423 u_phy->otg->host = hcd_to_bus(hcd);
424
Venu Byravarasuab137d02013-01-24 15:57:03 +0530425 err = usb_phy_set_suspend(hcd->phy, 0);
Benoit Goby79ad3b52011-03-09 16:28:56 -0800426 if (err) {
427 dev_err(&pdev->dev, "Failed to power on the phy\n");
Venu Byravarasu2d22b422013-05-16 19:43:02 +0530428 goto cleanup_phy;
Benoit Goby79ad3b52011-03-09 16:28:56 -0800429 }
430
Benoit Goby79ad3b52011-03-09 16:28:56 -0800431 irq = platform_get_irq(pdev, 0);
432 if (!irq) {
433 dev_err(&pdev->dev, "Failed to get IRQ\n");
434 err = -ENODEV;
Venu Byravarasu2d22b422013-05-16 19:43:02 +0530435 goto cleanup_phy;
Benoit Goby79ad3b52011-03-09 16:28:56 -0800436 }
Benoit Goby79ad3b52011-03-09 16:28:56 -0800437
Tuomas Tynkkynende3f2332013-07-25 21:38:02 +0300438 otg_set_host(u_phy->otg, &hcd->self);
Benoit Goby79ad3b52011-03-09 16:28:56 -0800439
Yong Zhangb5dd18d2011-09-07 16:10:52 +0800440 err = usb_add_hcd(hcd, irq, IRQF_SHARED);
Benoit Goby79ad3b52011-03-09 16:28:56 -0800441 if (err) {
442 dev_err(&pdev->dev, "Failed to add USB HCD\n");
Tuomas Tynkkynende3f2332013-07-25 21:38:02 +0300443 goto cleanup_otg_set_host;
Benoit Goby79ad3b52011-03-09 16:28:56 -0800444 }
445
446 return err;
447
Tuomas Tynkkynende3f2332013-07-25 21:38:02 +0300448cleanup_otg_set_host:
449 otg_set_host(u_phy->otg, NULL);
Thierry Reding8fefcfd2013-06-14 13:21:21 +0200450cleanup_phy:
Venu Byravarasuab137d02013-01-24 15:57:03 +0530451 usb_phy_shutdown(hcd->phy);
Stephen Warrenc19d14d2013-06-13 11:24:13 -0600452cleanup_clk_en:
453 clk_disable_unprepare(tegra->clk);
454cleanup_clk_get:
455 clk_put(tegra->clk);
Venu Byravarasu2d22b422013-05-16 19:43:02 +0530456cleanup_hcd_create:
Benoit Goby79ad3b52011-03-09 16:28:56 -0800457 usb_put_hcd(hcd);
Benoit Goby79ad3b52011-03-09 16:28:56 -0800458 return err;
459}
460
Benoit Goby79ad3b52011-03-09 16:28:56 -0800461static int tegra_ehci_remove(struct platform_device *pdev)
462{
Stephen Warrenc19d14d2013-06-13 11:24:13 -0600463 struct usb_hcd *hcd = platform_get_drvdata(pdev);
464 struct tegra_ehci_hcd *tegra =
465 (struct tegra_ehci_hcd *)hcd_to_ehci(hcd)->priv;
Benoit Goby79ad3b52011-03-09 16:28:56 -0800466
Tuomas Tynkkynende3f2332013-07-25 21:38:02 +0300467 otg_set_host(hcd->phy->otg, NULL);
Benoit Goby79ad3b52011-03-09 16:28:56 -0800468
Venu Byravarasuab137d02013-01-24 15:57:03 +0530469 usb_phy_shutdown(hcd->phy);
Benoit Goby79ad3b52011-03-09 16:28:56 -0800470 usb_remove_hcd(hcd);
Venu Byravarasuecc8a0c2012-08-10 11:42:43 +0530471 usb_put_hcd(hcd);
472
Prashant Gaikwad20de12c2012-06-05 09:59:38 +0530473 clk_disable_unprepare(tegra->clk);
Benoit Goby79ad3b52011-03-09 16:28:56 -0800474
Benoit Goby79ad3b52011-03-09 16:28:56 -0800475 return 0;
476}
477
478static void tegra_ehci_hcd_shutdown(struct platform_device *pdev)
479{
Stephen Warrenc19d14d2013-06-13 11:24:13 -0600480 struct usb_hcd *hcd = platform_get_drvdata(pdev);
Benoit Goby79ad3b52011-03-09 16:28:56 -0800481
482 if (hcd->driver->shutdown)
483 hcd->driver->shutdown(hcd);
484}
485
Bill Pembertond3608b62012-11-19 13:24:34 -0500486static struct of_device_id tegra_ehci_of_match[] = {
Olof Johansson4a53f4e2011-11-04 09:12:40 +0000487 { .compatible = "nvidia,tegra20-ehci", },
488 { },
489};
490
Benoit Goby79ad3b52011-03-09 16:28:56 -0800491static struct platform_driver tegra_ehci_driver = {
492 .probe = tegra_ehci_probe,
493 .remove = tegra_ehci_remove,
Benoit Goby79ad3b52011-03-09 16:28:56 -0800494 .shutdown = tegra_ehci_hcd_shutdown,
495 .driver = {
Manjunath Goudar9fc5f242013-06-13 11:24:12 -0600496 .name = DRV_NAME,
Olof Johansson4a53f4e2011-11-04 09:12:40 +0000497 .of_match_table = tegra_ehci_of_match,
Benoit Goby79ad3b52011-03-09 16:28:56 -0800498 }
499};
Manjunath Goudar9fc5f242013-06-13 11:24:12 -0600500
501static const struct ehci_driver_overrides tegra_overrides __initconst = {
502 .extra_priv_size = sizeof(struct tegra_ehci_hcd),
503};
504
505static int __init ehci_tegra_init(void)
506{
507 if (usb_disabled())
508 return -ENODEV;
509
510 pr_info(DRV_NAME ": " DRIVER_DESC "\n");
511
512 ehci_init_driver(&tegra_ehci_hc_driver, &tegra_overrides);
513
514 /*
515 * The Tegra HW has some unusual quirks, which require Tegra-specific
516 * workarounds. We override certain hc_driver functions here to
517 * achieve that. We explicitly do not enhance ehci_driver_overrides to
518 * allow this more easily, since this is an unusual case, and we don't
519 * want to encourage others to override these functions by making it
520 * too easy.
521 */
522
523 orig_hub_control = tegra_ehci_hc_driver.hub_control;
524
525 tegra_ehci_hc_driver.map_urb_for_dma = tegra_ehci_map_urb_for_dma;
526 tegra_ehci_hc_driver.unmap_urb_for_dma = tegra_ehci_unmap_urb_for_dma;
527 tegra_ehci_hc_driver.hub_control = tegra_ehci_hub_control;
528
529 return platform_driver_register(&tegra_ehci_driver);
530}
531module_init(ehci_tegra_init);
532
533static void __exit ehci_tegra_cleanup(void)
534{
535 platform_driver_unregister(&tegra_ehci_driver);
536}
537module_exit(ehci_tegra_cleanup);
538
539MODULE_DESCRIPTION(DRIVER_DESC);
540MODULE_LICENSE("GPL");
541MODULE_ALIAS("platform:" DRV_NAME);
542MODULE_DEVICE_TABLE(of, tegra_ehci_of_match);