blob: 88faaee37258704d3ff2712659dad8540f247f4a [file] [log] [blame]
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001/*
2 * Copyright 2014 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Alex Deucher
23 */
24#include <linux/firmware.h>
25#include <drm/drmP.h>
26#include "amdgpu.h"
27#include "amdgpu_ucode.h"
28#include "amdgpu_trace.h"
29#include "vi.h"
30#include "vid.h"
31
32#include "oss/oss_3_0_d.h"
33#include "oss/oss_3_0_sh_mask.h"
34
35#include "gmc/gmc_8_1_d.h"
36#include "gmc/gmc_8_1_sh_mask.h"
37
38#include "gca/gfx_8_0_d.h"
Jack Xiao74a5d162015-05-08 14:46:49 +080039#include "gca/gfx_8_0_enum.h"
Alex Deucheraaa36a9762015-04-20 17:31:14 -040040#include "gca/gfx_8_0_sh_mask.h"
41
42#include "bif/bif_5_0_d.h"
43#include "bif/bif_5_0_sh_mask.h"
44
45#include "tonga_sdma_pkt_open.h"
46
47static void sdma_v3_0_set_ring_funcs(struct amdgpu_device *adev);
48static void sdma_v3_0_set_buffer_funcs(struct amdgpu_device *adev);
49static void sdma_v3_0_set_vm_pte_funcs(struct amdgpu_device *adev);
50static void sdma_v3_0_set_irq_funcs(struct amdgpu_device *adev);
51
Jammy Zhouc65444f2015-05-13 22:49:04 +080052MODULE_FIRMWARE("amdgpu/tonga_sdma.bin");
53MODULE_FIRMWARE("amdgpu/tonga_sdma1.bin");
54MODULE_FIRMWARE("amdgpu/carrizo_sdma.bin");
55MODULE_FIRMWARE("amdgpu/carrizo_sdma1.bin");
David Zhang1a5bbb62015-07-08 17:29:27 +080056MODULE_FIRMWARE("amdgpu/fiji_sdma.bin");
57MODULE_FIRMWARE("amdgpu/fiji_sdma1.bin");
Samuel Libb16e3b2015-10-08 17:17:51 -040058MODULE_FIRMWARE("amdgpu/stoney_sdma.bin");
Flora Cui2cc0c0b2016-03-14 18:33:29 -040059MODULE_FIRMWARE("amdgpu/polaris10_sdma.bin");
60MODULE_FIRMWARE("amdgpu/polaris10_sdma1.bin");
61MODULE_FIRMWARE("amdgpu/polaris11_sdma.bin");
62MODULE_FIRMWARE("amdgpu/polaris11_sdma1.bin");
Flora Cui2cea03d2015-10-29 17:26:22 +080063
Alex Deucheraaa36a9762015-04-20 17:31:14 -040064
65static const u32 sdma_offsets[SDMA_MAX_INSTANCE] =
66{
67 SDMA0_REGISTER_OFFSET,
68 SDMA1_REGISTER_OFFSET
69};
70
71static const u32 golden_settings_tonga_a11[] =
72{
73 mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
74 mmSDMA0_CLK_CTRL, 0xff000fff, 0x00000000,
75 mmSDMA0_GFX_IB_CNTL, 0x800f0111, 0x00000100,
76 mmSDMA0_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
77 mmSDMA0_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
78 mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
79 mmSDMA1_CLK_CTRL, 0xff000fff, 0x00000000,
80 mmSDMA1_GFX_IB_CNTL, 0x800f0111, 0x00000100,
81 mmSDMA1_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
82 mmSDMA1_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
83};
84
85static const u32 tonga_mgcg_cgcg_init[] =
86{
87 mmSDMA0_CLK_CTRL, 0xff000ff0, 0x00000100,
88 mmSDMA1_CLK_CTRL, 0xff000ff0, 0x00000100
89};
90
David Zhang1a5bbb62015-07-08 17:29:27 +080091static const u32 golden_settings_fiji_a10[] =
92{
93 mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
94 mmSDMA0_GFX_IB_CNTL, 0x800f0111, 0x00000100,
95 mmSDMA0_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
96 mmSDMA0_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
97 mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
98 mmSDMA1_GFX_IB_CNTL, 0x800f0111, 0x00000100,
99 mmSDMA1_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
100 mmSDMA1_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
101};
102
103static const u32 fiji_mgcg_cgcg_init[] =
104{
105 mmSDMA0_CLK_CTRL, 0xff000ff0, 0x00000100,
106 mmSDMA1_CLK_CTRL, 0xff000ff0, 0x00000100
107};
108
Flora Cui2cc0c0b2016-03-14 18:33:29 -0400109static const u32 golden_settings_polaris11_a11[] =
Flora Cui2cea03d2015-10-29 17:26:22 +0800110{
111 mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
Flora Cuib9934872016-05-17 09:52:22 +0800112 mmSDMA0_CLK_CTRL, 0xff000fff, 0x00000000,
Flora Cui2cea03d2015-10-29 17:26:22 +0800113 mmSDMA0_GFX_IB_CNTL, 0x800f0111, 0x00000100,
114 mmSDMA0_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
115 mmSDMA0_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
116 mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
Flora Cuib9934872016-05-17 09:52:22 +0800117 mmSDMA1_CLK_CTRL, 0xff000fff, 0x00000000,
Flora Cui2cea03d2015-10-29 17:26:22 +0800118 mmSDMA1_GFX_IB_CNTL, 0x800f0111, 0x00000100,
119 mmSDMA1_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
120 mmSDMA1_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
121};
122
Flora Cui2cc0c0b2016-03-14 18:33:29 -0400123static const u32 golden_settings_polaris10_a11[] =
Flora Cui2cea03d2015-10-29 17:26:22 +0800124{
125 mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
126 mmSDMA0_CLK_CTRL, 0xff000fff, 0x00000000,
127 mmSDMA0_GFX_IB_CNTL, 0x800f0111, 0x00000100,
128 mmSDMA0_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
129 mmSDMA0_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
130 mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
131 mmSDMA1_CLK_CTRL, 0xff000fff, 0x00000000,
132 mmSDMA1_GFX_IB_CNTL, 0x800f0111, 0x00000100,
133 mmSDMA1_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
134 mmSDMA1_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
135};
136
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400137static const u32 cz_golden_settings_a11[] =
138{
139 mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
140 mmSDMA0_CLK_CTRL, 0xff000fff, 0x00000000,
141 mmSDMA0_GFX_IB_CNTL, 0x00000100, 0x00000100,
142 mmSDMA0_POWER_CNTL, 0x00000800, 0x0003c800,
143 mmSDMA0_RLC0_IB_CNTL, 0x00000100, 0x00000100,
144 mmSDMA0_RLC1_IB_CNTL, 0x00000100, 0x00000100,
145 mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
146 mmSDMA1_CLK_CTRL, 0xff000fff, 0x00000000,
147 mmSDMA1_GFX_IB_CNTL, 0x00000100, 0x00000100,
148 mmSDMA1_POWER_CNTL, 0x00000800, 0x0003c800,
149 mmSDMA1_RLC0_IB_CNTL, 0x00000100, 0x00000100,
150 mmSDMA1_RLC1_IB_CNTL, 0x00000100, 0x00000100,
151};
152
153static const u32 cz_mgcg_cgcg_init[] =
154{
155 mmSDMA0_CLK_CTRL, 0xff000ff0, 0x00000100,
156 mmSDMA1_CLK_CTRL, 0xff000ff0, 0x00000100
157};
158
Samuel Libb16e3b2015-10-08 17:17:51 -0400159static const u32 stoney_golden_settings_a11[] =
160{
161 mmSDMA0_GFX_IB_CNTL, 0x00000100, 0x00000100,
162 mmSDMA0_POWER_CNTL, 0x00000800, 0x0003c800,
163 mmSDMA0_RLC0_IB_CNTL, 0x00000100, 0x00000100,
164 mmSDMA0_RLC1_IB_CNTL, 0x00000100, 0x00000100,
165};
166
167static const u32 stoney_mgcg_cgcg_init[] =
168{
169 mmSDMA0_CLK_CTRL, 0xffffffff, 0x00000100,
170};
171
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400172/*
173 * sDMA - System DMA
174 * Starting with CIK, the GPU has new asynchronous
175 * DMA engines. These engines are used for compute
176 * and gfx. There are two DMA engines (SDMA0, SDMA1)
177 * and each one supports 1 ring buffer used for gfx
178 * and 2 queues used for compute.
179 *
180 * The programming model is very similar to the CP
181 * (ring buffer, IBs, etc.), but sDMA has it's own
182 * packet format that is different from the PM4 format
183 * used by the CP. sDMA supports copying data, writing
184 * embedded data, solid fills, and a number of other
185 * things. It also has support for tiling/detiling of
186 * buffers.
187 */
188
189static void sdma_v3_0_init_golden_registers(struct amdgpu_device *adev)
190{
191 switch (adev->asic_type) {
David Zhang1a5bbb62015-07-08 17:29:27 +0800192 case CHIP_FIJI:
193 amdgpu_program_register_sequence(adev,
194 fiji_mgcg_cgcg_init,
195 (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
196 amdgpu_program_register_sequence(adev,
197 golden_settings_fiji_a10,
198 (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
199 break;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400200 case CHIP_TONGA:
201 amdgpu_program_register_sequence(adev,
202 tonga_mgcg_cgcg_init,
203 (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
204 amdgpu_program_register_sequence(adev,
205 golden_settings_tonga_a11,
206 (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
207 break;
Flora Cui2cc0c0b2016-03-14 18:33:29 -0400208 case CHIP_POLARIS11:
Flora Cui2cea03d2015-10-29 17:26:22 +0800209 amdgpu_program_register_sequence(adev,
Flora Cui2cc0c0b2016-03-14 18:33:29 -0400210 golden_settings_polaris11_a11,
211 (const u32)ARRAY_SIZE(golden_settings_polaris11_a11));
Flora Cui2cea03d2015-10-29 17:26:22 +0800212 break;
Flora Cui2cc0c0b2016-03-14 18:33:29 -0400213 case CHIP_POLARIS10:
Flora Cui2cea03d2015-10-29 17:26:22 +0800214 amdgpu_program_register_sequence(adev,
Flora Cui2cc0c0b2016-03-14 18:33:29 -0400215 golden_settings_polaris10_a11,
216 (const u32)ARRAY_SIZE(golden_settings_polaris10_a11));
Flora Cui2cea03d2015-10-29 17:26:22 +0800217 break;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400218 case CHIP_CARRIZO:
219 amdgpu_program_register_sequence(adev,
220 cz_mgcg_cgcg_init,
221 (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
222 amdgpu_program_register_sequence(adev,
223 cz_golden_settings_a11,
224 (const u32)ARRAY_SIZE(cz_golden_settings_a11));
225 break;
Samuel Libb16e3b2015-10-08 17:17:51 -0400226 case CHIP_STONEY:
227 amdgpu_program_register_sequence(adev,
228 stoney_mgcg_cgcg_init,
229 (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
230 amdgpu_program_register_sequence(adev,
231 stoney_golden_settings_a11,
232 (const u32)ARRAY_SIZE(stoney_golden_settings_a11));
233 break;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400234 default:
235 break;
236 }
237}
238
Monk Liu14d83e72016-05-30 15:15:32 +0800239static void sdma_v3_0_free_microcode(struct amdgpu_device *adev)
240{
241 int i;
242 for (i = 0; i < adev->sdma.num_instances; i++) {
243 release_firmware(adev->sdma.instance[i].fw);
244 adev->sdma.instance[i].fw = NULL;
245 }
246}
247
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400248/**
249 * sdma_v3_0_init_microcode - load ucode images from disk
250 *
251 * @adev: amdgpu_device pointer
252 *
253 * Use the firmware interface to load the ucode images into
254 * the driver (not loaded into hw).
255 * Returns 0 on success, error on failure.
256 */
257static int sdma_v3_0_init_microcode(struct amdgpu_device *adev)
258{
259 const char *chip_name;
260 char fw_name[30];
Alex Deucherc113ea12015-10-08 16:30:37 -0400261 int err = 0, i;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400262 struct amdgpu_firmware_info *info = NULL;
263 const struct common_firmware_header *header = NULL;
Jammy Zhou595fd012015-08-04 11:44:19 +0800264 const struct sdma_firmware_header_v1_0 *hdr;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400265
266 DRM_DEBUG("\n");
267
268 switch (adev->asic_type) {
269 case CHIP_TONGA:
270 chip_name = "tonga";
271 break;
David Zhang1a5bbb62015-07-08 17:29:27 +0800272 case CHIP_FIJI:
273 chip_name = "fiji";
274 break;
Flora Cui2cc0c0b2016-03-14 18:33:29 -0400275 case CHIP_POLARIS11:
276 chip_name = "polaris11";
Flora Cui2cea03d2015-10-29 17:26:22 +0800277 break;
Flora Cui2cc0c0b2016-03-14 18:33:29 -0400278 case CHIP_POLARIS10:
279 chip_name = "polaris10";
Flora Cui2cea03d2015-10-29 17:26:22 +0800280 break;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400281 case CHIP_CARRIZO:
282 chip_name = "carrizo";
283 break;
Samuel Libb16e3b2015-10-08 17:17:51 -0400284 case CHIP_STONEY:
285 chip_name = "stoney";
286 break;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400287 default: BUG();
288 }
289
Alex Deucherc113ea12015-10-08 16:30:37 -0400290 for (i = 0; i < adev->sdma.num_instances; i++) {
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400291 if (i == 0)
Jammy Zhouc65444f2015-05-13 22:49:04 +0800292 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_sdma.bin", chip_name);
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400293 else
Jammy Zhouc65444f2015-05-13 22:49:04 +0800294 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_sdma1.bin", chip_name);
Alex Deucherc113ea12015-10-08 16:30:37 -0400295 err = request_firmware(&adev->sdma.instance[i].fw, fw_name, adev->dev);
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400296 if (err)
297 goto out;
Alex Deucherc113ea12015-10-08 16:30:37 -0400298 err = amdgpu_ucode_validate(adev->sdma.instance[i].fw);
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400299 if (err)
300 goto out;
Alex Deucherc113ea12015-10-08 16:30:37 -0400301 hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma.instance[i].fw->data;
302 adev->sdma.instance[i].fw_version = le32_to_cpu(hdr->header.ucode_version);
303 adev->sdma.instance[i].feature_version = le32_to_cpu(hdr->ucode_feature_version);
304 if (adev->sdma.instance[i].feature_version >= 20)
305 adev->sdma.instance[i].burst_nop = true;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400306
307 if (adev->firmware.smu_load) {
308 info = &adev->firmware.ucode[AMDGPU_UCODE_ID_SDMA0 + i];
309 info->ucode_id = AMDGPU_UCODE_ID_SDMA0 + i;
Alex Deucherc113ea12015-10-08 16:30:37 -0400310 info->fw = adev->sdma.instance[i].fw;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400311 header = (const struct common_firmware_header *)info->fw->data;
312 adev->firmware.fw_size +=
313 ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
314 }
315 }
316out:
317 if (err) {
318 printk(KERN_ERR
319 "sdma_v3_0: Failed to load firmware \"%s\"\n",
320 fw_name);
Alex Deucherc113ea12015-10-08 16:30:37 -0400321 for (i = 0; i < adev->sdma.num_instances; i++) {
322 release_firmware(adev->sdma.instance[i].fw);
323 adev->sdma.instance[i].fw = NULL;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400324 }
325 }
326 return err;
327}
328
329/**
330 * sdma_v3_0_ring_get_rptr - get the current read pointer
331 *
332 * @ring: amdgpu ring pointer
333 *
334 * Get the current rptr from the hardware (VI+).
335 */
336static uint32_t sdma_v3_0_ring_get_rptr(struct amdgpu_ring *ring)
337{
338 u32 rptr;
339
340 /* XXX check if swapping is necessary on BE */
341 rptr = ring->adev->wb.wb[ring->rptr_offs] >> 2;
342
343 return rptr;
344}
345
346/**
347 * sdma_v3_0_ring_get_wptr - get the current write pointer
348 *
349 * @ring: amdgpu ring pointer
350 *
351 * Get the current wptr from the hardware (VI+).
352 */
353static uint32_t sdma_v3_0_ring_get_wptr(struct amdgpu_ring *ring)
354{
355 struct amdgpu_device *adev = ring->adev;
356 u32 wptr;
357
358 if (ring->use_doorbell) {
359 /* XXX check if swapping is necessary on BE */
360 wptr = ring->adev->wb.wb[ring->wptr_offs] >> 2;
361 } else {
Alex Deucherc113ea12015-10-08 16:30:37 -0400362 int me = (ring == &ring->adev->sdma.instance[0].ring) ? 0 : 1;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400363
364 wptr = RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me]) >> 2;
365 }
366
367 return wptr;
368}
369
370/**
371 * sdma_v3_0_ring_set_wptr - commit the write pointer
372 *
373 * @ring: amdgpu ring pointer
374 *
375 * Write the wptr back to the hardware (VI+).
376 */
377static void sdma_v3_0_ring_set_wptr(struct amdgpu_ring *ring)
378{
379 struct amdgpu_device *adev = ring->adev;
380
381 if (ring->use_doorbell) {
382 /* XXX check if swapping is necessary on BE */
383 adev->wb.wb[ring->wptr_offs] = ring->wptr << 2;
384 WDOORBELL32(ring->doorbell_index, ring->wptr << 2);
385 } else {
Alex Deucherc113ea12015-10-08 16:30:37 -0400386 int me = (ring == &ring->adev->sdma.instance[0].ring) ? 0 : 1;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400387
388 WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me], ring->wptr << 2);
389 }
390}
391
Jammy Zhouac01db32015-09-01 13:13:54 +0800392static void sdma_v3_0_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
393{
Alex Deucherc113ea12015-10-08 16:30:37 -0400394 struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
Jammy Zhouac01db32015-09-01 13:13:54 +0800395 int i;
396
397 for (i = 0; i < count; i++)
398 if (sdma && sdma->burst_nop && (i == 0))
399 amdgpu_ring_write(ring, ring->nop |
400 SDMA_PKT_NOP_HEADER_COUNT(count - 1));
401 else
402 amdgpu_ring_write(ring, ring->nop);
403}
404
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400405/**
406 * sdma_v3_0_ring_emit_ib - Schedule an IB on the DMA engine
407 *
408 * @ring: amdgpu ring pointer
409 * @ib: IB object to schedule
410 *
411 * Schedule an IB in the DMA ring (VI).
412 */
413static void sdma_v3_0_ring_emit_ib(struct amdgpu_ring *ring,
Christian Königd88bf582016-05-06 17:50:03 +0200414 struct amdgpu_ib *ib,
415 unsigned vm_id, bool ctx_switch)
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400416{
Christian Königd88bf582016-05-06 17:50:03 +0200417 u32 vmid = vm_id & 0xf;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400418
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400419 /* IB packet must end on a 8 DW boundary */
Jammy Zhouac01db32015-09-01 13:13:54 +0800420 sdma_v3_0_ring_insert_nop(ring, (10 - (ring->wptr & 7)) % 8);
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400421
422 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_INDIRECT) |
423 SDMA_PKT_INDIRECT_HEADER_VMID(vmid));
424 /* base must be 32 byte aligned */
425 amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr) & 0xffffffe0);
426 amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
427 amdgpu_ring_write(ring, ib->length_dw);
428 amdgpu_ring_write(ring, 0);
429 amdgpu_ring_write(ring, 0);
430
431}
432
433/**
Christian Königd2edb072015-05-11 14:10:34 +0200434 * sdma_v3_0_ring_emit_hdp_flush - emit an hdp flush on the DMA ring
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400435 *
436 * @ring: amdgpu ring pointer
437 *
438 * Emit an hdp flush packet on the requested DMA ring.
439 */
Christian Königd2edb072015-05-11 14:10:34 +0200440static void sdma_v3_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400441{
442 u32 ref_and_mask = 0;
443
Alex Deucherc113ea12015-10-08 16:30:37 -0400444 if (ring == &ring->adev->sdma.instance[0].ring)
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400445 ref_and_mask = REG_SET_FIELD(ref_and_mask, GPU_HDP_FLUSH_DONE, SDMA0, 1);
446 else
447 ref_and_mask = REG_SET_FIELD(ref_and_mask, GPU_HDP_FLUSH_DONE, SDMA1, 1);
448
449 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
450 SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(1) |
451 SDMA_PKT_POLL_REGMEM_HEADER_FUNC(3)); /* == */
452 amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE << 2);
453 amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ << 2);
454 amdgpu_ring_write(ring, ref_and_mask); /* reference */
455 amdgpu_ring_write(ring, ref_and_mask); /* mask */
456 amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
457 SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(10)); /* retry count, poll interval */
458}
459
Chunming Zhoucc958e62016-03-03 12:06:45 +0800460static void sdma_v3_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
461{
462 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
463 SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
464 amdgpu_ring_write(ring, mmHDP_DEBUG0);
465 amdgpu_ring_write(ring, 1);
466}
467
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400468/**
469 * sdma_v3_0_ring_emit_fence - emit a fence on the DMA ring
470 *
471 * @ring: amdgpu ring pointer
472 * @fence: amdgpu fence object
473 *
474 * Add a DMA fence packet to the ring to write
475 * the fence seq number and DMA trap packet to generate
476 * an interrupt if needed (VI).
477 */
478static void sdma_v3_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
Chunming Zhou890ee232015-06-01 14:35:03 +0800479 unsigned flags)
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400480{
Chunming Zhou890ee232015-06-01 14:35:03 +0800481 bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400482 /* write the fence */
483 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_FENCE));
484 amdgpu_ring_write(ring, lower_32_bits(addr));
485 amdgpu_ring_write(ring, upper_32_bits(addr));
486 amdgpu_ring_write(ring, lower_32_bits(seq));
487
488 /* optionally write high bits as well */
Chunming Zhou890ee232015-06-01 14:35:03 +0800489 if (write64bit) {
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400490 addr += 4;
491 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_FENCE));
492 amdgpu_ring_write(ring, lower_32_bits(addr));
493 amdgpu_ring_write(ring, upper_32_bits(addr));
494 amdgpu_ring_write(ring, upper_32_bits(seq));
495 }
496
497 /* generate an interrupt */
498 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_TRAP));
499 amdgpu_ring_write(ring, SDMA_PKT_TRAP_INT_CONTEXT_INT_CONTEXT(0));
500}
501
Monk Liu03ccf482016-01-14 19:07:38 +0800502unsigned init_cond_exec(struct amdgpu_ring *ring)
503{
504 unsigned ret;
505 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_COND_EXE));
506 amdgpu_ring_write(ring, lower_32_bits(ring->cond_exe_gpu_addr));
507 amdgpu_ring_write(ring, upper_32_bits(ring->cond_exe_gpu_addr));
508 amdgpu_ring_write(ring, 1);
509 ret = ring->wptr;/* this is the offset we need patch later */
510 amdgpu_ring_write(ring, 0x55aa55aa);/* insert dummy here and patch it later */
511 return ret;
512}
513
514void patch_cond_exec(struct amdgpu_ring *ring, unsigned offset)
515{
516 unsigned cur;
517 BUG_ON(ring->ring[offset] != 0x55aa55aa);
518
519 cur = ring->wptr - 1;
520 if (likely(cur > offset))
521 ring->ring[offset] = cur - offset;
522 else
523 ring->ring[offset] = (ring->ring_size>>2) - offset + cur;
524}
525
526
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400527/**
528 * sdma_v3_0_gfx_stop - stop the gfx async dma engines
529 *
530 * @adev: amdgpu_device pointer
531 *
532 * Stop the gfx async dma ring buffers (VI).
533 */
534static void sdma_v3_0_gfx_stop(struct amdgpu_device *adev)
535{
Alex Deucherc113ea12015-10-08 16:30:37 -0400536 struct amdgpu_ring *sdma0 = &adev->sdma.instance[0].ring;
537 struct amdgpu_ring *sdma1 = &adev->sdma.instance[1].ring;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400538 u32 rb_cntl, ib_cntl;
539 int i;
540
541 if ((adev->mman.buffer_funcs_ring == sdma0) ||
542 (adev->mman.buffer_funcs_ring == sdma1))
543 amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
544
Alex Deucherc113ea12015-10-08 16:30:37 -0400545 for (i = 0; i < adev->sdma.num_instances; i++) {
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400546 rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
547 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_ENABLE, 0);
548 WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
549 ib_cntl = RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]);
550 ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_ENABLE, 0);
551 WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
552 }
553 sdma0->ready = false;
554 sdma1->ready = false;
555}
556
557/**
558 * sdma_v3_0_rlc_stop - stop the compute async dma engines
559 *
560 * @adev: amdgpu_device pointer
561 *
562 * Stop the compute async dma queues (VI).
563 */
564static void sdma_v3_0_rlc_stop(struct amdgpu_device *adev)
565{
566 /* XXX todo */
567}
568
569/**
Ben Gozcd06bf62015-06-24 22:39:21 +0300570 * sdma_v3_0_ctx_switch_enable - stop the async dma engines context switch
571 *
572 * @adev: amdgpu_device pointer
573 * @enable: enable/disable the DMA MEs context switch.
574 *
575 * Halt or unhalt the async dma engines context switch (VI).
576 */
577static void sdma_v3_0_ctx_switch_enable(struct amdgpu_device *adev, bool enable)
578{
579 u32 f32_cntl;
580 int i;
581
Alex Deucherc113ea12015-10-08 16:30:37 -0400582 for (i = 0; i < adev->sdma.num_instances; i++) {
Ben Gozcd06bf62015-06-24 22:39:21 +0300583 f32_cntl = RREG32(mmSDMA0_CNTL + sdma_offsets[i]);
584 if (enable)
585 f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_CNTL,
586 AUTO_CTXSW_ENABLE, 1);
587 else
588 f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_CNTL,
589 AUTO_CTXSW_ENABLE, 0);
590 WREG32(mmSDMA0_CNTL + sdma_offsets[i], f32_cntl);
591 }
592}
593
594/**
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400595 * sdma_v3_0_enable - stop the async dma engines
596 *
597 * @adev: amdgpu_device pointer
598 * @enable: enable/disable the DMA MEs.
599 *
600 * Halt or unhalt the async dma engines (VI).
601 */
602static void sdma_v3_0_enable(struct amdgpu_device *adev, bool enable)
603{
604 u32 f32_cntl;
605 int i;
606
Edward O'Callaghan004e29c2016-07-12 10:17:53 +1000607 if (!enable) {
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400608 sdma_v3_0_gfx_stop(adev);
609 sdma_v3_0_rlc_stop(adev);
610 }
611
Alex Deucherc113ea12015-10-08 16:30:37 -0400612 for (i = 0; i < adev->sdma.num_instances; i++) {
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400613 f32_cntl = RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]);
614 if (enable)
615 f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_F32_CNTL, HALT, 0);
616 else
617 f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_F32_CNTL, HALT, 1);
618 WREG32(mmSDMA0_F32_CNTL + sdma_offsets[i], f32_cntl);
619 }
620}
621
622/**
623 * sdma_v3_0_gfx_resume - setup and start the async dma engines
624 *
625 * @adev: amdgpu_device pointer
626 *
627 * Set up the gfx DMA ring buffers and enable them (VI).
628 * Returns 0 for success, error for failure.
629 */
630static int sdma_v3_0_gfx_resume(struct amdgpu_device *adev)
631{
632 struct amdgpu_ring *ring;
633 u32 rb_cntl, ib_cntl;
634 u32 rb_bufsz;
635 u32 wb_offset;
636 u32 doorbell;
637 int i, j, r;
638
Alex Deucherc113ea12015-10-08 16:30:37 -0400639 for (i = 0; i < adev->sdma.num_instances; i++) {
640 ring = &adev->sdma.instance[i].ring;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400641 wb_offset = (ring->rptr_offs * 4);
642
643 mutex_lock(&adev->srbm_mutex);
644 for (j = 0; j < 16; j++) {
645 vi_srbm_select(adev, 0, 0, 0, j);
646 /* SDMA GFX */
647 WREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i], 0);
648 WREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i], 0);
649 }
650 vi_srbm_select(adev, 0, 0, 0, 0);
651 mutex_unlock(&adev->srbm_mutex);
652
Alex Deucherc458fe92016-02-12 03:19:14 -0500653 WREG32(mmSDMA0_TILING_CONFIG + sdma_offsets[i],
654 adev->gfx.config.gb_addr_config & 0x70);
655
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400656 WREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i], 0);
657
658 /* Set ring buffer size in dwords */
659 rb_bufsz = order_base_2(ring->ring_size / 4);
660 rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
661 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_SIZE, rb_bufsz);
662#ifdef __BIG_ENDIAN
663 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_SWAP_ENABLE, 1);
664 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL,
665 RPTR_WRITEBACK_SWAP_ENABLE, 1);
666#endif
667 WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
668
669 /* Initialize the ring buffer's read and write pointers */
670 WREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i], 0);
671 WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], 0);
Monk Liud72f7c02016-05-25 16:55:50 +0800672 WREG32(mmSDMA0_GFX_IB_RPTR + sdma_offsets[i], 0);
673 WREG32(mmSDMA0_GFX_IB_OFFSET + sdma_offsets[i], 0);
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400674
675 /* set the wb address whether it's enabled or not */
676 WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i],
677 upper_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFF);
678 WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i],
679 lower_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC);
680
681 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RPTR_WRITEBACK_ENABLE, 1);
682
683 WREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i], ring->gpu_addr >> 8);
684 WREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i], ring->gpu_addr >> 40);
685
686 ring->wptr = 0;
687 WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], ring->wptr << 2);
688
689 doorbell = RREG32(mmSDMA0_GFX_DOORBELL + sdma_offsets[i]);
690
691 if (ring->use_doorbell) {
692 doorbell = REG_SET_FIELD(doorbell, SDMA0_GFX_DOORBELL,
693 OFFSET, ring->doorbell_index);
694 doorbell = REG_SET_FIELD(doorbell, SDMA0_GFX_DOORBELL, ENABLE, 1);
695 } else {
696 doorbell = REG_SET_FIELD(doorbell, SDMA0_GFX_DOORBELL, ENABLE, 0);
697 }
698 WREG32(mmSDMA0_GFX_DOORBELL + sdma_offsets[i], doorbell);
699
700 /* enable DMA RB */
701 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_ENABLE, 1);
702 WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
703
704 ib_cntl = RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]);
705 ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_ENABLE, 1);
706#ifdef __BIG_ENDIAN
707 ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_SWAP_ENABLE, 1);
708#endif
709 /* enable DMA IBs */
710 WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
711
712 ring->ready = true;
Monk Liu505dfe72016-05-25 16:57:14 +0800713 }
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400714
Monk Liu505dfe72016-05-25 16:57:14 +0800715 /* unhalt the MEs */
716 sdma_v3_0_enable(adev, true);
717 /* enable sdma ring preemption */
718 sdma_v3_0_ctx_switch_enable(adev, true);
719
720 for (i = 0; i < adev->sdma.num_instances; i++) {
721 ring = &adev->sdma.instance[i].ring;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400722 r = amdgpu_ring_test_ring(ring);
723 if (r) {
724 ring->ready = false;
725 return r;
726 }
727
728 if (adev->mman.buffer_funcs_ring == ring)
729 amdgpu_ttm_set_active_vram_size(adev, adev->mc.real_vram_size);
730 }
731
732 return 0;
733}
734
735/**
736 * sdma_v3_0_rlc_resume - setup and start the async dma engines
737 *
738 * @adev: amdgpu_device pointer
739 *
740 * Set up the compute DMA queues and enable them (VI).
741 * Returns 0 for success, error for failure.
742 */
743static int sdma_v3_0_rlc_resume(struct amdgpu_device *adev)
744{
745 /* XXX todo */
746 return 0;
747}
748
749/**
750 * sdma_v3_0_load_microcode - load the sDMA ME ucode
751 *
752 * @adev: amdgpu_device pointer
753 *
754 * Loads the sDMA0/1 ucode.
755 * Returns 0 for success, -EINVAL if the ucode is not available.
756 */
757static int sdma_v3_0_load_microcode(struct amdgpu_device *adev)
758{
759 const struct sdma_firmware_header_v1_0 *hdr;
760 const __le32 *fw_data;
761 u32 fw_size;
762 int i, j;
763
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400764 /* halt the MEs */
765 sdma_v3_0_enable(adev, false);
766
Alex Deucherc113ea12015-10-08 16:30:37 -0400767 for (i = 0; i < adev->sdma.num_instances; i++) {
768 if (!adev->sdma.instance[i].fw)
769 return -EINVAL;
770 hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma.instance[i].fw->data;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400771 amdgpu_ucode_print_sdma_hdr(&hdr->header);
772 fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400773 fw_data = (const __le32 *)
Alex Deucherc113ea12015-10-08 16:30:37 -0400774 (adev->sdma.instance[i].fw->data +
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400775 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
776 WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], 0);
777 for (j = 0; j < fw_size; j++)
778 WREG32(mmSDMA0_UCODE_DATA + sdma_offsets[i], le32_to_cpup(fw_data++));
Alex Deucherc113ea12015-10-08 16:30:37 -0400779 WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], adev->sdma.instance[i].fw_version);
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400780 }
781
782 return 0;
783}
784
785/**
786 * sdma_v3_0_start - setup and start the async dma engines
787 *
788 * @adev: amdgpu_device pointer
789 *
790 * Set up the DMA engines and enable them (VI).
791 * Returns 0 for success, error for failure.
792 */
793static int sdma_v3_0_start(struct amdgpu_device *adev)
794{
Alex Deucherc113ea12015-10-08 16:30:37 -0400795 int r, i;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400796
Jammy Zhoue61710c2015-11-10 18:31:08 -0500797 if (!adev->pp_enabled) {
Rex Zhuba5c2a82015-11-06 20:33:24 -0500798 if (!adev->firmware.smu_load) {
799 r = sdma_v3_0_load_microcode(adev);
Alex Deucherc113ea12015-10-08 16:30:37 -0400800 if (r)
Rex Zhuba5c2a82015-11-06 20:33:24 -0500801 return r;
802 } else {
803 for (i = 0; i < adev->sdma.num_instances; i++) {
804 r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
805 (i == 0) ?
806 AMDGPU_UCODE_ID_SDMA0 :
807 AMDGPU_UCODE_ID_SDMA1);
808 if (r)
809 return -EINVAL;
810 }
Alex Deucherc113ea12015-10-08 16:30:37 -0400811 }
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400812 }
813
Monk Liu505dfe72016-05-25 16:57:14 +0800814 /* disble sdma engine before programing it */
815 sdma_v3_0_ctx_switch_enable(adev, false);
816 sdma_v3_0_enable(adev, false);
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400817
818 /* start the gfx rings and rlc compute queues */
819 r = sdma_v3_0_gfx_resume(adev);
820 if (r)
821 return r;
822 r = sdma_v3_0_rlc_resume(adev);
823 if (r)
824 return r;
825
826 return 0;
827}
828
829/**
830 * sdma_v3_0_ring_test_ring - simple async dma engine test
831 *
832 * @ring: amdgpu_ring structure holding ring information
833 *
834 * Test the DMA engine by writing using it to write an
835 * value to memory. (VI).
836 * Returns 0 for success, error for failure.
837 */
838static int sdma_v3_0_ring_test_ring(struct amdgpu_ring *ring)
839{
840 struct amdgpu_device *adev = ring->adev;
841 unsigned i;
842 unsigned index;
843 int r;
844 u32 tmp;
845 u64 gpu_addr;
846
847 r = amdgpu_wb_get(adev, &index);
848 if (r) {
849 dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
850 return r;
851 }
852
853 gpu_addr = adev->wb.gpu_addr + (index * 4);
854 tmp = 0xCAFEDEAD;
855 adev->wb.wb[index] = cpu_to_le32(tmp);
856
Christian Königa27de352016-01-21 11:28:53 +0100857 r = amdgpu_ring_alloc(ring, 5);
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400858 if (r) {
859 DRM_ERROR("amdgpu: dma failed to lock ring %d (%d).\n", ring->idx, r);
860 amdgpu_wb_free(adev, index);
861 return r;
862 }
863
864 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
865 SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR));
866 amdgpu_ring_write(ring, lower_32_bits(gpu_addr));
867 amdgpu_ring_write(ring, upper_32_bits(gpu_addr));
868 amdgpu_ring_write(ring, SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(1));
869 amdgpu_ring_write(ring, 0xDEADBEEF);
Christian Königa27de352016-01-21 11:28:53 +0100870 amdgpu_ring_commit(ring);
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400871
872 for (i = 0; i < adev->usec_timeout; i++) {
873 tmp = le32_to_cpu(adev->wb.wb[index]);
874 if (tmp == 0xDEADBEEF)
875 break;
876 DRM_UDELAY(1);
877 }
878
879 if (i < adev->usec_timeout) {
880 DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
881 } else {
882 DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
883 ring->idx, tmp);
884 r = -EINVAL;
885 }
886 amdgpu_wb_free(adev, index);
887
888 return r;
889}
890
891/**
892 * sdma_v3_0_ring_test_ib - test an IB on the DMA engine
893 *
894 * @ring: amdgpu_ring structure holding ring information
895 *
896 * Test a simple IB in the DMA ring (VI).
897 * Returns 0 on success, error on failure.
898 */
Christian Königbbec97a2016-07-05 21:07:17 +0200899static int sdma_v3_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400900{
901 struct amdgpu_device *adev = ring->adev;
902 struct amdgpu_ib ib;
Chunming Zhou17635522015-08-03 11:43:19 +0800903 struct fence *f = NULL;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400904 unsigned index;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400905 u32 tmp = 0;
906 u64 gpu_addr;
Christian Königbbec97a2016-07-05 21:07:17 +0200907 long r;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400908
909 r = amdgpu_wb_get(adev, &index);
910 if (r) {
Christian Königbbec97a2016-07-05 21:07:17 +0200911 dev_err(adev->dev, "(%ld) failed to allocate wb slot\n", r);
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400912 return r;
913 }
914
915 gpu_addr = adev->wb.gpu_addr + (index * 4);
916 tmp = 0xCAFEDEAD;
917 adev->wb.wb[index] = cpu_to_le32(tmp);
Christian Königb203dd92015-08-18 18:23:16 +0200918 memset(&ib, 0, sizeof(ib));
Christian Königb07c60c2016-01-31 12:29:04 +0100919 r = amdgpu_ib_get(adev, NULL, 256, &ib);
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400920 if (r) {
Christian Königbbec97a2016-07-05 21:07:17 +0200921 DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
Chunming Zhou0011fda2015-06-01 15:33:20 +0800922 goto err0;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400923 }
924
925 ib.ptr[0] = SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
926 SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR);
927 ib.ptr[1] = lower_32_bits(gpu_addr);
928 ib.ptr[2] = upper_32_bits(gpu_addr);
929 ib.ptr[3] = SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(1);
930 ib.ptr[4] = 0xDEADBEEF;
931 ib.ptr[5] = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP);
932 ib.ptr[6] = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP);
933 ib.ptr[7] = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP);
934 ib.length_dw = 8;
935
Monk Liuc5637832016-04-19 20:11:32 +0800936 r = amdgpu_ib_schedule(ring, 1, &ib, NULL, NULL, &f);
Chunming Zhou0011fda2015-06-01 15:33:20 +0800937 if (r)
938 goto err1;
939
Christian Königbbec97a2016-07-05 21:07:17 +0200940 r = fence_wait_timeout(f, false, timeout);
941 if (r == 0) {
942 DRM_ERROR("amdgpu: IB test timed out\n");
943 r = -ETIMEDOUT;
944 goto err1;
945 } else if (r < 0) {
946 DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
Chunming Zhou0011fda2015-06-01 15:33:20 +0800947 goto err1;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400948 }
Christian König6d445652016-07-05 15:53:07 +0200949 tmp = le32_to_cpu(adev->wb.wb[index]);
950 if (tmp == 0xDEADBEEF) {
951 DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
Christian Königbbec97a2016-07-05 21:07:17 +0200952 r = 0;
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400953 } else {
954 DRM_ERROR("amdgpu: ib test failed (0x%08X)\n", tmp);
955 r = -EINVAL;
956 }
Chunming Zhou0011fda2015-06-01 15:33:20 +0800957err1:
Monk Liucc55c452016-03-17 10:47:07 +0800958 amdgpu_ib_free(adev, &ib, NULL);
Monk Liu73cfa5f2016-03-17 13:48:13 +0800959 fence_put(f);
Chunming Zhou0011fda2015-06-01 15:33:20 +0800960err0:
Alex Deucheraaa36a9762015-04-20 17:31:14 -0400961 amdgpu_wb_free(adev, index);
962 return r;
963}
964
965/**
966 * sdma_v3_0_vm_copy_pte - update PTEs by copying them from the GART
967 *
968 * @ib: indirect buffer to fill with commands
969 * @pe: addr of the page entry
970 * @src: src addr to copy from
971 * @count: number of page entries to update
972 *
973 * Update PTEs by copying them from the GART using sDMA (CIK).
974 */
975static void sdma_v3_0_vm_copy_pte(struct amdgpu_ib *ib,
976 uint64_t pe, uint64_t src,
977 unsigned count)
978{
979 while (count) {
980 unsigned bytes = count * 8;
981 if (bytes > 0x1FFFF8)
982 bytes = 0x1FFFF8;
983
984 ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_COPY) |
985 SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR);
986 ib->ptr[ib->length_dw++] = bytes;
987 ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
988 ib->ptr[ib->length_dw++] = lower_32_bits(src);
989 ib->ptr[ib->length_dw++] = upper_32_bits(src);
990 ib->ptr[ib->length_dw++] = lower_32_bits(pe);
991 ib->ptr[ib->length_dw++] = upper_32_bits(pe);
992
993 pe += bytes;
994 src += bytes;
995 count -= bytes / 8;
996 }
997}
998
999/**
1000 * sdma_v3_0_vm_write_pte - update PTEs by writing them manually
1001 *
1002 * @ib: indirect buffer to fill with commands
1003 * @pe: addr of the page entry
Christian Königde9ea7b2016-08-12 11:33:30 +02001004 * @value: dst addr to write into pe
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001005 * @count: number of page entries to update
1006 * @incr: increase next addr by incr bytes
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001007 *
1008 * Update PTEs by writing them manually using sDMA (CIK).
1009 */
Christian Königde9ea7b2016-08-12 11:33:30 +02001010static void sdma_v3_0_vm_write_pte(struct amdgpu_ib *ib, uint64_t pe,
1011 uint64_t value, unsigned count,
1012 uint32_t incr)
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001013{
Christian Königde9ea7b2016-08-12 11:33:30 +02001014 unsigned ndw = count * 2;
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001015
Christian Königde9ea7b2016-08-12 11:33:30 +02001016 ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
1017 SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR);
1018 ib->ptr[ib->length_dw++] = lower_32_bits(pe);
1019 ib->ptr[ib->length_dw++] = upper_32_bits(pe);
1020 ib->ptr[ib->length_dw++] = ndw;
1021 for (; ndw > 0; ndw -= 2, --count, pe += 8) {
1022 ib->ptr[ib->length_dw++] = lower_32_bits(value);
1023 ib->ptr[ib->length_dw++] = upper_32_bits(value);
1024 value += incr;
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001025 }
1026}
1027
1028/**
1029 * sdma_v3_0_vm_set_pte_pde - update the page tables using sDMA
1030 *
1031 * @ib: indirect buffer to fill with commands
1032 * @pe: addr of the page entry
1033 * @addr: dst addr to write into pe
1034 * @count: number of page entries to update
1035 * @incr: increase next addr by incr bytes
1036 * @flags: access flags
1037 *
1038 * Update the page tables using sDMA (CIK).
1039 */
1040static void sdma_v3_0_vm_set_pte_pde(struct amdgpu_ib *ib,
1041 uint64_t pe,
1042 uint64_t addr, unsigned count,
1043 uint32_t incr, uint32_t flags)
1044{
1045 uint64_t value;
1046 unsigned ndw;
1047
1048 while (count) {
1049 ndw = count;
1050 if (ndw > 0x7FFFF)
1051 ndw = 0x7FFFF;
1052
1053 if (flags & AMDGPU_PTE_VALID)
1054 value = addr;
1055 else
1056 value = 0;
1057
1058 /* for physically contiguous pages (vram) */
1059 ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_GEN_PTEPDE);
1060 ib->ptr[ib->length_dw++] = pe; /* dst addr */
1061 ib->ptr[ib->length_dw++] = upper_32_bits(pe);
1062 ib->ptr[ib->length_dw++] = flags; /* mask */
1063 ib->ptr[ib->length_dw++] = 0;
1064 ib->ptr[ib->length_dw++] = value; /* value */
1065 ib->ptr[ib->length_dw++] = upper_32_bits(value);
1066 ib->ptr[ib->length_dw++] = incr; /* increment size */
1067 ib->ptr[ib->length_dw++] = 0;
1068 ib->ptr[ib->length_dw++] = ndw; /* number of entries */
1069
1070 pe += ndw * 8;
1071 addr += ndw * incr;
1072 count -= ndw;
1073 }
1074}
1075
1076/**
Christian König9e5d53092016-01-31 12:20:55 +01001077 * sdma_v3_0_ring_pad_ib - pad the IB to the required number of dw
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001078 *
1079 * @ib: indirect buffer to fill with padding
1080 *
1081 */
Christian König9e5d53092016-01-31 12:20:55 +01001082static void sdma_v3_0_ring_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib)
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001083{
Christian König9e5d53092016-01-31 12:20:55 +01001084 struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
Jammy Zhouac01db32015-09-01 13:13:54 +08001085 u32 pad_count;
1086 int i;
1087
1088 pad_count = (8 - (ib->length_dw & 0x7)) % 8;
1089 for (i = 0; i < pad_count; i++)
1090 if (sdma && sdma->burst_nop && (i == 0))
1091 ib->ptr[ib->length_dw++] =
1092 SDMA_PKT_HEADER_OP(SDMA_OP_NOP) |
1093 SDMA_PKT_NOP_HEADER_COUNT(pad_count - 1);
1094 else
1095 ib->ptr[ib->length_dw++] =
1096 SDMA_PKT_HEADER_OP(SDMA_OP_NOP);
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001097}
1098
1099/**
Christian König00b7c4f2016-03-08 14:11:00 +01001100 * sdma_v3_0_ring_emit_pipeline_sync - sync the pipeline
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001101 *
1102 * @ring: amdgpu_ring pointer
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001103 *
Christian König00b7c4f2016-03-08 14:11:00 +01001104 * Make sure all previous operations are completed (CIK).
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001105 */
Christian König00b7c4f2016-03-08 14:11:00 +01001106static void sdma_v3_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001107{
Chunming Zhou5c55db82016-03-02 11:30:31 +08001108 uint32_t seq = ring->fence_drv.sync_seq;
1109 uint64_t addr = ring->fence_drv.gpu_addr;
1110
1111 /* wait for idle */
1112 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
1113 SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(0) |
1114 SDMA_PKT_POLL_REGMEM_HEADER_FUNC(3) | /* equal */
1115 SDMA_PKT_POLL_REGMEM_HEADER_MEM_POLL(1));
1116 amdgpu_ring_write(ring, addr & 0xfffffffc);
1117 amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
1118 amdgpu_ring_write(ring, seq); /* reference */
1119 amdgpu_ring_write(ring, 0xfffffff); /* mask */
1120 amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
1121 SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(4)); /* retry count, poll interval */
Christian König00b7c4f2016-03-08 14:11:00 +01001122}
Chunming Zhou5c55db82016-03-02 11:30:31 +08001123
Christian König00b7c4f2016-03-08 14:11:00 +01001124/**
1125 * sdma_v3_0_ring_emit_vm_flush - cik vm flush using sDMA
1126 *
1127 * @ring: amdgpu_ring pointer
1128 * @vm: amdgpu_vm pointer
1129 *
1130 * Update the page table base and flush the VM TLB
1131 * using sDMA (VI).
1132 */
1133static void sdma_v3_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
1134 unsigned vm_id, uint64_t pd_addr)
1135{
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001136 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
1137 SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
1138 if (vm_id < 8) {
1139 amdgpu_ring_write(ring, (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
1140 } else {
1141 amdgpu_ring_write(ring, (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
1142 }
1143 amdgpu_ring_write(ring, pd_addr >> 12);
1144
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001145 /* flush TLB */
1146 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
1147 SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
1148 amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
1149 amdgpu_ring_write(ring, 1 << vm_id);
1150
1151 /* wait for flush */
1152 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
1153 SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(0) |
1154 SDMA_PKT_POLL_REGMEM_HEADER_FUNC(0)); /* always */
1155 amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
1156 amdgpu_ring_write(ring, 0);
1157 amdgpu_ring_write(ring, 0); /* reference */
1158 amdgpu_ring_write(ring, 0); /* mask */
1159 amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
1160 SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(10)); /* retry count, poll interval */
1161}
1162
yanyang15fc3aee2015-05-22 14:39:35 -04001163static int sdma_v3_0_early_init(void *handle)
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001164{
yanyang15fc3aee2015-05-22 14:39:35 -04001165 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1166
Alex Deucherc113ea12015-10-08 16:30:37 -04001167 switch (adev->asic_type) {
Samuel Libb16e3b2015-10-08 17:17:51 -04001168 case CHIP_STONEY:
1169 adev->sdma.num_instances = 1;
1170 break;
Alex Deucherc113ea12015-10-08 16:30:37 -04001171 default:
1172 adev->sdma.num_instances = SDMA_MAX_INSTANCE;
1173 break;
1174 }
1175
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001176 sdma_v3_0_set_ring_funcs(adev);
1177 sdma_v3_0_set_buffer_funcs(adev);
1178 sdma_v3_0_set_vm_pte_funcs(adev);
1179 sdma_v3_0_set_irq_funcs(adev);
1180
1181 return 0;
1182}
1183
yanyang15fc3aee2015-05-22 14:39:35 -04001184static int sdma_v3_0_sw_init(void *handle)
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001185{
1186 struct amdgpu_ring *ring;
Alex Deucherc113ea12015-10-08 16:30:37 -04001187 int r, i;
yanyang15fc3aee2015-05-22 14:39:35 -04001188 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001189
1190 /* SDMA trap event */
Alex Deucherc113ea12015-10-08 16:30:37 -04001191 r = amdgpu_irq_add_id(adev, 224, &adev->sdma.trap_irq);
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001192 if (r)
1193 return r;
1194
1195 /* SDMA Privileged inst */
Alex Deucherc113ea12015-10-08 16:30:37 -04001196 r = amdgpu_irq_add_id(adev, 241, &adev->sdma.illegal_inst_irq);
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001197 if (r)
1198 return r;
1199
1200 /* SDMA Privileged inst */
Alex Deucherc113ea12015-10-08 16:30:37 -04001201 r = amdgpu_irq_add_id(adev, 247, &adev->sdma.illegal_inst_irq);
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001202 if (r)
1203 return r;
1204
1205 r = sdma_v3_0_init_microcode(adev);
1206 if (r) {
1207 DRM_ERROR("Failed to load sdma firmware!\n");
1208 return r;
1209 }
1210
Alex Deucherc113ea12015-10-08 16:30:37 -04001211 for (i = 0; i < adev->sdma.num_instances; i++) {
1212 ring = &adev->sdma.instance[i].ring;
1213 ring->ring_obj = NULL;
1214 ring->use_doorbell = true;
1215 ring->doorbell_index = (i == 0) ?
1216 AMDGPU_DOORBELL_sDMA_ENGINE0 : AMDGPU_DOORBELL_sDMA_ENGINE1;
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001217
Alex Deucherc113ea12015-10-08 16:30:37 -04001218 sprintf(ring->name, "sdma%d", i);
Christian Königb38d99c2016-04-13 10:30:13 +02001219 r = amdgpu_ring_init(adev, ring, 1024,
Alex Deucherc113ea12015-10-08 16:30:37 -04001220 SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP), 0xf,
1221 &adev->sdma.trap_irq,
1222 (i == 0) ?
1223 AMDGPU_SDMA_IRQ_TRAP0 : AMDGPU_SDMA_IRQ_TRAP1,
1224 AMDGPU_RING_TYPE_SDMA);
1225 if (r)
1226 return r;
1227 }
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001228
1229 return r;
1230}
1231
yanyang15fc3aee2015-05-22 14:39:35 -04001232static int sdma_v3_0_sw_fini(void *handle)
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001233{
yanyang15fc3aee2015-05-22 14:39:35 -04001234 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Alex Deucherc113ea12015-10-08 16:30:37 -04001235 int i;
yanyang15fc3aee2015-05-22 14:39:35 -04001236
Alex Deucherc113ea12015-10-08 16:30:37 -04001237 for (i = 0; i < adev->sdma.num_instances; i++)
1238 amdgpu_ring_fini(&adev->sdma.instance[i].ring);
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001239
Monk Liu14d83e72016-05-30 15:15:32 +08001240 sdma_v3_0_free_microcode(adev);
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001241 return 0;
1242}
1243
yanyang15fc3aee2015-05-22 14:39:35 -04001244static int sdma_v3_0_hw_init(void *handle)
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001245{
1246 int r;
yanyang15fc3aee2015-05-22 14:39:35 -04001247 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001248
1249 sdma_v3_0_init_golden_registers(adev);
1250
1251 r = sdma_v3_0_start(adev);
1252 if (r)
1253 return r;
1254
1255 return r;
1256}
1257
yanyang15fc3aee2015-05-22 14:39:35 -04001258static int sdma_v3_0_hw_fini(void *handle)
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001259{
yanyang15fc3aee2015-05-22 14:39:35 -04001260 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1261
Ben Gozcd06bf62015-06-24 22:39:21 +03001262 sdma_v3_0_ctx_switch_enable(adev, false);
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001263 sdma_v3_0_enable(adev, false);
1264
1265 return 0;
1266}
1267
yanyang15fc3aee2015-05-22 14:39:35 -04001268static int sdma_v3_0_suspend(void *handle)
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001269{
yanyang15fc3aee2015-05-22 14:39:35 -04001270 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001271
1272 return sdma_v3_0_hw_fini(adev);
1273}
1274
yanyang15fc3aee2015-05-22 14:39:35 -04001275static int sdma_v3_0_resume(void *handle)
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001276{
yanyang15fc3aee2015-05-22 14:39:35 -04001277 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001278
1279 return sdma_v3_0_hw_init(adev);
1280}
1281
yanyang15fc3aee2015-05-22 14:39:35 -04001282static bool sdma_v3_0_is_idle(void *handle)
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001283{
yanyang15fc3aee2015-05-22 14:39:35 -04001284 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001285 u32 tmp = RREG32(mmSRBM_STATUS2);
1286
1287 if (tmp & (SRBM_STATUS2__SDMA_BUSY_MASK |
1288 SRBM_STATUS2__SDMA1_BUSY_MASK))
1289 return false;
1290
1291 return true;
1292}
1293
yanyang15fc3aee2015-05-22 14:39:35 -04001294static int sdma_v3_0_wait_for_idle(void *handle)
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001295{
1296 unsigned i;
1297 u32 tmp;
yanyang15fc3aee2015-05-22 14:39:35 -04001298 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001299
1300 for (i = 0; i < adev->usec_timeout; i++) {
1301 tmp = RREG32(mmSRBM_STATUS2) & (SRBM_STATUS2__SDMA_BUSY_MASK |
1302 SRBM_STATUS2__SDMA1_BUSY_MASK);
1303
1304 if (!tmp)
1305 return 0;
1306 udelay(1);
1307 }
1308 return -ETIMEDOUT;
1309}
1310
Chunming Zhoue702a682016-07-13 10:28:56 +08001311static int sdma_v3_0_check_soft_reset(void *handle)
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001312{
yanyang15fc3aee2015-05-22 14:39:35 -04001313 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Chunming Zhoue702a682016-07-13 10:28:56 +08001314 u32 srbm_soft_reset = 0;
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001315 u32 tmp = RREG32(mmSRBM_STATUS2);
1316
Chunming Zhoue702a682016-07-13 10:28:56 +08001317 if ((tmp & SRBM_STATUS2__SDMA_BUSY_MASK) ||
1318 (tmp & SRBM_STATUS2__SDMA1_BUSY_MASK)) {
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001319 srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA_MASK;
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001320 srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA1_MASK;
1321 }
1322
1323 if (srbm_soft_reset) {
Chunming Zhoue702a682016-07-13 10:28:56 +08001324 adev->ip_block_status[AMD_IP_BLOCK_TYPE_SDMA].hang = true;
1325 adev->sdma.srbm_soft_reset = srbm_soft_reset;
1326 } else {
1327 adev->ip_block_status[AMD_IP_BLOCK_TYPE_SDMA].hang = false;
1328 adev->sdma.srbm_soft_reset = 0;
1329 }
1330
1331 return 0;
1332}
1333
1334static int sdma_v3_0_pre_soft_reset(void *handle)
1335{
1336 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1337 u32 srbm_soft_reset = 0;
1338
1339 if (!adev->ip_block_status[AMD_IP_BLOCK_TYPE_SDMA].hang)
1340 return 0;
1341
1342 srbm_soft_reset = adev->sdma.srbm_soft_reset;
1343
1344 if (REG_GET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_SDMA) ||
1345 REG_GET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_SDMA1)) {
1346 sdma_v3_0_ctx_switch_enable(adev, false);
1347 sdma_v3_0_enable(adev, false);
1348 }
1349
1350 return 0;
1351}
1352
1353static int sdma_v3_0_post_soft_reset(void *handle)
1354{
1355 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1356 u32 srbm_soft_reset = 0;
1357
1358 if (!adev->ip_block_status[AMD_IP_BLOCK_TYPE_SDMA].hang)
1359 return 0;
1360
1361 srbm_soft_reset = adev->sdma.srbm_soft_reset;
1362
1363 if (REG_GET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_SDMA) ||
1364 REG_GET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_SDMA1)) {
1365 sdma_v3_0_gfx_resume(adev);
1366 sdma_v3_0_rlc_resume(adev);
1367 }
1368
1369 return 0;
1370}
1371
1372static int sdma_v3_0_soft_reset(void *handle)
1373{
1374 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1375 u32 srbm_soft_reset = 0;
1376 u32 tmp;
1377
1378 if (!adev->ip_block_status[AMD_IP_BLOCK_TYPE_SDMA].hang)
1379 return 0;
1380
1381 srbm_soft_reset = adev->sdma.srbm_soft_reset;
1382
1383 if (srbm_soft_reset) {
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001384 tmp = RREG32(mmSRBM_SOFT_RESET);
1385 tmp |= srbm_soft_reset;
1386 dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
1387 WREG32(mmSRBM_SOFT_RESET, tmp);
1388 tmp = RREG32(mmSRBM_SOFT_RESET);
1389
1390 udelay(50);
1391
1392 tmp &= ~srbm_soft_reset;
1393 WREG32(mmSRBM_SOFT_RESET, tmp);
1394 tmp = RREG32(mmSRBM_SOFT_RESET);
1395
1396 /* Wait a little for things to settle down */
1397 udelay(50);
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001398 }
1399
1400 return 0;
1401}
1402
1403static int sdma_v3_0_set_trap_irq_state(struct amdgpu_device *adev,
1404 struct amdgpu_irq_src *source,
1405 unsigned type,
1406 enum amdgpu_interrupt_state state)
1407{
1408 u32 sdma_cntl;
1409
1410 switch (type) {
1411 case AMDGPU_SDMA_IRQ_TRAP0:
1412 switch (state) {
1413 case AMDGPU_IRQ_STATE_DISABLE:
1414 sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
1415 sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 0);
1416 WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
1417 break;
1418 case AMDGPU_IRQ_STATE_ENABLE:
1419 sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
1420 sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 1);
1421 WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
1422 break;
1423 default:
1424 break;
1425 }
1426 break;
1427 case AMDGPU_SDMA_IRQ_TRAP1:
1428 switch (state) {
1429 case AMDGPU_IRQ_STATE_DISABLE:
1430 sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
1431 sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 0);
1432 WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
1433 break;
1434 case AMDGPU_IRQ_STATE_ENABLE:
1435 sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
1436 sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 1);
1437 WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
1438 break;
1439 default:
1440 break;
1441 }
1442 break;
1443 default:
1444 break;
1445 }
1446 return 0;
1447}
1448
1449static int sdma_v3_0_process_trap_irq(struct amdgpu_device *adev,
1450 struct amdgpu_irq_src *source,
1451 struct amdgpu_iv_entry *entry)
1452{
1453 u8 instance_id, queue_id;
1454
1455 instance_id = (entry->ring_id & 0x3) >> 0;
1456 queue_id = (entry->ring_id & 0xc) >> 2;
1457 DRM_DEBUG("IH: SDMA trap\n");
1458 switch (instance_id) {
1459 case 0:
1460 switch (queue_id) {
1461 case 0:
Alex Deucherc113ea12015-10-08 16:30:37 -04001462 amdgpu_fence_process(&adev->sdma.instance[0].ring);
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001463 break;
1464 case 1:
1465 /* XXX compute */
1466 break;
1467 case 2:
1468 /* XXX compute */
1469 break;
1470 }
1471 break;
1472 case 1:
1473 switch (queue_id) {
1474 case 0:
Alex Deucherc113ea12015-10-08 16:30:37 -04001475 amdgpu_fence_process(&adev->sdma.instance[1].ring);
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001476 break;
1477 case 1:
1478 /* XXX compute */
1479 break;
1480 case 2:
1481 /* XXX compute */
1482 break;
1483 }
1484 break;
1485 }
1486 return 0;
1487}
1488
1489static int sdma_v3_0_process_illegal_inst_irq(struct amdgpu_device *adev,
1490 struct amdgpu_irq_src *source,
1491 struct amdgpu_iv_entry *entry)
1492{
1493 DRM_ERROR("Illegal instruction in SDMA command stream\n");
1494 schedule_work(&adev->reset_work);
1495 return 0;
1496}
1497
Alex Deucherce223622016-04-08 00:19:39 -04001498static void sdma_v3_0_update_sdma_medium_grain_clock_gating(
Eric Huang3c997d22015-11-11 11:49:11 -05001499 struct amdgpu_device *adev,
1500 bool enable)
1501{
1502 uint32_t temp, data;
Alex Deucherce223622016-04-08 00:19:39 -04001503 int i;
Eric Huang3c997d22015-11-11 11:49:11 -05001504
Alex Deuchere08d53c2016-04-08 00:42:51 -04001505 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_SDMA_MGCG)) {
Alex Deucherce223622016-04-08 00:19:39 -04001506 for (i = 0; i < adev->sdma.num_instances; i++) {
1507 temp = data = RREG32(mmSDMA0_CLK_CTRL + sdma_offsets[i]);
1508 data &= ~(SDMA0_CLK_CTRL__SOFT_OVERRIDE7_MASK |
1509 SDMA0_CLK_CTRL__SOFT_OVERRIDE6_MASK |
1510 SDMA0_CLK_CTRL__SOFT_OVERRIDE5_MASK |
1511 SDMA0_CLK_CTRL__SOFT_OVERRIDE4_MASK |
1512 SDMA0_CLK_CTRL__SOFT_OVERRIDE3_MASK |
1513 SDMA0_CLK_CTRL__SOFT_OVERRIDE2_MASK |
1514 SDMA0_CLK_CTRL__SOFT_OVERRIDE1_MASK |
1515 SDMA0_CLK_CTRL__SOFT_OVERRIDE0_MASK);
1516 if (data != temp)
1517 WREG32(mmSDMA0_CLK_CTRL + sdma_offsets[i], data);
1518 }
Eric Huang3c997d22015-11-11 11:49:11 -05001519 } else {
Alex Deucherce223622016-04-08 00:19:39 -04001520 for (i = 0; i < adev->sdma.num_instances; i++) {
1521 temp = data = RREG32(mmSDMA0_CLK_CTRL + sdma_offsets[i]);
1522 data |= SDMA0_CLK_CTRL__SOFT_OVERRIDE7_MASK |
Eric Huang3c997d22015-11-11 11:49:11 -05001523 SDMA0_CLK_CTRL__SOFT_OVERRIDE6_MASK |
1524 SDMA0_CLK_CTRL__SOFT_OVERRIDE5_MASK |
1525 SDMA0_CLK_CTRL__SOFT_OVERRIDE4_MASK |
1526 SDMA0_CLK_CTRL__SOFT_OVERRIDE3_MASK |
1527 SDMA0_CLK_CTRL__SOFT_OVERRIDE2_MASK |
1528 SDMA0_CLK_CTRL__SOFT_OVERRIDE1_MASK |
1529 SDMA0_CLK_CTRL__SOFT_OVERRIDE0_MASK;
1530
Alex Deucherce223622016-04-08 00:19:39 -04001531 if (data != temp)
1532 WREG32(mmSDMA0_CLK_CTRL + sdma_offsets[i], data);
1533 }
Eric Huang3c997d22015-11-11 11:49:11 -05001534 }
1535}
1536
Alex Deucherce223622016-04-08 00:19:39 -04001537static void sdma_v3_0_update_sdma_medium_grain_light_sleep(
Eric Huang3c997d22015-11-11 11:49:11 -05001538 struct amdgpu_device *adev,
1539 bool enable)
1540{
1541 uint32_t temp, data;
Alex Deucherce223622016-04-08 00:19:39 -04001542 int i;
Eric Huang3c997d22015-11-11 11:49:11 -05001543
Alex Deuchere08d53c2016-04-08 00:42:51 -04001544 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_SDMA_LS)) {
Alex Deucherce223622016-04-08 00:19:39 -04001545 for (i = 0; i < adev->sdma.num_instances; i++) {
1546 temp = data = RREG32(mmSDMA0_POWER_CNTL + sdma_offsets[i]);
1547 data |= SDMA0_POWER_CNTL__MEM_POWER_OVERRIDE_MASK;
Eric Huang3c997d22015-11-11 11:49:11 -05001548
Alex Deucherce223622016-04-08 00:19:39 -04001549 if (temp != data)
1550 WREG32(mmSDMA0_POWER_CNTL + sdma_offsets[i], data);
1551 }
Eric Huang3c997d22015-11-11 11:49:11 -05001552 } else {
Alex Deucherce223622016-04-08 00:19:39 -04001553 for (i = 0; i < adev->sdma.num_instances; i++) {
1554 temp = data = RREG32(mmSDMA0_POWER_CNTL + sdma_offsets[i]);
1555 data &= ~SDMA0_POWER_CNTL__MEM_POWER_OVERRIDE_MASK;
Eric Huang3c997d22015-11-11 11:49:11 -05001556
Alex Deucherce223622016-04-08 00:19:39 -04001557 if (temp != data)
1558 WREG32(mmSDMA0_POWER_CNTL + sdma_offsets[i], data);
1559 }
Eric Huang3c997d22015-11-11 11:49:11 -05001560 }
1561}
1562
yanyang15fc3aee2015-05-22 14:39:35 -04001563static int sdma_v3_0_set_clockgating_state(void *handle,
1564 enum amd_clockgating_state state)
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001565{
Eric Huang3c997d22015-11-11 11:49:11 -05001566 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1567
1568 switch (adev->asic_type) {
1569 case CHIP_FIJI:
Alex Deucherce223622016-04-08 00:19:39 -04001570 case CHIP_CARRIZO:
1571 case CHIP_STONEY:
1572 sdma_v3_0_update_sdma_medium_grain_clock_gating(adev,
Eric Huang3c997d22015-11-11 11:49:11 -05001573 state == AMD_CG_STATE_GATE ? true : false);
Alex Deucherce223622016-04-08 00:19:39 -04001574 sdma_v3_0_update_sdma_medium_grain_light_sleep(adev,
Eric Huang3c997d22015-11-11 11:49:11 -05001575 state == AMD_CG_STATE_GATE ? true : false);
1576 break;
1577 default:
1578 break;
1579 }
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001580 return 0;
1581}
1582
yanyang15fc3aee2015-05-22 14:39:35 -04001583static int sdma_v3_0_set_powergating_state(void *handle,
1584 enum amd_powergating_state state)
1585{
1586 return 0;
1587}
1588
1589const struct amd_ip_funcs sdma_v3_0_ip_funcs = {
Tom St Denis88a907d2016-05-04 14:28:35 -04001590 .name = "sdma_v3_0",
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001591 .early_init = sdma_v3_0_early_init,
1592 .late_init = NULL,
1593 .sw_init = sdma_v3_0_sw_init,
1594 .sw_fini = sdma_v3_0_sw_fini,
1595 .hw_init = sdma_v3_0_hw_init,
1596 .hw_fini = sdma_v3_0_hw_fini,
1597 .suspend = sdma_v3_0_suspend,
1598 .resume = sdma_v3_0_resume,
1599 .is_idle = sdma_v3_0_is_idle,
1600 .wait_for_idle = sdma_v3_0_wait_for_idle,
Chunming Zhoue702a682016-07-13 10:28:56 +08001601 .check_soft_reset = sdma_v3_0_check_soft_reset,
1602 .pre_soft_reset = sdma_v3_0_pre_soft_reset,
1603 .post_soft_reset = sdma_v3_0_post_soft_reset,
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001604 .soft_reset = sdma_v3_0_soft_reset,
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001605 .set_clockgating_state = sdma_v3_0_set_clockgating_state,
1606 .set_powergating_state = sdma_v3_0_set_powergating_state,
1607};
1608
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001609static const struct amdgpu_ring_funcs sdma_v3_0_ring_funcs = {
1610 .get_rptr = sdma_v3_0_ring_get_rptr,
1611 .get_wptr = sdma_v3_0_ring_get_wptr,
1612 .set_wptr = sdma_v3_0_ring_set_wptr,
1613 .parse_cs = NULL,
1614 .emit_ib = sdma_v3_0_ring_emit_ib,
1615 .emit_fence = sdma_v3_0_ring_emit_fence,
Christian König00b7c4f2016-03-08 14:11:00 +01001616 .emit_pipeline_sync = sdma_v3_0_ring_emit_pipeline_sync,
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001617 .emit_vm_flush = sdma_v3_0_ring_emit_vm_flush,
Christian Königd2edb072015-05-11 14:10:34 +02001618 .emit_hdp_flush = sdma_v3_0_ring_emit_hdp_flush,
Chunming Zhoucc958e62016-03-03 12:06:45 +08001619 .emit_hdp_invalidate = sdma_v3_0_ring_emit_hdp_invalidate,
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001620 .test_ring = sdma_v3_0_ring_test_ring,
1621 .test_ib = sdma_v3_0_ring_test_ib,
Jammy Zhouac01db32015-09-01 13:13:54 +08001622 .insert_nop = sdma_v3_0_ring_insert_nop,
Christian König9e5d53092016-01-31 12:20:55 +01001623 .pad_ib = sdma_v3_0_ring_pad_ib,
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001624};
1625
1626static void sdma_v3_0_set_ring_funcs(struct amdgpu_device *adev)
1627{
Alex Deucherc113ea12015-10-08 16:30:37 -04001628 int i;
1629
1630 for (i = 0; i < adev->sdma.num_instances; i++)
1631 adev->sdma.instance[i].ring.funcs = &sdma_v3_0_ring_funcs;
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001632}
1633
1634static const struct amdgpu_irq_src_funcs sdma_v3_0_trap_irq_funcs = {
1635 .set = sdma_v3_0_set_trap_irq_state,
1636 .process = sdma_v3_0_process_trap_irq,
1637};
1638
1639static const struct amdgpu_irq_src_funcs sdma_v3_0_illegal_inst_irq_funcs = {
1640 .process = sdma_v3_0_process_illegal_inst_irq,
1641};
1642
1643static void sdma_v3_0_set_irq_funcs(struct amdgpu_device *adev)
1644{
Alex Deucherc113ea12015-10-08 16:30:37 -04001645 adev->sdma.trap_irq.num_types = AMDGPU_SDMA_IRQ_LAST;
1646 adev->sdma.trap_irq.funcs = &sdma_v3_0_trap_irq_funcs;
1647 adev->sdma.illegal_inst_irq.funcs = &sdma_v3_0_illegal_inst_irq_funcs;
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001648}
1649
1650/**
1651 * sdma_v3_0_emit_copy_buffer - copy buffer using the sDMA engine
1652 *
1653 * @ring: amdgpu_ring structure holding ring information
1654 * @src_offset: src GPU address
1655 * @dst_offset: dst GPU address
1656 * @byte_count: number of bytes to xfer
1657 *
1658 * Copy GPU buffers using the DMA engine (VI).
1659 * Used by the amdgpu ttm implementation to move pages if
1660 * registered as the asic copy callback.
1661 */
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001662static void sdma_v3_0_emit_copy_buffer(struct amdgpu_ib *ib,
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001663 uint64_t src_offset,
1664 uint64_t dst_offset,
1665 uint32_t byte_count)
1666{
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001667 ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_COPY) |
1668 SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR);
1669 ib->ptr[ib->length_dw++] = byte_count;
1670 ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
1671 ib->ptr[ib->length_dw++] = lower_32_bits(src_offset);
1672 ib->ptr[ib->length_dw++] = upper_32_bits(src_offset);
1673 ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
1674 ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001675}
1676
1677/**
1678 * sdma_v3_0_emit_fill_buffer - fill buffer using the sDMA engine
1679 *
1680 * @ring: amdgpu_ring structure holding ring information
1681 * @src_data: value to write to buffer
1682 * @dst_offset: dst GPU address
1683 * @byte_count: number of bytes to xfer
1684 *
1685 * Fill GPU buffers using the DMA engine (VI).
1686 */
Chunming Zhou6e7a3842015-08-27 13:46:09 +08001687static void sdma_v3_0_emit_fill_buffer(struct amdgpu_ib *ib,
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001688 uint32_t src_data,
1689 uint64_t dst_offset,
1690 uint32_t byte_count)
1691{
Chunming Zhou6e7a3842015-08-27 13:46:09 +08001692 ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_CONST_FILL);
1693 ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
1694 ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
1695 ib->ptr[ib->length_dw++] = src_data;
1696 ib->ptr[ib->length_dw++] = byte_count;
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001697}
1698
1699static const struct amdgpu_buffer_funcs sdma_v3_0_buffer_funcs = {
1700 .copy_max_bytes = 0x1fffff,
1701 .copy_num_dw = 7,
1702 .emit_copy_buffer = sdma_v3_0_emit_copy_buffer,
1703
1704 .fill_max_bytes = 0x1fffff,
1705 .fill_num_dw = 5,
1706 .emit_fill_buffer = sdma_v3_0_emit_fill_buffer,
1707};
1708
1709static void sdma_v3_0_set_buffer_funcs(struct amdgpu_device *adev)
1710{
1711 if (adev->mman.buffer_funcs == NULL) {
1712 adev->mman.buffer_funcs = &sdma_v3_0_buffer_funcs;
Alex Deucherc113ea12015-10-08 16:30:37 -04001713 adev->mman.buffer_funcs_ring = &adev->sdma.instance[0].ring;
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001714 }
1715}
1716
1717static const struct amdgpu_vm_pte_funcs sdma_v3_0_vm_pte_funcs = {
1718 .copy_pte = sdma_v3_0_vm_copy_pte,
1719 .write_pte = sdma_v3_0_vm_write_pte,
1720 .set_pte_pde = sdma_v3_0_vm_set_pte_pde,
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001721};
1722
1723static void sdma_v3_0_set_vm_pte_funcs(struct amdgpu_device *adev)
1724{
Christian König2d55e452016-02-08 17:37:38 +01001725 unsigned i;
1726
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001727 if (adev->vm_manager.vm_pte_funcs == NULL) {
1728 adev->vm_manager.vm_pte_funcs = &sdma_v3_0_vm_pte_funcs;
Christian König2d55e452016-02-08 17:37:38 +01001729 for (i = 0; i < adev->sdma.num_instances; i++)
1730 adev->vm_manager.vm_pte_rings[i] =
1731 &adev->sdma.instance[i].ring;
1732
1733 adev->vm_manager.vm_pte_num_rings = adev->sdma.num_instances;
Alex Deucheraaa36a9762015-04-20 17:31:14 -04001734 }
1735}