blob: 660d00e7f6f26bf9698c7f9bea204d9fe9c1b774 [file] [log] [blame]
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001/*
2 * ALSA SoC McASP Audio Layer for TI DAVINCI processor
3 *
4 * Multi-channel Audio Serial Port Driver
5 *
6 * Author: Nirmal Pandey <n-pandey@ti.com>,
7 * Suresh Rajashekara <suresh.r@ti.com>
8 * Steve Chen <schen@.mvista.com>
9 *
10 * Copyright: (C) 2009 MontaVista Software, Inc., <source@mvista.com>
11 * Copyright: (C) 2009 Texas Instruments, India
12 *
13 * This program is free software; you can redistribute it and/or modify
14 * it under the terms of the GNU General Public License version 2 as
15 * published by the Free Software Foundation.
16 */
17
18#include <linux/init.h>
19#include <linux/module.h>
20#include <linux/device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090021#include <linux/slab.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040022#include <linux/delay.h>
23#include <linux/io.h>
Hebbar, Gururaja10884342012-08-08 20:40:32 +053024#include <linux/pm_runtime.h>
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +053025#include <linux/of.h>
26#include <linux/of_platform.h>
27#include <linux/of_device.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040028
29#include <sound/core.h>
30#include <sound/pcm.h>
31#include <sound/pcm_params.h>
32#include <sound/initval.h>
33#include <sound/soc.h>
34
35#include "davinci-pcm.h"
36#include "davinci-mcasp.h"
37
38/*
39 * McASP register definitions
40 */
41#define DAVINCI_MCASP_PID_REG 0x00
42#define DAVINCI_MCASP_PWREMUMGT_REG 0x04
43
44#define DAVINCI_MCASP_PFUNC_REG 0x10
45#define DAVINCI_MCASP_PDIR_REG 0x14
46#define DAVINCI_MCASP_PDOUT_REG 0x18
47#define DAVINCI_MCASP_PDSET_REG 0x1c
48
49#define DAVINCI_MCASP_PDCLR_REG 0x20
50
51#define DAVINCI_MCASP_TLGC_REG 0x30
52#define DAVINCI_MCASP_TLMR_REG 0x34
53
54#define DAVINCI_MCASP_GBLCTL_REG 0x44
55#define DAVINCI_MCASP_AMUTE_REG 0x48
56#define DAVINCI_MCASP_LBCTL_REG 0x4c
57
58#define DAVINCI_MCASP_TXDITCTL_REG 0x50
59
60#define DAVINCI_MCASP_GBLCTLR_REG 0x60
61#define DAVINCI_MCASP_RXMASK_REG 0x64
62#define DAVINCI_MCASP_RXFMT_REG 0x68
63#define DAVINCI_MCASP_RXFMCTL_REG 0x6c
64
65#define DAVINCI_MCASP_ACLKRCTL_REG 0x70
66#define DAVINCI_MCASP_AHCLKRCTL_REG 0x74
67#define DAVINCI_MCASP_RXTDM_REG 0x78
68#define DAVINCI_MCASP_EVTCTLR_REG 0x7c
69
70#define DAVINCI_MCASP_RXSTAT_REG 0x80
71#define DAVINCI_MCASP_RXTDMSLOT_REG 0x84
72#define DAVINCI_MCASP_RXCLKCHK_REG 0x88
73#define DAVINCI_MCASP_REVTCTL_REG 0x8c
74
75#define DAVINCI_MCASP_GBLCTLX_REG 0xa0
76#define DAVINCI_MCASP_TXMASK_REG 0xa4
77#define DAVINCI_MCASP_TXFMT_REG 0xa8
78#define DAVINCI_MCASP_TXFMCTL_REG 0xac
79
80#define DAVINCI_MCASP_ACLKXCTL_REG 0xb0
81#define DAVINCI_MCASP_AHCLKXCTL_REG 0xb4
82#define DAVINCI_MCASP_TXTDM_REG 0xb8
83#define DAVINCI_MCASP_EVTCTLX_REG 0xbc
84
85#define DAVINCI_MCASP_TXSTAT_REG 0xc0
86#define DAVINCI_MCASP_TXTDMSLOT_REG 0xc4
87#define DAVINCI_MCASP_TXCLKCHK_REG 0xc8
88#define DAVINCI_MCASP_XEVTCTL_REG 0xcc
89
90/* Left(even TDM Slot) Channel Status Register File */
91#define DAVINCI_MCASP_DITCSRA_REG 0x100
92/* Right(odd TDM slot) Channel Status Register File */
93#define DAVINCI_MCASP_DITCSRB_REG 0x118
94/* Left(even TDM slot) User Data Register File */
95#define DAVINCI_MCASP_DITUDRA_REG 0x130
96/* Right(odd TDM Slot) User Data Register File */
97#define DAVINCI_MCASP_DITUDRB_REG 0x148
98
99/* Serializer n Control Register */
100#define DAVINCI_MCASP_XRSRCTL_BASE_REG 0x180
101#define DAVINCI_MCASP_XRSRCTL_REG(n) (DAVINCI_MCASP_XRSRCTL_BASE_REG + \
102 (n << 2))
103
104/* Transmit Buffer for Serializer n */
105#define DAVINCI_MCASP_TXBUF_REG 0x200
106/* Receive Buffer for Serializer n */
107#define DAVINCI_MCASP_RXBUF_REG 0x280
108
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400109/* McASP FIFO Registers */
110#define DAVINCI_MCASP_WFIFOCTL (0x1010)
111#define DAVINCI_MCASP_WFIFOSTS (0x1014)
112#define DAVINCI_MCASP_RFIFOCTL (0x1018)
113#define DAVINCI_MCASP_RFIFOSTS (0x101C)
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530114#define MCASP_VER3_WFIFOCTL (0x1000)
115#define MCASP_VER3_WFIFOSTS (0x1004)
116#define MCASP_VER3_RFIFOCTL (0x1008)
117#define MCASP_VER3_RFIFOSTS (0x100C)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400118
119/*
120 * DAVINCI_MCASP_PWREMUMGT_REG - Power Down and Emulation Management
121 * Register Bits
122 */
123#define MCASP_FREE BIT(0)
124#define MCASP_SOFT BIT(1)
125
126/*
127 * DAVINCI_MCASP_PFUNC_REG - Pin Function / GPIO Enable Register Bits
128 */
129#define AXR(n) (1<<n)
130#define PFUNC_AMUTE BIT(25)
131#define ACLKX BIT(26)
132#define AHCLKX BIT(27)
133#define AFSX BIT(28)
134#define ACLKR BIT(29)
135#define AHCLKR BIT(30)
136#define AFSR BIT(31)
137
138/*
139 * DAVINCI_MCASP_PDIR_REG - Pin Direction Register Bits
140 */
141#define AXR(n) (1<<n)
142#define PDIR_AMUTE BIT(25)
143#define ACLKX BIT(26)
144#define AHCLKX BIT(27)
145#define AFSX BIT(28)
146#define ACLKR BIT(29)
147#define AHCLKR BIT(30)
148#define AFSR BIT(31)
149
150/*
151 * DAVINCI_MCASP_TXDITCTL_REG - Transmit DIT Control Register Bits
152 */
153#define DITEN BIT(0) /* Transmit DIT mode enable/disable */
154#define VA BIT(2)
155#define VB BIT(3)
156
157/*
158 * DAVINCI_MCASP_TXFMT_REG - Transmit Bitstream Format Register Bits
159 */
160#define TXROT(val) (val)
161#define TXSEL BIT(3)
162#define TXSSZ(val) (val<<4)
163#define TXPBIT(val) (val<<8)
164#define TXPAD(val) (val<<13)
165#define TXORD BIT(15)
166#define FSXDLY(val) (val<<16)
167
168/*
169 * DAVINCI_MCASP_RXFMT_REG - Receive Bitstream Format Register Bits
170 */
171#define RXROT(val) (val)
172#define RXSEL BIT(3)
173#define RXSSZ(val) (val<<4)
174#define RXPBIT(val) (val<<8)
175#define RXPAD(val) (val<<13)
176#define RXORD BIT(15)
177#define FSRDLY(val) (val<<16)
178
179/*
180 * DAVINCI_MCASP_TXFMCTL_REG - Transmit Frame Control Register Bits
181 */
182#define FSXPOL BIT(0)
183#define AFSXE BIT(1)
184#define FSXDUR BIT(4)
185#define FSXMOD(val) (val<<7)
186
187/*
188 * DAVINCI_MCASP_RXFMCTL_REG - Receive Frame Control Register Bits
189 */
190#define FSRPOL BIT(0)
191#define AFSRE BIT(1)
192#define FSRDUR BIT(4)
193#define FSRMOD(val) (val<<7)
194
195/*
196 * DAVINCI_MCASP_ACLKXCTL_REG - Transmit Clock Control Register Bits
197 */
198#define ACLKXDIV(val) (val)
199#define ACLKXE BIT(5)
200#define TX_ASYNC BIT(6)
201#define ACLKXPOL BIT(7)
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200202#define ACLKXDIV_MASK 0x1f
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400203
204/*
205 * DAVINCI_MCASP_ACLKRCTL_REG Receive Clock Control Register Bits
206 */
207#define ACLKRDIV(val) (val)
208#define ACLKRE BIT(5)
209#define RX_ASYNC BIT(6)
210#define ACLKRPOL BIT(7)
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200211#define ACLKRDIV_MASK 0x1f
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400212
213/*
214 * DAVINCI_MCASP_AHCLKXCTL_REG - High Frequency Transmit Clock Control
215 * Register Bits
216 */
217#define AHCLKXDIV(val) (val)
218#define AHCLKXPOL BIT(14)
219#define AHCLKXE BIT(15)
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200220#define AHCLKXDIV_MASK 0xfff
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400221
222/*
223 * DAVINCI_MCASP_AHCLKRCTL_REG - High Frequency Receive Clock Control
224 * Register Bits
225 */
226#define AHCLKRDIV(val) (val)
227#define AHCLKRPOL BIT(14)
228#define AHCLKRE BIT(15)
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200229#define AHCLKRDIV_MASK 0xfff
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400230
231/*
232 * DAVINCI_MCASP_XRSRCTL_BASE_REG - Serializer Control Register Bits
233 */
234#define MODE(val) (val)
235#define DISMOD (val)(val<<2)
236#define TXSTATE BIT(4)
237#define RXSTATE BIT(5)
238
239/*
240 * DAVINCI_MCASP_LBCTL_REG - Loop Back Control Register Bits
241 */
242#define LBEN BIT(0)
243#define LBORD BIT(1)
244#define LBGENMODE(val) (val<<2)
245
246/*
247 * DAVINCI_MCASP_TXTDMSLOT_REG - Transmit TDM Slot Register configuration
248 */
249#define TXTDMS(n) (1<<n)
250
251/*
252 * DAVINCI_MCASP_RXTDMSLOT_REG - Receive TDM Slot Register configuration
253 */
254#define RXTDMS(n) (1<<n)
255
256/*
257 * DAVINCI_MCASP_GBLCTL_REG - Global Control Register Bits
258 */
259#define RXCLKRST BIT(0) /* Receiver Clock Divider Reset */
260#define RXHCLKRST BIT(1) /* Receiver High Frequency Clock Divider */
261#define RXSERCLR BIT(2) /* Receiver Serializer Clear */
262#define RXSMRST BIT(3) /* Receiver State Machine Reset */
263#define RXFSRST BIT(4) /* Frame Sync Generator Reset */
264#define TXCLKRST BIT(8) /* Transmitter Clock Divider Reset */
265#define TXHCLKRST BIT(9) /* Transmitter High Frequency Clock Divider*/
266#define TXSERCLR BIT(10) /* Transmit Serializer Clear */
267#define TXSMRST BIT(11) /* Transmitter State Machine Reset */
268#define TXFSRST BIT(12) /* Frame Sync Generator Reset */
269
270/*
271 * DAVINCI_MCASP_AMUTE_REG - Mute Control Register Bits
272 */
273#define MUTENA(val) (val)
274#define MUTEINPOL BIT(2)
275#define MUTEINENA BIT(3)
276#define MUTEIN BIT(4)
277#define MUTER BIT(5)
278#define MUTEX BIT(6)
279#define MUTEFSR BIT(7)
280#define MUTEFSX BIT(8)
281#define MUTEBADCLKR BIT(9)
282#define MUTEBADCLKX BIT(10)
283#define MUTERXDMAERR BIT(11)
284#define MUTETXDMAERR BIT(12)
285
286/*
287 * DAVINCI_MCASP_REVTCTL_REG - Receiver DMA Event Control Register bits
288 */
289#define RXDATADMADIS BIT(0)
290
291/*
292 * DAVINCI_MCASP_XEVTCTL_REG - Transmitter DMA Event Control Register bits
293 */
294#define TXDATADMADIS BIT(0)
295
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400296/*
297 * DAVINCI_MCASP_W[R]FIFOCTL - Write/Read FIFO Control Register bits
298 */
299#define FIFO_ENABLE BIT(16)
300#define NUMEVT_MASK (0xFF << 8)
301#define NUMDMA_MASK (0xFF)
302
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400303#define DAVINCI_MCASP_NUM_SERIALIZER 16
304
305static inline void mcasp_set_bits(void __iomem *reg, u32 val)
306{
307 __raw_writel(__raw_readl(reg) | val, reg);
308}
309
310static inline void mcasp_clr_bits(void __iomem *reg, u32 val)
311{
312 __raw_writel((__raw_readl(reg) & ~(val)), reg);
313}
314
315static inline void mcasp_mod_bits(void __iomem *reg, u32 val, u32 mask)
316{
317 __raw_writel((__raw_readl(reg) & ~mask) | val, reg);
318}
319
320static inline void mcasp_set_reg(void __iomem *reg, u32 val)
321{
322 __raw_writel(val, reg);
323}
324
325static inline u32 mcasp_get_reg(void __iomem *reg)
326{
327 return (unsigned int)__raw_readl(reg);
328}
329
330static inline void mcasp_set_ctl_reg(void __iomem *regs, u32 val)
331{
332 int i = 0;
333
334 mcasp_set_bits(regs, val);
335
336 /* programming GBLCTL needs to read back from GBLCTL and verfiy */
337 /* loop count is to avoid the lock-up */
338 for (i = 0; i < 1000; i++) {
339 if ((mcasp_get_reg(regs) & val) == val)
340 break;
341 }
342
343 if (i == 1000 && ((mcasp_get_reg(regs) & val) != val))
344 printk(KERN_ERR "GBLCTL write error\n");
345}
346
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400347static void mcasp_start_rx(struct davinci_audio_dev *dev)
348{
349 mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXHCLKRST);
350 mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXCLKRST);
351 mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXSERCLR);
352 mcasp_set_reg(dev->base + DAVINCI_MCASP_RXBUF_REG, 0);
353
354 mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
355 mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
356 mcasp_set_reg(dev->base + DAVINCI_MCASP_RXBUF_REG, 0);
357
358 mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
359 mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
360}
361
362static void mcasp_start_tx(struct davinci_audio_dev *dev)
363{
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400364 u8 offset = 0, i;
365 u32 cnt;
366
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400367 mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
368 mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
369 mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXSERCLR);
370 mcasp_set_reg(dev->base + DAVINCI_MCASP_TXBUF_REG, 0);
371
372 mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXSMRST);
373 mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
374 mcasp_set_reg(dev->base + DAVINCI_MCASP_TXBUF_REG, 0);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400375 for (i = 0; i < dev->num_serializer; i++) {
376 if (dev->serial_dir[i] == TX_MODE) {
377 offset = i;
378 break;
379 }
380 }
381
382 /* wait for TX ready */
383 cnt = 0;
384 while (!(mcasp_get_reg(dev->base + DAVINCI_MCASP_XRSRCTL_REG(offset)) &
385 TXSTATE) && (cnt < 100000))
386 cnt++;
387
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400388 mcasp_set_reg(dev->base + DAVINCI_MCASP_TXBUF_REG, 0);
389}
390
391static void davinci_mcasp_start(struct davinci_audio_dev *dev, int stream)
392{
Chaithrika U S539d3d82009-09-23 10:12:08 -0400393 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
Vaibhav Bedia0d624272012-08-08 20:40:31 +0530394 if (dev->txnumevt) { /* enable FIFO */
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530395 switch (dev->version) {
396 case MCASP_VERSION_3:
397 mcasp_clr_bits(dev->base + MCASP_VER3_WFIFOCTL,
Vaibhav Bedia0d624272012-08-08 20:40:31 +0530398 FIFO_ENABLE);
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530399 mcasp_set_bits(dev->base + MCASP_VER3_WFIFOCTL,
Chaithrika U S539d3d82009-09-23 10:12:08 -0400400 FIFO_ENABLE);
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530401 break;
402 default:
403 mcasp_clr_bits(dev->base +
404 DAVINCI_MCASP_WFIFOCTL, FIFO_ENABLE);
405 mcasp_set_bits(dev->base +
406 DAVINCI_MCASP_WFIFOCTL, FIFO_ENABLE);
407 }
Vaibhav Bedia0d624272012-08-08 20:40:31 +0530408 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400409 mcasp_start_tx(dev);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400410 } else {
Vaibhav Bedia0d624272012-08-08 20:40:31 +0530411 if (dev->rxnumevt) { /* enable FIFO */
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530412 switch (dev->version) {
413 case MCASP_VERSION_3:
414 mcasp_clr_bits(dev->base + MCASP_VER3_RFIFOCTL,
Vaibhav Bedia0d624272012-08-08 20:40:31 +0530415 FIFO_ENABLE);
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530416 mcasp_set_bits(dev->base + MCASP_VER3_RFIFOCTL,
Chaithrika U S539d3d82009-09-23 10:12:08 -0400417 FIFO_ENABLE);
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530418 break;
419 default:
420 mcasp_clr_bits(dev->base +
421 DAVINCI_MCASP_RFIFOCTL, FIFO_ENABLE);
422 mcasp_set_bits(dev->base +
423 DAVINCI_MCASP_RFIFOCTL, FIFO_ENABLE);
424 }
Vaibhav Bedia0d624272012-08-08 20:40:31 +0530425 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400426 mcasp_start_rx(dev);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400427 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400428}
429
430static void mcasp_stop_rx(struct davinci_audio_dev *dev)
431{
432 mcasp_set_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, 0);
433 mcasp_set_reg(dev->base + DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
434}
435
436static void mcasp_stop_tx(struct davinci_audio_dev *dev)
437{
438 mcasp_set_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, 0);
439 mcasp_set_reg(dev->base + DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
440}
441
442static void davinci_mcasp_stop(struct davinci_audio_dev *dev, int stream)
443{
Chaithrika U S539d3d82009-09-23 10:12:08 -0400444 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530445 if (dev->txnumevt) { /* disable FIFO */
446 switch (dev->version) {
447 case MCASP_VERSION_3:
448 mcasp_clr_bits(dev->base + MCASP_VER3_WFIFOCTL,
Chaithrika U S539d3d82009-09-23 10:12:08 -0400449 FIFO_ENABLE);
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530450 break;
451 default:
452 mcasp_clr_bits(dev->base +
453 DAVINCI_MCASP_WFIFOCTL, FIFO_ENABLE);
454 }
455 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400456 mcasp_stop_tx(dev);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400457 } else {
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530458 if (dev->rxnumevt) { /* disable FIFO */
459 switch (dev->version) {
460 case MCASP_VERSION_3:
461 mcasp_clr_bits(dev->base + MCASP_VER3_RFIFOCTL,
Chaithrika U S539d3d82009-09-23 10:12:08 -0400462 FIFO_ENABLE);
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530463 break;
464
465 default:
466 mcasp_clr_bits(dev->base +
467 DAVINCI_MCASP_RFIFOCTL, FIFO_ENABLE);
468 }
469 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400470 mcasp_stop_rx(dev);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400471 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400472}
473
474static int davinci_mcasp_set_dai_fmt(struct snd_soc_dai *cpu_dai,
475 unsigned int fmt)
476{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000477 struct davinci_audio_dev *dev = snd_soc_dai_get_drvdata(cpu_dai);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400478 void __iomem *base = dev->base;
479
Daniel Mack5296cf22012-10-04 15:08:42 +0200480 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
481 case SND_SOC_DAIFMT_DSP_B:
482 case SND_SOC_DAIFMT_AC97:
483 mcasp_clr_bits(dev->base + DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
484 mcasp_clr_bits(dev->base + DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
485 break;
486 default:
487 /* configure a full-word SYNC pulse (LRCLK) */
488 mcasp_set_bits(dev->base + DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
489 mcasp_set_bits(dev->base + DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
490
491 /* make 1st data bit occur one ACLK cycle after the frame sync */
492 mcasp_set_bits(dev->base + DAVINCI_MCASP_TXFMT_REG, FSXDLY(1));
493 mcasp_set_bits(dev->base + DAVINCI_MCASP_RXFMT_REG, FSRDLY(1));
494 break;
495 }
496
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400497 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
498 case SND_SOC_DAIFMT_CBS_CFS:
499 /* codec is clock and frame slave */
500 mcasp_set_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
501 mcasp_set_bits(base + DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
502
503 mcasp_set_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
504 mcasp_set_bits(base + DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
505
Marek Belisko81ee6832013-04-26 14:38:11 +0200506 mcasp_set_bits(base + DAVINCI_MCASP_PDIR_REG,
507 ACLKX | ACLKR);
508 mcasp_set_bits(base + DAVINCI_MCASP_PDIR_REG,
509 AFSX | AFSR);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400510 break;
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400511 case SND_SOC_DAIFMT_CBM_CFS:
512 /* codec is clock master and frame slave */
Ben Gardinera90f5492011-04-21 14:19:03 -0400513 mcasp_clr_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400514 mcasp_set_bits(base + DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
515
Ben Gardinera90f5492011-04-21 14:19:03 -0400516 mcasp_clr_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400517 mcasp_set_bits(base + DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
518
Ben Gardinerdb92f432011-04-21 14:19:04 -0400519 mcasp_clr_bits(base + DAVINCI_MCASP_PDIR_REG,
520 ACLKX | ACLKR);
Ben Gardiner9595c8f2011-04-21 14:19:02 -0400521 mcasp_set_bits(base + DAVINCI_MCASP_PDIR_REG,
Ben Gardinerdb92f432011-04-21 14:19:04 -0400522 AFSX | AFSR);
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400523 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400524 case SND_SOC_DAIFMT_CBM_CFM:
525 /* codec is clock and frame master */
526 mcasp_clr_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
527 mcasp_clr_bits(base + DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
528
529 mcasp_clr_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
530 mcasp_clr_bits(base + DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
531
Ben Gardiner9595c8f2011-04-21 14:19:02 -0400532 mcasp_clr_bits(base + DAVINCI_MCASP_PDIR_REG,
533 ACLKX | AHCLKX | AFSX | ACLKR | AHCLKR | AFSR);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400534 break;
535
536 default:
537 return -EINVAL;
538 }
539
540 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
541 case SND_SOC_DAIFMT_IB_NF:
542 mcasp_clr_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
543 mcasp_clr_bits(base + DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
544
545 mcasp_set_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
546 mcasp_clr_bits(base + DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
547 break;
548
549 case SND_SOC_DAIFMT_NB_IF:
550 mcasp_set_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
551 mcasp_set_bits(base + DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
552
553 mcasp_clr_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
554 mcasp_set_bits(base + DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
555 break;
556
557 case SND_SOC_DAIFMT_IB_IF:
558 mcasp_clr_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
559 mcasp_set_bits(base + DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
560
561 mcasp_set_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
562 mcasp_set_bits(base + DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
563 break;
564
565 case SND_SOC_DAIFMT_NB_NF:
566 mcasp_set_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
567 mcasp_clr_bits(base + DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
568
Marek Beliskodf4a4ee2013-05-03 07:37:36 +0200569 mcasp_set_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400570 mcasp_clr_bits(base + DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
571 break;
572
573 default:
574 return -EINVAL;
575 }
576
577 return 0;
578}
579
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200580static int davinci_mcasp_set_clkdiv(struct snd_soc_dai *dai, int div_id, int div)
581{
582 struct davinci_audio_dev *dev = snd_soc_dai_get_drvdata(dai);
583
584 switch (div_id) {
585 case 0: /* MCLK divider */
586 mcasp_mod_bits(dev->base + DAVINCI_MCASP_AHCLKXCTL_REG,
587 AHCLKXDIV(div - 1), AHCLKXDIV_MASK);
588 mcasp_mod_bits(dev->base + DAVINCI_MCASP_AHCLKRCTL_REG,
589 AHCLKRDIV(div - 1), AHCLKRDIV_MASK);
590 break;
591
592 case 1: /* BCLK divider */
593 mcasp_mod_bits(dev->base + DAVINCI_MCASP_ACLKXCTL_REG,
594 ACLKXDIV(div - 1), ACLKXDIV_MASK);
595 mcasp_mod_bits(dev->base + DAVINCI_MCASP_ACLKRCTL_REG,
596 ACLKRDIV(div - 1), ACLKRDIV_MASK);
597 break;
598
Daniel Mack1b3bc062012-12-05 18:20:38 +0100599 case 2: /* BCLK/LRCLK ratio */
600 dev->bclk_lrclk_ratio = div;
601 break;
602
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200603 default:
604 return -EINVAL;
605 }
606
607 return 0;
608}
609
Daniel Mack5b66aa22012-10-04 15:08:41 +0200610static int davinci_mcasp_set_sysclk(struct snd_soc_dai *dai, int clk_id,
611 unsigned int freq, int dir)
612{
613 struct davinci_audio_dev *dev = snd_soc_dai_get_drvdata(dai);
614
615 if (dir == SND_SOC_CLOCK_OUT) {
616 mcasp_set_bits(dev->base + DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
617 mcasp_set_bits(dev->base + DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
618 mcasp_set_bits(dev->base + DAVINCI_MCASP_PDIR_REG, AHCLKX);
619 } else {
620 mcasp_clr_bits(dev->base + DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
621 mcasp_clr_bits(dev->base + DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
622 mcasp_clr_bits(dev->base + DAVINCI_MCASP_PDIR_REG, AHCLKX);
623 }
624
625 return 0;
626}
627
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400628static int davinci_config_channel_size(struct davinci_audio_dev *dev,
Daniel Mackba764b32012-12-05 18:20:37 +0100629 int word_length)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400630{
Daniel Mackba764b32012-12-05 18:20:37 +0100631 u32 fmt;
Michal Bachratydde109f2013-01-18 10:17:00 +0100632 u32 rotate = (word_length / 4) & 0x7;
Daniel Mackba764b32012-12-05 18:20:37 +0100633 u32 mask = (1ULL << word_length) - 1;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400634
Daniel Mack1b3bc062012-12-05 18:20:38 +0100635 /*
636 * if s BCLK-to-LRCLK ratio has been configured via the set_clkdiv()
637 * callback, take it into account here. That allows us to for example
638 * send 32 bits per channel to the codec, while only 16 of them carry
639 * audio payload.
640 * The clock ratio is given for a full period of data (both left and
641 * right channels), so it has to be divided by 2.
642 */
643 if (dev->bclk_lrclk_ratio)
644 word_length = dev->bclk_lrclk_ratio / 2;
645
Daniel Mackba764b32012-12-05 18:20:37 +0100646 /* mapping of the XSSZ bit-field as described in the datasheet */
647 fmt = (word_length >> 1) - 1;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400648
649 mcasp_mod_bits(dev->base + DAVINCI_MCASP_RXFMT_REG,
650 RXSSZ(fmt), RXSSZ(0x0F));
651 mcasp_mod_bits(dev->base + DAVINCI_MCASP_TXFMT_REG,
652 TXSSZ(fmt), TXSSZ(0x0F));
Chaithrika U S0c31cf32009-09-15 18:13:29 -0400653 mcasp_mod_bits(dev->base + DAVINCI_MCASP_TXFMT_REG, TXROT(rotate),
654 TXROT(7));
655 mcasp_mod_bits(dev->base + DAVINCI_MCASP_RXFMT_REG, RXROT(rotate),
656 RXROT(7));
657 mcasp_set_reg(dev->base + DAVINCI_MCASP_TXMASK_REG, mask);
658 mcasp_set_reg(dev->base + DAVINCI_MCASP_RXMASK_REG, mask);
659
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400660 return 0;
661}
662
663static void davinci_hw_common_param(struct davinci_audio_dev *dev, int stream)
664{
665 int i;
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400666 u8 tx_ser = 0;
667 u8 rx_ser = 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400668
669 /* Default configuration */
670 mcasp_set_bits(dev->base + DAVINCI_MCASP_PWREMUMGT_REG, MCASP_SOFT);
671
672 /* All PINS as McASP */
673 mcasp_set_reg(dev->base + DAVINCI_MCASP_PFUNC_REG, 0x00000000);
674
675 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
676 mcasp_set_reg(dev->base + DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
677 mcasp_clr_bits(dev->base + DAVINCI_MCASP_XEVTCTL_REG,
678 TXDATADMADIS);
679 } else {
680 mcasp_set_reg(dev->base + DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
681 mcasp_clr_bits(dev->base + DAVINCI_MCASP_REVTCTL_REG,
682 RXDATADMADIS);
683 }
684
685 for (i = 0; i < dev->num_serializer; i++) {
686 mcasp_set_bits(dev->base + DAVINCI_MCASP_XRSRCTL_REG(i),
687 dev->serial_dir[i]);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400688 if (dev->serial_dir[i] == TX_MODE) {
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400689 mcasp_set_bits(dev->base + DAVINCI_MCASP_PDIR_REG,
690 AXR(i));
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400691 tx_ser++;
692 } else if (dev->serial_dir[i] == RX_MODE) {
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400693 mcasp_clr_bits(dev->base + DAVINCI_MCASP_PDIR_REG,
694 AXR(i));
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400695 rx_ser++;
696 }
697 }
698
699 if (dev->txnumevt && stream == SNDRV_PCM_STREAM_PLAYBACK) {
700 if (dev->txnumevt * tx_ser > 64)
701 dev->txnumevt = 1;
702
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530703 switch (dev->version) {
704 case MCASP_VERSION_3:
705 mcasp_mod_bits(dev->base + MCASP_VER3_WFIFOCTL, tx_ser,
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400706 NUMDMA_MASK);
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530707 mcasp_mod_bits(dev->base + MCASP_VER3_WFIFOCTL,
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400708 ((dev->txnumevt * tx_ser) << 8), NUMEVT_MASK);
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530709 break;
710 default:
711 mcasp_mod_bits(dev->base + DAVINCI_MCASP_WFIFOCTL,
712 tx_ser, NUMDMA_MASK);
713 mcasp_mod_bits(dev->base + DAVINCI_MCASP_WFIFOCTL,
714 ((dev->txnumevt * tx_ser) << 8), NUMEVT_MASK);
715 }
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400716 }
717
718 if (dev->rxnumevt && stream == SNDRV_PCM_STREAM_CAPTURE) {
719 if (dev->rxnumevt * rx_ser > 64)
720 dev->rxnumevt = 1;
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530721 switch (dev->version) {
722 case MCASP_VERSION_3:
723 mcasp_mod_bits(dev->base + MCASP_VER3_RFIFOCTL, rx_ser,
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400724 NUMDMA_MASK);
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530725 mcasp_mod_bits(dev->base + MCASP_VER3_RFIFOCTL,
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400726 ((dev->rxnumevt * rx_ser) << 8), NUMEVT_MASK);
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530727 break;
728 default:
729 mcasp_mod_bits(dev->base + DAVINCI_MCASP_RFIFOCTL,
730 rx_ser, NUMDMA_MASK);
731 mcasp_mod_bits(dev->base + DAVINCI_MCASP_RFIFOCTL,
732 ((dev->rxnumevt * rx_ser) << 8), NUMEVT_MASK);
733 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400734 }
735}
736
737static void davinci_hw_param(struct davinci_audio_dev *dev, int stream)
738{
739 int i, active_slots;
740 u32 mask = 0;
741
742 active_slots = (dev->tdm_slots > 31) ? 32 : dev->tdm_slots;
743 for (i = 0; i < active_slots; i++)
744 mask |= (1 << i);
745
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400746 mcasp_clr_bits(dev->base + DAVINCI_MCASP_ACLKXCTL_REG, TX_ASYNC);
747
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400748 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
749 /* bit stream is MSB first with no delay */
750 /* DSP_B mode */
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400751 mcasp_set_reg(dev->base + DAVINCI_MCASP_TXTDM_REG, mask);
752 mcasp_set_bits(dev->base + DAVINCI_MCASP_TXFMT_REG, TXORD);
753
Ben Gardiner049cfaa2011-04-21 14:19:01 -0400754 if ((dev->tdm_slots >= 2) && (dev->tdm_slots <= 32))
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400755 mcasp_mod_bits(dev->base + DAVINCI_MCASP_TXFMCTL_REG,
756 FSXMOD(dev->tdm_slots), FSXMOD(0x1FF));
757 else
758 printk(KERN_ERR "playback tdm slot %d not supported\n",
759 dev->tdm_slots);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400760 } else {
761 /* bit stream is MSB first with no delay */
762 /* DSP_B mode */
763 mcasp_set_bits(dev->base + DAVINCI_MCASP_RXFMT_REG, RXORD);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400764 mcasp_set_reg(dev->base + DAVINCI_MCASP_RXTDM_REG, mask);
765
Ben Gardiner049cfaa2011-04-21 14:19:01 -0400766 if ((dev->tdm_slots >= 2) && (dev->tdm_slots <= 32))
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400767 mcasp_mod_bits(dev->base + DAVINCI_MCASP_RXFMCTL_REG,
768 FSRMOD(dev->tdm_slots), FSRMOD(0x1FF));
769 else
770 printk(KERN_ERR "capture tdm slot %d not supported\n",
771 dev->tdm_slots);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400772 }
773}
774
775/* S/PDIF */
776static void davinci_hw_dit_param(struct davinci_audio_dev *dev)
777{
778 /* Set the PDIR for Serialiser as output */
779 mcasp_set_bits(dev->base + DAVINCI_MCASP_PDIR_REG, AFSX);
780
781 /* TXMASK for 24 bits */
782 mcasp_set_reg(dev->base + DAVINCI_MCASP_TXMASK_REG, 0x00FFFFFF);
783
784 /* Set the TX format : 24 bit right rotation, 32 bit slot, Pad 0
785 and LSB first */
786 mcasp_set_bits(dev->base + DAVINCI_MCASP_TXFMT_REG,
787 TXROT(6) | TXSSZ(15));
788
789 /* Set TX frame synch : DIT Mode, 1 bit width, internal, rising edge */
790 mcasp_set_reg(dev->base + DAVINCI_MCASP_TXFMCTL_REG,
791 AFSXE | FSXMOD(0x180));
792
793 /* Set the TX tdm : for all the slots */
794 mcasp_set_reg(dev->base + DAVINCI_MCASP_TXTDM_REG, 0xFFFFFFFF);
795
796 /* Set the TX clock controls : div = 1 and internal */
797 mcasp_set_bits(dev->base + DAVINCI_MCASP_ACLKXCTL_REG,
798 ACLKXE | TX_ASYNC);
799
800 mcasp_clr_bits(dev->base + DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
801
802 /* Only 44100 and 48000 are valid, both have the same setting */
803 mcasp_set_bits(dev->base + DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXDIV(3));
804
805 /* Enable the DIT */
806 mcasp_set_bits(dev->base + DAVINCI_MCASP_TXDITCTL_REG, DITEN);
807}
808
809static int davinci_mcasp_hw_params(struct snd_pcm_substream *substream,
810 struct snd_pcm_hw_params *params,
811 struct snd_soc_dai *cpu_dai)
812{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000813 struct davinci_audio_dev *dev = snd_soc_dai_get_drvdata(cpu_dai);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400814 struct davinci_pcm_dma_params *dma_params =
Troy Kisky92e2a6f2009-09-11 14:29:03 -0700815 &dev->dma_params[substream->stream];
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400816 int word_length;
Chaithrika U S4fa9c1a2009-09-30 17:32:27 -0400817 u8 fifo_level;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400818
819 davinci_hw_common_param(dev, substream->stream);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400820 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
Chaithrika U S4fa9c1a2009-09-30 17:32:27 -0400821 fifo_level = dev->txnumevt;
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400822 else
Chaithrika U S4fa9c1a2009-09-30 17:32:27 -0400823 fifo_level = dev->rxnumevt;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400824
825 if (dev->op_mode == DAVINCI_MCASP_DIT_MODE)
826 davinci_hw_dit_param(dev);
827 else
828 davinci_hw_param(dev, substream->stream);
829
830 switch (params_format(params)) {
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400831 case SNDRV_PCM_FORMAT_U8:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400832 case SNDRV_PCM_FORMAT_S8:
833 dma_params->data_type = 1;
Daniel Mackba764b32012-12-05 18:20:37 +0100834 word_length = 8;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400835 break;
836
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400837 case SNDRV_PCM_FORMAT_U16_LE:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400838 case SNDRV_PCM_FORMAT_S16_LE:
839 dma_params->data_type = 2;
Daniel Mackba764b32012-12-05 18:20:37 +0100840 word_length = 16;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400841 break;
842
Daniel Mack21eb24d2012-10-09 09:35:16 +0200843 case SNDRV_PCM_FORMAT_U24_3LE:
844 case SNDRV_PCM_FORMAT_S24_3LE:
Daniel Mack21eb24d2012-10-09 09:35:16 +0200845 dma_params->data_type = 3;
Daniel Mackba764b32012-12-05 18:20:37 +0100846 word_length = 24;
Daniel Mack21eb24d2012-10-09 09:35:16 +0200847 break;
848
Daniel Mack6b7fa012012-10-09 11:56:40 +0200849 case SNDRV_PCM_FORMAT_U24_LE:
850 case SNDRV_PCM_FORMAT_S24_LE:
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400851 case SNDRV_PCM_FORMAT_U32_LE:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400852 case SNDRV_PCM_FORMAT_S32_LE:
853 dma_params->data_type = 4;
Daniel Mackba764b32012-12-05 18:20:37 +0100854 word_length = 32;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400855 break;
856
857 default:
858 printk(KERN_WARNING "davinci-mcasp: unsupported PCM format");
859 return -EINVAL;
860 }
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400861
Chaithrika U S4fa9c1a2009-09-30 17:32:27 -0400862 if (dev->version == MCASP_VERSION_2 && !fifo_level)
863 dma_params->acnt = 4;
864 else
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400865 dma_params->acnt = dma_params->data_type;
866
Chaithrika U S4fa9c1a2009-09-30 17:32:27 -0400867 dma_params->fifo_level = fifo_level;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400868 davinci_config_channel_size(dev, word_length);
869
870 return 0;
871}
872
873static int davinci_mcasp_trigger(struct snd_pcm_substream *substream,
874 int cmd, struct snd_soc_dai *cpu_dai)
875{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000876 struct davinci_audio_dev *dev = snd_soc_dai_get_drvdata(cpu_dai);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400877 int ret = 0;
878
879 switch (cmd) {
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400880 case SNDRV_PCM_TRIGGER_RESUME:
Chaithrika U Se473b842010-01-20 17:06:33 +0530881 case SNDRV_PCM_TRIGGER_START:
882 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
Hebbar, Gururaja10884342012-08-08 20:40:32 +0530883 ret = pm_runtime_get_sync(dev->dev);
884 if (IS_ERR_VALUE(ret))
885 dev_err(dev->dev, "pm_runtime_get_sync() failed\n");
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400886 davinci_mcasp_start(dev, substream->stream);
887 break;
888
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400889 case SNDRV_PCM_TRIGGER_SUSPEND:
Chaithrika U Sa47979b2009-12-03 18:56:56 +0530890 davinci_mcasp_stop(dev, substream->stream);
Hebbar, Gururaja10884342012-08-08 20:40:32 +0530891 ret = pm_runtime_put_sync(dev->dev);
892 if (IS_ERR_VALUE(ret))
893 dev_err(dev->dev, "pm_runtime_put_sync() failed\n");
Chaithrika U Sa47979b2009-12-03 18:56:56 +0530894 break;
895
896 case SNDRV_PCM_TRIGGER_STOP:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400897 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
898 davinci_mcasp_stop(dev, substream->stream);
899 break;
900
901 default:
902 ret = -EINVAL;
903 }
904
905 return ret;
906}
907
Chris Paulson-Ellisbedad0c2010-11-16 12:27:09 +0000908static int davinci_mcasp_startup(struct snd_pcm_substream *substream,
909 struct snd_soc_dai *dai)
910{
911 struct davinci_audio_dev *dev = snd_soc_dai_get_drvdata(dai);
912
913 snd_soc_dai_set_dma_data(dai, substream, dev->dma_params);
914 return 0;
915}
916
Lars-Peter Clausen85e76522011-11-23 11:40:40 +0100917static const struct snd_soc_dai_ops davinci_mcasp_dai_ops = {
Chris Paulson-Ellisbedad0c2010-11-16 12:27:09 +0000918 .startup = davinci_mcasp_startup,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400919 .trigger = davinci_mcasp_trigger,
920 .hw_params = davinci_mcasp_hw_params,
921 .set_fmt = davinci_mcasp_set_dai_fmt,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200922 .set_clkdiv = davinci_mcasp_set_clkdiv,
Daniel Mack5b66aa22012-10-04 15:08:41 +0200923 .set_sysclk = davinci_mcasp_set_sysclk,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400924};
925
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400926#define DAVINCI_MCASP_PCM_FMTS (SNDRV_PCM_FMTBIT_S8 | \
927 SNDRV_PCM_FMTBIT_U8 | \
928 SNDRV_PCM_FMTBIT_S16_LE | \
929 SNDRV_PCM_FMTBIT_U16_LE | \
Daniel Mack21eb24d2012-10-09 09:35:16 +0200930 SNDRV_PCM_FMTBIT_S24_LE | \
931 SNDRV_PCM_FMTBIT_U24_LE | \
932 SNDRV_PCM_FMTBIT_S24_3LE | \
933 SNDRV_PCM_FMTBIT_U24_3LE | \
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400934 SNDRV_PCM_FMTBIT_S32_LE | \
935 SNDRV_PCM_FMTBIT_U32_LE)
936
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000937static struct snd_soc_dai_driver davinci_mcasp_dai[] = {
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400938 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000939 .name = "davinci-mcasp.0",
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400940 .playback = {
941 .channels_min = 2,
942 .channels_max = 2,
943 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400944 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400945 },
946 .capture = {
947 .channels_min = 2,
948 .channels_max = 2,
949 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400950 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400951 },
952 .ops = &davinci_mcasp_dai_ops,
953
954 },
955 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000956 "davinci-mcasp.1",
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400957 .playback = {
958 .channels_min = 1,
959 .channels_max = 384,
960 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400961 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400962 },
963 .ops = &davinci_mcasp_dai_ops,
964 },
965
966};
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400967
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530968static const struct of_device_id mcasp_dt_ids[] = {
969 {
970 .compatible = "ti,dm646x-mcasp-audio",
971 .data = (void *)MCASP_VERSION_1,
972 },
973 {
974 .compatible = "ti,da830-mcasp-audio",
975 .data = (void *)MCASP_VERSION_2,
976 },
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530977 {
978 .compatible = "ti,omap2-mcasp-audio",
979 .data = (void *)MCASP_VERSION_3,
980 },
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530981 { /* sentinel */ }
982};
983MODULE_DEVICE_TABLE(of, mcasp_dt_ids);
984
985static struct snd_platform_data *davinci_mcasp_set_pdata_from_of(
986 struct platform_device *pdev)
987{
988 struct device_node *np = pdev->dev.of_node;
989 struct snd_platform_data *pdata = NULL;
990 const struct of_device_id *match =
991 of_match_device(of_match_ptr(mcasp_dt_ids), &pdev->dev);
992
993 const u32 *of_serial_dir32;
994 u8 *of_serial_dir;
995 u32 val;
996 int i, ret = 0;
997
998 if (pdev->dev.platform_data) {
999 pdata = pdev->dev.platform_data;
1000 return pdata;
1001 } else if (match) {
1002 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
1003 if (!pdata) {
1004 ret = -ENOMEM;
1005 goto nodata;
1006 }
1007 } else {
1008 /* control shouldn't reach here. something is wrong */
1009 ret = -EINVAL;
1010 goto nodata;
1011 }
1012
1013 if (match->data)
1014 pdata->version = (u8)((int)match->data);
1015
1016 ret = of_property_read_u32(np, "op-mode", &val);
1017 if (ret >= 0)
1018 pdata->op_mode = val;
1019
1020 ret = of_property_read_u32(np, "tdm-slots", &val);
1021 if (ret >= 0)
1022 pdata->tdm_slots = val;
1023
1024 ret = of_property_read_u32(np, "num-serializer", &val);
1025 if (ret >= 0)
1026 pdata->num_serializer = val;
1027
1028 of_serial_dir32 = of_get_property(np, "serial-dir", &val);
1029 val /= sizeof(u32);
1030 if (val != pdata->num_serializer) {
1031 dev_err(&pdev->dev,
1032 "num-serializer(%d) != serial-dir size(%d)\n",
1033 pdata->num_serializer, val);
1034 ret = -EINVAL;
1035 goto nodata;
1036 }
1037
1038 if (of_serial_dir32) {
1039 of_serial_dir = devm_kzalloc(&pdev->dev,
1040 (sizeof(*of_serial_dir) * val),
1041 GFP_KERNEL);
1042 if (!of_serial_dir) {
1043 ret = -ENOMEM;
1044 goto nodata;
1045 }
1046
1047 for (i = 0; i < pdata->num_serializer; i++)
1048 of_serial_dir[i] = be32_to_cpup(&of_serial_dir32[i]);
1049
1050 pdata->serial_dir = of_serial_dir;
1051 }
1052
1053 ret = of_property_read_u32(np, "tx-num-evt", &val);
1054 if (ret >= 0)
1055 pdata->txnumevt = val;
1056
1057 ret = of_property_read_u32(np, "rx-num-evt", &val);
1058 if (ret >= 0)
1059 pdata->rxnumevt = val;
1060
1061 ret = of_property_read_u32(np, "sram-size-playback", &val);
1062 if (ret >= 0)
1063 pdata->sram_size_playback = val;
1064
1065 ret = of_property_read_u32(np, "sram-size-capture", &val);
1066 if (ret >= 0)
1067 pdata->sram_size_capture = val;
1068
1069 return pdata;
1070
1071nodata:
1072 if (ret < 0) {
1073 dev_err(&pdev->dev, "Error populating platform data, err %d\n",
1074 ret);
1075 pdata = NULL;
1076 }
1077 return pdata;
1078}
1079
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001080static int davinci_mcasp_probe(struct platform_device *pdev)
1081{
1082 struct davinci_pcm_dma_params *dma_data;
1083 struct resource *mem, *ioarea, *res;
1084 struct snd_platform_data *pdata;
1085 struct davinci_audio_dev *dev;
Julia Lawall96d31e22011-12-29 17:51:21 +01001086 int ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001087
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301088 if (!pdev->dev.platform_data && !pdev->dev.of_node) {
1089 dev_err(&pdev->dev, "No platform data supplied\n");
1090 return -EINVAL;
1091 }
1092
Julia Lawall96d31e22011-12-29 17:51:21 +01001093 dev = devm_kzalloc(&pdev->dev, sizeof(struct davinci_audio_dev),
1094 GFP_KERNEL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001095 if (!dev)
1096 return -ENOMEM;
1097
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301098 pdata = davinci_mcasp_set_pdata_from_of(pdev);
1099 if (!pdata) {
1100 dev_err(&pdev->dev, "no platform data\n");
1101 return -EINVAL;
1102 }
1103
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001104 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1105 if (!mem) {
1106 dev_err(&pdev->dev, "no mem resource?\n");
Julia Lawall96d31e22011-12-29 17:51:21 +01001107 return -ENODEV;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001108 }
1109
Julia Lawall96d31e22011-12-29 17:51:21 +01001110 ioarea = devm_request_mem_region(&pdev->dev, mem->start,
Vaibhav Bediad852f4462011-02-09 18:39:52 +05301111 resource_size(mem), pdev->name);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001112 if (!ioarea) {
1113 dev_err(&pdev->dev, "Audio region already claimed\n");
Julia Lawall96d31e22011-12-29 17:51:21 +01001114 return -EBUSY;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001115 }
1116
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301117 pm_runtime_enable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001118
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301119 ret = pm_runtime_get_sync(&pdev->dev);
1120 if (IS_ERR_VALUE(ret)) {
1121 dev_err(&pdev->dev, "pm_runtime_get_sync() failed\n");
1122 return ret;
1123 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001124
Julia Lawall96d31e22011-12-29 17:51:21 +01001125 dev->base = devm_ioremap(&pdev->dev, mem->start, resource_size(mem));
Vaibhav Bedia4f82f022011-02-09 18:39:54 +05301126 if (!dev->base) {
1127 dev_err(&pdev->dev, "ioremap failed\n");
1128 ret = -ENOMEM;
1129 goto err_release_clk;
1130 }
1131
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001132 dev->op_mode = pdata->op_mode;
1133 dev->tdm_slots = pdata->tdm_slots;
1134 dev->num_serializer = pdata->num_serializer;
1135 dev->serial_dir = pdata->serial_dir;
Chaithrika U S6a99fb52009-08-11 16:58:52 -04001136 dev->version = pdata->version;
1137 dev->txnumevt = pdata->txnumevt;
1138 dev->rxnumevt = pdata->rxnumevt;
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301139 dev->dev = &pdev->dev;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001140
Troy Kisky92e2a6f2009-09-11 14:29:03 -07001141 dma_data = &dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK];
Sekhar Nori48519f02010-07-19 12:31:16 +05301142 dma_data->asp_chan_q = pdata->asp_chan_q;
1143 dma_data->ram_chan_q = pdata->ram_chan_q;
Matt Porterb8ec56d2012-10-17 16:08:03 +02001144 dma_data->sram_pool = pdata->sram_pool;
Ben Gardinera0c83262011-05-18 09:27:45 -04001145 dma_data->sram_size = pdata->sram_size_playback;
Troy Kisky92e2a6f2009-09-11 14:29:03 -07001146 dma_data->dma_addr = (dma_addr_t) (pdata->tx_dma_offset +
Vaibhav Bedia4f82f022011-02-09 18:39:54 +05301147 mem->start);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001148
1149 /* first TX, then RX */
1150 res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
1151 if (!res) {
1152 dev_err(&pdev->dev, "no DMA resource\n");
Julia Lawall02ffc5f2010-10-18 16:11:13 +02001153 ret = -ENODEV;
Julia Lawall96d31e22011-12-29 17:51:21 +01001154 goto err_release_clk;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001155 }
1156
Troy Kisky92e2a6f2009-09-11 14:29:03 -07001157 dma_data->channel = res->start;
1158
1159 dma_data = &dev->dma_params[SNDRV_PCM_STREAM_CAPTURE];
Sekhar Nori48519f02010-07-19 12:31:16 +05301160 dma_data->asp_chan_q = pdata->asp_chan_q;
1161 dma_data->ram_chan_q = pdata->ram_chan_q;
Matt Porterb8ec56d2012-10-17 16:08:03 +02001162 dma_data->sram_pool = pdata->sram_pool;
Ben Gardinera0c83262011-05-18 09:27:45 -04001163 dma_data->sram_size = pdata->sram_size_capture;
Troy Kisky92e2a6f2009-09-11 14:29:03 -07001164 dma_data->dma_addr = (dma_addr_t)(pdata->rx_dma_offset +
Vaibhav Bedia4f82f022011-02-09 18:39:54 +05301165 mem->start);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001166
1167 res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
1168 if (!res) {
1169 dev_err(&pdev->dev, "no DMA resource\n");
Julia Lawall02ffc5f2010-10-18 16:11:13 +02001170 ret = -ENODEV;
Julia Lawall96d31e22011-12-29 17:51:21 +01001171 goto err_release_clk;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001172 }
1173
Troy Kisky92e2a6f2009-09-11 14:29:03 -07001174 dma_data->channel = res->start;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001175 dev_set_drvdata(&pdev->dev, dev);
1176 ret = snd_soc_register_dai(&pdev->dev, &davinci_mcasp_dai[pdata->op_mode]);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001177
1178 if (ret != 0)
Julia Lawall96d31e22011-12-29 17:51:21 +01001179 goto err_release_clk;
Hebbar, Gururajaf08095a2012-08-27 18:56:39 +05301180
1181 ret = davinci_soc_platform_register(&pdev->dev);
1182 if (ret) {
1183 dev_err(&pdev->dev, "register PCM failed: %d\n", ret);
1184 goto err_unregister_dai;
1185 }
1186
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001187 return 0;
1188
Hebbar, Gururajaf08095a2012-08-27 18:56:39 +05301189err_unregister_dai:
1190 snd_soc_unregister_dai(&pdev->dev);
Vaibhav Bediaeef6d7b2011-02-09 18:39:53 +05301191err_release_clk:
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301192 pm_runtime_put_sync(&pdev->dev);
1193 pm_runtime_disable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001194 return ret;
1195}
1196
1197static int davinci_mcasp_remove(struct platform_device *pdev)
1198{
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001199
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001200 snd_soc_unregister_dai(&pdev->dev);
Hebbar, Gururajaf08095a2012-08-27 18:56:39 +05301201 davinci_soc_platform_unregister(&pdev->dev);
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301202
1203 pm_runtime_put_sync(&pdev->dev);
1204 pm_runtime_disable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001205
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001206 return 0;
1207}
1208
1209static struct platform_driver davinci_mcasp_driver = {
1210 .probe = davinci_mcasp_probe,
1211 .remove = davinci_mcasp_remove,
1212 .driver = {
1213 .name = "davinci-mcasp",
1214 .owner = THIS_MODULE,
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301215 .of_match_table = of_match_ptr(mcasp_dt_ids),
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001216 },
1217};
1218
Axel Linf9b8a512011-11-25 10:09:27 +08001219module_platform_driver(davinci_mcasp_driver);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001220
1221MODULE_AUTHOR("Steve Chen");
1222MODULE_DESCRIPTION("TI DAVINCI McASP SoC Interface");
1223MODULE_LICENSE("GPL");
1224