blob: 2d9ffab16ffeb9b3f4dd3640cfbb75ab92326770 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * Driver for AMBA serial ports
3 *
4 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
5 *
6 * Copyright 1999 ARM Limited
7 * Copyright (C) 2000 Deep Blue Solutions Ltd.
Russell King68b65f72010-12-22 17:24:39 +00008 * Copyright (C) 2010 ST-Ericsson SA
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License, or
13 * (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
23 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070024 * This is a generic driver for ARM AMBA-type serial ports. They
25 * have a lot of 16550-like features, but are not register compatible.
26 * Note that although they do have CTS, DCD and DSR inputs, they do
27 * not have an RI input, nor do they have DTR or RTS outputs. If
28 * required, these have to be supplied via some other means (eg, GPIO)
29 * and hooked into this driver.
30 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070031
Chanho Mincb06ff12013-03-27 18:38:11 +090032
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#if defined(CONFIG_SERIAL_AMBA_PL011_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
34#define SUPPORT_SYSRQ
35#endif
36
37#include <linux/module.h>
38#include <linux/ioport.h>
39#include <linux/init.h>
40#include <linux/console.h>
41#include <linux/sysrq.h>
42#include <linux/device.h>
43#include <linux/tty.h>
44#include <linux/tty_flip.h>
45#include <linux/serial_core.h>
46#include <linux/serial.h>
Russell Kinga62c80e2006-01-07 13:52:45 +000047#include <linux/amba/bus.h>
48#include <linux/amba/serial.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000049#include <linux/clk.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090050#include <linux/slab.h>
Russell King68b65f72010-12-22 17:24:39 +000051#include <linux/dmaengine.h>
52#include <linux/dma-mapping.h>
53#include <linux/scatterlist.h>
Shreshtha Kumar Sahuc16d51a2011-06-13 10:11:33 +020054#include <linux/delay.h>
Viresh Kumar258aea72012-02-01 16:12:19 +053055#include <linux/types.h>
Matthew Leach32614aa2012-08-28 16:41:28 +010056#include <linux/of.h>
57#include <linux/of_device.h>
Shawn Guo258e0552012-05-06 22:53:35 +080058#include <linux/pinctrl/consumer.h>
Alessandro Rubinicb707062012-06-24 12:46:37 +010059#include <linux/sizes.h>
Linus Walleijde609582012-10-15 13:36:01 +020060#include <linux/io.h>
Graeme Gregory3db9ab02015-05-21 17:26:24 +010061#include <linux/acpi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070062
Russell King9f25bc52015-11-03 14:51:13 +000063#include "amba-pl011.h"
64
Linus Torvalds1da177e2005-04-16 15:20:36 -070065#define UART_NR 14
66
67#define SERIAL_AMBA_MAJOR 204
68#define SERIAL_AMBA_MINOR 64
69#define SERIAL_AMBA_NR UART_NR
70
71#define AMBA_ISR_PASS_LIMIT 256
72
Russell Kingb63d4f02005-11-19 11:10:35 +000073#define UART_DR_ERROR (UART011_DR_OE|UART011_DR_BE|UART011_DR_PE|UART011_DR_FE)
74#define UART_DUMMY_DR_RX (1 << 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -070075
Russell Kingdebb7f62015-11-16 17:40:26 +000076static u16 pl011_std_offsets[REG_ARRAY_SIZE] = {
77 [REG_DR] = UART01x_DR,
Russell Kingdebb7f62015-11-16 17:40:26 +000078 [REG_FR] = UART01x_FR,
Russell Kinge4df9a82015-11-16 17:40:41 +000079 [REG_LCRH_RX] = UART011_LCRH,
80 [REG_LCRH_TX] = UART011_LCRH,
Russell Kingdebb7f62015-11-16 17:40:26 +000081 [REG_IBRD] = UART011_IBRD,
82 [REG_FBRD] = UART011_FBRD,
Russell Kingdebb7f62015-11-16 17:40:26 +000083 [REG_CR] = UART011_CR,
84 [REG_IFLS] = UART011_IFLS,
85 [REG_IMSC] = UART011_IMSC,
86 [REG_RIS] = UART011_RIS,
87 [REG_MIS] = UART011_MIS,
88 [REG_ICR] = UART011_ICR,
89 [REG_DMACR] = UART011_DMACR,
Russell Kingdebb7f62015-11-16 17:40:26 +000090};
91
Alessandro Rubini5926a292009-06-04 17:43:04 +010092/* There is by now at least one vendor with differing details, so handle it */
93struct vendor_data {
Russell King439403b2015-11-16 17:40:31 +000094 const u16 *reg_offset;
Alessandro Rubini5926a292009-06-04 17:43:04 +010095 unsigned int ifls;
Shawn Guo0e125a52016-07-08 17:00:39 +080096 unsigned int fr_busy;
97 unsigned int fr_dsr;
98 unsigned int fr_cts;
99 unsigned int fr_ri;
Russell King84c3e032015-11-16 17:40:52 +0000100 bool access_32b;
Linus Walleijac3e3fb2010-06-02 20:40:22 +0100101 bool oversampling;
Russell King38d62432010-12-22 17:59:16 +0000102 bool dma_threshold;
Rajanikanth H.V4fd06902012-03-26 11:17:02 +0200103 bool cts_event_workaround;
Andre Przywara71eec482015-05-21 17:26:21 +0100104 bool always_enabled;
Andre Przywaracefc2d12015-05-21 17:26:22 +0100105 bool fixed_options;
Jongsung Kim78506f22013-04-15 14:45:25 +0900106
Jongsung Kimea336402013-05-10 18:05:35 +0900107 unsigned int (*get_fifosize)(struct amba_device *dev);
Alessandro Rubini5926a292009-06-04 17:43:04 +0100108};
109
Jongsung Kimea336402013-05-10 18:05:35 +0900110static unsigned int get_fifosize_arm(struct amba_device *dev)
Jongsung Kim78506f22013-04-15 14:45:25 +0900111{
Jongsung Kimea336402013-05-10 18:05:35 +0900112 return amba_rev(dev) < 3 ? 16 : 32;
Jongsung Kim78506f22013-04-15 14:45:25 +0900113}
114
Alessandro Rubini5926a292009-06-04 17:43:04 +0100115static struct vendor_data vendor_arm = {
Russell King439403b2015-11-16 17:40:31 +0000116 .reg_offset = pl011_std_offsets,
Alessandro Rubini5926a292009-06-04 17:43:04 +0100117 .ifls = UART011_IFLS_RX4_8|UART011_IFLS_TX4_8,
Shawn Guo0e125a52016-07-08 17:00:39 +0800118 .fr_busy = UART01x_FR_BUSY,
119 .fr_dsr = UART01x_FR_DSR,
120 .fr_cts = UART01x_FR_CTS,
121 .fr_ri = UART011_FR_RI,
Linus Walleijac3e3fb2010-06-02 20:40:22 +0100122 .oversampling = false,
Russell King38d62432010-12-22 17:59:16 +0000123 .dma_threshold = false,
Rajanikanth H.V4fd06902012-03-26 11:17:02 +0200124 .cts_event_workaround = false,
Andre Przywara71eec482015-05-21 17:26:21 +0100125 .always_enabled = false,
Andre Przywaracefc2d12015-05-21 17:26:22 +0100126 .fixed_options = false,
Jongsung Kim78506f22013-04-15 14:45:25 +0900127 .get_fifosize = get_fifosize_arm,
Alessandro Rubini5926a292009-06-04 17:43:04 +0100128};
129
Andre Przywara0dd1e242015-05-21 17:26:23 +0100130static struct vendor_data vendor_sbsa = {
Russell King439403b2015-11-16 17:40:31 +0000131 .reg_offset = pl011_std_offsets,
Shawn Guo0e125a52016-07-08 17:00:39 +0800132 .fr_busy = UART01x_FR_BUSY,
133 .fr_dsr = UART01x_FR_DSR,
134 .fr_cts = UART01x_FR_CTS,
135 .fr_ri = UART011_FR_RI,
Christopher Covington1aabf522016-04-01 17:23:58 -0400136 .access_32b = true,
Andre Przywara0dd1e242015-05-21 17:26:23 +0100137 .oversampling = false,
138 .dma_threshold = false,
139 .cts_event_workaround = false,
140 .always_enabled = true,
141 .fixed_options = true,
142};
143
Russell Kingbf69ff82015-11-16 17:40:36 +0000144static u16 pl011_st_offsets[REG_ARRAY_SIZE] = {
145 [REG_DR] = UART01x_DR,
146 [REG_ST_DMAWM] = ST_UART011_DMAWM,
147 [REG_ST_TIMEOUT] = ST_UART011_TIMEOUT,
148 [REG_FR] = UART01x_FR,
Russell Kinge4df9a82015-11-16 17:40:41 +0000149 [REG_LCRH_RX] = ST_UART011_LCRH_RX,
150 [REG_LCRH_TX] = ST_UART011_LCRH_TX,
Russell Kingbf69ff82015-11-16 17:40:36 +0000151 [REG_IBRD] = UART011_IBRD,
152 [REG_FBRD] = UART011_FBRD,
Russell Kingbf69ff82015-11-16 17:40:36 +0000153 [REG_CR] = UART011_CR,
154 [REG_IFLS] = UART011_IFLS,
155 [REG_IMSC] = UART011_IMSC,
156 [REG_RIS] = UART011_RIS,
157 [REG_MIS] = UART011_MIS,
158 [REG_ICR] = UART011_ICR,
159 [REG_DMACR] = UART011_DMACR,
160 [REG_ST_XFCR] = ST_UART011_XFCR,
161 [REG_ST_XON1] = ST_UART011_XON1,
162 [REG_ST_XON2] = ST_UART011_XON2,
163 [REG_ST_XOFF1] = ST_UART011_XOFF1,
164 [REG_ST_XOFF2] = ST_UART011_XOFF2,
165 [REG_ST_ITCR] = ST_UART011_ITCR,
166 [REG_ST_ITIP] = ST_UART011_ITIP,
167 [REG_ST_ABCR] = ST_UART011_ABCR,
168 [REG_ST_ABIMSC] = ST_UART011_ABIMSC,
169};
170
Jongsung Kimea336402013-05-10 18:05:35 +0900171static unsigned int get_fifosize_st(struct amba_device *dev)
Jongsung Kim78506f22013-04-15 14:45:25 +0900172{
173 return 64;
174}
175
Alessandro Rubini5926a292009-06-04 17:43:04 +0100176static struct vendor_data vendor_st = {
Russell Kingbf69ff82015-11-16 17:40:36 +0000177 .reg_offset = pl011_st_offsets,
Alessandro Rubini5926a292009-06-04 17:43:04 +0100178 .ifls = UART011_IFLS_RX_HALF|UART011_IFLS_TX_HALF,
Shawn Guo0e125a52016-07-08 17:00:39 +0800179 .fr_busy = UART01x_FR_BUSY,
180 .fr_dsr = UART01x_FR_DSR,
181 .fr_cts = UART01x_FR_CTS,
182 .fr_ri = UART011_FR_RI,
Linus Walleijac3e3fb2010-06-02 20:40:22 +0100183 .oversampling = true,
Russell King38d62432010-12-22 17:59:16 +0000184 .dma_threshold = true,
Rajanikanth H.V4fd06902012-03-26 11:17:02 +0200185 .cts_event_workaround = true,
Andre Przywara71eec482015-05-21 17:26:21 +0100186 .always_enabled = false,
Andre Przywaracefc2d12015-05-21 17:26:22 +0100187 .fixed_options = false,
Jongsung Kim78506f22013-04-15 14:45:25 +0900188 .get_fifosize = get_fifosize_st,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189};
190
Russell King7ec75872015-11-16 17:40:57 +0000191static const u16 pl011_zte_offsets[REG_ARRAY_SIZE] = {
192 [REG_DR] = ZX_UART011_DR,
193 [REG_FR] = ZX_UART011_FR,
194 [REG_LCRH_RX] = ZX_UART011_LCRH,
195 [REG_LCRH_TX] = ZX_UART011_LCRH,
196 [REG_IBRD] = ZX_UART011_IBRD,
197 [REG_FBRD] = ZX_UART011_FBRD,
198 [REG_CR] = ZX_UART011_CR,
199 [REG_IFLS] = ZX_UART011_IFLS,
200 [REG_IMSC] = ZX_UART011_IMSC,
201 [REG_RIS] = ZX_UART011_RIS,
202 [REG_MIS] = ZX_UART011_MIS,
203 [REG_ICR] = ZX_UART011_ICR,
204 [REG_DMACR] = ZX_UART011_DMACR,
205};
206
Shawn Guo9c267dd2016-07-08 17:00:40 +0800207static unsigned int get_fifosize_zte(struct amba_device *dev)
208{
209 return 16;
210}
211
Shawn Guo2426fbc2016-07-08 17:00:41 +0800212static struct vendor_data vendor_zte = {
Russell King7ec75872015-11-16 17:40:57 +0000213 .reg_offset = pl011_zte_offsets,
214 .access_32b = true,
215 .ifls = UART011_IFLS_RX4_8|UART011_IFLS_TX4_8,
Shawn Guo0e125a52016-07-08 17:00:39 +0800216 .fr_busy = ZX_UART01x_FR_BUSY,
217 .fr_dsr = ZX_UART01x_FR_DSR,
218 .fr_cts = ZX_UART01x_FR_CTS,
219 .fr_ri = ZX_UART011_FR_RI,
Shawn Guo9c267dd2016-07-08 17:00:40 +0800220 .get_fifosize = get_fifosize_zte,
Russell King7ec75872015-11-16 17:40:57 +0000221};
222
Russell King68b65f72010-12-22 17:24:39 +0000223/* Deals with DMA transactions */
Linus Walleijead76f32011-02-24 13:21:08 +0100224
225struct pl011_sgbuf {
226 struct scatterlist sg;
227 char *buf;
228};
229
230struct pl011_dmarx_data {
231 struct dma_chan *chan;
232 struct completion complete;
233 bool use_buf_b;
234 struct pl011_sgbuf sgbuf_a;
235 struct pl011_sgbuf sgbuf_b;
236 dma_cookie_t cookie;
237 bool running;
Chanho Mincb06ff12013-03-27 18:38:11 +0900238 struct timer_list timer;
239 unsigned int last_residue;
240 unsigned long last_jiffies;
241 bool auto_poll_rate;
242 unsigned int poll_rate;
243 unsigned int poll_timeout;
Linus Walleijead76f32011-02-24 13:21:08 +0100244};
245
Russell King68b65f72010-12-22 17:24:39 +0000246struct pl011_dmatx_data {
247 struct dma_chan *chan;
248 struct scatterlist sg;
249 char *buf;
250 bool queued;
251};
252
Russell Kingc19f12b2010-12-22 17:48:26 +0000253/*
254 * We wrap our port structure around the generic uart_port.
255 */
256struct uart_amba_port {
257 struct uart_port port;
Russell Kingdebb7f62015-11-16 17:40:26 +0000258 const u16 *reg_offset;
Russell Kingc19f12b2010-12-22 17:48:26 +0000259 struct clk *clk;
260 const struct vendor_data *vendor;
Russell King68b65f72010-12-22 17:24:39 +0000261 unsigned int dmacr; /* dma control reg */
Russell Kingc19f12b2010-12-22 17:48:26 +0000262 unsigned int im; /* interrupt mask */
263 unsigned int old_status;
Russell Kingffca2b12010-12-22 17:13:05 +0000264 unsigned int fifosize; /* vendor-specific */
Shreshtha Kumar Sahud8d8ffa2012-01-18 15:53:59 +0530265 unsigned int old_cr; /* state during shutdown */
Russell Kingc19f12b2010-12-22 17:48:26 +0000266 bool autorts;
Andre Przywaracefc2d12015-05-21 17:26:22 +0100267 unsigned int fixed_baud; /* vendor-set fixed baud rate */
Russell Kingc19f12b2010-12-22 17:48:26 +0000268 char type[12];
Russell King68b65f72010-12-22 17:24:39 +0000269#ifdef CONFIG_DMA_ENGINE
270 /* DMA stuff */
Linus Walleijead76f32011-02-24 13:21:08 +0100271 bool using_tx_dma;
272 bool using_rx_dma;
273 struct pl011_dmarx_data dmarx;
Russell King68b65f72010-12-22 17:24:39 +0000274 struct pl011_dmatx_data dmatx;
Jorge Ramirez-Ortiz1c9be312015-03-06 13:05:40 -0500275 bool dma_probed;
Russell King68b65f72010-12-22 17:24:39 +0000276#endif
Russell Kingc19f12b2010-12-22 17:48:26 +0000277};
278
Russell King9f25bc52015-11-03 14:51:13 +0000279static unsigned int pl011_reg_to_offset(const struct uart_amba_port *uap,
280 unsigned int reg)
281{
Russell Kingdebb7f62015-11-16 17:40:26 +0000282 return uap->reg_offset[reg];
Russell King9f25bc52015-11-03 14:51:13 +0000283}
284
Russell Kingb2a4e242015-11-03 14:51:03 +0000285static unsigned int pl011_read(const struct uart_amba_port *uap,
286 unsigned int reg)
Russell King75836332015-11-03 14:50:58 +0000287{
Russell King84c3e032015-11-16 17:40:52 +0000288 void __iomem *addr = uap->port.membase + pl011_reg_to_offset(uap, reg);
289
Timur Tabi3b78fae2016-01-04 15:37:42 -0600290 return (uap->port.iotype == UPIO_MEM32) ?
291 readl_relaxed(addr) : readw_relaxed(addr);
Russell King75836332015-11-03 14:50:58 +0000292}
293
Russell Kingb2a4e242015-11-03 14:51:03 +0000294static void pl011_write(unsigned int val, const struct uart_amba_port *uap,
295 unsigned int reg)
Russell King75836332015-11-03 14:50:58 +0000296{
Russell King84c3e032015-11-16 17:40:52 +0000297 void __iomem *addr = uap->port.membase + pl011_reg_to_offset(uap, reg);
298
Timur Tabi3b78fae2016-01-04 15:37:42 -0600299 if (uap->port.iotype == UPIO_MEM32)
Russell Kingf5ce6ed2015-11-16 17:41:02 +0000300 writel_relaxed(val, addr);
Russell King84c3e032015-11-16 17:40:52 +0000301 else
Russell Kingf5ce6ed2015-11-16 17:41:02 +0000302 writew_relaxed(val, addr);
Russell King75836332015-11-03 14:50:58 +0000303}
304
Russell King68b65f72010-12-22 17:24:39 +0000305/*
Linus Walleij29772c42011-02-24 13:21:36 +0100306 * Reads up to 256 characters from the FIFO or until it's empty and
307 * inserts them into the TTY layer. Returns the number of characters
308 * read from the FIFO.
309 */
310static int pl011_fifo_to_tty(struct uart_amba_port *uap)
311{
Timur Tabi71a5cd82015-10-07 15:27:16 -0500312 u16 status;
313 unsigned int ch, flag, max_count = 256;
Linus Walleij29772c42011-02-24 13:21:36 +0100314 int fifotaken = 0;
315
316 while (max_count--) {
Russell King9f25bc52015-11-03 14:51:13 +0000317 status = pl011_read(uap, REG_FR);
Linus Walleij29772c42011-02-24 13:21:36 +0100318 if (status & UART01x_FR_RXFE)
319 break;
320
321 /* Take chars from the FIFO and update status */
Russell King9f25bc52015-11-03 14:51:13 +0000322 ch = pl011_read(uap, REG_DR) | UART_DUMMY_DR_RX;
Linus Walleij29772c42011-02-24 13:21:36 +0100323 flag = TTY_NORMAL;
324 uap->port.icount.rx++;
325 fifotaken++;
326
327 if (unlikely(ch & UART_DR_ERROR)) {
328 if (ch & UART011_DR_BE) {
329 ch &= ~(UART011_DR_FE | UART011_DR_PE);
330 uap->port.icount.brk++;
331 if (uart_handle_break(&uap->port))
332 continue;
333 } else if (ch & UART011_DR_PE)
334 uap->port.icount.parity++;
335 else if (ch & UART011_DR_FE)
336 uap->port.icount.frame++;
337 if (ch & UART011_DR_OE)
338 uap->port.icount.overrun++;
339
340 ch &= uap->port.read_status_mask;
341
342 if (ch & UART011_DR_BE)
343 flag = TTY_BREAK;
344 else if (ch & UART011_DR_PE)
345 flag = TTY_PARITY;
346 else if (ch & UART011_DR_FE)
347 flag = TTY_FRAME;
348 }
349
350 if (uart_handle_sysrq_char(&uap->port, ch & 255))
351 continue;
352
353 uart_insert_char(&uap->port, ch, UART011_DR_OE, ch, flag);
354 }
355
356 return fifotaken;
357}
358
359
360/*
Russell King68b65f72010-12-22 17:24:39 +0000361 * All the DMA operation mode stuff goes inside this ifdef.
362 * This assumes that you have a generic DMA device interface,
363 * no custom DMA interfaces are supported.
364 */
365#ifdef CONFIG_DMA_ENGINE
366
367#define PL011_DMA_BUFFER_SIZE PAGE_SIZE
368
Linus Walleijead76f32011-02-24 13:21:08 +0100369static int pl011_sgbuf_init(struct dma_chan *chan, struct pl011_sgbuf *sg,
370 enum dma_data_direction dir)
371{
Chanho Mincb06ff12013-03-27 18:38:11 +0900372 dma_addr_t dma_addr;
373
374 sg->buf = dma_alloc_coherent(chan->device->dev,
375 PL011_DMA_BUFFER_SIZE, &dma_addr, GFP_KERNEL);
Linus Walleijead76f32011-02-24 13:21:08 +0100376 if (!sg->buf)
377 return -ENOMEM;
378
Chanho Mincb06ff12013-03-27 18:38:11 +0900379 sg_init_table(&sg->sg, 1);
380 sg_set_page(&sg->sg, phys_to_page(dma_addr),
381 PL011_DMA_BUFFER_SIZE, offset_in_page(dma_addr));
382 sg_dma_address(&sg->sg) = dma_addr;
Andrew Jacksonc64be922014-11-07 14:14:43 +0000383 sg_dma_len(&sg->sg) = PL011_DMA_BUFFER_SIZE;
Linus Walleijead76f32011-02-24 13:21:08 +0100384
Linus Walleijead76f32011-02-24 13:21:08 +0100385 return 0;
386}
387
388static void pl011_sgbuf_free(struct dma_chan *chan, struct pl011_sgbuf *sg,
389 enum dma_data_direction dir)
390{
391 if (sg->buf) {
Chanho Mincb06ff12013-03-27 18:38:11 +0900392 dma_free_coherent(chan->device->dev,
393 PL011_DMA_BUFFER_SIZE, sg->buf,
394 sg_dma_address(&sg->sg));
Linus Walleijead76f32011-02-24 13:21:08 +0100395 }
396}
397
Jorge Ramirez-Ortiz1c9be312015-03-06 13:05:40 -0500398static void pl011_dma_probe(struct uart_amba_port *uap)
Russell King68b65f72010-12-22 17:24:39 +0000399{
400 /* DMA is the sole user of the platform data right now */
Jingoo Han574de552013-07-30 17:06:57 +0900401 struct amba_pl011_data *plat = dev_get_platdata(uap->port.dev);
Jorge Ramirez-Ortiz1c9be312015-03-06 13:05:40 -0500402 struct device *dev = uap->port.dev;
Russell King68b65f72010-12-22 17:24:39 +0000403 struct dma_slave_config tx_conf = {
Russell King9f25bc52015-11-03 14:51:13 +0000404 .dst_addr = uap->port.mapbase +
405 pl011_reg_to_offset(uap, REG_DR),
Russell King68b65f72010-12-22 17:24:39 +0000406 .dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE,
Vinod Koula485df42011-10-14 10:47:38 +0530407 .direction = DMA_MEM_TO_DEV,
Russell King68b65f72010-12-22 17:24:39 +0000408 .dst_maxburst = uap->fifosize >> 1,
Viresh Kumar258aea72012-02-01 16:12:19 +0530409 .device_fc = false,
Russell King68b65f72010-12-22 17:24:39 +0000410 };
411 struct dma_chan *chan;
412 dma_cap_mask_t mask;
413
Jorge Ramirez-Ortiz1c9be312015-03-06 13:05:40 -0500414 uap->dma_probed = true;
415 chan = dma_request_slave_channel_reason(dev, "tx");
416 if (IS_ERR(chan)) {
417 if (PTR_ERR(chan) == -EPROBE_DEFER) {
Jorge Ramirez-Ortiz1c9be312015-03-06 13:05:40 -0500418 uap->dma_probed = false;
419 return;
420 }
Russell King68b65f72010-12-22 17:24:39 +0000421
Arnd Bergmann787b0c12013-01-28 16:24:37 +0000422 /* We need platform data */
423 if (!plat || !plat->dma_filter) {
424 dev_info(uap->port.dev, "no DMA platform data\n");
425 return;
426 }
427
428 /* Try to acquire a generic DMA engine slave TX channel */
429 dma_cap_zero(mask);
430 dma_cap_set(DMA_SLAVE, mask);
431
432 chan = dma_request_channel(mask, plat->dma_filter,
433 plat->dma_tx_param);
434 if (!chan) {
435 dev_err(uap->port.dev, "no TX DMA channel!\n");
436 return;
437 }
Russell King68b65f72010-12-22 17:24:39 +0000438 }
439
440 dmaengine_slave_config(chan, &tx_conf);
441 uap->dmatx.chan = chan;
442
443 dev_info(uap->port.dev, "DMA channel TX %s\n",
444 dma_chan_name(uap->dmatx.chan));
Linus Walleijead76f32011-02-24 13:21:08 +0100445
446 /* Optionally make use of an RX channel as well */
Arnd Bergmann787b0c12013-01-28 16:24:37 +0000447 chan = dma_request_slave_channel(dev, "rx");
Rob Herring0d3c6732014-04-18 17:19:57 -0500448
Robin Murphyd9e105c2016-03-03 16:35:35 +0000449 if (!chan && plat && plat->dma_rx_param) {
Arnd Bergmann787b0c12013-01-28 16:24:37 +0000450 chan = dma_request_channel(mask, plat->dma_filter, plat->dma_rx_param);
451
452 if (!chan) {
453 dev_err(uap->port.dev, "no RX DMA channel!\n");
454 return;
455 }
456 }
457
458 if (chan) {
Linus Walleijead76f32011-02-24 13:21:08 +0100459 struct dma_slave_config rx_conf = {
Russell King9f25bc52015-11-03 14:51:13 +0000460 .src_addr = uap->port.mapbase +
461 pl011_reg_to_offset(uap, REG_DR),
Linus Walleijead76f32011-02-24 13:21:08 +0100462 .src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE,
Vinod Koula485df42011-10-14 10:47:38 +0530463 .direction = DMA_DEV_TO_MEM,
Guennadi Liakhovetskib2aeb772014-04-12 19:47:17 +0200464 .src_maxburst = uap->fifosize >> 2,
Viresh Kumar258aea72012-02-01 16:12:19 +0530465 .device_fc = false,
Linus Walleijead76f32011-02-24 13:21:08 +0100466 };
Andrew Jackson2d3b7d62014-11-07 14:14:47 +0000467 struct dma_slave_caps caps;
Linus Walleijead76f32011-02-24 13:21:08 +0100468
Andrew Jackson2d3b7d62014-11-07 14:14:47 +0000469 /*
470 * Some DMA controllers provide information on their capabilities.
471 * If the controller does, check for suitable residue processing
472 * otherwise assime all is well.
473 */
474 if (0 == dma_get_slave_caps(chan, &caps)) {
475 if (caps.residue_granularity ==
476 DMA_RESIDUE_GRANULARITY_DESCRIPTOR) {
477 dma_release_channel(chan);
478 dev_info(uap->port.dev,
479 "RX DMA disabled - no residue processing\n");
480 return;
481 }
482 }
Linus Walleijead76f32011-02-24 13:21:08 +0100483 dmaengine_slave_config(chan, &rx_conf);
484 uap->dmarx.chan = chan;
485
Andrew Jackson98267d32014-11-07 14:14:23 +0000486 uap->dmarx.auto_poll_rate = false;
Greg Kroah-Hartman8f898bf2013-12-17 09:33:18 -0800487 if (plat && plat->dma_rx_poll_enable) {
Chanho Mincb06ff12013-03-27 18:38:11 +0900488 /* Set poll rate if specified. */
489 if (plat->dma_rx_poll_rate) {
490 uap->dmarx.auto_poll_rate = false;
491 uap->dmarx.poll_rate = plat->dma_rx_poll_rate;
492 } else {
493 /*
494 * 100 ms defaults to poll rate if not
495 * specified. This will be adjusted with
496 * the baud rate at set_termios.
497 */
498 uap->dmarx.auto_poll_rate = true;
499 uap->dmarx.poll_rate = 100;
500 }
501 /* 3 secs defaults poll_timeout if not specified. */
502 if (plat->dma_rx_poll_timeout)
503 uap->dmarx.poll_timeout =
504 plat->dma_rx_poll_timeout;
505 else
506 uap->dmarx.poll_timeout = 3000;
Andrew Jackson98267d32014-11-07 14:14:23 +0000507 } else if (!plat && dev->of_node) {
508 uap->dmarx.auto_poll_rate = of_property_read_bool(
509 dev->of_node, "auto-poll");
510 if (uap->dmarx.auto_poll_rate) {
511 u32 x;
Chanho Mincb06ff12013-03-27 18:38:11 +0900512
Andrew Jackson98267d32014-11-07 14:14:23 +0000513 if (0 == of_property_read_u32(dev->of_node,
514 "poll-rate-ms", &x))
515 uap->dmarx.poll_rate = x;
516 else
517 uap->dmarx.poll_rate = 100;
518 if (0 == of_property_read_u32(dev->of_node,
519 "poll-timeout-ms", &x))
520 uap->dmarx.poll_timeout = x;
521 else
522 uap->dmarx.poll_timeout = 3000;
523 }
524 }
Linus Walleijead76f32011-02-24 13:21:08 +0100525 dev_info(uap->port.dev, "DMA channel RX %s\n",
526 dma_chan_name(uap->dmarx.chan));
527 }
Russell King68b65f72010-12-22 17:24:39 +0000528}
529
Russell King68b65f72010-12-22 17:24:39 +0000530static void pl011_dma_remove(struct uart_amba_port *uap)
531{
Russell King68b65f72010-12-22 17:24:39 +0000532 if (uap->dmatx.chan)
533 dma_release_channel(uap->dmatx.chan);
Linus Walleijead76f32011-02-24 13:21:08 +0100534 if (uap->dmarx.chan)
535 dma_release_channel(uap->dmarx.chan);
Russell King68b65f72010-12-22 17:24:39 +0000536}
537
Dave Martin734745c2015-03-04 12:27:33 +0000538/* Forward declare these for the refill routine */
Russell King68b65f72010-12-22 17:24:39 +0000539static int pl011_dma_tx_refill(struct uart_amba_port *uap);
Dave Martin734745c2015-03-04 12:27:33 +0000540static void pl011_start_tx_pio(struct uart_amba_port *uap);
Russell King68b65f72010-12-22 17:24:39 +0000541
542/*
543 * The current DMA TX buffer has been sent.
544 * Try to queue up another DMA buffer.
545 */
546static void pl011_dma_tx_callback(void *data)
547{
548 struct uart_amba_port *uap = data;
549 struct pl011_dmatx_data *dmatx = &uap->dmatx;
550 unsigned long flags;
551 u16 dmacr;
552
553 spin_lock_irqsave(&uap->port.lock, flags);
554 if (uap->dmatx.queued)
555 dma_unmap_sg(dmatx->chan->device->dev, &dmatx->sg, 1,
556 DMA_TO_DEVICE);
557
558 dmacr = uap->dmacr;
559 uap->dmacr = dmacr & ~UART011_TXDMAE;
Russell King9f25bc52015-11-03 14:51:13 +0000560 pl011_write(uap->dmacr, uap, REG_DMACR);
Russell King68b65f72010-12-22 17:24:39 +0000561
562 /*
563 * If TX DMA was disabled, it means that we've stopped the DMA for
564 * some reason (eg, XOFF received, or we want to send an X-char.)
565 *
566 * Note: we need to be careful here of a potential race between DMA
567 * and the rest of the driver - if the driver disables TX DMA while
568 * a TX buffer completing, we must update the tx queued status to
569 * get further refills (hence we check dmacr).
570 */
571 if (!(dmacr & UART011_TXDMAE) || uart_tx_stopped(&uap->port) ||
572 uart_circ_empty(&uap->port.state->xmit)) {
573 uap->dmatx.queued = false;
574 spin_unlock_irqrestore(&uap->port.lock, flags);
575 return;
576 }
577
Dave Martin734745c2015-03-04 12:27:33 +0000578 if (pl011_dma_tx_refill(uap) <= 0)
Russell King68b65f72010-12-22 17:24:39 +0000579 /*
580 * We didn't queue a DMA buffer for some reason, but we
581 * have data pending to be sent. Re-enable the TX IRQ.
582 */
Dave Martin734745c2015-03-04 12:27:33 +0000583 pl011_start_tx_pio(uap);
584
Russell King68b65f72010-12-22 17:24:39 +0000585 spin_unlock_irqrestore(&uap->port.lock, flags);
586}
587
588/*
589 * Try to refill the TX DMA buffer.
590 * Locking: called with port lock held and IRQs disabled.
591 * Returns:
592 * 1 if we queued up a TX DMA buffer.
593 * 0 if we didn't want to handle this by DMA
594 * <0 on error
595 */
596static int pl011_dma_tx_refill(struct uart_amba_port *uap)
597{
598 struct pl011_dmatx_data *dmatx = &uap->dmatx;
599 struct dma_chan *chan = dmatx->chan;
600 struct dma_device *dma_dev = chan->device;
601 struct dma_async_tx_descriptor *desc;
602 struct circ_buf *xmit = &uap->port.state->xmit;
603 unsigned int count;
604
605 /*
606 * Try to avoid the overhead involved in using DMA if the
607 * transaction fits in the first half of the FIFO, by using
608 * the standard interrupt handling. This ensures that we
609 * issue a uart_write_wakeup() at the appropriate time.
610 */
611 count = uart_circ_chars_pending(xmit);
612 if (count < (uap->fifosize >> 1)) {
613 uap->dmatx.queued = false;
614 return 0;
615 }
616
617 /*
618 * Bodge: don't send the last character by DMA, as this
619 * will prevent XON from notifying us to restart DMA.
620 */
621 count -= 1;
622
623 /* Else proceed to copy the TX chars to the DMA buffer and fire DMA */
624 if (count > PL011_DMA_BUFFER_SIZE)
625 count = PL011_DMA_BUFFER_SIZE;
626
627 if (xmit->tail < xmit->head)
628 memcpy(&dmatx->buf[0], &xmit->buf[xmit->tail], count);
629 else {
630 size_t first = UART_XMIT_SIZE - xmit->tail;
Andrew Jacksone2a545a2014-11-07 14:14:39 +0000631 size_t second;
632
633 if (first > count)
634 first = count;
635 second = count - first;
Russell King68b65f72010-12-22 17:24:39 +0000636
637 memcpy(&dmatx->buf[0], &xmit->buf[xmit->tail], first);
638 if (second)
639 memcpy(&dmatx->buf[first], &xmit->buf[0], second);
640 }
641
642 dmatx->sg.length = count;
643
644 if (dma_map_sg(dma_dev->dev, &dmatx->sg, 1, DMA_TO_DEVICE) != 1) {
645 uap->dmatx.queued = false;
646 dev_dbg(uap->port.dev, "unable to map TX DMA\n");
647 return -EBUSY;
648 }
649
Alexandre Bounine16052822012-03-08 16:11:18 -0500650 desc = dmaengine_prep_slave_sg(chan, &dmatx->sg, 1, DMA_MEM_TO_DEV,
Russell King68b65f72010-12-22 17:24:39 +0000651 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
652 if (!desc) {
653 dma_unmap_sg(dma_dev->dev, &dmatx->sg, 1, DMA_TO_DEVICE);
654 uap->dmatx.queued = false;
655 /*
656 * If DMA cannot be used right now, we complete this
657 * transaction via IRQ and let the TTY layer retry.
658 */
659 dev_dbg(uap->port.dev, "TX DMA busy\n");
660 return -EBUSY;
661 }
662
663 /* Some data to go along to the callback */
664 desc->callback = pl011_dma_tx_callback;
665 desc->callback_param = uap;
666
667 /* All errors should happen at prepare time */
668 dmaengine_submit(desc);
669
670 /* Fire the DMA transaction */
671 dma_dev->device_issue_pending(chan);
672
673 uap->dmacr |= UART011_TXDMAE;
Russell King9f25bc52015-11-03 14:51:13 +0000674 pl011_write(uap->dmacr, uap, REG_DMACR);
Russell King68b65f72010-12-22 17:24:39 +0000675 uap->dmatx.queued = true;
676
677 /*
678 * Now we know that DMA will fire, so advance the ring buffer
679 * with the stuff we just dispatched.
680 */
681 xmit->tail = (xmit->tail + count) & (UART_XMIT_SIZE - 1);
682 uap->port.icount.tx += count;
683
684 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
685 uart_write_wakeup(&uap->port);
686
687 return 1;
688}
689
690/*
691 * We received a transmit interrupt without a pending X-char but with
692 * pending characters.
693 * Locking: called with port lock held and IRQs disabled.
694 * Returns:
695 * false if we want to use PIO to transmit
696 * true if we queued a DMA buffer
697 */
698static bool pl011_dma_tx_irq(struct uart_amba_port *uap)
699{
Linus Walleijead76f32011-02-24 13:21:08 +0100700 if (!uap->using_tx_dma)
Russell King68b65f72010-12-22 17:24:39 +0000701 return false;
702
703 /*
704 * If we already have a TX buffer queued, but received a
705 * TX interrupt, it will be because we've just sent an X-char.
706 * Ensure the TX DMA is enabled and the TX IRQ is disabled.
707 */
708 if (uap->dmatx.queued) {
709 uap->dmacr |= UART011_TXDMAE;
Russell King9f25bc52015-11-03 14:51:13 +0000710 pl011_write(uap->dmacr, uap, REG_DMACR);
Russell King68b65f72010-12-22 17:24:39 +0000711 uap->im &= ~UART011_TXIM;
Russell King9f25bc52015-11-03 14:51:13 +0000712 pl011_write(uap->im, uap, REG_IMSC);
Russell King68b65f72010-12-22 17:24:39 +0000713 return true;
714 }
715
716 /*
717 * We don't have a TX buffer queued, so try to queue one.
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300718 * If we successfully queued a buffer, mask the TX IRQ.
Russell King68b65f72010-12-22 17:24:39 +0000719 */
720 if (pl011_dma_tx_refill(uap) > 0) {
721 uap->im &= ~UART011_TXIM;
Russell King9f25bc52015-11-03 14:51:13 +0000722 pl011_write(uap->im, uap, REG_IMSC);
Russell King68b65f72010-12-22 17:24:39 +0000723 return true;
724 }
725 return false;
726}
727
728/*
729 * Stop the DMA transmit (eg, due to received XOFF).
730 * Locking: called with port lock held and IRQs disabled.
731 */
732static inline void pl011_dma_tx_stop(struct uart_amba_port *uap)
733{
734 if (uap->dmatx.queued) {
735 uap->dmacr &= ~UART011_TXDMAE;
Russell King9f25bc52015-11-03 14:51:13 +0000736 pl011_write(uap->dmacr, uap, REG_DMACR);
Russell King68b65f72010-12-22 17:24:39 +0000737 }
738}
739
740/*
741 * Try to start a DMA transmit, or in the case of an XON/OFF
742 * character queued for send, try to get that character out ASAP.
743 * Locking: called with port lock held and IRQs disabled.
744 * Returns:
745 * false if we want the TX IRQ to be enabled
746 * true if we have a buffer queued
747 */
748static inline bool pl011_dma_tx_start(struct uart_amba_port *uap)
749{
750 u16 dmacr;
751
Linus Walleijead76f32011-02-24 13:21:08 +0100752 if (!uap->using_tx_dma)
Russell King68b65f72010-12-22 17:24:39 +0000753 return false;
754
755 if (!uap->port.x_char) {
756 /* no X-char, try to push chars out in DMA mode */
757 bool ret = true;
758
759 if (!uap->dmatx.queued) {
760 if (pl011_dma_tx_refill(uap) > 0) {
761 uap->im &= ~UART011_TXIM;
Russell King9f25bc52015-11-03 14:51:13 +0000762 pl011_write(uap->im, uap, REG_IMSC);
Dave Martin734745c2015-03-04 12:27:33 +0000763 } else
Russell King68b65f72010-12-22 17:24:39 +0000764 ret = false;
Russell King68b65f72010-12-22 17:24:39 +0000765 } else if (!(uap->dmacr & UART011_TXDMAE)) {
766 uap->dmacr |= UART011_TXDMAE;
Russell King9f25bc52015-11-03 14:51:13 +0000767 pl011_write(uap->dmacr, uap, REG_DMACR);
Russell King68b65f72010-12-22 17:24:39 +0000768 }
769 return ret;
770 }
771
772 /*
773 * We have an X-char to send. Disable DMA to prevent it loading
774 * the TX fifo, and then see if we can stuff it into the FIFO.
775 */
776 dmacr = uap->dmacr;
777 uap->dmacr &= ~UART011_TXDMAE;
Russell King9f25bc52015-11-03 14:51:13 +0000778 pl011_write(uap->dmacr, uap, REG_DMACR);
Russell King68b65f72010-12-22 17:24:39 +0000779
Russell King9f25bc52015-11-03 14:51:13 +0000780 if (pl011_read(uap, REG_FR) & UART01x_FR_TXFF) {
Russell King68b65f72010-12-22 17:24:39 +0000781 /*
782 * No space in the FIFO, so enable the transmit interrupt
783 * so we know when there is space. Note that once we've
784 * loaded the character, we should just re-enable DMA.
785 */
786 return false;
787 }
788
Russell King9f25bc52015-11-03 14:51:13 +0000789 pl011_write(uap->port.x_char, uap, REG_DR);
Russell King68b65f72010-12-22 17:24:39 +0000790 uap->port.icount.tx++;
791 uap->port.x_char = 0;
792
793 /* Success - restore the DMA state */
794 uap->dmacr = dmacr;
Russell King9f25bc52015-11-03 14:51:13 +0000795 pl011_write(dmacr, uap, REG_DMACR);
Russell King68b65f72010-12-22 17:24:39 +0000796
797 return true;
798}
799
800/*
801 * Flush the transmit buffer.
802 * Locking: called with port lock held and IRQs disabled.
803 */
804static void pl011_dma_flush_buffer(struct uart_port *port)
Fabio Estevamb83286b2013-08-09 17:58:51 -0300805__releases(&uap->port.lock)
806__acquires(&uap->port.lock)
Russell King68b65f72010-12-22 17:24:39 +0000807{
Daniel Thompsona5820c22014-09-03 12:51:55 +0100808 struct uart_amba_port *uap =
809 container_of(port, struct uart_amba_port, port);
Russell King68b65f72010-12-22 17:24:39 +0000810
Linus Walleijead76f32011-02-24 13:21:08 +0100811 if (!uap->using_tx_dma)
Russell King68b65f72010-12-22 17:24:39 +0000812 return;
813
814 /* Avoid deadlock with the DMA engine callback */
815 spin_unlock(&uap->port.lock);
816 dmaengine_terminate_all(uap->dmatx.chan);
817 spin_lock(&uap->port.lock);
818 if (uap->dmatx.queued) {
819 dma_unmap_sg(uap->dmatx.chan->device->dev, &uap->dmatx.sg, 1,
820 DMA_TO_DEVICE);
821 uap->dmatx.queued = false;
822 uap->dmacr &= ~UART011_TXDMAE;
Russell King9f25bc52015-11-03 14:51:13 +0000823 pl011_write(uap->dmacr, uap, REG_DMACR);
Russell King68b65f72010-12-22 17:24:39 +0000824 }
825}
826
Linus Walleijead76f32011-02-24 13:21:08 +0100827static void pl011_dma_rx_callback(void *data);
828
829static int pl011_dma_rx_trigger_dma(struct uart_amba_port *uap)
830{
831 struct dma_chan *rxchan = uap->dmarx.chan;
Linus Walleijead76f32011-02-24 13:21:08 +0100832 struct pl011_dmarx_data *dmarx = &uap->dmarx;
833 struct dma_async_tx_descriptor *desc;
834 struct pl011_sgbuf *sgbuf;
835
836 if (!rxchan)
837 return -EIO;
838
839 /* Start the RX DMA job */
840 sgbuf = uap->dmarx.use_buf_b ?
841 &uap->dmarx.sgbuf_b : &uap->dmarx.sgbuf_a;
Alexandre Bounine16052822012-03-08 16:11:18 -0500842 desc = dmaengine_prep_slave_sg(rxchan, &sgbuf->sg, 1,
Vinod Koula485df42011-10-14 10:47:38 +0530843 DMA_DEV_TO_MEM,
Linus Walleijead76f32011-02-24 13:21:08 +0100844 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
845 /*
846 * If the DMA engine is busy and cannot prepare a
847 * channel, no big deal, the driver will fall back
848 * to interrupt mode as a result of this error code.
849 */
850 if (!desc) {
851 uap->dmarx.running = false;
852 dmaengine_terminate_all(rxchan);
853 return -EBUSY;
854 }
855
856 /* Some data to go along to the callback */
857 desc->callback = pl011_dma_rx_callback;
858 desc->callback_param = uap;
859 dmarx->cookie = dmaengine_submit(desc);
860 dma_async_issue_pending(rxchan);
861
862 uap->dmacr |= UART011_RXDMAE;
Russell King9f25bc52015-11-03 14:51:13 +0000863 pl011_write(uap->dmacr, uap, REG_DMACR);
Linus Walleijead76f32011-02-24 13:21:08 +0100864 uap->dmarx.running = true;
865
866 uap->im &= ~UART011_RXIM;
Russell King9f25bc52015-11-03 14:51:13 +0000867 pl011_write(uap->im, uap, REG_IMSC);
Linus Walleijead76f32011-02-24 13:21:08 +0100868
869 return 0;
870}
871
872/*
873 * This is called when either the DMA job is complete, or
874 * the FIFO timeout interrupt occurred. This must be called
875 * with the port spinlock uap->port.lock held.
876 */
877static void pl011_dma_rx_chars(struct uart_amba_port *uap,
878 u32 pending, bool use_buf_b,
879 bool readfifo)
880{
Jiri Slaby05c7cd32013-01-03 15:53:04 +0100881 struct tty_port *port = &uap->port.state->port;
Linus Walleijead76f32011-02-24 13:21:08 +0100882 struct pl011_sgbuf *sgbuf = use_buf_b ?
883 &uap->dmarx.sgbuf_b : &uap->dmarx.sgbuf_a;
Linus Walleijead76f32011-02-24 13:21:08 +0100884 int dma_count = 0;
885 u32 fifotaken = 0; /* only used for vdbg() */
886
Chanho Mincb06ff12013-03-27 18:38:11 +0900887 struct pl011_dmarx_data *dmarx = &uap->dmarx;
888 int dmataken = 0;
889
890 if (uap->dmarx.poll_rate) {
891 /* The data can be taken by polling */
892 dmataken = sgbuf->sg.length - dmarx->last_residue;
893 /* Recalculate the pending size */
894 if (pending >= dmataken)
895 pending -= dmataken;
896 }
897
898 /* Pick the remain data from the DMA */
Linus Walleijead76f32011-02-24 13:21:08 +0100899 if (pending) {
Linus Walleijead76f32011-02-24 13:21:08 +0100900
901 /*
902 * First take all chars in the DMA pipe, then look in the FIFO.
903 * Note that tty_insert_flip_buf() tries to take as many chars
904 * as it can.
905 */
Chanho Mincb06ff12013-03-27 18:38:11 +0900906 dma_count = tty_insert_flip_string(port, sgbuf->buf + dmataken,
907 pending);
Linus Walleijead76f32011-02-24 13:21:08 +0100908
909 uap->port.icount.rx += dma_count;
910 if (dma_count < pending)
911 dev_warn(uap->port.dev,
912 "couldn't insert all characters (TTY is full?)\n");
913 }
914
Chanho Mincb06ff12013-03-27 18:38:11 +0900915 /* Reset the last_residue for Rx DMA poll */
916 if (uap->dmarx.poll_rate)
917 dmarx->last_residue = sgbuf->sg.length;
918
Linus Walleijead76f32011-02-24 13:21:08 +0100919 /*
920 * Only continue with trying to read the FIFO if all DMA chars have
921 * been taken first.
922 */
923 if (dma_count == pending && readfifo) {
924 /* Clear any error flags */
Russell King75836332015-11-03 14:50:58 +0000925 pl011_write(UART011_OEIS | UART011_BEIS | UART011_PEIS |
Russell King9f25bc52015-11-03 14:51:13 +0000926 UART011_FEIS, uap, REG_ICR);
Linus Walleijead76f32011-02-24 13:21:08 +0100927
928 /*
929 * If we read all the DMA'd characters, and we had an
Linus Walleij29772c42011-02-24 13:21:36 +0100930 * incomplete buffer, that could be due to an rx error, or
931 * maybe we just timed out. Read any pending chars and check
932 * the error status.
933 *
934 * Error conditions will only occur in the FIFO, these will
935 * trigger an immediate interrupt and stop the DMA job, so we
936 * will always find the error in the FIFO, never in the DMA
937 * buffer.
Linus Walleijead76f32011-02-24 13:21:08 +0100938 */
Linus Walleij29772c42011-02-24 13:21:36 +0100939 fifotaken = pl011_fifo_to_tty(uap);
Linus Walleijead76f32011-02-24 13:21:08 +0100940 }
941
942 spin_unlock(&uap->port.lock);
943 dev_vdbg(uap->port.dev,
944 "Took %d chars from DMA buffer and %d chars from the FIFO\n",
945 dma_count, fifotaken);
Jiri Slaby2e124b42013-01-03 15:53:06 +0100946 tty_flip_buffer_push(port);
Linus Walleijead76f32011-02-24 13:21:08 +0100947 spin_lock(&uap->port.lock);
948}
949
950static void pl011_dma_rx_irq(struct uart_amba_port *uap)
951{
952 struct pl011_dmarx_data *dmarx = &uap->dmarx;
953 struct dma_chan *rxchan = dmarx->chan;
954 struct pl011_sgbuf *sgbuf = dmarx->use_buf_b ?
955 &dmarx->sgbuf_b : &dmarx->sgbuf_a;
956 size_t pending;
957 struct dma_tx_state state;
958 enum dma_status dmastat;
959
960 /*
961 * Pause the transfer so we can trust the current counter,
962 * do this before we pause the PL011 block, else we may
963 * overflow the FIFO.
964 */
965 if (dmaengine_pause(rxchan))
966 dev_err(uap->port.dev, "unable to pause DMA transfer\n");
967 dmastat = rxchan->device->device_tx_status(rxchan,
968 dmarx->cookie, &state);
969 if (dmastat != DMA_PAUSED)
970 dev_err(uap->port.dev, "unable to pause DMA transfer\n");
971
972 /* Disable RX DMA - incoming data will wait in the FIFO */
973 uap->dmacr &= ~UART011_RXDMAE;
Russell King9f25bc52015-11-03 14:51:13 +0000974 pl011_write(uap->dmacr, uap, REG_DMACR);
Linus Walleijead76f32011-02-24 13:21:08 +0100975 uap->dmarx.running = false;
976
977 pending = sgbuf->sg.length - state.residue;
978 BUG_ON(pending > PL011_DMA_BUFFER_SIZE);
979 /* Then we terminate the transfer - we now know our residue */
980 dmaengine_terminate_all(rxchan);
981
982 /*
983 * This will take the chars we have so far and insert
984 * into the framework.
985 */
986 pl011_dma_rx_chars(uap, pending, dmarx->use_buf_b, true);
987
988 /* Switch buffer & re-trigger DMA job */
989 dmarx->use_buf_b = !dmarx->use_buf_b;
990 if (pl011_dma_rx_trigger_dma(uap)) {
991 dev_dbg(uap->port.dev, "could not retrigger RX DMA job "
992 "fall back to interrupt mode\n");
993 uap->im |= UART011_RXIM;
Russell King9f25bc52015-11-03 14:51:13 +0000994 pl011_write(uap->im, uap, REG_IMSC);
Linus Walleijead76f32011-02-24 13:21:08 +0100995 }
996}
997
998static void pl011_dma_rx_callback(void *data)
999{
1000 struct uart_amba_port *uap = data;
1001 struct pl011_dmarx_data *dmarx = &uap->dmarx;
Chanho Min6dc01aa2012-02-20 10:24:40 +09001002 struct dma_chan *rxchan = dmarx->chan;
Linus Walleijead76f32011-02-24 13:21:08 +01001003 bool lastbuf = dmarx->use_buf_b;
Chanho Min6dc01aa2012-02-20 10:24:40 +09001004 struct pl011_sgbuf *sgbuf = dmarx->use_buf_b ?
1005 &dmarx->sgbuf_b : &dmarx->sgbuf_a;
1006 size_t pending;
1007 struct dma_tx_state state;
Linus Walleijead76f32011-02-24 13:21:08 +01001008 int ret;
1009
1010 /*
1011 * This completion interrupt occurs typically when the
1012 * RX buffer is totally stuffed but no timeout has yet
1013 * occurred. When that happens, we just want the RX
1014 * routine to flush out the secondary DMA buffer while
1015 * we immediately trigger the next DMA job.
1016 */
1017 spin_lock_irq(&uap->port.lock);
Chanho Min6dc01aa2012-02-20 10:24:40 +09001018 /*
1019 * Rx data can be taken by the UART interrupts during
1020 * the DMA irq handler. So we check the residue here.
1021 */
1022 rxchan->device->device_tx_status(rxchan, dmarx->cookie, &state);
1023 pending = sgbuf->sg.length - state.residue;
1024 BUG_ON(pending > PL011_DMA_BUFFER_SIZE);
1025 /* Then we terminate the transfer - we now know our residue */
1026 dmaengine_terminate_all(rxchan);
1027
Linus Walleijead76f32011-02-24 13:21:08 +01001028 uap->dmarx.running = false;
1029 dmarx->use_buf_b = !lastbuf;
1030 ret = pl011_dma_rx_trigger_dma(uap);
1031
Chanho Min6dc01aa2012-02-20 10:24:40 +09001032 pl011_dma_rx_chars(uap, pending, lastbuf, false);
Linus Walleijead76f32011-02-24 13:21:08 +01001033 spin_unlock_irq(&uap->port.lock);
1034 /*
1035 * Do this check after we picked the DMA chars so we don't
1036 * get some IRQ immediately from RX.
1037 */
1038 if (ret) {
1039 dev_dbg(uap->port.dev, "could not retrigger RX DMA job "
1040 "fall back to interrupt mode\n");
1041 uap->im |= UART011_RXIM;
Russell King9f25bc52015-11-03 14:51:13 +00001042 pl011_write(uap->im, uap, REG_IMSC);
Linus Walleijead76f32011-02-24 13:21:08 +01001043 }
1044}
1045
1046/*
1047 * Stop accepting received characters, when we're shutting down or
1048 * suspending this port.
1049 * Locking: called with port lock held and IRQs disabled.
1050 */
1051static inline void pl011_dma_rx_stop(struct uart_amba_port *uap)
1052{
1053 /* FIXME. Just disable the DMA enable */
1054 uap->dmacr &= ~UART011_RXDMAE;
Russell King9f25bc52015-11-03 14:51:13 +00001055 pl011_write(uap->dmacr, uap, REG_DMACR);
Linus Walleijead76f32011-02-24 13:21:08 +01001056}
Russell King68b65f72010-12-22 17:24:39 +00001057
Chanho Mincb06ff12013-03-27 18:38:11 +09001058/*
1059 * Timer handler for Rx DMA polling.
1060 * Every polling, It checks the residue in the dma buffer and transfer
1061 * data to the tty. Also, last_residue is updated for the next polling.
1062 */
1063static void pl011_dma_rx_poll(unsigned long args)
1064{
1065 struct uart_amba_port *uap = (struct uart_amba_port *)args;
1066 struct tty_port *port = &uap->port.state->port;
1067 struct pl011_dmarx_data *dmarx = &uap->dmarx;
1068 struct dma_chan *rxchan = uap->dmarx.chan;
1069 unsigned long flags = 0;
1070 unsigned int dmataken = 0;
1071 unsigned int size = 0;
1072 struct pl011_sgbuf *sgbuf;
1073 int dma_count;
1074 struct dma_tx_state state;
1075
1076 sgbuf = dmarx->use_buf_b ? &uap->dmarx.sgbuf_b : &uap->dmarx.sgbuf_a;
1077 rxchan->device->device_tx_status(rxchan, dmarx->cookie, &state);
1078 if (likely(state.residue < dmarx->last_residue)) {
1079 dmataken = sgbuf->sg.length - dmarx->last_residue;
1080 size = dmarx->last_residue - state.residue;
1081 dma_count = tty_insert_flip_string(port, sgbuf->buf + dmataken,
1082 size);
1083 if (dma_count == size)
1084 dmarx->last_residue = state.residue;
1085 dmarx->last_jiffies = jiffies;
1086 }
1087 tty_flip_buffer_push(port);
1088
1089 /*
1090 * If no data is received in poll_timeout, the driver will fall back
1091 * to interrupt mode. We will retrigger DMA at the first interrupt.
1092 */
1093 if (jiffies_to_msecs(jiffies - dmarx->last_jiffies)
1094 > uap->dmarx.poll_timeout) {
1095
1096 spin_lock_irqsave(&uap->port.lock, flags);
1097 pl011_dma_rx_stop(uap);
Guennadi Liakhovetskic25a1ad2013-12-10 14:54:47 +01001098 uap->im |= UART011_RXIM;
Russell King9f25bc52015-11-03 14:51:13 +00001099 pl011_write(uap->im, uap, REG_IMSC);
Chanho Mincb06ff12013-03-27 18:38:11 +09001100 spin_unlock_irqrestore(&uap->port.lock, flags);
1101
1102 uap->dmarx.running = false;
1103 dmaengine_terminate_all(rxchan);
1104 del_timer(&uap->dmarx.timer);
1105 } else {
1106 mod_timer(&uap->dmarx.timer,
1107 jiffies + msecs_to_jiffies(uap->dmarx.poll_rate));
1108 }
1109}
1110
Russell King68b65f72010-12-22 17:24:39 +00001111static void pl011_dma_startup(struct uart_amba_port *uap)
1112{
Linus Walleijead76f32011-02-24 13:21:08 +01001113 int ret;
1114
Jorge Ramirez-Ortiz1c9be312015-03-06 13:05:40 -05001115 if (!uap->dma_probed)
1116 pl011_dma_probe(uap);
1117
Russell King68b65f72010-12-22 17:24:39 +00001118 if (!uap->dmatx.chan)
1119 return;
1120
Andrew Jackson4c0be452014-11-07 14:14:35 +00001121 uap->dmatx.buf = kmalloc(PL011_DMA_BUFFER_SIZE, GFP_KERNEL | __GFP_DMA);
Russell King68b65f72010-12-22 17:24:39 +00001122 if (!uap->dmatx.buf) {
1123 dev_err(uap->port.dev, "no memory for DMA TX buffer\n");
1124 uap->port.fifosize = uap->fifosize;
1125 return;
1126 }
1127
1128 sg_init_one(&uap->dmatx.sg, uap->dmatx.buf, PL011_DMA_BUFFER_SIZE);
1129
1130 /* The DMA buffer is now the FIFO the TTY subsystem can use */
1131 uap->port.fifosize = PL011_DMA_BUFFER_SIZE;
Linus Walleijead76f32011-02-24 13:21:08 +01001132 uap->using_tx_dma = true;
Russell King68b65f72010-12-22 17:24:39 +00001133
Linus Walleijead76f32011-02-24 13:21:08 +01001134 if (!uap->dmarx.chan)
1135 goto skip_rx;
1136
1137 /* Allocate and map DMA RX buffers */
1138 ret = pl011_sgbuf_init(uap->dmarx.chan, &uap->dmarx.sgbuf_a,
1139 DMA_FROM_DEVICE);
1140 if (ret) {
1141 dev_err(uap->port.dev, "failed to init DMA %s: %d\n",
1142 "RX buffer A", ret);
1143 goto skip_rx;
1144 }
1145
1146 ret = pl011_sgbuf_init(uap->dmarx.chan, &uap->dmarx.sgbuf_b,
1147 DMA_FROM_DEVICE);
1148 if (ret) {
1149 dev_err(uap->port.dev, "failed to init DMA %s: %d\n",
1150 "RX buffer B", ret);
1151 pl011_sgbuf_free(uap->dmarx.chan, &uap->dmarx.sgbuf_a,
1152 DMA_FROM_DEVICE);
1153 goto skip_rx;
1154 }
1155
1156 uap->using_rx_dma = true;
1157
1158skip_rx:
Russell King68b65f72010-12-22 17:24:39 +00001159 /* Turn on DMA error (RX/TX will be enabled on demand) */
1160 uap->dmacr |= UART011_DMAONERR;
Russell King9f25bc52015-11-03 14:51:13 +00001161 pl011_write(uap->dmacr, uap, REG_DMACR);
Russell King38d62432010-12-22 17:59:16 +00001162
1163 /*
1164 * ST Micro variants has some specific dma burst threshold
1165 * compensation. Set this to 16 bytes, so burst will only
1166 * be issued above/below 16 bytes.
1167 */
1168 if (uap->vendor->dma_threshold)
Russell King75836332015-11-03 14:50:58 +00001169 pl011_write(ST_UART011_DMAWM_RX_16 | ST_UART011_DMAWM_TX_16,
Russell King9f25bc52015-11-03 14:51:13 +00001170 uap, REG_ST_DMAWM);
Linus Walleijead76f32011-02-24 13:21:08 +01001171
1172 if (uap->using_rx_dma) {
1173 if (pl011_dma_rx_trigger_dma(uap))
1174 dev_dbg(uap->port.dev, "could not trigger initial "
1175 "RX DMA job, fall back to interrupt mode\n");
Chanho Mincb06ff12013-03-27 18:38:11 +09001176 if (uap->dmarx.poll_rate) {
1177 init_timer(&(uap->dmarx.timer));
1178 uap->dmarx.timer.function = pl011_dma_rx_poll;
1179 uap->dmarx.timer.data = (unsigned long)uap;
1180 mod_timer(&uap->dmarx.timer,
1181 jiffies +
1182 msecs_to_jiffies(uap->dmarx.poll_rate));
1183 uap->dmarx.last_residue = PL011_DMA_BUFFER_SIZE;
1184 uap->dmarx.last_jiffies = jiffies;
1185 }
Linus Walleijead76f32011-02-24 13:21:08 +01001186 }
Russell King68b65f72010-12-22 17:24:39 +00001187}
1188
1189static void pl011_dma_shutdown(struct uart_amba_port *uap)
1190{
Linus Walleijead76f32011-02-24 13:21:08 +01001191 if (!(uap->using_tx_dma || uap->using_rx_dma))
Russell King68b65f72010-12-22 17:24:39 +00001192 return;
1193
1194 /* Disable RX and TX DMA */
Shawn Guo0e125a52016-07-08 17:00:39 +08001195 while (pl011_read(uap, REG_FR) & uap->vendor->fr_busy)
Timur Tabi2f2fd082016-01-15 14:32:20 -06001196 cpu_relax();
Russell King68b65f72010-12-22 17:24:39 +00001197
1198 spin_lock_irq(&uap->port.lock);
1199 uap->dmacr &= ~(UART011_DMAONERR | UART011_RXDMAE | UART011_TXDMAE);
Russell King9f25bc52015-11-03 14:51:13 +00001200 pl011_write(uap->dmacr, uap, REG_DMACR);
Russell King68b65f72010-12-22 17:24:39 +00001201 spin_unlock_irq(&uap->port.lock);
1202
Linus Walleijead76f32011-02-24 13:21:08 +01001203 if (uap->using_tx_dma) {
1204 /* In theory, this should already be done by pl011_dma_flush_buffer */
1205 dmaengine_terminate_all(uap->dmatx.chan);
1206 if (uap->dmatx.queued) {
1207 dma_unmap_sg(uap->dmatx.chan->device->dev, &uap->dmatx.sg, 1,
1208 DMA_TO_DEVICE);
1209 uap->dmatx.queued = false;
1210 }
1211
1212 kfree(uap->dmatx.buf);
1213 uap->using_tx_dma = false;
Russell King68b65f72010-12-22 17:24:39 +00001214 }
1215
Linus Walleijead76f32011-02-24 13:21:08 +01001216 if (uap->using_rx_dma) {
1217 dmaengine_terminate_all(uap->dmarx.chan);
1218 /* Clean up the RX DMA */
1219 pl011_sgbuf_free(uap->dmarx.chan, &uap->dmarx.sgbuf_a, DMA_FROM_DEVICE);
1220 pl011_sgbuf_free(uap->dmarx.chan, &uap->dmarx.sgbuf_b, DMA_FROM_DEVICE);
Chanho Mincb06ff12013-03-27 18:38:11 +09001221 if (uap->dmarx.poll_rate)
1222 del_timer_sync(&uap->dmarx.timer);
Linus Walleijead76f32011-02-24 13:21:08 +01001223 uap->using_rx_dma = false;
1224 }
Russell King68b65f72010-12-22 17:24:39 +00001225}
1226
Linus Walleijead76f32011-02-24 13:21:08 +01001227static inline bool pl011_dma_rx_available(struct uart_amba_port *uap)
1228{
1229 return uap->using_rx_dma;
1230}
1231
1232static inline bool pl011_dma_rx_running(struct uart_amba_port *uap)
1233{
1234 return uap->using_rx_dma && uap->dmarx.running;
1235}
1236
Russell King68b65f72010-12-22 17:24:39 +00001237#else
1238/* Blank functions if the DMA engine is not available */
Jorge Ramirez-Ortiz1c9be312015-03-06 13:05:40 -05001239static inline void pl011_dma_probe(struct uart_amba_port *uap)
Russell King68b65f72010-12-22 17:24:39 +00001240{
1241}
1242
1243static inline void pl011_dma_remove(struct uart_amba_port *uap)
1244{
1245}
1246
1247static inline void pl011_dma_startup(struct uart_amba_port *uap)
1248{
1249}
1250
1251static inline void pl011_dma_shutdown(struct uart_amba_port *uap)
1252{
1253}
1254
1255static inline bool pl011_dma_tx_irq(struct uart_amba_port *uap)
1256{
1257 return false;
1258}
1259
1260static inline void pl011_dma_tx_stop(struct uart_amba_port *uap)
1261{
1262}
1263
1264static inline bool pl011_dma_tx_start(struct uart_amba_port *uap)
1265{
1266 return false;
1267}
1268
Linus Walleijead76f32011-02-24 13:21:08 +01001269static inline void pl011_dma_rx_irq(struct uart_amba_port *uap)
1270{
1271}
1272
1273static inline void pl011_dma_rx_stop(struct uart_amba_port *uap)
1274{
1275}
1276
1277static inline int pl011_dma_rx_trigger_dma(struct uart_amba_port *uap)
1278{
1279 return -EIO;
1280}
1281
1282static inline bool pl011_dma_rx_available(struct uart_amba_port *uap)
1283{
1284 return false;
1285}
1286
1287static inline bool pl011_dma_rx_running(struct uart_amba_port *uap)
1288{
1289 return false;
1290}
1291
Russell King68b65f72010-12-22 17:24:39 +00001292#define pl011_dma_flush_buffer NULL
1293#endif
1294
Russell Kingb129a8c2005-08-31 10:12:14 +01001295static void pl011_stop_tx(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001296{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001297 struct uart_amba_port *uap =
1298 container_of(port, struct uart_amba_port, port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001299
1300 uap->im &= ~UART011_TXIM;
Russell King9f25bc52015-11-03 14:51:13 +00001301 pl011_write(uap->im, uap, REG_IMSC);
Russell King68b65f72010-12-22 17:24:39 +00001302 pl011_dma_tx_stop(uap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001303}
1304
Dave Martin1e84d222015-04-27 16:49:05 +01001305static void pl011_tx_chars(struct uart_amba_port *uap, bool from_irq);
Dave Martin734745c2015-03-04 12:27:33 +00001306
1307/* Start TX with programmed I/O only (no DMA) */
1308static void pl011_start_tx_pio(struct uart_amba_port *uap)
1309{
1310 uap->im |= UART011_TXIM;
Russell King9f25bc52015-11-03 14:51:13 +00001311 pl011_write(uap->im, uap, REG_IMSC);
Dave Martin1e84d222015-04-27 16:49:05 +01001312 pl011_tx_chars(uap, false);
Dave Martin734745c2015-03-04 12:27:33 +00001313}
1314
Russell Kingb129a8c2005-08-31 10:12:14 +01001315static void pl011_start_tx(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001316{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001317 struct uart_amba_port *uap =
1318 container_of(port, struct uart_amba_port, port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001319
Dave Martin734745c2015-03-04 12:27:33 +00001320 if (!pl011_dma_tx_start(uap))
1321 pl011_start_tx_pio(uap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001322}
1323
1324static void pl011_stop_rx(struct uart_port *port)
1325{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001326 struct uart_amba_port *uap =
1327 container_of(port, struct uart_amba_port, port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001328
1329 uap->im &= ~(UART011_RXIM|UART011_RTIM|UART011_FEIM|
1330 UART011_PEIM|UART011_BEIM|UART011_OEIM);
Russell King9f25bc52015-11-03 14:51:13 +00001331 pl011_write(uap->im, uap, REG_IMSC);
Linus Walleijead76f32011-02-24 13:21:08 +01001332
1333 pl011_dma_rx_stop(uap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001334}
1335
1336static void pl011_enable_ms(struct uart_port *port)
1337{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001338 struct uart_amba_port *uap =
1339 container_of(port, struct uart_amba_port, port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001340
1341 uap->im |= UART011_RIMIM|UART011_CTSMIM|UART011_DCDMIM|UART011_DSRMIM;
Russell King9f25bc52015-11-03 14:51:13 +00001342 pl011_write(uap->im, uap, REG_IMSC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001343}
1344
David Howells7d12e782006-10-05 14:55:46 +01001345static void pl011_rx_chars(struct uart_amba_port *uap)
Fabio Estevamb83286b2013-08-09 17:58:51 -03001346__releases(&uap->port.lock)
1347__acquires(&uap->port.lock)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001348{
Linus Walleij29772c42011-02-24 13:21:36 +01001349 pl011_fifo_to_tty(uap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001350
Thomas Gleixner2389b272007-05-29 21:53:50 +01001351 spin_unlock(&uap->port.lock);
Jiri Slaby2e124b42013-01-03 15:53:06 +01001352 tty_flip_buffer_push(&uap->port.state->port);
Linus Walleijead76f32011-02-24 13:21:08 +01001353 /*
1354 * If we were temporarily out of DMA mode for a while,
1355 * attempt to switch back to DMA mode again.
1356 */
1357 if (pl011_dma_rx_available(uap)) {
1358 if (pl011_dma_rx_trigger_dma(uap)) {
1359 dev_dbg(uap->port.dev, "could not trigger RX DMA job "
1360 "fall back to interrupt mode again\n");
1361 uap->im |= UART011_RXIM;
Russell King9f25bc52015-11-03 14:51:13 +00001362 pl011_write(uap->im, uap, REG_IMSC);
Chanho Mincb06ff12013-03-27 18:38:11 +09001363 } else {
Chanho Min89fa28d2013-04-03 11:10:37 +09001364#ifdef CONFIG_DMA_ENGINE
Chanho Mincb06ff12013-03-27 18:38:11 +09001365 /* Start Rx DMA poll */
1366 if (uap->dmarx.poll_rate) {
1367 uap->dmarx.last_jiffies = jiffies;
1368 uap->dmarx.last_residue = PL011_DMA_BUFFER_SIZE;
1369 mod_timer(&uap->dmarx.timer,
1370 jiffies +
1371 msecs_to_jiffies(uap->dmarx.poll_rate));
1372 }
Chanho Min89fa28d2013-04-03 11:10:37 +09001373#endif
Chanho Mincb06ff12013-03-27 18:38:11 +09001374 }
Linus Walleijead76f32011-02-24 13:21:08 +01001375 }
Thomas Gleixner2389b272007-05-29 21:53:50 +01001376 spin_lock(&uap->port.lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001377}
1378
Dave Martin1e84d222015-04-27 16:49:05 +01001379static bool pl011_tx_char(struct uart_amba_port *uap, unsigned char c,
1380 bool from_irq)
Dave Martin734745c2015-03-04 12:27:33 +00001381{
Dave Martin1e84d222015-04-27 16:49:05 +01001382 if (unlikely(!from_irq) &&
Russell King9f25bc52015-11-03 14:51:13 +00001383 pl011_read(uap, REG_FR) & UART01x_FR_TXFF)
Dave Martin1e84d222015-04-27 16:49:05 +01001384 return false; /* unable to transmit character */
1385
Russell King9f25bc52015-11-03 14:51:13 +00001386 pl011_write(c, uap, REG_DR);
Dave Martin734745c2015-03-04 12:27:33 +00001387 uap->port.icount.tx++;
1388
Dave Martin1e84d222015-04-27 16:49:05 +01001389 return true;
Dave Martin734745c2015-03-04 12:27:33 +00001390}
1391
Dave Martin1e84d222015-04-27 16:49:05 +01001392static void pl011_tx_chars(struct uart_amba_port *uap, bool from_irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001393{
Alan Coxebd2c8f2009-09-19 13:13:28 -07001394 struct circ_buf *xmit = &uap->port.state->xmit;
Dave Martin1e84d222015-04-27 16:49:05 +01001395 int count = uap->fifosize >> 1;
Dave Martin734745c2015-03-04 12:27:33 +00001396
Linus Torvalds1da177e2005-04-16 15:20:36 -07001397 if (uap->port.x_char) {
Dave Martin1e84d222015-04-27 16:49:05 +01001398 if (!pl011_tx_char(uap, uap->port.x_char, from_irq))
1399 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001400 uap->port.x_char = 0;
Dave Martin734745c2015-03-04 12:27:33 +00001401 --count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001402 }
1403 if (uart_circ_empty(xmit) || uart_tx_stopped(&uap->port)) {
Russell Kingb129a8c2005-08-31 10:12:14 +01001404 pl011_stop_tx(&uap->port);
Dave Martin1e84d222015-04-27 16:49:05 +01001405 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001406 }
1407
Russell King68b65f72010-12-22 17:24:39 +00001408 /* If we are using DMA mode, try to send some characters. */
1409 if (pl011_dma_tx_irq(uap))
Dave Martin1e84d222015-04-27 16:49:05 +01001410 return;
Russell King68b65f72010-12-22 17:24:39 +00001411
Dave Martin1e84d222015-04-27 16:49:05 +01001412 do {
1413 if (likely(from_irq) && count-- == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001414 break;
Dave Martin1e84d222015-04-27 16:49:05 +01001415
1416 if (!pl011_tx_char(uap, xmit->buf[xmit->tail], from_irq))
1417 break;
1418
1419 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
1420 } while (!uart_circ_empty(xmit));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001421
1422 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
1423 uart_write_wakeup(&uap->port);
1424
Dave Martin1e84d222015-04-27 16:49:05 +01001425 if (uart_circ_empty(xmit))
Russell Kingb129a8c2005-08-31 10:12:14 +01001426 pl011_stop_tx(&uap->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001427}
1428
1429static void pl011_modem_status(struct uart_amba_port *uap)
1430{
1431 unsigned int status, delta;
1432
Russell King9f25bc52015-11-03 14:51:13 +00001433 status = pl011_read(uap, REG_FR) & UART01x_FR_MODEM_ANY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001434
1435 delta = status ^ uap->old_status;
1436 uap->old_status = status;
1437
1438 if (!delta)
1439 return;
1440
1441 if (delta & UART01x_FR_DCD)
1442 uart_handle_dcd_change(&uap->port, status & UART01x_FR_DCD);
1443
Shawn Guo0e125a52016-07-08 17:00:39 +08001444 if (delta & uap->vendor->fr_dsr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001445 uap->port.icount.dsr++;
1446
Shawn Guo0e125a52016-07-08 17:00:39 +08001447 if (delta & uap->vendor->fr_cts)
1448 uart_handle_cts_change(&uap->port,
1449 status & uap->vendor->fr_cts);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001450
Alan Coxbdc04e32009-09-19 13:13:31 -07001451 wake_up_interruptible(&uap->port.state->port.delta_msr_wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001452}
1453
Andre Przywara9c4ef4b2015-05-21 17:26:20 +01001454static void check_apply_cts_event_workaround(struct uart_amba_port *uap)
1455{
1456 unsigned int dummy_read;
1457
1458 if (!uap->vendor->cts_event_workaround)
1459 return;
1460
1461 /* workaround to make sure that all bits are unlocked.. */
Russell King9f25bc52015-11-03 14:51:13 +00001462 pl011_write(0x00, uap, REG_ICR);
Andre Przywara9c4ef4b2015-05-21 17:26:20 +01001463
1464 /*
1465 * WA: introduce 26ns(1 uart clk) delay before W1C;
1466 * single apb access will incur 2 pclk(133.12Mhz) delay,
1467 * so add 2 dummy reads
1468 */
Russell King9f25bc52015-11-03 14:51:13 +00001469 dummy_read = pl011_read(uap, REG_ICR);
1470 dummy_read = pl011_read(uap, REG_ICR);
Andre Przywara9c4ef4b2015-05-21 17:26:20 +01001471}
1472
David Howells7d12e782006-10-05 14:55:46 +01001473static irqreturn_t pl011_int(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001474{
1475 struct uart_amba_port *uap = dev_id;
Russell King963cc982010-12-22 17:16:09 +00001476 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001477 unsigned int status, pass_counter = AMBA_ISR_PASS_LIMIT;
Andre Przywara075167e2015-05-21 17:26:19 +01001478 u16 imsc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001479 int handled = 0;
1480
Russell King963cc982010-12-22 17:16:09 +00001481 spin_lock_irqsave(&uap->port.lock, flags);
Russell King9f25bc52015-11-03 14:51:13 +00001482 imsc = pl011_read(uap, REG_IMSC);
1483 status = pl011_read(uap, REG_RIS) & imsc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001484 if (status) {
1485 do {
Andre Przywara9c4ef4b2015-05-21 17:26:20 +01001486 check_apply_cts_event_workaround(uap);
Greg Kroah-Hartmanf11c9842015-09-04 09:13:39 -07001487
Russell King75836332015-11-03 14:50:58 +00001488 pl011_write(status & ~(UART011_TXIS|UART011_RTIS|
1489 UART011_RXIS),
Russell King9f25bc52015-11-03 14:51:13 +00001490 uap, REG_ICR);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001491
Linus Walleijead76f32011-02-24 13:21:08 +01001492 if (status & (UART011_RTIS|UART011_RXIS)) {
1493 if (pl011_dma_rx_running(uap))
1494 pl011_dma_rx_irq(uap);
1495 else
1496 pl011_rx_chars(uap);
1497 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001498 if (status & (UART011_DSRMIS|UART011_DCDMIS|
1499 UART011_CTSMIS|UART011_RIMIS))
1500 pl011_modem_status(uap);
Dave Martin1e84d222015-04-27 16:49:05 +01001501 if (status & UART011_TXIS)
1502 pl011_tx_chars(uap, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001503
Rajanikanth H.V4fd06902012-03-26 11:17:02 +02001504 if (pass_counter-- == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001505 break;
1506
Russell King9f25bc52015-11-03 14:51:13 +00001507 status = pl011_read(uap, REG_RIS) & imsc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001508 } while (status != 0);
1509 handled = 1;
1510 }
1511
Russell King963cc982010-12-22 17:16:09 +00001512 spin_unlock_irqrestore(&uap->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001513
1514 return IRQ_RETVAL(handled);
1515}
1516
Linus Walleije643f872012-06-17 15:44:19 +02001517static unsigned int pl011_tx_empty(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001518{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001519 struct uart_amba_port *uap =
1520 container_of(port, struct uart_amba_port, port);
Russell King9f25bc52015-11-03 14:51:13 +00001521 unsigned int status = pl011_read(uap, REG_FR);
Shawn Guo0e125a52016-07-08 17:00:39 +08001522 return status & (uap->vendor->fr_busy | UART01x_FR_TXFF) ?
1523 0 : TIOCSER_TEMT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001524}
1525
Linus Walleije643f872012-06-17 15:44:19 +02001526static unsigned int pl011_get_mctrl(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001527{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001528 struct uart_amba_port *uap =
1529 container_of(port, struct uart_amba_port, port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001530 unsigned int result = 0;
Russell King9f25bc52015-11-03 14:51:13 +00001531 unsigned int status = pl011_read(uap, REG_FR);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001532
Jiri Slaby5159f402007-10-18 23:40:31 -07001533#define TIOCMBIT(uartbit, tiocmbit) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001534 if (status & uartbit) \
1535 result |= tiocmbit
1536
Jiri Slaby5159f402007-10-18 23:40:31 -07001537 TIOCMBIT(UART01x_FR_DCD, TIOCM_CAR);
Shawn Guo0e125a52016-07-08 17:00:39 +08001538 TIOCMBIT(uap->vendor->fr_dsr, TIOCM_DSR);
1539 TIOCMBIT(uap->vendor->fr_cts, TIOCM_CTS);
1540 TIOCMBIT(uap->vendor->fr_ri, TIOCM_RNG);
Jiri Slaby5159f402007-10-18 23:40:31 -07001541#undef TIOCMBIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001542 return result;
1543}
1544
1545static void pl011_set_mctrl(struct uart_port *port, unsigned int mctrl)
1546{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001547 struct uart_amba_port *uap =
1548 container_of(port, struct uart_amba_port, port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001549 unsigned int cr;
1550
Russell King9f25bc52015-11-03 14:51:13 +00001551 cr = pl011_read(uap, REG_CR);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001552
Jiri Slaby5159f402007-10-18 23:40:31 -07001553#define TIOCMBIT(tiocmbit, uartbit) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001554 if (mctrl & tiocmbit) \
1555 cr |= uartbit; \
1556 else \
1557 cr &= ~uartbit
1558
Jiri Slaby5159f402007-10-18 23:40:31 -07001559 TIOCMBIT(TIOCM_RTS, UART011_CR_RTS);
1560 TIOCMBIT(TIOCM_DTR, UART011_CR_DTR);
1561 TIOCMBIT(TIOCM_OUT1, UART011_CR_OUT1);
1562 TIOCMBIT(TIOCM_OUT2, UART011_CR_OUT2);
1563 TIOCMBIT(TIOCM_LOOP, UART011_CR_LBE);
Rabin Vincent3b438162010-02-12 06:43:11 +01001564
1565 if (uap->autorts) {
1566 /* We need to disable auto-RTS if we want to turn RTS off */
1567 TIOCMBIT(TIOCM_RTS, UART011_CR_RTSEN);
1568 }
Jiri Slaby5159f402007-10-18 23:40:31 -07001569#undef TIOCMBIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001570
Russell King9f25bc52015-11-03 14:51:13 +00001571 pl011_write(cr, uap, REG_CR);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001572}
1573
1574static void pl011_break_ctl(struct uart_port *port, int break_state)
1575{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001576 struct uart_amba_port *uap =
1577 container_of(port, struct uart_amba_port, port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001578 unsigned long flags;
1579 unsigned int lcr_h;
1580
1581 spin_lock_irqsave(&uap->port.lock, flags);
Russell Kinge4df9a82015-11-16 17:40:41 +00001582 lcr_h = pl011_read(uap, REG_LCRH_TX);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001583 if (break_state == -1)
1584 lcr_h |= UART01x_LCRH_BRK;
1585 else
1586 lcr_h &= ~UART01x_LCRH_BRK;
Russell Kinge4df9a82015-11-16 17:40:41 +00001587 pl011_write(lcr_h, uap, REG_LCRH_TX);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001588 spin_unlock_irqrestore(&uap->port.lock, flags);
1589}
1590
Jason Wessel84b5ae12008-02-20 13:33:39 -06001591#ifdef CONFIG_CONSOLE_POLL
Anton Vorontsov5c8124a2012-09-24 14:27:55 -07001592
1593static void pl011_quiesce_irqs(struct uart_port *port)
1594{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001595 struct uart_amba_port *uap =
1596 container_of(port, struct uart_amba_port, port);
Anton Vorontsov5c8124a2012-09-24 14:27:55 -07001597
Russell King9f25bc52015-11-03 14:51:13 +00001598 pl011_write(pl011_read(uap, REG_MIS), uap, REG_ICR);
Anton Vorontsov5c8124a2012-09-24 14:27:55 -07001599 /*
1600 * There is no way to clear TXIM as this is "ready to transmit IRQ", so
1601 * we simply mask it. start_tx() will unmask it.
1602 *
1603 * Note we can race with start_tx(), and if the race happens, the
1604 * polling user might get another interrupt just after we clear it.
1605 * But it should be OK and can happen even w/o the race, e.g.
1606 * controller immediately got some new data and raised the IRQ.
1607 *
1608 * And whoever uses polling routines assumes that it manages the device
1609 * (including tx queue), so we're also fine with start_tx()'s caller
1610 * side.
1611 */
Russell King9f25bc52015-11-03 14:51:13 +00001612 pl011_write(pl011_read(uap, REG_IMSC) & ~UART011_TXIM, uap,
1613 REG_IMSC);
Anton Vorontsov5c8124a2012-09-24 14:27:55 -07001614}
1615
Linus Walleije643f872012-06-17 15:44:19 +02001616static int pl011_get_poll_char(struct uart_port *port)
Jason Wessel84b5ae12008-02-20 13:33:39 -06001617{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001618 struct uart_amba_port *uap =
1619 container_of(port, struct uart_amba_port, port);
Jason Wessel84b5ae12008-02-20 13:33:39 -06001620 unsigned int status;
1621
Anton Vorontsov5c8124a2012-09-24 14:27:55 -07001622 /*
1623 * The caller might need IRQs lowered, e.g. if used with KDB NMI
1624 * debugger.
1625 */
1626 pl011_quiesce_irqs(port);
1627
Russell King9f25bc52015-11-03 14:51:13 +00001628 status = pl011_read(uap, REG_FR);
Jason Wesself5316b42010-05-20 21:04:22 -05001629 if (status & UART01x_FR_RXFE)
1630 return NO_POLL_CHAR;
Jason Wessel84b5ae12008-02-20 13:33:39 -06001631
Russell King9f25bc52015-11-03 14:51:13 +00001632 return pl011_read(uap, REG_DR);
Jason Wessel84b5ae12008-02-20 13:33:39 -06001633}
1634
Linus Walleije643f872012-06-17 15:44:19 +02001635static void pl011_put_poll_char(struct uart_port *port,
Jason Wessel84b5ae12008-02-20 13:33:39 -06001636 unsigned char ch)
1637{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001638 struct uart_amba_port *uap =
1639 container_of(port, struct uart_amba_port, port);
Jason Wessel84b5ae12008-02-20 13:33:39 -06001640
Russell King9f25bc52015-11-03 14:51:13 +00001641 while (pl011_read(uap, REG_FR) & UART01x_FR_TXFF)
Timur Tabi2f2fd082016-01-15 14:32:20 -06001642 cpu_relax();
Jason Wessel84b5ae12008-02-20 13:33:39 -06001643
Russell King9f25bc52015-11-03 14:51:13 +00001644 pl011_write(ch, uap, REG_DR);
Jason Wessel84b5ae12008-02-20 13:33:39 -06001645}
1646
1647#endif /* CONFIG_CONSOLE_POLL */
1648
Anton Vorontsovb3564c22012-09-24 14:27:54 -07001649static int pl011_hwinit(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001650{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001651 struct uart_amba_port *uap =
1652 container_of(port, struct uart_amba_port, port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001653 int retval;
1654
Linus Walleij78d80c52012-05-23 21:18:46 +02001655 /* Optionaly enable pins to be muxed in and configured */
Linus Walleij2b996fc2013-06-05 15:36:42 +02001656 pinctrl_pm_select_default_state(port->dev);
Linus Walleij78d80c52012-05-23 21:18:46 +02001657
Linus Torvalds1da177e2005-04-16 15:20:36 -07001658 /*
1659 * Try to enable the clock producer.
1660 */
Julia Lawall1c4c4392012-08-26 18:01:01 +02001661 retval = clk_prepare_enable(uap->clk);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001662 if (retval)
Tushar Behera7f6d9422014-06-26 15:35:35 +05301663 return retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001664
1665 uap->port.uartclk = clk_get_rate(uap->clk);
1666
Linus Walleij9b96fba2012-03-13 13:27:23 +01001667 /* Clear pending error and receive interrupts */
Russell King75836332015-11-03 14:50:58 +00001668 pl011_write(UART011_OEIS | UART011_BEIS | UART011_PEIS |
1669 UART011_FEIS | UART011_RTIS | UART011_RXIS,
Russell King9f25bc52015-11-03 14:51:13 +00001670 uap, REG_ICR);
Linus Walleij9b96fba2012-03-13 13:27:23 +01001671
Linus Torvalds1da177e2005-04-16 15:20:36 -07001672 /*
Anton Vorontsovb3564c22012-09-24 14:27:54 -07001673 * Save interrupts enable mask, and enable RX interrupts in case if
1674 * the interrupt is used for NMI entry.
1675 */
Russell King9f25bc52015-11-03 14:51:13 +00001676 uap->im = pl011_read(uap, REG_IMSC);
1677 pl011_write(UART011_RTIM | UART011_RXIM, uap, REG_IMSC);
Anton Vorontsovb3564c22012-09-24 14:27:54 -07001678
Jingoo Han574de552013-07-30 17:06:57 +09001679 if (dev_get_platdata(uap->port.dev)) {
Anton Vorontsovb3564c22012-09-24 14:27:54 -07001680 struct amba_pl011_data *plat;
1681
Jingoo Han574de552013-07-30 17:06:57 +09001682 plat = dev_get_platdata(uap->port.dev);
Anton Vorontsovb3564c22012-09-24 14:27:54 -07001683 if (plat->init)
1684 plat->init();
1685 }
1686 return 0;
Anton Vorontsovb3564c22012-09-24 14:27:54 -07001687}
1688
Russell King7fe9a5a2015-11-03 14:51:08 +00001689static bool pl011_split_lcrh(const struct uart_amba_port *uap)
1690{
Russell Kinge4df9a82015-11-16 17:40:41 +00001691 return pl011_reg_to_offset(uap, REG_LCRH_RX) !=
1692 pl011_reg_to_offset(uap, REG_LCRH_TX);
Russell King7fe9a5a2015-11-03 14:51:08 +00001693}
1694
Jon Medhurstb60f2f62013-12-10 10:18:59 +00001695static void pl011_write_lcr_h(struct uart_amba_port *uap, unsigned int lcr_h)
1696{
Russell Kinge4df9a82015-11-16 17:40:41 +00001697 pl011_write(lcr_h, uap, REG_LCRH_RX);
Russell King7fe9a5a2015-11-03 14:51:08 +00001698 if (pl011_split_lcrh(uap)) {
Jon Medhurstb60f2f62013-12-10 10:18:59 +00001699 int i;
1700 /*
1701 * Wait 10 PCLKs before writing LCRH_TX register,
1702 * to get this delay write read only register 10 times
1703 */
1704 for (i = 0; i < 10; ++i)
Russell King9f25bc52015-11-03 14:51:13 +00001705 pl011_write(0xff, uap, REG_MIS);
Russell Kinge4df9a82015-11-16 17:40:41 +00001706 pl011_write(lcr_h, uap, REG_LCRH_TX);
Jon Medhurstb60f2f62013-12-10 10:18:59 +00001707 }
1708}
1709
Andre Przywara867b8e82015-05-21 17:26:15 +01001710static int pl011_allocate_irq(struct uart_amba_port *uap)
1711{
Russell King9f25bc52015-11-03 14:51:13 +00001712 pl011_write(uap->im, uap, REG_IMSC);
Andre Przywara867b8e82015-05-21 17:26:15 +01001713
1714 return request_irq(uap->port.irq, pl011_int, 0, "uart-pl011", uap);
1715}
1716
1717/*
1718 * Enable interrupts, only timeouts when using DMA
1719 * if initial RX DMA job failed, start in interrupt mode
1720 * as well.
1721 */
1722static void pl011_enable_interrupts(struct uart_amba_port *uap)
1723{
1724 spin_lock_irq(&uap->port.lock);
1725
1726 /* Clear out any spuriously appearing RX interrupts */
Russell King9f25bc52015-11-03 14:51:13 +00001727 pl011_write(UART011_RTIS | UART011_RXIS, uap, REG_ICR);
Andre Przywara867b8e82015-05-21 17:26:15 +01001728 uap->im = UART011_RTIM;
1729 if (!pl011_dma_rx_running(uap))
1730 uap->im |= UART011_RXIM;
Russell King9f25bc52015-11-03 14:51:13 +00001731 pl011_write(uap->im, uap, REG_IMSC);
Andre Przywara867b8e82015-05-21 17:26:15 +01001732 spin_unlock_irq(&uap->port.lock);
1733}
1734
Anton Vorontsovb3564c22012-09-24 14:27:54 -07001735static int pl011_startup(struct uart_port *port)
1736{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001737 struct uart_amba_port *uap =
1738 container_of(port, struct uart_amba_port, port);
Dave Martin734745c2015-03-04 12:27:33 +00001739 unsigned int cr;
Anton Vorontsovb3564c22012-09-24 14:27:54 -07001740 int retval;
1741
1742 retval = pl011_hwinit(port);
1743 if (retval)
1744 goto clk_dis;
1745
Andre Przywara867b8e82015-05-21 17:26:15 +01001746 retval = pl011_allocate_irq(uap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001747 if (retval)
1748 goto clk_dis;
1749
Russell King9f25bc52015-11-03 14:51:13 +00001750 pl011_write(uap->vendor->ifls, uap, REG_IFLS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001751
Jon Medhurstfe433902013-12-10 10:18:58 +00001752 spin_lock_irq(&uap->port.lock);
1753
Shreshtha Kumar Sahud8d8ffa2012-01-18 15:53:59 +05301754 /* restore RTS and DTR */
1755 cr = uap->old_cr & (UART011_CR_RTS | UART011_CR_DTR);
1756 cr |= UART01x_CR_UARTEN | UART011_CR_RXE | UART011_CR_TXE;
Russell King9f25bc52015-11-03 14:51:13 +00001757 pl011_write(cr, uap, REG_CR);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001758
Jon Medhurstfe433902013-12-10 10:18:58 +00001759 spin_unlock_irq(&uap->port.lock);
1760
Linus Torvalds1da177e2005-04-16 15:20:36 -07001761 /*
1762 * initialise the old status of the modem signals
1763 */
Russell King9f25bc52015-11-03 14:51:13 +00001764 uap->old_status = pl011_read(uap, REG_FR) & UART01x_FR_MODEM_ANY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001765
Russell King68b65f72010-12-22 17:24:39 +00001766 /* Startup DMA */
1767 pl011_dma_startup(uap);
1768
Andre Przywara867b8e82015-05-21 17:26:15 +01001769 pl011_enable_interrupts(uap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001770
1771 return 0;
1772
1773 clk_dis:
Julia Lawall1c4c4392012-08-26 18:01:01 +02001774 clk_disable_unprepare(uap->clk);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001775 return retval;
1776}
1777
Andre Przywara0dd1e242015-05-21 17:26:23 +01001778static int sbsa_uart_startup(struct uart_port *port)
1779{
1780 struct uart_amba_port *uap =
1781 container_of(port, struct uart_amba_port, port);
1782 int retval;
1783
1784 retval = pl011_hwinit(port);
1785 if (retval)
1786 return retval;
1787
1788 retval = pl011_allocate_irq(uap);
1789 if (retval)
1790 return retval;
1791
1792 /* The SBSA UART does not support any modem status lines. */
1793 uap->old_status = 0;
1794
1795 pl011_enable_interrupts(uap);
1796
1797 return 0;
1798}
1799
Linus Walleijec489aa2010-06-02 08:13:52 +01001800static void pl011_shutdown_channel(struct uart_amba_port *uap,
1801 unsigned int lcrh)
1802{
Greg Kroah-Hartmanf11c9842015-09-04 09:13:39 -07001803 unsigned long val;
Linus Walleijec489aa2010-06-02 08:13:52 +01001804
Russell Kingb2a4e242015-11-03 14:51:03 +00001805 val = pl011_read(uap, lcrh);
Greg Kroah-Hartmanf11c9842015-09-04 09:13:39 -07001806 val &= ~(UART01x_LCRH_BRK | UART01x_LCRH_FEN);
Russell Kingb2a4e242015-11-03 14:51:03 +00001807 pl011_write(val, uap, lcrh);
Linus Walleijec489aa2010-06-02 08:13:52 +01001808}
1809
Andre Przywara95166a32015-05-21 17:26:16 +01001810/*
1811 * disable the port. It should not disable RTS and DTR.
1812 * Also RTS and DTR state should be preserved to restore
1813 * it during startup().
1814 */
1815static void pl011_disable_uart(struct uart_amba_port *uap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001816{
Shreshtha Kumar Sahud8d8ffa2012-01-18 15:53:59 +05301817 unsigned int cr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001818
Rabin Vincent3b438162010-02-12 06:43:11 +01001819 uap->autorts = false;
Jon Medhurstfe433902013-12-10 10:18:58 +00001820 spin_lock_irq(&uap->port.lock);
Russell King9f25bc52015-11-03 14:51:13 +00001821 cr = pl011_read(uap, REG_CR);
Shreshtha Kumar Sahud8d8ffa2012-01-18 15:53:59 +05301822 uap->old_cr = cr;
1823 cr &= UART011_CR_RTS | UART011_CR_DTR;
1824 cr |= UART01x_CR_UARTEN | UART011_CR_TXE;
Russell King9f25bc52015-11-03 14:51:13 +00001825 pl011_write(cr, uap, REG_CR);
Jon Medhurstfe433902013-12-10 10:18:58 +00001826 spin_unlock_irq(&uap->port.lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001827
1828 /*
1829 * disable break condition and fifos
1830 */
Russell Kinge4df9a82015-11-16 17:40:41 +00001831 pl011_shutdown_channel(uap, REG_LCRH_RX);
Russell King7fe9a5a2015-11-03 14:51:08 +00001832 if (pl011_split_lcrh(uap))
Russell Kinge4df9a82015-11-16 17:40:41 +00001833 pl011_shutdown_channel(uap, REG_LCRH_TX);
Andre Przywara95166a32015-05-21 17:26:16 +01001834}
1835
1836static void pl011_disable_interrupts(struct uart_amba_port *uap)
1837{
1838 spin_lock_irq(&uap->port.lock);
1839
1840 /* mask all interrupts and clear all pending ones */
1841 uap->im = 0;
Russell King9f25bc52015-11-03 14:51:13 +00001842 pl011_write(uap->im, uap, REG_IMSC);
1843 pl011_write(0xffff, uap, REG_ICR);
Andre Przywara95166a32015-05-21 17:26:16 +01001844
1845 spin_unlock_irq(&uap->port.lock);
1846}
1847
1848static void pl011_shutdown(struct uart_port *port)
1849{
1850 struct uart_amba_port *uap =
1851 container_of(port, struct uart_amba_port, port);
1852
1853 pl011_disable_interrupts(uap);
1854
1855 pl011_dma_shutdown(uap);
1856
1857 free_irq(uap->port.irq, uap);
1858
1859 pl011_disable_uart(uap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001860
1861 /*
1862 * Shut down the clock producer
1863 */
Julia Lawall1c4c4392012-08-26 18:01:01 +02001864 clk_disable_unprepare(uap->clk);
Linus Walleij78d80c52012-05-23 21:18:46 +02001865 /* Optionally let pins go into sleep states */
Linus Walleij2b996fc2013-06-05 15:36:42 +02001866 pinctrl_pm_select_sleep_state(port->dev);
Shreshtha Kumar Sahuc16d51a2011-06-13 10:11:33 +02001867
Jingoo Han574de552013-07-30 17:06:57 +09001868 if (dev_get_platdata(uap->port.dev)) {
Shreshtha Kumar Sahuc16d51a2011-06-13 10:11:33 +02001869 struct amba_pl011_data *plat;
1870
Jingoo Han574de552013-07-30 17:06:57 +09001871 plat = dev_get_platdata(uap->port.dev);
Shreshtha Kumar Sahuc16d51a2011-06-13 10:11:33 +02001872 if (plat->exit)
1873 plat->exit();
1874 }
1875
Peter Hurley36f339d2014-11-06 09:06:12 -05001876 if (uap->port.ops->flush_buffer)
1877 uap->port.ops->flush_buffer(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001878}
1879
Andre Przywara0dd1e242015-05-21 17:26:23 +01001880static void sbsa_uart_shutdown(struct uart_port *port)
1881{
1882 struct uart_amba_port *uap =
1883 container_of(port, struct uart_amba_port, port);
1884
1885 pl011_disable_interrupts(uap);
1886
1887 free_irq(uap->port.irq, uap);
1888
1889 if (uap->port.ops->flush_buffer)
1890 uap->port.ops->flush_buffer(port);
1891}
1892
Linus Torvalds1da177e2005-04-16 15:20:36 -07001893static void
Andre Przywaraef5a9352015-05-21 17:26:17 +01001894pl011_setup_status_masks(struct uart_port *port, struct ktermios *termios)
1895{
1896 port->read_status_mask = UART011_DR_OE | 255;
1897 if (termios->c_iflag & INPCK)
1898 port->read_status_mask |= UART011_DR_FE | UART011_DR_PE;
1899 if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
1900 port->read_status_mask |= UART011_DR_BE;
1901
1902 /*
1903 * Characters to ignore
1904 */
1905 port->ignore_status_mask = 0;
1906 if (termios->c_iflag & IGNPAR)
1907 port->ignore_status_mask |= UART011_DR_FE | UART011_DR_PE;
1908 if (termios->c_iflag & IGNBRK) {
1909 port->ignore_status_mask |= UART011_DR_BE;
1910 /*
1911 * If we're ignoring parity and break indicators,
1912 * ignore overruns too (for real raw support).
1913 */
1914 if (termios->c_iflag & IGNPAR)
1915 port->ignore_status_mask |= UART011_DR_OE;
1916 }
1917
1918 /*
1919 * Ignore all characters if CREAD is not set.
1920 */
1921 if ((termios->c_cflag & CREAD) == 0)
1922 port->ignore_status_mask |= UART_DUMMY_DR_RX;
1923}
1924
1925static void
Alan Cox606d0992006-12-08 02:38:45 -08001926pl011_set_termios(struct uart_port *port, struct ktermios *termios,
1927 struct ktermios *old)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001928{
Daniel Thompsona5820c22014-09-03 12:51:55 +01001929 struct uart_amba_port *uap =
1930 container_of(port, struct uart_amba_port, port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001931 unsigned int lcr_h, old_cr;
1932 unsigned long flags;
Russell Kingc19f12b2010-12-22 17:48:26 +00001933 unsigned int baud, quot, clkdiv;
1934
1935 if (uap->vendor->oversampling)
1936 clkdiv = 8;
1937 else
1938 clkdiv = 16;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001939
1940 /*
1941 * Ask the core to calculate the divisor for us.
1942 */
Linus Walleijac3e3fb2010-06-02 20:40:22 +01001943 baud = uart_get_baud_rate(port, termios, old, 0,
Russell Kingc19f12b2010-12-22 17:48:26 +00001944 port->uartclk / clkdiv);
Chanho Min89fa28d2013-04-03 11:10:37 +09001945#ifdef CONFIG_DMA_ENGINE
Chanho Mincb06ff12013-03-27 18:38:11 +09001946 /*
1947 * Adjust RX DMA polling rate with baud rate if not specified.
1948 */
1949 if (uap->dmarx.auto_poll_rate)
1950 uap->dmarx.poll_rate = DIV_ROUND_UP(10000000, baud);
Chanho Min89fa28d2013-04-03 11:10:37 +09001951#endif
Linus Walleijac3e3fb2010-06-02 20:40:22 +01001952
1953 if (baud > port->uartclk/16)
1954 quot = DIV_ROUND_CLOSEST(port->uartclk * 8, baud);
1955 else
1956 quot = DIV_ROUND_CLOSEST(port->uartclk * 4, baud);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001957
1958 switch (termios->c_cflag & CSIZE) {
1959 case CS5:
1960 lcr_h = UART01x_LCRH_WLEN_5;
1961 break;
1962 case CS6:
1963 lcr_h = UART01x_LCRH_WLEN_6;
1964 break;
1965 case CS7:
1966 lcr_h = UART01x_LCRH_WLEN_7;
1967 break;
1968 default: // CS8
1969 lcr_h = UART01x_LCRH_WLEN_8;
1970 break;
1971 }
1972 if (termios->c_cflag & CSTOPB)
1973 lcr_h |= UART01x_LCRH_STP2;
1974 if (termios->c_cflag & PARENB) {
1975 lcr_h |= UART01x_LCRH_PEN;
1976 if (!(termios->c_cflag & PARODD))
1977 lcr_h |= UART01x_LCRH_EPS;
Ed Spiridonovbb700022016-03-04 08:11:53 +03001978 if (termios->c_cflag & CMSPAR)
1979 lcr_h |= UART011_LCRH_SPS;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001980 }
Russell Kingffca2b12010-12-22 17:13:05 +00001981 if (uap->fifosize > 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001982 lcr_h |= UART01x_LCRH_FEN;
1983
1984 spin_lock_irqsave(&port->lock, flags);
1985
1986 /*
1987 * Update the per-port timeout.
1988 */
1989 uart_update_timeout(port, termios->c_cflag, baud);
1990
Andre Przywaraef5a9352015-05-21 17:26:17 +01001991 pl011_setup_status_masks(port, termios);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001992
1993 if (UART_ENABLE_MS(port, termios->c_cflag))
1994 pl011_enable_ms(port);
1995
1996 /* first, disable everything */
Russell King9f25bc52015-11-03 14:51:13 +00001997 old_cr = pl011_read(uap, REG_CR);
1998 pl011_write(0, uap, REG_CR);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001999
Rabin Vincent3b438162010-02-12 06:43:11 +01002000 if (termios->c_cflag & CRTSCTS) {
2001 if (old_cr & UART011_CR_RTS)
2002 old_cr |= UART011_CR_RTSEN;
2003
2004 old_cr |= UART011_CR_CTSEN;
2005 uap->autorts = true;
2006 } else {
2007 old_cr &= ~(UART011_CR_CTSEN | UART011_CR_RTSEN);
2008 uap->autorts = false;
2009 }
2010
Russell Kingc19f12b2010-12-22 17:48:26 +00002011 if (uap->vendor->oversampling) {
2012 if (baud > port->uartclk / 16)
Linus Walleijac3e3fb2010-06-02 20:40:22 +01002013 old_cr |= ST_UART011_CR_OVSFACT;
2014 else
2015 old_cr &= ~ST_UART011_CR_OVSFACT;
2016 }
2017
Linus Walleijc5dd5532012-09-26 17:21:36 +02002018 /*
2019 * Workaround for the ST Micro oversampling variants to
2020 * increase the bitrate slightly, by lowering the divisor,
2021 * to avoid delayed sampling of start bit at high speeds,
2022 * else we see data corruption.
2023 */
2024 if (uap->vendor->oversampling) {
2025 if ((baud >= 3000000) && (baud < 3250000) && (quot > 1))
2026 quot -= 1;
2027 else if ((baud > 3250000) && (quot > 2))
2028 quot -= 2;
2029 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002030 /* Set baud rate */
Russell King9f25bc52015-11-03 14:51:13 +00002031 pl011_write(quot & 0x3f, uap, REG_FBRD);
2032 pl011_write(quot >> 6, uap, REG_IBRD);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002033
2034 /*
2035 * ----------v----------v----------v----------v-----
Russell Kinge4df9a82015-11-16 17:40:41 +00002036 * NOTE: REG_LCRH_TX and REG_LCRH_RX MUST BE WRITTEN AFTER
Russell King9f25bc52015-11-03 14:51:13 +00002037 * REG_FBRD & REG_IBRD.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002038 * ----------^----------^----------^----------^-----
2039 */
Jon Medhurstb60f2f62013-12-10 10:18:59 +00002040 pl011_write_lcr_h(uap, lcr_h);
Russell King9f25bc52015-11-03 14:51:13 +00002041 pl011_write(old_cr, uap, REG_CR);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002042
2043 spin_unlock_irqrestore(&port->lock, flags);
2044}
2045
Andre Przywara0dd1e242015-05-21 17:26:23 +01002046static void
2047sbsa_uart_set_termios(struct uart_port *port, struct ktermios *termios,
2048 struct ktermios *old)
2049{
2050 struct uart_amba_port *uap =
2051 container_of(port, struct uart_amba_port, port);
2052 unsigned long flags;
2053
2054 tty_termios_encode_baud_rate(termios, uap->fixed_baud, uap->fixed_baud);
2055
2056 /* The SBSA UART only supports 8n1 without hardware flow control. */
2057 termios->c_cflag &= ~(CSIZE | CSTOPB | PARENB | PARODD);
2058 termios->c_cflag &= ~(CMSPAR | CRTSCTS);
2059 termios->c_cflag |= CS8 | CLOCAL;
2060
2061 spin_lock_irqsave(&port->lock, flags);
2062 uart_update_timeout(port, CS8, uap->fixed_baud);
2063 pl011_setup_status_masks(port, termios);
2064 spin_unlock_irqrestore(&port->lock, flags);
2065}
2066
Linus Torvalds1da177e2005-04-16 15:20:36 -07002067static const char *pl011_type(struct uart_port *port)
2068{
Daniel Thompsona5820c22014-09-03 12:51:55 +01002069 struct uart_amba_port *uap =
2070 container_of(port, struct uart_amba_port, port);
Russell Kinge8a7ba82010-12-28 09:16:54 +00002071 return uap->port.type == PORT_AMBA ? uap->type : NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002072}
2073
2074/*
2075 * Release the memory region(s) being used by 'port'
2076 */
Linus Walleije643f872012-06-17 15:44:19 +02002077static void pl011_release_port(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002078{
2079 release_mem_region(port->mapbase, SZ_4K);
2080}
2081
2082/*
2083 * Request the memory region(s) being used by 'port'
2084 */
Linus Walleije643f872012-06-17 15:44:19 +02002085static int pl011_request_port(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002086{
2087 return request_mem_region(port->mapbase, SZ_4K, "uart-pl011")
2088 != NULL ? 0 : -EBUSY;
2089}
2090
2091/*
2092 * Configure/autoconfigure the port.
2093 */
Linus Walleije643f872012-06-17 15:44:19 +02002094static void pl011_config_port(struct uart_port *port, int flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002095{
2096 if (flags & UART_CONFIG_TYPE) {
2097 port->type = PORT_AMBA;
Linus Walleije643f872012-06-17 15:44:19 +02002098 pl011_request_port(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002099 }
2100}
2101
2102/*
2103 * verify the new serial_struct (for TIOCSSERIAL).
2104 */
Linus Walleije643f872012-06-17 15:44:19 +02002105static int pl011_verify_port(struct uart_port *port, struct serial_struct *ser)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002106{
2107 int ret = 0;
2108 if (ser->type != PORT_UNKNOWN && ser->type != PORT_AMBA)
2109 ret = -EINVAL;
Yinghai Lua62c4132008-08-19 20:49:55 -07002110 if (ser->irq < 0 || ser->irq >= nr_irqs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002111 ret = -EINVAL;
2112 if (ser->baud_base < 9600)
2113 ret = -EINVAL;
2114 return ret;
2115}
2116
2117static struct uart_ops amba_pl011_pops = {
Linus Walleije643f872012-06-17 15:44:19 +02002118 .tx_empty = pl011_tx_empty,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002119 .set_mctrl = pl011_set_mctrl,
Linus Walleije643f872012-06-17 15:44:19 +02002120 .get_mctrl = pl011_get_mctrl,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002121 .stop_tx = pl011_stop_tx,
2122 .start_tx = pl011_start_tx,
2123 .stop_rx = pl011_stop_rx,
2124 .enable_ms = pl011_enable_ms,
2125 .break_ctl = pl011_break_ctl,
2126 .startup = pl011_startup,
2127 .shutdown = pl011_shutdown,
Russell King68b65f72010-12-22 17:24:39 +00002128 .flush_buffer = pl011_dma_flush_buffer,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002129 .set_termios = pl011_set_termios,
2130 .type = pl011_type,
Linus Walleije643f872012-06-17 15:44:19 +02002131 .release_port = pl011_release_port,
2132 .request_port = pl011_request_port,
2133 .config_port = pl011_config_port,
2134 .verify_port = pl011_verify_port,
Jason Wessel84b5ae12008-02-20 13:33:39 -06002135#ifdef CONFIG_CONSOLE_POLL
Anton Vorontsovb3564c22012-09-24 14:27:54 -07002136 .poll_init = pl011_hwinit,
Linus Walleije643f872012-06-17 15:44:19 +02002137 .poll_get_char = pl011_get_poll_char,
2138 .poll_put_char = pl011_put_poll_char,
Jason Wessel84b5ae12008-02-20 13:33:39 -06002139#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002140};
2141
Andre Przywara0dd1e242015-05-21 17:26:23 +01002142static void sbsa_uart_set_mctrl(struct uart_port *port, unsigned int mctrl)
2143{
2144}
2145
2146static unsigned int sbsa_uart_get_mctrl(struct uart_port *port)
2147{
2148 return 0;
2149}
2150
2151static const struct uart_ops sbsa_uart_pops = {
2152 .tx_empty = pl011_tx_empty,
2153 .set_mctrl = sbsa_uart_set_mctrl,
2154 .get_mctrl = sbsa_uart_get_mctrl,
2155 .stop_tx = pl011_stop_tx,
2156 .start_tx = pl011_start_tx,
2157 .stop_rx = pl011_stop_rx,
2158 .startup = sbsa_uart_startup,
2159 .shutdown = sbsa_uart_shutdown,
2160 .set_termios = sbsa_uart_set_termios,
2161 .type = pl011_type,
2162 .release_port = pl011_release_port,
2163 .request_port = pl011_request_port,
2164 .config_port = pl011_config_port,
2165 .verify_port = pl011_verify_port,
2166#ifdef CONFIG_CONSOLE_POLL
2167 .poll_init = pl011_hwinit,
2168 .poll_get_char = pl011_get_poll_char,
2169 .poll_put_char = pl011_put_poll_char,
2170#endif
2171};
2172
Linus Torvalds1da177e2005-04-16 15:20:36 -07002173static struct uart_amba_port *amba_ports[UART_NR];
2174
2175#ifdef CONFIG_SERIAL_AMBA_PL011_CONSOLE
2176
Russell Kingd3587882006-03-20 20:00:09 +00002177static void pl011_console_putchar(struct uart_port *port, int ch)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002178{
Daniel Thompsona5820c22014-09-03 12:51:55 +01002179 struct uart_amba_port *uap =
2180 container_of(port, struct uart_amba_port, port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002181
Russell King9f25bc52015-11-03 14:51:13 +00002182 while (pl011_read(uap, REG_FR) & UART01x_FR_TXFF)
Timur Tabi2f2fd082016-01-15 14:32:20 -06002183 cpu_relax();
Russell King9f25bc52015-11-03 14:51:13 +00002184 pl011_write(ch, uap, REG_DR);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002185}
2186
2187static void
2188pl011_console_write(struct console *co, const char *s, unsigned int count)
2189{
2190 struct uart_amba_port *uap = amba_ports[co->index];
Timur Tabi2f2fd082016-01-15 14:32:20 -06002191 unsigned int old_cr = 0, new_cr;
Rabin Vincentef605fd2012-01-17 11:52:28 +01002192 unsigned long flags;
2193 int locked = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002194
2195 clk_enable(uap->clk);
2196
Rabin Vincentef605fd2012-01-17 11:52:28 +01002197 local_irq_save(flags);
2198 if (uap->port.sysrq)
2199 locked = 0;
2200 else if (oops_in_progress)
2201 locked = spin_trylock(&uap->port.lock);
2202 else
2203 spin_lock(&uap->port.lock);
2204
Linus Torvalds1da177e2005-04-16 15:20:36 -07002205 /*
2206 * First save the CR then disable the interrupts
2207 */
Andre Przywara71eec482015-05-21 17:26:21 +01002208 if (!uap->vendor->always_enabled) {
Russell King9f25bc52015-11-03 14:51:13 +00002209 old_cr = pl011_read(uap, REG_CR);
Andre Przywara71eec482015-05-21 17:26:21 +01002210 new_cr = old_cr & ~UART011_CR_CTSEN;
2211 new_cr |= UART01x_CR_UARTEN | UART011_CR_TXE;
Russell King9f25bc52015-11-03 14:51:13 +00002212 pl011_write(new_cr, uap, REG_CR);
Andre Przywara71eec482015-05-21 17:26:21 +01002213 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002214
Russell Kingd3587882006-03-20 20:00:09 +00002215 uart_console_write(&uap->port, s, count, pl011_console_putchar);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002216
2217 /*
2218 * Finally, wait for transmitter to become empty
2219 * and restore the TCR
2220 */
Shawn Guo0e125a52016-07-08 17:00:39 +08002221 while (pl011_read(uap, REG_FR) & uap->vendor->fr_busy)
Timur Tabi2f2fd082016-01-15 14:32:20 -06002222 cpu_relax();
Andre Przywara71eec482015-05-21 17:26:21 +01002223 if (!uap->vendor->always_enabled)
Russell King9f25bc52015-11-03 14:51:13 +00002224 pl011_write(old_cr, uap, REG_CR);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002225
Rabin Vincentef605fd2012-01-17 11:52:28 +01002226 if (locked)
2227 spin_unlock(&uap->port.lock);
2228 local_irq_restore(flags);
2229
Linus Torvalds1da177e2005-04-16 15:20:36 -07002230 clk_disable(uap->clk);
2231}
2232
2233static void __init
2234pl011_console_get_options(struct uart_amba_port *uap, int *baud,
2235 int *parity, int *bits)
2236{
Russell King9f25bc52015-11-03 14:51:13 +00002237 if (pl011_read(uap, REG_CR) & UART01x_CR_UARTEN) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002238 unsigned int lcr_h, ibrd, fbrd;
2239
Russell Kinge4df9a82015-11-16 17:40:41 +00002240 lcr_h = pl011_read(uap, REG_LCRH_TX);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002241
2242 *parity = 'n';
2243 if (lcr_h & UART01x_LCRH_PEN) {
2244 if (lcr_h & UART01x_LCRH_EPS)
2245 *parity = 'e';
2246 else
2247 *parity = 'o';
2248 }
2249
2250 if ((lcr_h & 0x60) == UART01x_LCRH_WLEN_7)
2251 *bits = 7;
2252 else
2253 *bits = 8;
2254
Russell King9f25bc52015-11-03 14:51:13 +00002255 ibrd = pl011_read(uap, REG_IBRD);
2256 fbrd = pl011_read(uap, REG_FBRD);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002257
2258 *baud = uap->port.uartclk * 4 / (64 * ibrd + fbrd);
Linus Walleijac3e3fb2010-06-02 20:40:22 +01002259
Russell Kingc19f12b2010-12-22 17:48:26 +00002260 if (uap->vendor->oversampling) {
Russell King9f25bc52015-11-03 14:51:13 +00002261 if (pl011_read(uap, REG_CR)
Linus Walleijac3e3fb2010-06-02 20:40:22 +01002262 & ST_UART011_CR_OVSFACT)
2263 *baud *= 2;
2264 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002265 }
2266}
2267
2268static int __init pl011_console_setup(struct console *co, char *options)
2269{
2270 struct uart_amba_port *uap;
2271 int baud = 38400;
2272 int bits = 8;
2273 int parity = 'n';
2274 int flow = 'n';
Russell King4b4851c2011-09-22 11:35:30 +01002275 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002276
2277 /*
2278 * Check whether an invalid uart number has been specified, and
2279 * if so, search for the first available port that does have
2280 * console support.
2281 */
2282 if (co->index >= UART_NR)
2283 co->index = 0;
2284 uap = amba_ports[co->index];
Russell Kingd28122a2007-01-22 18:59:42 +00002285 if (!uap)
2286 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002287
Linus Walleij78d80c52012-05-23 21:18:46 +02002288 /* Allow pins to be muxed in and configured */
Linus Walleij2b996fc2013-06-05 15:36:42 +02002289 pinctrl_pm_select_default_state(uap->port.dev);
Linus Walleij78d80c52012-05-23 21:18:46 +02002290
Russell King4b4851c2011-09-22 11:35:30 +01002291 ret = clk_prepare(uap->clk);
2292 if (ret)
2293 return ret;
2294
Jingoo Han574de552013-07-30 17:06:57 +09002295 if (dev_get_platdata(uap->port.dev)) {
Shreshtha Kumar Sahuc16d51a2011-06-13 10:11:33 +02002296 struct amba_pl011_data *plat;
2297
Jingoo Han574de552013-07-30 17:06:57 +09002298 plat = dev_get_platdata(uap->port.dev);
Shreshtha Kumar Sahuc16d51a2011-06-13 10:11:33 +02002299 if (plat->init)
2300 plat->init();
2301 }
2302
Linus Torvalds1da177e2005-04-16 15:20:36 -07002303 uap->port.uartclk = clk_get_rate(uap->clk);
2304
Andre Przywaracefc2d12015-05-21 17:26:22 +01002305 if (uap->vendor->fixed_options) {
2306 baud = uap->fixed_baud;
2307 } else {
2308 if (options)
2309 uart_parse_options(options,
2310 &baud, &parity, &bits, &flow);
2311 else
2312 pl011_console_get_options(uap, &baud, &parity, &bits);
2313 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002314
2315 return uart_set_options(&uap->port, co, baud, parity, bits, flow);
2316}
2317
Vincent Sanders2d934862005-09-14 22:36:03 +01002318static struct uart_driver amba_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002319static struct console amba_console = {
2320 .name = "ttyAMA",
2321 .write = pl011_console_write,
2322 .device = uart_console_device,
2323 .setup = pl011_console_setup,
2324 .flags = CON_PRINTBUFFER,
2325 .index = -1,
2326 .data = &amba_reg,
2327};
2328
2329#define AMBA_CONSOLE (&amba_console)
Rob Herring0d3c6732014-04-18 17:19:57 -05002330
2331static void pl011_putc(struct uart_port *port, int c)
2332{
Russell Kingcdf091c2016-01-04 15:37:41 -06002333 while (readl(port->membase + UART01x_FR) & UART01x_FR_TXFF)
Timur Tabi2f2fd082016-01-15 14:32:20 -06002334 cpu_relax();
Timur Tabi3b78fae2016-01-04 15:37:42 -06002335 if (port->iotype == UPIO_MEM32)
2336 writel(c, port->membase + UART01x_DR);
2337 else
2338 writeb(c, port->membase + UART01x_DR);
Shawn Guoe06690b2016-09-17 14:14:38 +08002339 while (readl(port->membase + UART01x_FR) & UART01x_FR_BUSY)
Timur Tabi2f2fd082016-01-15 14:32:20 -06002340 cpu_relax();
Rob Herring0d3c6732014-04-18 17:19:57 -05002341}
2342
2343static void pl011_early_write(struct console *con, const char *s, unsigned n)
2344{
2345 struct earlycon_device *dev = con->data;
2346
2347 uart_console_write(&dev->port, s, n, pl011_putc);
2348}
2349
2350static int __init pl011_early_console_setup(struct earlycon_device *device,
2351 const char *opt)
2352{
2353 if (!device->port.membase)
2354 return -ENODEV;
2355
2356 device->con->write = pl011_early_write;
2357 return 0;
2358}
Rob Herring45e0f0f2014-03-27 08:08:03 -05002359OF_EARLYCON_DECLARE(pl011, "arm,pl011", pl011_early_console_setup);
Rob Herring0d3c6732014-04-18 17:19:57 -05002360
Linus Torvalds1da177e2005-04-16 15:20:36 -07002361#else
2362#define AMBA_CONSOLE NULL
2363#endif
2364
2365static struct uart_driver amba_reg = {
2366 .owner = THIS_MODULE,
2367 .driver_name = "ttyAMA",
2368 .dev_name = "ttyAMA",
2369 .major = SERIAL_AMBA_MAJOR,
2370 .minor = SERIAL_AMBA_MINOR,
2371 .nr = UART_NR,
2372 .cons = AMBA_CONSOLE,
2373};
2374
Matthew Leach32614aa2012-08-28 16:41:28 +01002375static int pl011_probe_dt_alias(int index, struct device *dev)
2376{
2377 struct device_node *np;
2378 static bool seen_dev_with_alias = false;
2379 static bool seen_dev_without_alias = false;
2380 int ret = index;
2381
2382 if (!IS_ENABLED(CONFIG_OF))
2383 return ret;
2384
2385 np = dev->of_node;
2386 if (!np)
2387 return ret;
2388
2389 ret = of_alias_get_id(np, "serial");
Arnd Bergmann287980e2016-05-27 23:23:25 +02002390 if (ret < 0) {
Matthew Leach32614aa2012-08-28 16:41:28 +01002391 seen_dev_without_alias = true;
2392 ret = index;
2393 } else {
2394 seen_dev_with_alias = true;
2395 if (ret >= ARRAY_SIZE(amba_ports) || amba_ports[ret] != NULL) {
2396 dev_warn(dev, "requested serial port %d not available.\n", ret);
2397 ret = index;
2398 }
2399 }
2400
2401 if (seen_dev_with_alias && seen_dev_without_alias)
2402 dev_warn(dev, "aliased and non-aliased serial devices found in device tree. Serial port enumeration may be unpredictable.\n");
2403
2404 return ret;
2405}
2406
Andre Przywara49bb3c82015-05-21 17:26:14 +01002407/* unregisters the driver also if no more ports are left */
2408static void pl011_unregister_port(struct uart_amba_port *uap)
2409{
2410 int i;
2411 bool busy = false;
2412
2413 for (i = 0; i < ARRAY_SIZE(amba_ports); i++) {
2414 if (amba_ports[i] == uap)
2415 amba_ports[i] = NULL;
2416 else if (amba_ports[i])
2417 busy = true;
2418 }
2419 pl011_dma_remove(uap);
2420 if (!busy)
2421 uart_unregister_driver(&amba_reg);
2422}
2423
Andre Przywara3873e2d2015-05-21 17:26:18 +01002424static int pl011_find_free_port(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002425{
Andre Przywara3873e2d2015-05-21 17:26:18 +01002426 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002427
2428 for (i = 0; i < ARRAY_SIZE(amba_ports); i++)
2429 if (amba_ports[i] == NULL)
Andre Przywara3873e2d2015-05-21 17:26:18 +01002430 return i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002431
Andre Przywara3873e2d2015-05-21 17:26:18 +01002432 return -EBUSY;
2433}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002434
Andre Przywara3873e2d2015-05-21 17:26:18 +01002435static int pl011_setup_port(struct device *dev, struct uart_amba_port *uap,
2436 struct resource *mmiobase, int index)
2437{
2438 void __iomem *base;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002439
Andre Przywara3873e2d2015-05-21 17:26:18 +01002440 base = devm_ioremap_resource(dev, mmiobase);
Krzysztof Kozlowski97a60ea2015-07-09 22:21:41 +09002441 if (IS_ERR(base))
2442 return PTR_ERR(base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002443
Andre Przywara3873e2d2015-05-21 17:26:18 +01002444 index = pl011_probe_dt_alias(index, dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002445
Shreshtha Kumar Sahud8d8ffa2012-01-18 15:53:59 +05302446 uap->old_cr = 0;
Andre Przywara3873e2d2015-05-21 17:26:18 +01002447 uap->port.dev = dev;
2448 uap->port.mapbase = mmiobase->start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002449 uap->port.membase = base;
Russell Kingffca2b12010-12-22 17:13:05 +00002450 uap->port.fifosize = uap->fifosize;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002451 uap->port.flags = UPF_BOOT_AUTOCONF;
Andre Przywara3873e2d2015-05-21 17:26:18 +01002452 uap->port.line = index;
2453
2454 amba_ports[index] = uap;
2455
2456 return 0;
2457}
2458
2459static int pl011_register_port(struct uart_amba_port *uap)
2460{
2461 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002462
Linus Walleijc3d8b762012-03-21 20:15:18 +01002463 /* Ensure interrupts from this UART are masked and cleared */
Russell King9f25bc52015-11-03 14:51:13 +00002464 pl011_write(0, uap, REG_IMSC);
2465 pl011_write(0xffff, uap, REG_ICR);
Linus Walleijc3d8b762012-03-21 20:15:18 +01002466
Tushar Beheraef2889f2014-01-20 14:32:35 +05302467 if (!amba_reg.state) {
2468 ret = uart_register_driver(&amba_reg);
2469 if (ret < 0) {
Andre Przywara3873e2d2015-05-21 17:26:18 +01002470 dev_err(uap->port.dev,
Jorge Ramirez-Ortiz1c9be312015-03-06 13:05:40 -05002471 "Failed to register AMBA-PL011 driver\n");
Tushar Beheraef2889f2014-01-20 14:32:35 +05302472 return ret;
2473 }
2474 }
2475
Linus Torvalds1da177e2005-04-16 15:20:36 -07002476 ret = uart_add_one_port(&amba_reg, &uap->port);
Andre Przywara49bb3c82015-05-21 17:26:14 +01002477 if (ret)
2478 pl011_unregister_port(uap);
Tushar Behera7f6d9422014-06-26 15:35:35 +05302479
Linus Torvalds1da177e2005-04-16 15:20:36 -07002480 return ret;
2481}
2482
Andre Przywara3873e2d2015-05-21 17:26:18 +01002483static int pl011_probe(struct amba_device *dev, const struct amba_id *id)
2484{
2485 struct uart_amba_port *uap;
2486 struct vendor_data *vendor = id->data;
2487 int portnr, ret;
2488
2489 portnr = pl011_find_free_port();
2490 if (portnr < 0)
2491 return portnr;
2492
2493 uap = devm_kzalloc(&dev->dev, sizeof(struct uart_amba_port),
2494 GFP_KERNEL);
2495 if (!uap)
2496 return -ENOMEM;
2497
2498 uap->clk = devm_clk_get(&dev->dev, NULL);
2499 if (IS_ERR(uap->clk))
2500 return PTR_ERR(uap->clk);
2501
Russell King439403b2015-11-16 17:40:31 +00002502 uap->reg_offset = vendor->reg_offset;
Andre Przywara3873e2d2015-05-21 17:26:18 +01002503 uap->vendor = vendor;
Andre Przywara3873e2d2015-05-21 17:26:18 +01002504 uap->fifosize = vendor->get_fifosize(dev);
Timur Tabi3b78fae2016-01-04 15:37:42 -06002505 uap->port.iotype = vendor->access_32b ? UPIO_MEM32 : UPIO_MEM;
Andre Przywara3873e2d2015-05-21 17:26:18 +01002506 uap->port.irq = dev->irq[0];
2507 uap->port.ops = &amba_pl011_pops;
2508
2509 snprintf(uap->type, sizeof(uap->type), "PL011 rev%u", amba_rev(dev));
2510
2511 ret = pl011_setup_port(&dev->dev, uap, &dev->res, portnr);
2512 if (ret)
2513 return ret;
2514
2515 amba_set_drvdata(dev, uap);
2516
2517 return pl011_register_port(uap);
2518}
2519
Linus Torvalds1da177e2005-04-16 15:20:36 -07002520static int pl011_remove(struct amba_device *dev)
2521{
2522 struct uart_amba_port *uap = amba_get_drvdata(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002523
Linus Torvalds1da177e2005-04-16 15:20:36 -07002524 uart_remove_one_port(&amba_reg, &uap->port);
Andre Przywara49bb3c82015-05-21 17:26:14 +01002525 pl011_unregister_port(uap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002526 return 0;
2527}
2528
Ulf Hanssond0ce8502013-12-03 11:04:28 +01002529#ifdef CONFIG_PM_SLEEP
2530static int pl011_suspend(struct device *dev)
Leo Chenb736b892009-07-28 23:43:33 +01002531{
Ulf Hanssond0ce8502013-12-03 11:04:28 +01002532 struct uart_amba_port *uap = dev_get_drvdata(dev);
Leo Chenb736b892009-07-28 23:43:33 +01002533
2534 if (!uap)
2535 return -EINVAL;
2536
2537 return uart_suspend_port(&amba_reg, &uap->port);
2538}
2539
Ulf Hanssond0ce8502013-12-03 11:04:28 +01002540static int pl011_resume(struct device *dev)
Leo Chenb736b892009-07-28 23:43:33 +01002541{
Ulf Hanssond0ce8502013-12-03 11:04:28 +01002542 struct uart_amba_port *uap = dev_get_drvdata(dev);
Leo Chenb736b892009-07-28 23:43:33 +01002543
2544 if (!uap)
2545 return -EINVAL;
2546
2547 return uart_resume_port(&amba_reg, &uap->port);
2548}
2549#endif
2550
Ulf Hanssond0ce8502013-12-03 11:04:28 +01002551static SIMPLE_DEV_PM_OPS(pl011_dev_pm_ops, pl011_suspend, pl011_resume);
2552
Andre Przywara0dd1e242015-05-21 17:26:23 +01002553static int sbsa_uart_probe(struct platform_device *pdev)
2554{
2555 struct uart_amba_port *uap;
2556 struct resource *r;
2557 int portnr, ret;
2558 int baudrate;
2559
2560 /*
2561 * Check the mandatory baud rate parameter in the DT node early
2562 * so that we can easily exit with the error.
2563 */
2564 if (pdev->dev.of_node) {
2565 struct device_node *np = pdev->dev.of_node;
2566
2567 ret = of_property_read_u32(np, "current-speed", &baudrate);
2568 if (ret)
2569 return ret;
2570 } else {
2571 baudrate = 115200;
2572 }
2573
2574 portnr = pl011_find_free_port();
2575 if (portnr < 0)
2576 return portnr;
2577
2578 uap = devm_kzalloc(&pdev->dev, sizeof(struct uart_amba_port),
2579 GFP_KERNEL);
2580 if (!uap)
2581 return -ENOMEM;
2582
Jiri Slaby394a9e22016-05-09 09:23:35 +02002583 ret = platform_get_irq(pdev, 0);
2584 if (ret < 0) {
2585 dev_err(&pdev->dev, "cannot obtain irq\n");
2586 return ret;
2587 }
2588 uap->port.irq = ret;
2589
Russell King439403b2015-11-16 17:40:31 +00002590 uap->reg_offset = vendor_sbsa.reg_offset;
Andre Przywara0dd1e242015-05-21 17:26:23 +01002591 uap->vendor = &vendor_sbsa;
2592 uap->fifosize = 32;
Timur Tabi3b78fae2016-01-04 15:37:42 -06002593 uap->port.iotype = vendor_sbsa.access_32b ? UPIO_MEM32 : UPIO_MEM;
Andre Przywara0dd1e242015-05-21 17:26:23 +01002594 uap->port.ops = &sbsa_uart_pops;
2595 uap->fixed_baud = baudrate;
2596
2597 snprintf(uap->type, sizeof(uap->type), "SBSA");
2598
2599 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2600
2601 ret = pl011_setup_port(&pdev->dev, uap, r, portnr);
2602 if (ret)
2603 return ret;
2604
2605 platform_set_drvdata(pdev, uap);
2606
2607 return pl011_register_port(uap);
2608}
2609
2610static int sbsa_uart_remove(struct platform_device *pdev)
2611{
2612 struct uart_amba_port *uap = platform_get_drvdata(pdev);
2613
2614 uart_remove_one_port(&amba_reg, &uap->port);
2615 pl011_unregister_port(uap);
2616 return 0;
2617}
2618
2619static const struct of_device_id sbsa_uart_of_match[] = {
2620 { .compatible = "arm,sbsa-uart", },
2621 {},
2622};
2623MODULE_DEVICE_TABLE(of, sbsa_uart_of_match);
2624
Graeme Gregory3db9ab02015-05-21 17:26:24 +01002625static const struct acpi_device_id sbsa_uart_acpi_match[] = {
2626 { "ARMH0011", 0 },
2627 {},
2628};
2629MODULE_DEVICE_TABLE(acpi, sbsa_uart_acpi_match);
2630
Andre Przywara0dd1e242015-05-21 17:26:23 +01002631static struct platform_driver arm_sbsa_uart_platform_driver = {
2632 .probe = sbsa_uart_probe,
2633 .remove = sbsa_uart_remove,
2634 .driver = {
2635 .name = "sbsa-uart",
2636 .of_match_table = of_match_ptr(sbsa_uart_of_match),
Graeme Gregory3db9ab02015-05-21 17:26:24 +01002637 .acpi_match_table = ACPI_PTR(sbsa_uart_acpi_match),
Andre Przywara0dd1e242015-05-21 17:26:23 +01002638 },
2639};
2640
Russell King2c39c9e2010-07-27 08:50:16 +01002641static struct amba_id pl011_ids[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002642 {
2643 .id = 0x00041011,
2644 .mask = 0x000fffff,
Alessandro Rubini5926a292009-06-04 17:43:04 +01002645 .data = &vendor_arm,
2646 },
2647 {
2648 .id = 0x00380802,
2649 .mask = 0x00ffffff,
2650 .data = &vendor_st,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002651 },
Shawn Guo2426fbc2016-07-08 17:00:41 +08002652 {
2653 .id = AMBA_LINUX_ID(0x00, 0x1, 0xffe),
2654 .mask = 0x00ffffff,
2655 .data = &vendor_zte,
2656 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002657 { 0, 0 },
2658};
2659
Dave Martin60f7a332011-10-05 15:15:22 +01002660MODULE_DEVICE_TABLE(amba, pl011_ids);
2661
Linus Torvalds1da177e2005-04-16 15:20:36 -07002662static struct amba_driver pl011_driver = {
2663 .drv = {
2664 .name = "uart-pl011",
Ulf Hanssond0ce8502013-12-03 11:04:28 +01002665 .pm = &pl011_dev_pm_ops,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002666 },
2667 .id_table = pl011_ids,
2668 .probe = pl011_probe,
2669 .remove = pl011_remove,
2670};
2671
2672static int __init pl011_init(void)
2673{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002674 printk(KERN_INFO "Serial: AMBA PL011 UART driver\n");
2675
Andre Przywara0dd1e242015-05-21 17:26:23 +01002676 if (platform_driver_register(&arm_sbsa_uart_platform_driver))
2677 pr_warn("could not register SBSA UART platform driver\n");
Greg Kroah-Hartman062a68a2015-09-04 09:11:24 -07002678 return amba_driver_register(&pl011_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002679}
2680
2681static void __exit pl011_exit(void)
2682{
Andre Przywara0dd1e242015-05-21 17:26:23 +01002683 platform_driver_unregister(&arm_sbsa_uart_platform_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002684 amba_driver_unregister(&pl011_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002685}
2686
Alessandro Rubini4dd9e742009-05-05 05:54:13 +01002687/*
2688 * While this can be a module, if builtin it's most likely the console
2689 * So let's leave module_exit but move module_init to an earlier place
2690 */
2691arch_initcall(pl011_init);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002692module_exit(pl011_exit);
2693
2694MODULE_AUTHOR("ARM Ltd/Deep Blue Solutions Ltd");
2695MODULE_DESCRIPTION("ARM AMBA serial port driver");
2696MODULE_LICENSE("GPL");