blob: 54ca169ec27ebe78114a1e3657a678c13918f1ab [file] [log] [blame]
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001/*
2 * sgtl5000.c -- SGTL5000 ALSA SoC Audio driver
3 *
4 * Copyright 2010-2011 Freescale Semiconductor, Inc. All Rights Reserved.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10
11#include <linux/module.h>
12#include <linux/moduleparam.h>
13#include <linux/init.h>
14#include <linux/delay.h>
15#include <linux/slab.h>
16#include <linux/pm.h>
17#include <linux/i2c.h>
18#include <linux/clk.h>
Fabio Estevame5d80e82013-05-04 15:39:34 -030019#include <linux/regmap.h>
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +080020#include <linux/regulator/driver.h>
21#include <linux/regulator/machine.h>
22#include <linux/regulator/consumer.h>
Shawn Guo58e49422011-07-22 00:28:51 +080023#include <linux/of_device.h>
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +080024#include <sound/core.h>
25#include <sound/tlv.h>
26#include <sound/pcm.h>
27#include <sound/pcm_params.h>
28#include <sound/soc.h>
29#include <sound/soc-dapm.h>
30#include <sound/initval.h>
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +080031
32#include "sgtl5000.h"
33
34#define SGTL5000_DAP_REG_OFFSET 0x0100
35#define SGTL5000_MAX_REG_OFFSET 0x013A
36
Wolfram Sang151798f2011-08-02 19:42:19 +020037/* default value of sgtl5000 registers */
Fabio Estevame5d80e82013-05-04 15:39:34 -030038static const struct reg_default sgtl5000_reg_defaults[] = {
39 { SGTL5000_CHIP_CLK_CTRL, 0x0008 },
40 { SGTL5000_CHIP_I2S_CTRL, 0x0010 },
41 { SGTL5000_CHIP_SSS_CTRL, 0x0008 },
42 { SGTL5000_CHIP_DAC_VOL, 0x3c3c },
43 { SGTL5000_CHIP_PAD_STRENGTH, 0x015f },
44 { SGTL5000_CHIP_ANA_HP_CTRL, 0x1818 },
45 { SGTL5000_CHIP_ANA_CTRL, 0x0111 },
46 { SGTL5000_CHIP_LINE_OUT_VOL, 0x0404 },
47 { SGTL5000_CHIP_ANA_POWER, 0x7060 },
48 { SGTL5000_CHIP_PLL_CTRL, 0x5000 },
49 { SGTL5000_DAP_BASS_ENHANCE, 0x0040 },
50 { SGTL5000_DAP_BASS_ENHANCE_CTRL, 0x051f },
51 { SGTL5000_DAP_SURROUND, 0x0040 },
52 { SGTL5000_DAP_EQ_BASS_BAND0, 0x002f },
53 { SGTL5000_DAP_EQ_BASS_BAND1, 0x002f },
54 { SGTL5000_DAP_EQ_BASS_BAND2, 0x002f },
55 { SGTL5000_DAP_EQ_BASS_BAND3, 0x002f },
56 { SGTL5000_DAP_EQ_BASS_BAND4, 0x002f },
57 { SGTL5000_DAP_MAIN_CHAN, 0x8000 },
58 { SGTL5000_DAP_AVC_CTRL, 0x0510 },
59 { SGTL5000_DAP_AVC_THRESHOLD, 0x1473 },
60 { SGTL5000_DAP_AVC_ATTACK, 0x0028 },
61 { SGTL5000_DAP_AVC_DECAY, 0x0050 },
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +080062};
63
64/* regulator supplies for sgtl5000, VDDD is an optional external supply */
65enum sgtl5000_regulator_supplies {
66 VDDA,
67 VDDIO,
68 VDDD,
69 SGTL5000_SUPPLY_NUM
70};
71
72/* vddd is optional supply */
73static const char *supply_names[SGTL5000_SUPPLY_NUM] = {
74 "VDDA",
75 "VDDIO",
76 "VDDD"
77};
78
79#define LDO_CONSUMER_NAME "VDDD_LDO"
80#define LDO_VOLTAGE 1200000
81
82static struct regulator_consumer_supply ldo_consumer[] = {
83 REGULATOR_SUPPLY(LDO_CONSUMER_NAME, NULL),
84};
85
Mark Brown61a142b2011-02-28 14:33:01 +000086static struct regulator_init_data ldo_init_data = {
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +080087 .constraints = {
Fabio Estevamcd041f62012-04-03 18:05:20 -030088 .min_uV = 1200000,
89 .max_uV = 1200000,
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +080090 .valid_modes_mask = REGULATOR_MODE_NORMAL,
91 .valid_ops_mask = REGULATOR_CHANGE_STATUS,
92 },
93 .num_consumer_supplies = 1,
94 .consumer_supplies = &ldo_consumer[0],
95};
96
97/*
98 * sgtl5000 internal ldo regulator,
99 * enabled when VDDD not provided
100 */
101struct ldo_regulator {
102 struct regulator_desc desc;
103 struct regulator_dev *dev;
104 int voltage;
105 void *codec_data;
106 bool enabled;
107};
108
109/* sgtl5000 private structure in codec */
110struct sgtl5000_priv {
111 int sysclk; /* sysclk rate */
112 int master; /* i2s master or not */
113 int fmt; /* i2s data format */
114 struct regulator_bulk_data supplies[SGTL5000_SUPPLY_NUM];
115 struct ldo_regulator *ldo;
Fabio Estevame5d80e82013-05-04 15:39:34 -0300116 struct regmap *regmap;
Fabio Estevam9e13f342013-06-09 22:07:46 -0300117 struct clk *mclk;
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800118};
119
120/*
121 * mic_bias power on/off share the same register bits with
122 * output impedance of mic bias, when power on mic bias, we
123 * need reclaim it to impedance value.
124 * 0x0 = Powered off
125 * 0x1 = 2Kohm
126 * 0x2 = 4Kohm
127 * 0x3 = 8Kohm
128 */
129static int mic_bias_event(struct snd_soc_dapm_widget *w,
130 struct snd_kcontrol *kcontrol, int event)
131{
132 switch (event) {
133 case SND_SOC_DAPM_POST_PMU:
134 /* change mic bias resistor to 4Kohm */
135 snd_soc_update_bits(w->codec, SGTL5000_CHIP_MIC_CTRL,
Axel Lindc56c5a2011-10-19 11:00:42 +0800136 SGTL5000_BIAS_R_MASK,
137 SGTL5000_BIAS_R_4k << SGTL5000_BIAS_R_SHIFT);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800138 break;
139
140 case SND_SOC_DAPM_PRE_PMD:
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800141 snd_soc_update_bits(w->codec, SGTL5000_CHIP_MIC_CTRL,
Axel Lindc56c5a2011-10-19 11:00:42 +0800142 SGTL5000_BIAS_R_MASK, 0);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800143 break;
144 }
145 return 0;
146}
147
148/*
Zeng Zhaomingf0cdcf32012-03-30 00:13:02 +0800149 * As manual described, ADC/DAC only works when VAG powerup,
150 * So enabled VAG before ADC/DAC up.
151 * In power down case, we need wait 400ms when vag fully ramped down.
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800152 */
Zeng Zhaomingf0cdcf32012-03-30 00:13:02 +0800153static int power_vag_event(struct snd_soc_dapm_widget *w,
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800154 struct snd_kcontrol *kcontrol, int event)
155{
156 switch (event) {
Marek Vasutdd4d2d62013-05-28 20:55:56 +0200157 case SND_SOC_DAPM_POST_PMU:
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800158 snd_soc_update_bits(w->codec, SGTL5000_CHIP_ANA_POWER,
159 SGTL5000_VAG_POWERUP, SGTL5000_VAG_POWERUP);
160 break;
161
Marek Vasutdd4d2d62013-05-28 20:55:56 +0200162 case SND_SOC_DAPM_PRE_PMD:
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800163 snd_soc_update_bits(w->codec, SGTL5000_CHIP_ANA_POWER,
164 SGTL5000_VAG_POWERUP, 0);
165 msleep(400);
166 break;
167 default:
168 break;
169 }
170
171 return 0;
172}
173
174/* input sources for ADC */
175static const char *adc_mux_text[] = {
176 "MIC_IN", "LINE_IN"
177};
178
179static const struct soc_enum adc_enum =
180SOC_ENUM_SINGLE(SGTL5000_CHIP_ANA_CTRL, 2, 2, adc_mux_text);
181
182static const struct snd_kcontrol_new adc_mux =
183SOC_DAPM_ENUM("Capture Mux", adc_enum);
184
185/* input sources for DAC */
186static const char *dac_mux_text[] = {
187 "DAC", "LINE_IN"
188};
189
190static const struct soc_enum dac_enum =
191SOC_ENUM_SINGLE(SGTL5000_CHIP_ANA_CTRL, 6, 2, dac_mux_text);
192
193static const struct snd_kcontrol_new dac_mux =
194SOC_DAPM_ENUM("Headphone Mux", dac_enum);
195
196static const struct snd_soc_dapm_widget sgtl5000_dapm_widgets[] = {
197 SND_SOC_DAPM_INPUT("LINE_IN"),
198 SND_SOC_DAPM_INPUT("MIC_IN"),
199
200 SND_SOC_DAPM_OUTPUT("HP_OUT"),
201 SND_SOC_DAPM_OUTPUT("LINE_OUT"),
202
Mark Brown8fc8ec92012-03-28 20:51:43 +0100203 SND_SOC_DAPM_SUPPLY("Mic Bias", SGTL5000_CHIP_MIC_CTRL, 8, 0,
204 mic_bias_event,
205 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800206
Zeng Zhaomingf0cdcf32012-03-30 00:13:02 +0800207 SND_SOC_DAPM_PGA("HP", SGTL5000_CHIP_ANA_POWER, 4, 0, NULL, 0),
208 SND_SOC_DAPM_PGA("LO", SGTL5000_CHIP_ANA_POWER, 0, 0, NULL, 0),
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800209
210 SND_SOC_DAPM_MUX("Capture Mux", SND_SOC_NOPM, 0, 0, &adc_mux),
211 SND_SOC_DAPM_MUX("Headphone Mux", SND_SOC_NOPM, 0, 0, &dac_mux),
212
213 /* aif for i2s input */
214 SND_SOC_DAPM_AIF_IN("AIFIN", "Playback",
215 0, SGTL5000_CHIP_DIG_POWER,
216 0, 0),
217
218 /* aif for i2s output */
219 SND_SOC_DAPM_AIF_OUT("AIFOUT", "Capture",
220 0, SGTL5000_CHIP_DIG_POWER,
221 1, 0),
222
Zeng Zhaomingf0cdcf32012-03-30 00:13:02 +0800223 SND_SOC_DAPM_ADC("ADC", "Capture", SGTL5000_CHIP_ANA_POWER, 1, 0),
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800224 SND_SOC_DAPM_DAC("DAC", "Playback", SGTL5000_CHIP_ANA_POWER, 3, 0),
Marek Vasutdd4d2d62013-05-28 20:55:56 +0200225
226 SND_SOC_DAPM_PRE("VAG_POWER_PRE", power_vag_event),
227 SND_SOC_DAPM_POST("VAG_POWER_POST", power_vag_event),
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800228};
229
230/* routes for sgtl5000 */
Fabio Estevam89989632012-01-22 14:49:42 -0200231static const struct snd_soc_dapm_route sgtl5000_dapm_routes[] = {
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800232 {"Capture Mux", "LINE_IN", "LINE_IN"}, /* line_in --> adc_mux */
233 {"Capture Mux", "MIC_IN", "MIC_IN"}, /* mic_in --> adc_mux */
234
235 {"ADC", NULL, "Capture Mux"}, /* adc_mux --> adc */
236 {"AIFOUT", NULL, "ADC"}, /* adc --> i2s_out */
237
238 {"DAC", NULL, "AIFIN"}, /* i2s-->dac,skip audio mux */
239 {"Headphone Mux", "DAC", "DAC"}, /* dac --> hp_mux */
240 {"LO", NULL, "DAC"}, /* dac --> line_out */
241
242 {"Headphone Mux", "LINE_IN", "LINE_IN"},/* line_in --> hp_mux */
243 {"HP", NULL, "Headphone Mux"}, /* hp_mux --> hp */
244
245 {"LINE_OUT", NULL, "LO"},
246 {"HP_OUT", NULL, "HP"},
247};
248
249/* custom function to fetch info of PCM playback volume */
250static int dac_info_volsw(struct snd_kcontrol *kcontrol,
251 struct snd_ctl_elem_info *uinfo)
252{
253 uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
254 uinfo->count = 2;
255 uinfo->value.integer.min = 0;
256 uinfo->value.integer.max = 0xfc - 0x3c;
257 return 0;
258}
259
260/*
261 * custom function to get of PCM playback volume
262 *
263 * dac volume register
264 * 15-------------8-7--------------0
265 * | R channel vol | L channel vol |
266 * -------------------------------
267 *
268 * PCM volume with 0.5017 dB steps from 0 to -90 dB
269 *
270 * register values map to dB
271 * 0x3B and less = Reserved
272 * 0x3C = 0 dB
273 * 0x3D = -0.5 dB
274 * 0xF0 = -90 dB
275 * 0xFC and greater = Muted
276 *
277 * register value map to userspace value
278 *
279 * register value 0x3c(0dB) 0xf0(-90dB)0xfc
280 * ------------------------------
281 * userspace value 0xc0 0
282 */
283static int dac_get_volsw(struct snd_kcontrol *kcontrol,
284 struct snd_ctl_elem_value *ucontrol)
285{
286 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
287 int reg;
288 int l;
289 int r;
290
291 reg = snd_soc_read(codec, SGTL5000_CHIP_DAC_VOL);
292
293 /* get left channel volume */
294 l = (reg & SGTL5000_DAC_VOL_LEFT_MASK) >> SGTL5000_DAC_VOL_LEFT_SHIFT;
295
296 /* get right channel volume */
297 r = (reg & SGTL5000_DAC_VOL_RIGHT_MASK) >> SGTL5000_DAC_VOL_RIGHT_SHIFT;
298
299 /* make sure value fall in (0x3c,0xfc) */
300 l = clamp(l, 0x3c, 0xfc);
301 r = clamp(r, 0x3c, 0xfc);
302
303 /* invert it and map to userspace value */
304 l = 0xfc - l;
305 r = 0xfc - r;
306
307 ucontrol->value.integer.value[0] = l;
308 ucontrol->value.integer.value[1] = r;
309
310 return 0;
311}
312
313/*
314 * custom function to put of PCM playback volume
315 *
316 * dac volume register
317 * 15-------------8-7--------------0
318 * | R channel vol | L channel vol |
319 * -------------------------------
320 *
321 * PCM volume with 0.5017 dB steps from 0 to -90 dB
322 *
323 * register values map to dB
324 * 0x3B and less = Reserved
325 * 0x3C = 0 dB
326 * 0x3D = -0.5 dB
327 * 0xF0 = -90 dB
328 * 0xFC and greater = Muted
329 *
330 * userspace value map to register value
331 *
332 * userspace value 0xc0 0
333 * ------------------------------
334 * register value 0x3c(0dB) 0xf0(-90dB)0xfc
335 */
336static int dac_put_volsw(struct snd_kcontrol *kcontrol,
337 struct snd_ctl_elem_value *ucontrol)
338{
339 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
340 int reg;
341 int l;
342 int r;
343
344 l = ucontrol->value.integer.value[0];
345 r = ucontrol->value.integer.value[1];
346
347 /* make sure userspace volume fall in (0, 0xfc-0x3c) */
348 l = clamp(l, 0, 0xfc - 0x3c);
349 r = clamp(r, 0, 0xfc - 0x3c);
350
351 /* invert it, get the value can be set to register */
352 l = 0xfc - l;
353 r = 0xfc - r;
354
355 /* shift to get the register value */
356 reg = l << SGTL5000_DAC_VOL_LEFT_SHIFT |
357 r << SGTL5000_DAC_VOL_RIGHT_SHIFT;
358
359 snd_soc_write(codec, SGTL5000_CHIP_DAC_VOL, reg);
360
361 return 0;
362}
363
364static const DECLARE_TLV_DB_SCALE(capture_6db_attenuate, -600, 600, 0);
365
366/* tlv for mic gain, 0db 20db 30db 40db */
367static const unsigned int mic_gain_tlv[] = {
Clemens Ladisch740fb9d2011-11-20 15:12:26 +0100368 TLV_DB_RANGE_HEAD(2),
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800369 0, 0, TLV_DB_SCALE_ITEM(0, 0, 0),
370 1, 3, TLV_DB_SCALE_ITEM(2000, 1000, 0),
371};
372
373/* tlv for hp volume, -51.5db to 12.0db, step .5db */
374static const DECLARE_TLV_DB_SCALE(headphone_volume, -5150, 50, 0);
375
376static const struct snd_kcontrol_new sgtl5000_snd_controls[] = {
377 /* SOC_DOUBLE_S8_TLV with invert */
378 {
379 .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
380 .name = "PCM Playback Volume",
381 .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ |
382 SNDRV_CTL_ELEM_ACCESS_READWRITE,
383 .info = dac_info_volsw,
384 .get = dac_get_volsw,
385 .put = dac_put_volsw,
386 },
387
388 SOC_DOUBLE("Capture Volume", SGTL5000_CHIP_ANA_ADC_CTRL, 0, 4, 0xf, 0),
389 SOC_SINGLE_TLV("Capture Attenuate Switch (-6dB)",
390 SGTL5000_CHIP_ANA_ADC_CTRL,
391 8, 2, 0, capture_6db_attenuate),
392 SOC_SINGLE("Capture ZC Switch", SGTL5000_CHIP_ANA_CTRL, 1, 1, 0),
393
394 SOC_DOUBLE_TLV("Headphone Playback Volume",
395 SGTL5000_CHIP_ANA_HP_CTRL,
396 0, 8,
397 0x7f, 1,
398 headphone_volume),
399 SOC_SINGLE("Headphone Playback ZC Switch", SGTL5000_CHIP_ANA_CTRL,
400 5, 1, 0),
401
402 SOC_SINGLE_TLV("Mic Volume", SGTL5000_CHIP_MIC_CTRL,
Fabio Estevamb50684d2012-12-23 15:45:31 -0200403 0, 3, 0, mic_gain_tlv),
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800404};
405
406/* mute the codec used by alsa core */
407static int sgtl5000_digital_mute(struct snd_soc_dai *codec_dai, int mute)
408{
409 struct snd_soc_codec *codec = codec_dai->codec;
410 u16 adcdac_ctrl = SGTL5000_DAC_MUTE_LEFT | SGTL5000_DAC_MUTE_RIGHT;
411
412 snd_soc_update_bits(codec, SGTL5000_CHIP_ADCDAC_CTRL,
413 adcdac_ctrl, mute ? adcdac_ctrl : 0);
414
415 return 0;
416}
417
418/* set codec format */
419static int sgtl5000_set_dai_fmt(struct snd_soc_dai *codec_dai, unsigned int fmt)
420{
421 struct snd_soc_codec *codec = codec_dai->codec;
422 struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
423 u16 i2sctl = 0;
424
425 sgtl5000->master = 0;
426 /*
427 * i2s clock and frame master setting.
428 * ONLY support:
429 * - clock and frame slave,
430 * - clock and frame master
431 */
432 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
433 case SND_SOC_DAIFMT_CBS_CFS:
434 break;
435 case SND_SOC_DAIFMT_CBM_CFM:
436 i2sctl |= SGTL5000_I2S_MASTER;
437 sgtl5000->master = 1;
438 break;
439 default:
440 return -EINVAL;
441 }
442
443 /* setting i2s data format */
444 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
445 case SND_SOC_DAIFMT_DSP_A:
446 i2sctl |= SGTL5000_I2S_MODE_PCM;
447 break;
448 case SND_SOC_DAIFMT_DSP_B:
449 i2sctl |= SGTL5000_I2S_MODE_PCM;
450 i2sctl |= SGTL5000_I2S_LRALIGN;
451 break;
452 case SND_SOC_DAIFMT_I2S:
453 i2sctl |= SGTL5000_I2S_MODE_I2S_LJ;
454 break;
455 case SND_SOC_DAIFMT_RIGHT_J:
456 i2sctl |= SGTL5000_I2S_MODE_RJ;
457 i2sctl |= SGTL5000_I2S_LRPOL;
458 break;
459 case SND_SOC_DAIFMT_LEFT_J:
460 i2sctl |= SGTL5000_I2S_MODE_I2S_LJ;
461 i2sctl |= SGTL5000_I2S_LRALIGN;
462 break;
463 default:
464 return -EINVAL;
465 }
466
467 sgtl5000->fmt = fmt & SND_SOC_DAIFMT_FORMAT_MASK;
468
469 /* Clock inversion */
470 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
471 case SND_SOC_DAIFMT_NB_NF:
472 break;
473 case SND_SOC_DAIFMT_IB_NF:
474 i2sctl |= SGTL5000_I2S_SCLK_INV;
475 break;
476 default:
477 return -EINVAL;
478 }
479
480 snd_soc_write(codec, SGTL5000_CHIP_I2S_CTRL, i2sctl);
481
482 return 0;
483}
484
485/* set codec sysclk */
486static int sgtl5000_set_dai_sysclk(struct snd_soc_dai *codec_dai,
487 int clk_id, unsigned int freq, int dir)
488{
489 struct snd_soc_codec *codec = codec_dai->codec;
490 struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
491
492 switch (clk_id) {
493 case SGTL5000_SYSCLK:
494 sgtl5000->sysclk = freq;
495 break;
496 default:
497 return -EINVAL;
498 }
499
500 return 0;
501}
502
503/*
504 * set clock according to i2s frame clock,
505 * sgtl5000 provide 2 clock sources.
506 * 1. sys_mclk. sample freq can only configure to
507 * 1/256, 1/384, 1/512 of sys_mclk.
508 * 2. pll. can derive any audio clocks.
509 *
510 * clock setting rules:
511 * 1. in slave mode, only sys_mclk can use.
512 * 2. as constraint by sys_mclk, sample freq should
513 * set to 32k, 44.1k and above.
514 * 3. using sys_mclk prefer to pll to save power.
515 */
516static int sgtl5000_set_clock(struct snd_soc_codec *codec, int frame_rate)
517{
518 struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
519 int clk_ctl = 0;
520 int sys_fs; /* sample freq */
521
522 /*
523 * sample freq should be divided by frame clock,
524 * if frame clock lower than 44.1khz, sample feq should set to
525 * 32khz or 44.1khz.
526 */
527 switch (frame_rate) {
528 case 8000:
529 case 16000:
530 sys_fs = 32000;
531 break;
532 case 11025:
533 case 22050:
534 sys_fs = 44100;
535 break;
536 default:
537 sys_fs = frame_rate;
538 break;
539 }
540
541 /* set divided factor of frame clock */
542 switch (sys_fs / frame_rate) {
543 case 4:
544 clk_ctl |= SGTL5000_RATE_MODE_DIV_4 << SGTL5000_RATE_MODE_SHIFT;
545 break;
546 case 2:
547 clk_ctl |= SGTL5000_RATE_MODE_DIV_2 << SGTL5000_RATE_MODE_SHIFT;
548 break;
549 case 1:
550 clk_ctl |= SGTL5000_RATE_MODE_DIV_1 << SGTL5000_RATE_MODE_SHIFT;
551 break;
552 default:
553 return -EINVAL;
554 }
555
556 /* set the sys_fs according to frame rate */
557 switch (sys_fs) {
558 case 32000:
559 clk_ctl |= SGTL5000_SYS_FS_32k << SGTL5000_SYS_FS_SHIFT;
560 break;
561 case 44100:
562 clk_ctl |= SGTL5000_SYS_FS_44_1k << SGTL5000_SYS_FS_SHIFT;
563 break;
564 case 48000:
565 clk_ctl |= SGTL5000_SYS_FS_48k << SGTL5000_SYS_FS_SHIFT;
566 break;
567 case 96000:
568 clk_ctl |= SGTL5000_SYS_FS_96k << SGTL5000_SYS_FS_SHIFT;
569 break;
570 default:
571 dev_err(codec->dev, "frame rate %d not supported\n",
572 frame_rate);
573 return -EINVAL;
574 }
575
576 /*
577 * calculate the divider of mclk/sample_freq,
578 * factor of freq =96k can only be 256, since mclk in range (12m,27m)
579 */
580 switch (sgtl5000->sysclk / sys_fs) {
581 case 256:
582 clk_ctl |= SGTL5000_MCLK_FREQ_256FS <<
583 SGTL5000_MCLK_FREQ_SHIFT;
584 break;
585 case 384:
586 clk_ctl |= SGTL5000_MCLK_FREQ_384FS <<
587 SGTL5000_MCLK_FREQ_SHIFT;
588 break;
589 case 512:
590 clk_ctl |= SGTL5000_MCLK_FREQ_512FS <<
591 SGTL5000_MCLK_FREQ_SHIFT;
592 break;
593 default:
594 /* if mclk not satisify the divider, use pll */
595 if (sgtl5000->master) {
596 clk_ctl |= SGTL5000_MCLK_FREQ_PLL <<
597 SGTL5000_MCLK_FREQ_SHIFT;
598 } else {
599 dev_err(codec->dev,
600 "PLL not supported in slave mode\n");
601 return -EINVAL;
602 }
603 }
604
605 /* if using pll, please check manual 6.4.2 for detail */
606 if ((clk_ctl & SGTL5000_MCLK_FREQ_MASK) == SGTL5000_MCLK_FREQ_PLL) {
607 u64 out, t;
608 int div2;
609 int pll_ctl;
610 unsigned int in, int_div, frac_div;
611
612 if (sgtl5000->sysclk > 17000000) {
613 div2 = 1;
614 in = sgtl5000->sysclk / 2;
615 } else {
616 div2 = 0;
617 in = sgtl5000->sysclk;
618 }
619 if (sys_fs == 44100)
620 out = 180633600;
621 else
622 out = 196608000;
623 t = do_div(out, in);
624 int_div = out;
625 t *= 2048;
626 do_div(t, in);
627 frac_div = t;
628 pll_ctl = int_div << SGTL5000_PLL_INT_DIV_SHIFT |
629 frac_div << SGTL5000_PLL_FRAC_DIV_SHIFT;
630
631 snd_soc_write(codec, SGTL5000_CHIP_PLL_CTRL, pll_ctl);
632 if (div2)
633 snd_soc_update_bits(codec,
634 SGTL5000_CHIP_CLK_TOP_CTRL,
635 SGTL5000_INPUT_FREQ_DIV2,
636 SGTL5000_INPUT_FREQ_DIV2);
637 else
638 snd_soc_update_bits(codec,
639 SGTL5000_CHIP_CLK_TOP_CTRL,
640 SGTL5000_INPUT_FREQ_DIV2,
641 0);
642
643 /* power up pll */
644 snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
645 SGTL5000_PLL_POWERUP | SGTL5000_VCOAMP_POWERUP,
646 SGTL5000_PLL_POWERUP | SGTL5000_VCOAMP_POWERUP);
Oskar Schirmere06e4c22013-08-05 07:36:02 +0000647
648 /* if using pll, clk_ctrl must be set after pll power up */
649 snd_soc_write(codec, SGTL5000_CHIP_CLK_CTRL, clk_ctl);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800650 } else {
Oskar Schirmere06e4c22013-08-05 07:36:02 +0000651 /* otherwise, clk_ctrl must be set before pll power down */
652 snd_soc_write(codec, SGTL5000_CHIP_CLK_CTRL, clk_ctl);
653
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800654 /* power down pll */
655 snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
656 SGTL5000_PLL_POWERUP | SGTL5000_VCOAMP_POWERUP,
657 0);
658 }
659
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800660 return 0;
661}
662
663/*
664 * Set PCM DAI bit size and sample rate.
665 * input: params_rate, params_fmt
666 */
667static int sgtl5000_pcm_hw_params(struct snd_pcm_substream *substream,
668 struct snd_pcm_hw_params *params,
669 struct snd_soc_dai *dai)
670{
Mark Browne6968a12012-04-04 15:58:16 +0100671 struct snd_soc_codec *codec = dai->codec;
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800672 struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
673 int channels = params_channels(params);
674 int i2s_ctl = 0;
675 int stereo;
676 int ret;
677
678 /* sysclk should already set */
679 if (!sgtl5000->sysclk) {
680 dev_err(codec->dev, "%s: set sysclk first!\n", __func__);
681 return -EFAULT;
682 }
683
684 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
685 stereo = SGTL5000_DAC_STEREO;
686 else
687 stereo = SGTL5000_ADC_STEREO;
688
689 /* set mono to save power */
690 snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER, stereo,
691 channels == 1 ? 0 : stereo);
692
693 /* set codec clock base on lrclk */
694 ret = sgtl5000_set_clock(codec, params_rate(params));
695 if (ret)
696 return ret;
697
698 /* set i2s data format */
699 switch (params_format(params)) {
700 case SNDRV_PCM_FORMAT_S16_LE:
701 if (sgtl5000->fmt == SND_SOC_DAIFMT_RIGHT_J)
702 return -EINVAL;
703 i2s_ctl |= SGTL5000_I2S_DLEN_16 << SGTL5000_I2S_DLEN_SHIFT;
704 i2s_ctl |= SGTL5000_I2S_SCLKFREQ_32FS <<
705 SGTL5000_I2S_SCLKFREQ_SHIFT;
706 break;
707 case SNDRV_PCM_FORMAT_S20_3LE:
708 i2s_ctl |= SGTL5000_I2S_DLEN_20 << SGTL5000_I2S_DLEN_SHIFT;
709 i2s_ctl |= SGTL5000_I2S_SCLKFREQ_64FS <<
710 SGTL5000_I2S_SCLKFREQ_SHIFT;
711 break;
712 case SNDRV_PCM_FORMAT_S24_LE:
713 i2s_ctl |= SGTL5000_I2S_DLEN_24 << SGTL5000_I2S_DLEN_SHIFT;
714 i2s_ctl |= SGTL5000_I2S_SCLKFREQ_64FS <<
715 SGTL5000_I2S_SCLKFREQ_SHIFT;
716 break;
717 case SNDRV_PCM_FORMAT_S32_LE:
718 if (sgtl5000->fmt == SND_SOC_DAIFMT_RIGHT_J)
719 return -EINVAL;
720 i2s_ctl |= SGTL5000_I2S_DLEN_32 << SGTL5000_I2S_DLEN_SHIFT;
721 i2s_ctl |= SGTL5000_I2S_SCLKFREQ_64FS <<
722 SGTL5000_I2S_SCLKFREQ_SHIFT;
723 break;
724 default:
725 return -EINVAL;
726 }
727
Axel Lin33cb92c2011-10-21 09:54:43 +0800728 snd_soc_update_bits(codec, SGTL5000_CHIP_I2S_CTRL,
729 SGTL5000_I2S_DLEN_MASK | SGTL5000_I2S_SCLKFREQ_MASK,
730 i2s_ctl);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800731
732 return 0;
733}
734
Mark Brown333802e2011-03-22 12:02:33 +0000735#ifdef CONFIG_REGULATOR
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800736static int ldo_regulator_is_enabled(struct regulator_dev *dev)
737{
738 struct ldo_regulator *ldo = rdev_get_drvdata(dev);
739
740 return ldo->enabled;
741}
742
743static int ldo_regulator_enable(struct regulator_dev *dev)
744{
745 struct ldo_regulator *ldo = rdev_get_drvdata(dev);
746 struct snd_soc_codec *codec = (struct snd_soc_codec *)ldo->codec_data;
747 int reg;
748
749 if (ldo_regulator_is_enabled(dev))
750 return 0;
751
752 /* set regulator value firstly */
753 reg = (1600 - ldo->voltage / 1000) / 50;
754 reg = clamp(reg, 0x0, 0xf);
755
756 /* amend the voltage value, unit: uV */
757 ldo->voltage = (1600 - reg * 50) * 1000;
758
759 /* set voltage to register */
760 snd_soc_update_bits(codec, SGTL5000_CHIP_LINREG_CTRL,
Axel Lin064a4bc2011-10-20 18:49:29 +0800761 SGTL5000_LINREG_VDDD_MASK, reg);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800762
763 snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
764 SGTL5000_LINEREG_D_POWERUP,
765 SGTL5000_LINEREG_D_POWERUP);
766
767 /* when internal ldo enabled, simple digital power can be disabled */
768 snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
769 SGTL5000_LINREG_SIMPLE_POWERUP,
770 0);
771
772 ldo->enabled = 1;
773 return 0;
774}
775
776static int ldo_regulator_disable(struct regulator_dev *dev)
777{
778 struct ldo_regulator *ldo = rdev_get_drvdata(dev);
779 struct snd_soc_codec *codec = (struct snd_soc_codec *)ldo->codec_data;
780
781 snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
782 SGTL5000_LINEREG_D_POWERUP,
783 0);
784
785 /* clear voltage info */
786 snd_soc_update_bits(codec, SGTL5000_CHIP_LINREG_CTRL,
Axel Lin064a4bc2011-10-20 18:49:29 +0800787 SGTL5000_LINREG_VDDD_MASK, 0);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800788
789 ldo->enabled = 0;
790
791 return 0;
792}
793
794static int ldo_regulator_get_voltage(struct regulator_dev *dev)
795{
796 struct ldo_regulator *ldo = rdev_get_drvdata(dev);
797
798 return ldo->voltage;
799}
800
801static struct regulator_ops ldo_regulator_ops = {
802 .is_enabled = ldo_regulator_is_enabled,
803 .enable = ldo_regulator_enable,
804 .disable = ldo_regulator_disable,
805 .get_voltage = ldo_regulator_get_voltage,
806};
807
808static int ldo_regulator_register(struct snd_soc_codec *codec,
809 struct regulator_init_data *init_data,
810 int voltage)
811{
812 struct ldo_regulator *ldo;
Axel Lin5b13de72011-10-20 18:32:59 +0800813 struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
Mark Brownc1727082012-04-04 00:50:22 +0100814 struct regulator_config config = { };
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800815
816 ldo = kzalloc(sizeof(struct ldo_regulator), GFP_KERNEL);
817
818 if (!ldo) {
819 dev_err(codec->dev, "failed to allocate ldo_regulator\n");
820 return -ENOMEM;
821 }
822
823 ldo->desc.name = kstrdup(dev_name(codec->dev), GFP_KERNEL);
824 if (!ldo->desc.name) {
825 kfree(ldo);
826 dev_err(codec->dev, "failed to allocate decs name memory\n");
827 return -ENOMEM;
828 }
829
830 ldo->desc.type = REGULATOR_VOLTAGE;
831 ldo->desc.owner = THIS_MODULE;
832 ldo->desc.ops = &ldo_regulator_ops;
833 ldo->desc.n_voltages = 1;
834
835 ldo->codec_data = codec;
836 ldo->voltage = voltage;
837
Mark Brownc1727082012-04-04 00:50:22 +0100838 config.dev = codec->dev;
839 config.driver_data = ldo;
840 config.init_data = init_data;
841
842 ldo->dev = regulator_register(&ldo->desc, &config);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800843 if (IS_ERR(ldo->dev)) {
Dan Carpenter62f75aa2011-03-08 14:39:24 +0300844 int ret = PTR_ERR(ldo->dev);
845
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800846 dev_err(codec->dev, "failed to register regulator\n");
847 kfree(ldo->desc.name);
848 kfree(ldo);
849
Dan Carpenter62f75aa2011-03-08 14:39:24 +0300850 return ret;
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800851 }
Axel Lin5b13de72011-10-20 18:32:59 +0800852 sgtl5000->ldo = ldo;
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800853
854 return 0;
855}
856
857static int ldo_regulator_remove(struct snd_soc_codec *codec)
858{
859 struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
860 struct ldo_regulator *ldo = sgtl5000->ldo;
861
862 if (!ldo)
863 return 0;
864
865 regulator_unregister(ldo->dev);
866 kfree(ldo->desc.name);
867 kfree(ldo);
868
869 return 0;
870}
Mark Brown333802e2011-03-22 12:02:33 +0000871#else
872static int ldo_regulator_register(struct snd_soc_codec *codec,
873 struct regulator_init_data *init_data,
874 int voltage)
875{
Wolfram Sang09bddc82011-07-18 17:53:04 +0200876 dev_err(codec->dev, "this setup needs regulator support in the kernel\n");
Mark Brown333802e2011-03-22 12:02:33 +0000877 return -EINVAL;
878}
879
880static int ldo_regulator_remove(struct snd_soc_codec *codec)
881{
882 return 0;
883}
884#endif
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800885
886/*
887 * set dac bias
888 * common state changes:
889 * startup:
890 * off --> standby --> prepare --> on
891 * standby --> prepare --> on
892 *
893 * stop:
894 * on --> prepare --> standby
895 */
896static int sgtl5000_set_bias_level(struct snd_soc_codec *codec,
897 enum snd_soc_bias_level level)
898{
899 int ret;
900 struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
901
902 switch (level) {
903 case SND_SOC_BIAS_ON:
904 case SND_SOC_BIAS_PREPARE:
905 break;
906 case SND_SOC_BIAS_STANDBY:
907 if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
908 ret = regulator_bulk_enable(
909 ARRAY_SIZE(sgtl5000->supplies),
910 sgtl5000->supplies);
911 if (ret)
912 return ret;
913 udelay(10);
Mark Brown2bdc1bb2013-06-03 10:20:39 +0100914
915 regcache_cache_only(sgtl5000->regmap, false);
916
917 ret = regcache_sync(sgtl5000->regmap);
918 if (ret != 0) {
919 dev_err(codec->dev,
920 "Failed to restore cache: %d\n", ret);
921
922 regcache_cache_only(sgtl5000->regmap, true);
923 regulator_bulk_disable(ARRAY_SIZE(sgtl5000->supplies),
924 sgtl5000->supplies);
925
926 return ret;
927 }
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800928 }
929
930 break;
931 case SND_SOC_BIAS_OFF:
Mark Brown2bdc1bb2013-06-03 10:20:39 +0100932 regcache_cache_only(sgtl5000->regmap, true);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800933 regulator_bulk_disable(ARRAY_SIZE(sgtl5000->supplies),
934 sgtl5000->supplies);
935 break;
936 }
937
938 codec->dapm.bias_level = level;
939 return 0;
940}
941
942#define SGTL5000_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
943 SNDRV_PCM_FMTBIT_S20_3LE |\
944 SNDRV_PCM_FMTBIT_S24_LE |\
945 SNDRV_PCM_FMTBIT_S32_LE)
946
Lars-Peter Clausen85e76522011-11-23 11:40:40 +0100947static const struct snd_soc_dai_ops sgtl5000_ops = {
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800948 .hw_params = sgtl5000_pcm_hw_params,
949 .digital_mute = sgtl5000_digital_mute,
950 .set_fmt = sgtl5000_set_dai_fmt,
951 .set_sysclk = sgtl5000_set_dai_sysclk,
952};
953
954static struct snd_soc_dai_driver sgtl5000_dai = {
955 .name = "sgtl5000",
956 .playback = {
957 .stream_name = "Playback",
958 .channels_min = 1,
959 .channels_max = 2,
960 /*
961 * only support 8~48K + 96K,
962 * TODO modify hw_param to support more
963 */
964 .rates = SNDRV_PCM_RATE_8000_48000 | SNDRV_PCM_RATE_96000,
965 .formats = SGTL5000_FORMATS,
966 },
967 .capture = {
968 .stream_name = "Capture",
969 .channels_min = 1,
970 .channels_max = 2,
971 .rates = SNDRV_PCM_RATE_8000_48000 | SNDRV_PCM_RATE_96000,
972 .formats = SGTL5000_FORMATS,
973 },
974 .ops = &sgtl5000_ops,
975 .symmetric_rates = 1,
976};
977
Fabio Estevame5d80e82013-05-04 15:39:34 -0300978static bool sgtl5000_volatile(struct device *dev, unsigned int reg)
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800979{
980 switch (reg) {
981 case SGTL5000_CHIP_ID:
982 case SGTL5000_CHIP_ADCDAC_CTRL:
983 case SGTL5000_CHIP_ANA_STATUS:
Fabio Estevame5d80e82013-05-04 15:39:34 -0300984 return true;
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +0800985 }
986
Fabio Estevame5d80e82013-05-04 15:39:34 -0300987 return false;
988}
989
990static bool sgtl5000_readable(struct device *dev, unsigned int reg)
991{
992 switch (reg) {
993 case SGTL5000_CHIP_ID:
994 case SGTL5000_CHIP_DIG_POWER:
995 case SGTL5000_CHIP_CLK_CTRL:
996 case SGTL5000_CHIP_I2S_CTRL:
997 case SGTL5000_CHIP_SSS_CTRL:
998 case SGTL5000_CHIP_ADCDAC_CTRL:
999 case SGTL5000_CHIP_DAC_VOL:
1000 case SGTL5000_CHIP_PAD_STRENGTH:
1001 case SGTL5000_CHIP_ANA_ADC_CTRL:
1002 case SGTL5000_CHIP_ANA_HP_CTRL:
1003 case SGTL5000_CHIP_ANA_CTRL:
1004 case SGTL5000_CHIP_LINREG_CTRL:
1005 case SGTL5000_CHIP_REF_CTRL:
1006 case SGTL5000_CHIP_MIC_CTRL:
1007 case SGTL5000_CHIP_LINE_OUT_CTRL:
1008 case SGTL5000_CHIP_LINE_OUT_VOL:
1009 case SGTL5000_CHIP_ANA_POWER:
1010 case SGTL5000_CHIP_PLL_CTRL:
1011 case SGTL5000_CHIP_CLK_TOP_CTRL:
1012 case SGTL5000_CHIP_ANA_STATUS:
1013 case SGTL5000_CHIP_SHORT_CTRL:
1014 case SGTL5000_CHIP_ANA_TEST2:
1015 case SGTL5000_DAP_CTRL:
1016 case SGTL5000_DAP_PEQ:
1017 case SGTL5000_DAP_BASS_ENHANCE:
1018 case SGTL5000_DAP_BASS_ENHANCE_CTRL:
1019 case SGTL5000_DAP_AUDIO_EQ:
1020 case SGTL5000_DAP_SURROUND:
1021 case SGTL5000_DAP_FLT_COEF_ACCESS:
1022 case SGTL5000_DAP_COEF_WR_B0_MSB:
1023 case SGTL5000_DAP_COEF_WR_B0_LSB:
1024 case SGTL5000_DAP_EQ_BASS_BAND0:
1025 case SGTL5000_DAP_EQ_BASS_BAND1:
1026 case SGTL5000_DAP_EQ_BASS_BAND2:
1027 case SGTL5000_DAP_EQ_BASS_BAND3:
1028 case SGTL5000_DAP_EQ_BASS_BAND4:
1029 case SGTL5000_DAP_MAIN_CHAN:
1030 case SGTL5000_DAP_MIX_CHAN:
1031 case SGTL5000_DAP_AVC_CTRL:
1032 case SGTL5000_DAP_AVC_THRESHOLD:
1033 case SGTL5000_DAP_AVC_ATTACK:
1034 case SGTL5000_DAP_AVC_DECAY:
1035 case SGTL5000_DAP_COEF_WR_B1_MSB:
1036 case SGTL5000_DAP_COEF_WR_B1_LSB:
1037 case SGTL5000_DAP_COEF_WR_B2_MSB:
1038 case SGTL5000_DAP_COEF_WR_B2_LSB:
1039 case SGTL5000_DAP_COEF_WR_A1_MSB:
1040 case SGTL5000_DAP_COEF_WR_A1_LSB:
1041 case SGTL5000_DAP_COEF_WR_A2_MSB:
1042 case SGTL5000_DAP_COEF_WR_A2_LSB:
1043 return true;
1044
1045 default:
1046 return false;
1047 }
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001048}
1049
1050#ifdef CONFIG_SUSPEND
Lars-Peter Clausen84b315e2011-12-02 10:18:28 +01001051static int sgtl5000_suspend(struct snd_soc_codec *codec)
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001052{
1053 sgtl5000_set_bias_level(codec, SND_SOC_BIAS_OFF);
1054
1055 return 0;
1056}
1057
1058/*
1059 * restore all sgtl5000 registers,
1060 * since a big hole between dap and regular registers,
1061 * we will restore them respectively.
1062 */
1063static int sgtl5000_restore_regs(struct snd_soc_codec *codec)
1064{
1065 u16 *cache = codec->reg_cache;
Wolfram Sang151798f2011-08-02 19:42:19 +02001066 u16 reg;
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001067
1068 /* restore regular registers */
Wolfram Sang151798f2011-08-02 19:42:19 +02001069 for (reg = 0; reg <= SGTL5000_CHIP_SHORT_CTRL; reg += 2) {
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001070
Zeng Zhaomingbb362e22012-01-18 13:58:07 +08001071 /* These regs should restore in particular order */
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001072 if (reg == SGTL5000_CHIP_ANA_POWER ||
1073 reg == SGTL5000_CHIP_CLK_CTRL ||
1074 reg == SGTL5000_CHIP_LINREG_CTRL ||
1075 reg == SGTL5000_CHIP_LINE_OUT_CTRL ||
Zeng Zhaomingbb362e22012-01-18 13:58:07 +08001076 reg == SGTL5000_CHIP_REF_CTRL)
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001077 continue;
1078
Wolfram Sang151798f2011-08-02 19:42:19 +02001079 snd_soc_write(codec, reg, cache[reg]);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001080 }
1081
1082 /* restore dap registers */
Wolfram Sang151798f2011-08-02 19:42:19 +02001083 for (reg = SGTL5000_DAP_REG_OFFSET; reg < SGTL5000_MAX_REG_OFFSET; reg += 2)
1084 snd_soc_write(codec, reg, cache[reg]);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001085
1086 /*
Zeng Zhaomingbb362e22012-01-18 13:58:07 +08001087 * restore these regs according to the power setting sequence in
1088 * sgtl5000_set_power_regs() and clock setting sequence in
1089 * sgtl5000_set_clock().
1090 *
1091 * The order of restore is:
1092 * 1. SGTL5000_CHIP_CLK_CTRL MCLK_FREQ bits (1:0) should be restore after
1093 * SGTL5000_CHIP_ANA_POWER PLL bits set
1094 * 2. SGTL5000_CHIP_LINREG_CTRL should be set before
1095 * SGTL5000_CHIP_ANA_POWER LINREG_D restored
1096 * 3. SGTL5000_CHIP_REF_CTRL controls Analog Ground Voltage,
1097 * prefer to resotre it after SGTL5000_CHIP_ANA_POWER restored
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001098 */
1099 snd_soc_write(codec, SGTL5000_CHIP_LINREG_CTRL,
Wolfram Sang151798f2011-08-02 19:42:19 +02001100 cache[SGTL5000_CHIP_LINREG_CTRL]);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001101
1102 snd_soc_write(codec, SGTL5000_CHIP_ANA_POWER,
Wolfram Sang151798f2011-08-02 19:42:19 +02001103 cache[SGTL5000_CHIP_ANA_POWER]);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001104
1105 snd_soc_write(codec, SGTL5000_CHIP_CLK_CTRL,
Wolfram Sang151798f2011-08-02 19:42:19 +02001106 cache[SGTL5000_CHIP_CLK_CTRL]);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001107
1108 snd_soc_write(codec, SGTL5000_CHIP_REF_CTRL,
Wolfram Sang151798f2011-08-02 19:42:19 +02001109 cache[SGTL5000_CHIP_REF_CTRL]);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001110
1111 snd_soc_write(codec, SGTL5000_CHIP_LINE_OUT_CTRL,
Wolfram Sang151798f2011-08-02 19:42:19 +02001112 cache[SGTL5000_CHIP_LINE_OUT_CTRL]);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001113 return 0;
1114}
1115
1116static int sgtl5000_resume(struct snd_soc_codec *codec)
1117{
1118 /* Bring the codec back up to standby to enable regulators */
1119 sgtl5000_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
1120
1121 /* Restore registers by cached in memory */
1122 sgtl5000_restore_regs(codec);
1123 return 0;
1124}
1125#else
1126#define sgtl5000_suspend NULL
1127#define sgtl5000_resume NULL
1128#endif /* CONFIG_SUSPEND */
1129
1130/*
1131 * sgtl5000 has 3 internal power supplies:
1132 * 1. VAG, normally set to vdda/2
1133 * 2. chargepump, set to different value
1134 * according to voltage of vdda and vddio
1135 * 3. line out VAG, normally set to vddio/2
1136 *
1137 * and should be set according to:
1138 * 1. vddd provided by external or not
1139 * 2. vdda and vddio voltage value. > 3.1v or not
1140 * 3. chip revision >=0x11 or not. If >=0x11, not use external vddd.
1141 */
1142static int sgtl5000_set_power_regs(struct snd_soc_codec *codec)
1143{
1144 int vddd;
1145 int vdda;
1146 int vddio;
1147 u16 ana_pwr;
1148 u16 lreg_ctrl;
1149 int vag;
1150 struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
1151
1152 vdda = regulator_get_voltage(sgtl5000->supplies[VDDA].consumer);
1153 vddio = regulator_get_voltage(sgtl5000->supplies[VDDIO].consumer);
1154 vddd = regulator_get_voltage(sgtl5000->supplies[VDDD].consumer);
1155
1156 vdda = vdda / 1000;
1157 vddio = vddio / 1000;
1158 vddd = vddd / 1000;
1159
1160 if (vdda <= 0 || vddio <= 0 || vddd < 0) {
1161 dev_err(codec->dev, "regulator voltage not set correctly\n");
1162
1163 return -EINVAL;
1164 }
1165
1166 /* according to datasheet, maximum voltage of supplies */
1167 if (vdda > 3600 || vddio > 3600 || vddd > 1980) {
1168 dev_err(codec->dev,
Fabio Estevamcf1ee982011-12-28 09:55:15 -02001169 "exceed max voltage vdda %dmV vddio %dmV vddd %dmV\n",
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001170 vdda, vddio, vddd);
1171
1172 return -EINVAL;
1173 }
1174
1175 /* reset value */
1176 ana_pwr = snd_soc_read(codec, SGTL5000_CHIP_ANA_POWER);
1177 ana_pwr |= SGTL5000_DAC_STEREO |
1178 SGTL5000_ADC_STEREO |
1179 SGTL5000_REFTOP_POWERUP;
1180 lreg_ctrl = snd_soc_read(codec, SGTL5000_CHIP_LINREG_CTRL);
1181
1182 if (vddio < 3100 && vdda < 3100) {
1183 /* enable internal oscillator used for charge pump */
1184 snd_soc_update_bits(codec, SGTL5000_CHIP_CLK_TOP_CTRL,
1185 SGTL5000_INT_OSC_EN,
1186 SGTL5000_INT_OSC_EN);
1187 /* Enable VDDC charge pump */
1188 ana_pwr |= SGTL5000_VDDC_CHRGPMP_POWERUP;
1189 } else if (vddio >= 3100 && vdda >= 3100) {
1190 /*
1191 * if vddio and vddd > 3.1v,
1192 * charge pump should be clean before set ana_pwr
1193 */
1194 snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
1195 SGTL5000_VDDC_CHRGPMP_POWERUP, 0);
1196
1197 /* VDDC use VDDIO rail */
1198 lreg_ctrl |= SGTL5000_VDDC_ASSN_OVRD;
1199 lreg_ctrl |= SGTL5000_VDDC_MAN_ASSN_VDDIO <<
1200 SGTL5000_VDDC_MAN_ASSN_SHIFT;
1201 }
1202
1203 snd_soc_write(codec, SGTL5000_CHIP_LINREG_CTRL, lreg_ctrl);
1204
1205 snd_soc_write(codec, SGTL5000_CHIP_ANA_POWER, ana_pwr);
1206
1207 /* set voltage to register */
1208 snd_soc_update_bits(codec, SGTL5000_CHIP_LINREG_CTRL,
Axel Lin064a4bc2011-10-20 18:49:29 +08001209 SGTL5000_LINREG_VDDD_MASK, 0x8);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001210
1211 /*
1212 * if vddd linear reg has been enabled,
1213 * simple digital supply should be clear to get
1214 * proper VDDD voltage.
1215 */
1216 if (ana_pwr & SGTL5000_LINEREG_D_POWERUP)
1217 snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
1218 SGTL5000_LINREG_SIMPLE_POWERUP,
1219 0);
1220 else
1221 snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
1222 SGTL5000_LINREG_SIMPLE_POWERUP |
1223 SGTL5000_STARTUP_POWERUP,
1224 0);
1225
1226 /*
1227 * set ADC/DAC VAG to vdda / 2,
1228 * should stay in range (0.8v, 1.575v)
1229 */
1230 vag = vdda / 2;
1231 if (vag <= SGTL5000_ANA_GND_BASE)
1232 vag = 0;
1233 else if (vag >= SGTL5000_ANA_GND_BASE + SGTL5000_ANA_GND_STP *
1234 (SGTL5000_ANA_GND_MASK >> SGTL5000_ANA_GND_SHIFT))
1235 vag = SGTL5000_ANA_GND_MASK >> SGTL5000_ANA_GND_SHIFT;
1236 else
1237 vag = (vag - SGTL5000_ANA_GND_BASE) / SGTL5000_ANA_GND_STP;
1238
1239 snd_soc_update_bits(codec, SGTL5000_CHIP_REF_CTRL,
Axel Lin33cb92c2011-10-21 09:54:43 +08001240 SGTL5000_ANA_GND_MASK, vag << SGTL5000_ANA_GND_SHIFT);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001241
1242 /* set line out VAG to vddio / 2, in range (0.8v, 1.675v) */
1243 vag = vddio / 2;
1244 if (vag <= SGTL5000_LINE_OUT_GND_BASE)
1245 vag = 0;
1246 else if (vag >= SGTL5000_LINE_OUT_GND_BASE +
1247 SGTL5000_LINE_OUT_GND_STP * SGTL5000_LINE_OUT_GND_MAX)
1248 vag = SGTL5000_LINE_OUT_GND_MAX;
1249 else
1250 vag = (vag - SGTL5000_LINE_OUT_GND_BASE) /
1251 SGTL5000_LINE_OUT_GND_STP;
1252
1253 snd_soc_update_bits(codec, SGTL5000_CHIP_LINE_OUT_CTRL,
Axel Lin33cb92c2011-10-21 09:54:43 +08001254 SGTL5000_LINE_OUT_CURRENT_MASK |
1255 SGTL5000_LINE_OUT_GND_MASK,
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001256 vag << SGTL5000_LINE_OUT_GND_SHIFT |
1257 SGTL5000_LINE_OUT_CURRENT_360u <<
1258 SGTL5000_LINE_OUT_CURRENT_SHIFT);
1259
1260 return 0;
1261}
1262
Wolfram Sange94a4062011-07-18 17:53:03 +02001263static int sgtl5000_replace_vddd_with_ldo(struct snd_soc_codec *codec)
1264{
1265 struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
1266 int ret;
1267
1268 /* set internal ldo to 1.2v */
1269 ret = ldo_regulator_register(codec, &ldo_init_data, LDO_VOLTAGE);
1270 if (ret) {
1271 dev_err(codec->dev,
1272 "Failed to register vddd internal supplies: %d\n", ret);
1273 return ret;
1274 }
1275
1276 sgtl5000->supplies[VDDD].supply = LDO_CONSUMER_NAME;
1277
1278 ret = regulator_bulk_get(codec->dev, ARRAY_SIZE(sgtl5000->supplies),
1279 sgtl5000->supplies);
1280
1281 if (ret) {
1282 ldo_regulator_remove(codec);
1283 dev_err(codec->dev, "Failed to request supplies: %d\n", ret);
1284 return ret;
1285 }
1286
1287 dev_info(codec->dev, "Using internal LDO instead of VDDD\n");
1288 return 0;
1289}
1290
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001291static int sgtl5000_enable_regulators(struct snd_soc_codec *codec)
1292{
Fabio Estevamb871f1a2013-05-09 21:15:46 -03001293 int reg;
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001294 int ret;
1295 int rev;
1296 int i;
1297 int external_vddd = 0;
1298 struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
1299
1300 for (i = 0; i < ARRAY_SIZE(sgtl5000->supplies); i++)
1301 sgtl5000->supplies[i].supply = supply_names[i];
1302
1303 ret = regulator_bulk_get(codec->dev, ARRAY_SIZE(sgtl5000->supplies),
1304 sgtl5000->supplies);
1305 if (!ret)
1306 external_vddd = 1;
1307 else {
Wolfram Sange94a4062011-07-18 17:53:03 +02001308 ret = sgtl5000_replace_vddd_with_ldo(codec);
1309 if (ret)
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001310 return ret;
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001311 }
1312
1313 ret = regulator_bulk_enable(ARRAY_SIZE(sgtl5000->supplies),
1314 sgtl5000->supplies);
1315 if (ret)
1316 goto err_regulator_free;
1317
1318 /* wait for all power rails bring up */
1319 udelay(10);
1320
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001321 /*
1322 * workaround for revision 0x11 and later,
1323 * roll back to use internal LDO
1324 */
Fabio Estevamb871f1a2013-05-09 21:15:46 -03001325
1326 ret = regmap_read(sgtl5000->regmap, SGTL5000_CHIP_ID, &reg);
1327 if (ret)
1328 goto err_regulator_disable;
1329
1330 rev = (reg & SGTL5000_REVID_MASK) >> SGTL5000_REVID_SHIFT;
1331
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001332 if (external_vddd && rev >= 0x11) {
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001333 /* disable all regulator first */
1334 regulator_bulk_disable(ARRAY_SIZE(sgtl5000->supplies),
1335 sgtl5000->supplies);
1336 /* free VDDD regulator */
1337 regulator_bulk_free(ARRAY_SIZE(sgtl5000->supplies),
1338 sgtl5000->supplies);
1339
Wolfram Sange94a4062011-07-18 17:53:03 +02001340 ret = sgtl5000_replace_vddd_with_ldo(codec);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001341 if (ret)
1342 return ret;
1343
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001344 ret = regulator_bulk_enable(ARRAY_SIZE(sgtl5000->supplies),
1345 sgtl5000->supplies);
1346 if (ret)
1347 goto err_regulator_free;
1348
1349 /* wait for all power rails bring up */
1350 udelay(10);
1351 }
1352
1353 return 0;
1354
1355err_regulator_disable:
1356 regulator_bulk_disable(ARRAY_SIZE(sgtl5000->supplies),
1357 sgtl5000->supplies);
1358err_regulator_free:
1359 regulator_bulk_free(ARRAY_SIZE(sgtl5000->supplies),
1360 sgtl5000->supplies);
1361 if (external_vddd)
1362 ldo_regulator_remove(codec);
1363 return ret;
1364
1365}
1366
1367static int sgtl5000_probe(struct snd_soc_codec *codec)
1368{
1369 int ret;
1370 struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
1371
1372 /* setup i2c data ops */
Fabio Estevame5d80e82013-05-04 15:39:34 -03001373 codec->control_data = sgtl5000->regmap;
1374 ret = snd_soc_codec_set_cache_io(codec, 16, 16, SND_SOC_REGMAP);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001375 if (ret < 0) {
1376 dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
1377 return ret;
1378 }
1379
1380 ret = sgtl5000_enable_regulators(codec);
1381 if (ret)
1382 return ret;
1383
1384 /* power up sgtl5000 */
1385 ret = sgtl5000_set_power_regs(codec);
1386 if (ret)
1387 goto err;
1388
1389 /* enable small pop, introduce 400ms delay in turning off */
1390 snd_soc_update_bits(codec, SGTL5000_CHIP_REF_CTRL,
1391 SGTL5000_SMALL_POP,
1392 SGTL5000_SMALL_POP);
1393
1394 /* disable short cut detector */
1395 snd_soc_write(codec, SGTL5000_CHIP_SHORT_CTRL, 0);
1396
1397 /*
1398 * set i2s as default input of sound switch
1399 * TODO: add sound switch to control and dapm widge.
1400 */
1401 snd_soc_write(codec, SGTL5000_CHIP_SSS_CTRL,
1402 SGTL5000_DAC_SEL_I2S_IN << SGTL5000_DAC_SEL_SHIFT);
1403 snd_soc_write(codec, SGTL5000_CHIP_DIG_POWER,
1404 SGTL5000_ADC_EN | SGTL5000_DAC_EN);
1405
1406 /* enable dac volume ramp by default */
1407 snd_soc_write(codec, SGTL5000_CHIP_ADCDAC_CTRL,
1408 SGTL5000_DAC_VOL_RAMP_EN |
1409 SGTL5000_DAC_MUTE_RIGHT |
1410 SGTL5000_DAC_MUTE_LEFT);
1411
1412 snd_soc_write(codec, SGTL5000_CHIP_PAD_STRENGTH, 0x015f);
1413
1414 snd_soc_write(codec, SGTL5000_CHIP_ANA_CTRL,
1415 SGTL5000_HP_ZCD_EN |
1416 SGTL5000_ADC_ZCD_EN);
1417
Fabio Estevamb50684d2012-12-23 15:45:31 -02001418 snd_soc_write(codec, SGTL5000_CHIP_MIC_CTRL, 2);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001419
1420 /*
1421 * disable DAP
1422 * TODO:
1423 * Enable DAP in kcontrol and dapm.
1424 */
1425 snd_soc_write(codec, SGTL5000_DAP_CTRL, 0);
1426
1427 /* leading to standby state */
1428 ret = sgtl5000_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
1429 if (ret)
1430 goto err;
1431
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001432 return 0;
1433
1434err:
1435 regulator_bulk_disable(ARRAY_SIZE(sgtl5000->supplies),
1436 sgtl5000->supplies);
1437 regulator_bulk_free(ARRAY_SIZE(sgtl5000->supplies),
1438 sgtl5000->supplies);
1439 ldo_regulator_remove(codec);
1440
1441 return ret;
1442}
1443
1444static int sgtl5000_remove(struct snd_soc_codec *codec)
1445{
1446 struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
1447
1448 sgtl5000_set_bias_level(codec, SND_SOC_BIAS_OFF);
1449
1450 regulator_bulk_disable(ARRAY_SIZE(sgtl5000->supplies),
1451 sgtl5000->supplies);
1452 regulator_bulk_free(ARRAY_SIZE(sgtl5000->supplies),
1453 sgtl5000->supplies);
1454 ldo_regulator_remove(codec);
1455
1456 return 0;
1457}
1458
Mark Brown61a142b2011-02-28 14:33:01 +00001459static struct snd_soc_codec_driver sgtl5000_driver = {
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001460 .probe = sgtl5000_probe,
1461 .remove = sgtl5000_remove,
1462 .suspend = sgtl5000_suspend,
1463 .resume = sgtl5000_resume,
1464 .set_bias_level = sgtl5000_set_bias_level,
Fabio Estevam89989632012-01-22 14:49:42 -02001465 .controls = sgtl5000_snd_controls,
1466 .num_controls = ARRAY_SIZE(sgtl5000_snd_controls),
Mark Brown5e0ac522012-01-23 10:16:31 +00001467 .dapm_widgets = sgtl5000_dapm_widgets,
1468 .num_dapm_widgets = ARRAY_SIZE(sgtl5000_dapm_widgets),
1469 .dapm_routes = sgtl5000_dapm_routes,
1470 .num_dapm_routes = ARRAY_SIZE(sgtl5000_dapm_routes),
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001471};
1472
Fabio Estevame5d80e82013-05-04 15:39:34 -03001473static const struct regmap_config sgtl5000_regmap = {
1474 .reg_bits = 16,
1475 .val_bits = 16,
Fabio Estevamcb23e852013-07-04 20:01:01 -03001476 .reg_stride = 2,
Fabio Estevame5d80e82013-05-04 15:39:34 -03001477
1478 .max_register = SGTL5000_MAX_REG_OFFSET,
1479 .volatile_reg = sgtl5000_volatile,
1480 .readable_reg = sgtl5000_readable,
1481
1482 .cache_type = REGCACHE_RBTREE,
1483 .reg_defaults = sgtl5000_reg_defaults,
1484 .num_reg_defaults = ARRAY_SIZE(sgtl5000_reg_defaults),
1485};
1486
Fabio Estevamaf8ee112013-05-09 21:15:47 -03001487/*
1488 * Write all the default values from sgtl5000_reg_defaults[] array into the
1489 * sgtl5000 registers, to make sure we always start with the sane registers
1490 * values as stated in the datasheet.
1491 *
1492 * Since sgtl5000 does not have a reset line, nor a reset command in software,
1493 * we follow this approach to guarantee we always start from the default values
1494 * and avoid problems like, not being able to probe after an audio playback
1495 * followed by a system reset or a 'reboot' command in Linux
1496 */
1497static int sgtl5000_fill_defaults(struct sgtl5000_priv *sgtl5000)
1498{
1499 int i, ret, val, index;
1500
1501 for (i = 0; i < ARRAY_SIZE(sgtl5000_reg_defaults); i++) {
1502 val = sgtl5000_reg_defaults[i].def;
1503 index = sgtl5000_reg_defaults[i].reg;
1504 ret = regmap_write(sgtl5000->regmap, index, val);
1505 if (ret)
1506 return ret;
1507 }
1508
1509 return 0;
1510}
1511
Bill Pemberton7a79e942012-12-07 09:26:37 -05001512static int sgtl5000_i2c_probe(struct i2c_client *client,
1513 const struct i2c_device_id *id)
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001514{
1515 struct sgtl5000_priv *sgtl5000;
Fabio Estevamb871f1a2013-05-09 21:15:46 -03001516 int ret, reg, rev;
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001517
Fabio Estevam512fa7c2011-12-28 11:30:11 -02001518 sgtl5000 = devm_kzalloc(&client->dev, sizeof(struct sgtl5000_priv),
1519 GFP_KERNEL);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001520 if (!sgtl5000)
1521 return -ENOMEM;
1522
Fabio Estevame5d80e82013-05-04 15:39:34 -03001523 sgtl5000->regmap = devm_regmap_init_i2c(client, &sgtl5000_regmap);
1524 if (IS_ERR(sgtl5000->regmap)) {
1525 ret = PTR_ERR(sgtl5000->regmap);
1526 dev_err(&client->dev, "Failed to allocate regmap: %d\n", ret);
1527 return ret;
1528 }
1529
Fabio Estevam9e13f342013-06-09 22:07:46 -03001530 sgtl5000->mclk = devm_clk_get(&client->dev, NULL);
1531 if (IS_ERR(sgtl5000->mclk)) {
1532 ret = PTR_ERR(sgtl5000->mclk);
1533 dev_err(&client->dev, "Failed to get mclock: %d\n", ret);
1534 return ret;
1535 }
1536
1537 ret = clk_prepare_enable(sgtl5000->mclk);
1538 if (ret)
1539 return ret;
1540
Fabio Estevamb871f1a2013-05-09 21:15:46 -03001541 /* read chip information */
1542 ret = regmap_read(sgtl5000->regmap, SGTL5000_CHIP_ID, &reg);
1543 if (ret)
Fabio Estevam9e13f342013-06-09 22:07:46 -03001544 goto disable_clk;
Fabio Estevamb871f1a2013-05-09 21:15:46 -03001545
1546 if (((reg & SGTL5000_PARTID_MASK) >> SGTL5000_PARTID_SHIFT) !=
1547 SGTL5000_PARTID_PART_ID) {
1548 dev_err(&client->dev,
1549 "Device with ID register %x is not a sgtl5000\n", reg);
Fabio Estevam9e13f342013-06-09 22:07:46 -03001550 ret = -ENODEV;
1551 goto disable_clk;
Fabio Estevamb871f1a2013-05-09 21:15:46 -03001552 }
1553
1554 rev = (reg & SGTL5000_REVID_MASK) >> SGTL5000_REVID_SHIFT;
1555 dev_info(&client->dev, "sgtl5000 revision 0x%x\n", rev);
1556
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001557 i2c_set_clientdata(client, sgtl5000);
1558
Fabio Estevamaf8ee112013-05-09 21:15:47 -03001559 /* Ensure sgtl5000 will start with sane register values */
1560 ret = sgtl5000_fill_defaults(sgtl5000);
1561 if (ret)
Fabio Estevam9e13f342013-06-09 22:07:46 -03001562 goto disable_clk;
Fabio Estevamaf8ee112013-05-09 21:15:47 -03001563
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001564 ret = snd_soc_register_codec(&client->dev,
1565 &sgtl5000_driver, &sgtl5000_dai, 1);
Fabio Estevam9e13f342013-06-09 22:07:46 -03001566 if (ret)
1567 goto disable_clk;
1568
1569 return 0;
1570
1571disable_clk:
1572 clk_disable_unprepare(sgtl5000->mclk);
Fabio Estevam512fa7c2011-12-28 11:30:11 -02001573 return ret;
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001574}
1575
Bill Pemberton7a79e942012-12-07 09:26:37 -05001576static int sgtl5000_i2c_remove(struct i2c_client *client)
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001577{
Fabio Estevam7c647af2013-06-10 10:24:41 -03001578 struct sgtl5000_priv *sgtl5000 = i2c_get_clientdata(client);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001579
Fabio Estevam9e13f342013-06-09 22:07:46 -03001580 snd_soc_unregister_codec(&client->dev);
1581 clk_disable_unprepare(sgtl5000->mclk);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001582 return 0;
1583}
1584
1585static const struct i2c_device_id sgtl5000_id[] = {
1586 {"sgtl5000", 0},
1587 {},
1588};
1589
1590MODULE_DEVICE_TABLE(i2c, sgtl5000_id);
1591
Shawn Guo58e49422011-07-22 00:28:51 +08001592static const struct of_device_id sgtl5000_dt_ids[] = {
1593 { .compatible = "fsl,sgtl5000", },
1594 { /* sentinel */ }
1595};
Axel Lin4c54c6d2011-08-11 22:19:16 +08001596MODULE_DEVICE_TABLE(of, sgtl5000_dt_ids);
Shawn Guo58e49422011-07-22 00:28:51 +08001597
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001598static struct i2c_driver sgtl5000_i2c_driver = {
1599 .driver = {
1600 .name = "sgtl5000",
1601 .owner = THIS_MODULE,
Shawn Guo58e49422011-07-22 00:28:51 +08001602 .of_match_table = sgtl5000_dt_ids,
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001603 },
1604 .probe = sgtl5000_i2c_probe,
Bill Pemberton7a79e942012-12-07 09:26:37 -05001605 .remove = sgtl5000_i2c_remove,
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001606 .id_table = sgtl5000_id,
1607};
1608
Mark Brown67d45092012-04-03 22:35:18 +01001609module_i2c_driver(sgtl5000_i2c_driver);
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001610
1611MODULE_DESCRIPTION("Freescale SGTL5000 ALSA SoC Codec Driver");
Zeng Zhaomingf7cb8a42012-01-16 15:18:11 +08001612MODULE_AUTHOR("Zeng Zhaoming <zengzm.kernel@gmail.com>");
Zeng Zhaoming9b34e6c2011-02-24 02:08:21 +08001613MODULE_LICENSE("GPL");