blob: dc2d800d9598585113885ad2210a855a24b54e47 [file] [log] [blame]
Tony Lindgren92105bb2005-09-07 17:20:26 +01001/*
2 * linux/arch/arm/plat-omap/sram.c
3 *
4 * OMAP SRAM detection and management
5 *
6 * Copyright (C) 2005 Nokia Corporation
7 * Written by Tony Lindgren <tony@atomide.com>
8 *
R Sricharan05e152c2012-06-05 16:21:32 +05309 * Copyright (C) 2009-2012 Texas Instruments
10 * Added OMAP4/5 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
Santosh Shilimkar44169072009-05-28 14:16:04 -070011 *
Tony Lindgren92105bb2005-09-07 17:20:26 +010012 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
15 */
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030016#undef DEBUG
Tony Lindgren92105bb2005-09-07 17:20:26 +010017
Tony Lindgren92105bb2005-09-07 17:20:26 +010018#include <linux/module.h>
19#include <linux/kernel.h>
20#include <linux/init.h>
Russell Kingfced80c2008-09-06 12:10:45 +010021#include <linux/io.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010022
Tony Lindgren53d9cc72006-02-08 22:06:45 +000023#include <asm/tlb.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010024#include <asm/cacheflush.h>
25
Tony Lindgren670c1042006-04-02 17:46:25 +010026#include <asm/mach/map.h>
27
Tony Lindgrence491cf2009-10-20 09:40:47 -070028#include <plat/cpu.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010029
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -070030#include "sram.h"
Paul Walmsley59fb6592010-12-21 15:30:55 -070031
Tony Lindgrenee0839c2012-02-24 10:34:35 -080032/* XXX These "sideways" includes will disappear when sram.c becomes a driver */
33#include "../mach-omap2/iomap.h"
34#include "../mach-omap2/prm2xxx_3xxx.h"
35#include "../mach-omap2/sdrc.h"
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030036
Tony Lindgren1a8bfa12005-11-10 14:26:50 +000037#define OMAP1_SRAM_PA 0x20000000
Jean Pihetb4b36fd2010-12-18 16:44:42 +010038#define OMAP2_SRAM_PUB_PA (OMAP2_SRAM_PA + 0xf800)
Jean Pihetb4b36fd2010-12-18 16:44:42 +010039#define OMAP3_SRAM_PUB_PA (OMAP3_SRAM_PA + 0x8000)
Santosh Shilimkar137d1052011-06-25 18:04:31 -070040#ifdef CONFIG_OMAP4_ERRATA_I688
41#define OMAP4_SRAM_PUB_PA OMAP4_SRAM_PA
42#else
Santosh Shilimkara7c3ae22009-12-11 16:16:35 -080043#define OMAP4_SRAM_PUB_PA (OMAP4_SRAM_PA + 0x4000)
Santosh Shilimkar137d1052011-06-25 18:04:31 -070044#endif
R Sricharan05e152c2012-06-05 16:21:32 +053045#define OMAP5_SRAM_PA 0x40300000
Tony Lindgren1a8bfa12005-11-10 14:26:50 +000046
Vikram Panditaf47d8c62010-09-16 18:19:25 +053047#if defined(CONFIG_ARCH_OMAP2PLUS)
Tony Lindgren670c1042006-04-02 17:46:25 +010048#define SRAM_BOOTLOADER_SZ 0x00
49#else
Tony Lindgren92105bb2005-09-07 17:20:26 +010050#define SRAM_BOOTLOADER_SZ 0x80
Tony Lindgren670c1042006-04-02 17:46:25 +010051#endif
52
Santosh Shilimkar233fd642009-10-19 15:25:31 -070053#define OMAP24XX_VA_REQINFOPERM0 OMAP2_L3_IO_ADDRESS(0x68005048)
54#define OMAP24XX_VA_READPERM0 OMAP2_L3_IO_ADDRESS(0x68005050)
55#define OMAP24XX_VA_WRITEPERM0 OMAP2_L3_IO_ADDRESS(0x68005058)
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030056
Santosh Shilimkar233fd642009-10-19 15:25:31 -070057#define OMAP34XX_VA_REQINFOPERM0 OMAP2_L3_IO_ADDRESS(0x68012848)
58#define OMAP34XX_VA_READPERM0 OMAP2_L3_IO_ADDRESS(0x68012850)
59#define OMAP34XX_VA_WRITEPERM0 OMAP2_L3_IO_ADDRESS(0x68012858)
60#define OMAP34XX_VA_ADDR_MATCH2 OMAP2_L3_IO_ADDRESS(0x68012880)
61#define OMAP34XX_VA_SMS_RG_ATT0 OMAP2_L3_IO_ADDRESS(0x6C000048)
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030062
Tony Lindgren670c1042006-04-02 17:46:25 +010063#define GP_DEVICE 0x300
Tony Lindgren670c1042006-04-02 17:46:25 +010064
65#define ROUND_DOWN(value,boundary) ((value) & (~((boundary)-1)))
Tony Lindgren92105bb2005-09-07 17:20:26 +010066
Tony Lindgrenc40fae952006-12-07 13:58:10 -080067static unsigned long omap_sram_start;
Tony Lindgrena66cb342011-10-04 13:52:57 -070068static void __iomem *omap_sram_base;
Aaro Koskinenb2856732012-08-29 18:24:31 +030069static unsigned long omap_sram_skip;
Tony Lindgren92105bb2005-09-07 17:20:26 +010070static unsigned long omap_sram_size;
Tony Lindgrena66cb342011-10-04 13:52:57 -070071static void __iomem *omap_sram_ceil;
Tony Lindgren92105bb2005-09-07 17:20:26 +010072
Imre Deakb7cc6d42007-03-06 03:16:36 -080073/*
74 * Depending on the target RAMFS firewall setup, the public usable amount of
Simon Arlott6cbdc8c2007-05-11 20:40:30 +010075 * SRAM varies. The default accessible size for all device types is 2k. A GP
76 * device allows ARM11 but not other initiators for full size. This
Tony Lindgren670c1042006-04-02 17:46:25 +010077 * functionality seems ok until some nice security API happens.
78 */
79static int is_sram_locked(void)
80{
Vikram Pandita2a277532010-09-16 18:19:24 +053081 if (OMAP2_DEVICE_TYPE_GP == omap_type()) {
Simon Arlott6cbdc8c2007-05-11 20:40:30 +010082 /* RAMFW: R/W access to all initiators for all qualifier sets */
Tony Lindgren670c1042006-04-02 17:46:25 +010083 if (cpu_is_omap242x()) {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030084 __raw_writel(0xFF, OMAP24XX_VA_REQINFOPERM0); /* all q-vects */
85 __raw_writel(0xCFDE, OMAP24XX_VA_READPERM0); /* all i-read */
86 __raw_writel(0xCFDE, OMAP24XX_VA_WRITEPERM0); /* all i-write */
87 }
Vaibhav Hiremath1c213ba2012-07-05 08:05:15 -070088 if (cpu_is_omap34xx()) {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030089 __raw_writel(0xFFFF, OMAP34XX_VA_REQINFOPERM0); /* all q-vects */
90 __raw_writel(0xFFFF, OMAP34XX_VA_READPERM0); /* all i-read */
91 __raw_writel(0xFFFF, OMAP34XX_VA_WRITEPERM0); /* all i-write */
92 __raw_writel(0x0, OMAP34XX_VA_ADDR_MATCH2);
93 __raw_writel(0xFFFFFFFF, OMAP34XX_VA_SMS_RG_ATT0);
Tony Lindgren670c1042006-04-02 17:46:25 +010094 }
95 return 0;
96 } else
97 return 1; /* assume locked with no PPA or security driver */
98}
99
Tony Lindgren92105bb2005-09-07 17:20:26 +0100100/*
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000101 * The amount of SRAM depends on the core type.
Tony Lindgren92105bb2005-09-07 17:20:26 +0100102 * Note that we cannot try to test for SRAM here because writes
103 * to secure SRAM will hang the system. Also the SRAM is not
104 * yet mapped at this point.
105 */
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -0700106static void __init omap_detect_sram(void)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100107{
Aaro Koskinenb2856732012-08-29 18:24:31 +0300108 omap_sram_skip = SRAM_BOOTLOADER_SZ;
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300109 if (cpu_class_is_omap2()) {
Tony Lindgren670c1042006-04-02 17:46:25 +0100110 if (is_sram_locked()) {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300111 if (cpu_is_omap34xx()) {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300112 omap_sram_start = OMAP3_SRAM_PUB_PA;
Tero Kristo5b0acc52009-06-23 13:30:23 +0300113 if ((omap_type() == OMAP2_DEVICE_TYPE_EMU) ||
114 (omap_type() == OMAP2_DEVICE_TYPE_SEC)) {
115 omap_sram_size = 0x7000; /* 28K */
Aaro Koskinenb2856732012-08-29 18:24:31 +0300116 omap_sram_skip += SZ_16K;
Tero Kristo5b0acc52009-06-23 13:30:23 +0300117 } else {
118 omap_sram_size = 0x8000; /* 32K */
119 }
Santosh Shilimkara7c3ae22009-12-11 16:16:35 -0800120 } else if (cpu_is_omap44xx()) {
Santosh Shilimkara7c3ae22009-12-11 16:16:35 -0800121 omap_sram_start = OMAP4_SRAM_PUB_PA;
122 omap_sram_size = 0xa000; /* 40K */
R Sricharan05e152c2012-06-05 16:21:32 +0530123 } else if (soc_is_omap54xx()) {
124 omap_sram_start = OMAP5_SRAM_PA;
125 omap_sram_size = SZ_128K; /* 128KB */
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300126 } else {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300127 omap_sram_start = OMAP2_SRAM_PUB_PA;
128 omap_sram_size = 0x800; /* 2K */
129 }
Tony Lindgren670c1042006-04-02 17:46:25 +0100130 } else {
Vaibhav Hiremath971b8a92012-07-05 08:05:15 -0700131 if (soc_is_am33xx()) {
Vaibhav Bediab4c0a8a2012-03-05 16:11:01 -0800132 omap_sram_start = AM33XX_SRAM_PA;
133 omap_sram_size = 0x10000; /* 64K */
134 } else if (cpu_is_omap34xx()) {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300135 omap_sram_start = OMAP3_SRAM_PA;
Tony Lindgren670c1042006-04-02 17:46:25 +0100136 omap_sram_size = 0x10000; /* 64K */
Santosh Shilimkar44169072009-05-28 14:16:04 -0700137 } else if (cpu_is_omap44xx()) {
Santosh Shilimkar44169072009-05-28 14:16:04 -0700138 omap_sram_start = OMAP4_SRAM_PA;
Santosh Shilimkara7c3ae22009-12-11 16:16:35 -0800139 omap_sram_size = 0xe000; /* 56K */
R Sricharan05e152c2012-06-05 16:21:32 +0530140 } else if (soc_is_omap54xx()) {
141 omap_sram_start = OMAP5_SRAM_PA;
142 omap_sram_size = SZ_128K; /* 128KB */
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300143 } else {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300144 omap_sram_start = OMAP2_SRAM_PA;
145 if (cpu_is_omap242x())
146 omap_sram_size = 0xa0000; /* 640K */
147 else if (cpu_is_omap243x())
148 omap_sram_size = 0x10000; /* 64K */
149 }
Tony Lindgren670c1042006-04-02 17:46:25 +0100150 }
151 } else {
Tony Lindgrenc40fae952006-12-07 13:58:10 -0800152 omap_sram_start = OMAP1_SRAM_PA;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100153
Zebediah C. McClure557096f2009-03-23 18:07:44 -0700154 if (cpu_is_omap7xx())
Tony Lindgren670c1042006-04-02 17:46:25 +0100155 omap_sram_size = 0x32000; /* 200K */
156 else if (cpu_is_omap15xx())
157 omap_sram_size = 0x30000; /* 192K */
Tony Lindgrenee62e932011-12-08 14:58:38 -0800158 else if (cpu_is_omap1610() || cpu_is_omap1611() ||
159 cpu_is_omap1621() || cpu_is_omap1710())
Tony Lindgren670c1042006-04-02 17:46:25 +0100160 omap_sram_size = 0x4000; /* 16K */
Tony Lindgren670c1042006-04-02 17:46:25 +0100161 else {
Santosh Shilimkar26a510b2011-04-04 14:20:08 +0530162 pr_err("Could not detect SRAM size\n");
Tony Lindgren670c1042006-04-02 17:46:25 +0100163 omap_sram_size = 0x4000;
164 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100165 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100166}
167
Tony Lindgren92105bb2005-09-07 17:20:26 +0100168/*
Tony Lindgrence2deca2006-06-26 16:16:24 -0700169 * Note that we cannot use ioremap for SRAM, as clock init needs SRAM early.
Tony Lindgren92105bb2005-09-07 17:20:26 +0100170 */
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -0700171static void __init omap_map_sram(void)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100172{
Tony Lindgrena66cb342011-10-04 13:52:57 -0700173 int cached = 1;
Tony Lindgren670c1042006-04-02 17:46:25 +0100174
Tony Lindgren92105bb2005-09-07 17:20:26 +0100175 if (omap_sram_size == 0)
176 return;
177
Santosh Shilimkar137d1052011-06-25 18:04:31 -0700178#ifdef CONFIG_OMAP4_ERRATA_I688
Aaro Koskinen528c28f2012-08-29 18:24:30 +0300179 if (cpu_is_omap44xx()) {
Santosh Shilimkar137d1052011-06-25 18:04:31 -0700180 omap_sram_start += PAGE_SIZE;
181 omap_sram_size -= SZ_16K;
Aaro Koskinen528c28f2012-08-29 18:24:30 +0300182 }
Santosh Shilimkar137d1052011-06-25 18:04:31 -0700183#endif
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300184 if (cpu_is_omap34xx()) {
Paul Walmsleyd9295742009-05-12 17:27:09 -0600185 /*
186 * SRAM must be marked as non-cached on OMAP3 since the
187 * CORE DPLL M2 divider change code (in SRAM) runs with the
188 * SDRAM controller disabled, and if it is marked cached,
189 * the ARM may attempt to write cache lines back to SDRAM
190 * which will cause the system to hang.
191 */
Tony Lindgrena66cb342011-10-04 13:52:57 -0700192 cached = 0;
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300193 }
194
Tony Lindgrena66cb342011-10-04 13:52:57 -0700195 omap_sram_start = ROUND_DOWN(omap_sram_start, PAGE_SIZE);
196 omap_sram_base = __arm_ioremap_exec(omap_sram_start, omap_sram_size,
197 cached);
198 if (!omap_sram_base) {
199 pr_err("SRAM: Could not map\n");
200 return;
201 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100202
Tony Lindgrena66cb342011-10-04 13:52:57 -0700203 omap_sram_ceil = omap_sram_base + omap_sram_size;
Tony Lindgren53d9cc72006-02-08 22:06:45 +0000204
205 /*
Tony Lindgren92105bb2005-09-07 17:20:26 +0100206 * Looks like we need to preserve some bootloader code at the
207 * beginning of SRAM for jumping to flash for reboot to work...
208 */
Aaro Koskinenb2856732012-08-29 18:24:31 +0300209 memset_io(omap_sram_base + omap_sram_skip, 0,
210 omap_sram_size - omap_sram_skip);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100211}
212
Jean Pihetb6338bd2011-02-02 16:38:06 +0100213/*
214 * Memory allocator for SRAM: calculates the new ceiling address
215 * for pushing a function using the fncpy API.
216 *
217 * Note that fncpy requires the returned address to be aligned
218 * to an 8-byte boundary.
219 */
220void *omap_sram_push_address(unsigned long size)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100221{
Tony Lindgrena66cb342011-10-04 13:52:57 -0700222 unsigned long available, new_ceil = (unsigned long)omap_sram_ceil;
223
Aaro Koskinenb2856732012-08-29 18:24:31 +0300224 available = omap_sram_ceil - (omap_sram_base + omap_sram_skip);
Tony Lindgrena66cb342011-10-04 13:52:57 -0700225
226 if (size > available) {
Santosh Shilimkar26a510b2011-04-04 14:20:08 +0530227 pr_err("Not enough space in SRAM\n");
Tony Lindgren92105bb2005-09-07 17:20:26 +0100228 return NULL;
229 }
Tony Lindgren670c1042006-04-02 17:46:25 +0100230
Tony Lindgrena66cb342011-10-04 13:52:57 -0700231 new_ceil -= size;
232 new_ceil = ROUND_DOWN(new_ceil, FNCPY_ALIGN);
233 omap_sram_ceil = IOMEM(new_ceil);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100234
235 return (void *)omap_sram_ceil;
236}
237
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000238#ifdef CONFIG_ARCH_OMAP1
239
240static void (*_omap_sram_reprogram_clock)(u32 dpllctl, u32 ckctl);
241
242void omap_sram_reprogram_clock(u32 dpllctl, u32 ckctl)
243{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700244 BUG_ON(!_omap_sram_reprogram_clock);
Janusz Krzysztofikf9e59082011-12-01 22:16:26 +0100245 /* On 730, bit 13 must always be 1 */
246 if (cpu_is_omap7xx())
247 ckctl |= 0x2000;
Russell King020f9702008-12-01 17:40:54 +0000248 _omap_sram_reprogram_clock(dpllctl, ckctl);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000249}
250
Aaro Koskinene6f16822010-11-18 19:59:47 +0200251static int __init omap1_sram_init(void)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000252{
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300253 _omap_sram_reprogram_clock =
254 omap_sram_push(omap1_sram_reprogram_clock,
255 omap1_sram_reprogram_clock_sz);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000256
257 return 0;
258}
259
260#else
261#define omap1_sram_init() do {} while (0)
262#endif
263
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300264#if defined(CONFIG_ARCH_OMAP2)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000265
266static void (*_omap2_sram_ddr_init)(u32 *slow_dll_ctrl, u32 fast_dll_ctrl,
267 u32 base_cs, u32 force_unlock);
268
269void omap2_sram_ddr_init(u32 *slow_dll_ctrl, u32 fast_dll_ctrl,
270 u32 base_cs, u32 force_unlock)
271{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700272 BUG_ON(!_omap2_sram_ddr_init);
Russell King020f9702008-12-01 17:40:54 +0000273 _omap2_sram_ddr_init(slow_dll_ctrl, fast_dll_ctrl,
274 base_cs, force_unlock);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000275}
276
277static void (*_omap2_sram_reprogram_sdrc)(u32 perf_level, u32 dll_val,
278 u32 mem_type);
279
280void omap2_sram_reprogram_sdrc(u32 perf_level, u32 dll_val, u32 mem_type)
281{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700282 BUG_ON(!_omap2_sram_reprogram_sdrc);
Russell King020f9702008-12-01 17:40:54 +0000283 _omap2_sram_reprogram_sdrc(perf_level, dll_val, mem_type);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000284}
285
286static u32 (*_omap2_set_prcm)(u32 dpll_ctrl_val, u32 sdrc_rfr_val, int bypass);
287
288u32 omap2_set_prcm(u32 dpll_ctrl_val, u32 sdrc_rfr_val, int bypass)
289{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700290 BUG_ON(!_omap2_set_prcm);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000291 return _omap2_set_prcm(dpll_ctrl_val, sdrc_rfr_val, bypass);
292}
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300293#endif
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000294
Tony Lindgren59b479e2011-01-27 16:39:40 -0800295#ifdef CONFIG_SOC_OMAP2420
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -0700296static int __init omap242x_sram_init(void)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000297{
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300298 _omap2_sram_ddr_init = omap_sram_push(omap242x_sram_ddr_init,
299 omap242x_sram_ddr_init_sz);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000300
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300301 _omap2_sram_reprogram_sdrc = omap_sram_push(omap242x_sram_reprogram_sdrc,
302 omap242x_sram_reprogram_sdrc_sz);
303
304 _omap2_set_prcm = omap_sram_push(omap242x_sram_set_prcm,
305 omap242x_sram_set_prcm_sz);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000306
307 return 0;
308}
309#else
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300310static inline int omap242x_sram_init(void)
311{
312 return 0;
313}
314#endif
315
Tony Lindgren59b479e2011-01-27 16:39:40 -0800316#ifdef CONFIG_SOC_OMAP2430
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -0700317static int __init omap243x_sram_init(void)
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300318{
319 _omap2_sram_ddr_init = omap_sram_push(omap243x_sram_ddr_init,
320 omap243x_sram_ddr_init_sz);
321
322 _omap2_sram_reprogram_sdrc = omap_sram_push(omap243x_sram_reprogram_sdrc,
323 omap243x_sram_reprogram_sdrc_sz);
324
325 _omap2_set_prcm = omap_sram_push(omap243x_sram_set_prcm,
326 omap243x_sram_set_prcm_sz);
327
328 return 0;
329}
330#else
331static inline int omap243x_sram_init(void)
332{
333 return 0;
334}
335#endif
336
337#ifdef CONFIG_ARCH_OMAP3
338
Jean Pihet58cda882009-07-24 19:43:25 -0600339static u32 (*_omap3_sram_configure_core_dpll)(
340 u32 m2, u32 unlock_dll, u32 f, u32 inc,
341 u32 sdrc_rfr_ctrl_0, u32 sdrc_actim_ctrl_a_0,
342 u32 sdrc_actim_ctrl_b_0, u32 sdrc_mr_0,
343 u32 sdrc_rfr_ctrl_1, u32 sdrc_actim_ctrl_a_1,
344 u32 sdrc_actim_ctrl_b_1, u32 sdrc_mr_1);
345
346u32 omap3_configure_core_dpll(u32 m2, u32 unlock_dll, u32 f, u32 inc,
347 u32 sdrc_rfr_ctrl_0, u32 sdrc_actim_ctrl_a_0,
348 u32 sdrc_actim_ctrl_b_0, u32 sdrc_mr_0,
349 u32 sdrc_rfr_ctrl_1, u32 sdrc_actim_ctrl_a_1,
350 u32 sdrc_actim_ctrl_b_1, u32 sdrc_mr_1)
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300351{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700352 BUG_ON(!_omap3_sram_configure_core_dpll);
Jean Pihet58cda882009-07-24 19:43:25 -0600353 return _omap3_sram_configure_core_dpll(
354 m2, unlock_dll, f, inc,
355 sdrc_rfr_ctrl_0, sdrc_actim_ctrl_a_0,
356 sdrc_actim_ctrl_b_0, sdrc_mr_0,
357 sdrc_rfr_ctrl_1, sdrc_actim_ctrl_a_1,
358 sdrc_actim_ctrl_b_1, sdrc_mr_1);
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300359}
360
Rajendra Nayak3231fc82008-09-26 17:49:14 +0530361void omap3_sram_restore_context(void)
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300362{
363 omap_sram_ceil = omap_sram_base + omap_sram_size;
364
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300365 _omap3_sram_configure_core_dpll =
366 omap_sram_push(omap3_sram_configure_core_dpll,
367 omap3_sram_configure_core_dpll_sz);
Rajendra Nayak3231fc82008-09-26 17:49:14 +0530368 omap_push_sram_idle();
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300369}
Jean Pihet46e130d2011-06-29 18:40:23 +0200370
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300371static inline int omap34xx_sram_init(void)
372{
Jean Pihet46e130d2011-06-29 18:40:23 +0200373 omap3_sram_restore_context();
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300374 return 0;
375}
Grazvydas Ignotas63878ac2012-04-07 00:53:21 +0300376#else
377static inline int omap34xx_sram_init(void)
378{
379 return 0;
380}
381#endif /* CONFIG_ARCH_OMAP3 */
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000382
Vaibhav Bediab4c0a8a2012-03-05 16:11:01 -0800383static inline int am33xx_sram_init(void)
384{
385 return 0;
386}
387
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000388int __init omap_sram_init(void)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100389{
390 omap_detect_sram();
391 omap_map_sram();
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000392
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300393 if (!(cpu_class_is_omap2()))
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000394 omap1_sram_init();
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300395 else if (cpu_is_omap242x())
396 omap242x_sram_init();
397 else if (cpu_is_omap2430())
398 omap243x_sram_init();
Vaibhav Hiremath971b8a92012-07-05 08:05:15 -0700399 else if (soc_is_am33xx())
Vaibhav Bediab4c0a8a2012-03-05 16:11:01 -0800400 am33xx_sram_init();
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300401 else if (cpu_is_omap34xx())
402 omap34xx_sram_init();
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000403
404 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100405}