blob: f9cf3173b23dcc9e8bea22d1ff6679523bcb0944 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * File: msi.c
3 * Purpose: PCI Message Signaled Interrupt (MSI)
4 *
5 * Copyright (C) 2003-2004 Intel
6 * Copyright (C) Tom Long Nguyen (tom.l.nguyen@intel.com)
7 */
8
Eric W. Biederman1ce03372006-10-04 02:16:41 -07009#include <linux/err.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070010#include <linux/mm.h>
11#include <linux/irq.h>
12#include <linux/interrupt.h>
13#include <linux/init.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/ioport.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/pci.h>
16#include <linux/proc_fs.h>
Eric W. Biederman3b7d1922006-10-04 02:16:59 -070017#include <linux/msi.h>
Dan Williams4fdadeb2007-04-26 18:21:38 -070018#include <linux/smp.h>
Hidetoshi Seto500559a2009-08-10 10:14:15 +090019#include <linux/errno.h>
20#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021
22#include "pci.h"
23#include "msi.h"
24
Linus Torvalds1da177e2005-04-16 15:20:36 -070025static int pci_msi_enable = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -070026
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010027/* Arch hooks */
28
Michael Ellerman11df1f02009-01-19 11:31:00 +110029#ifndef arch_msi_check_device
30int arch_msi_check_device(struct pci_dev *dev, int nvec, int type)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010031{
32 return 0;
33}
Michael Ellerman11df1f02009-01-19 11:31:00 +110034#endif
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010035
Michael Ellerman11df1f02009-01-19 11:31:00 +110036#ifndef arch_setup_msi_irqs
37int arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010038{
39 struct msi_desc *entry;
40 int ret;
41
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -040042 /*
43 * If an architecture wants to support multiple MSI, it needs to
44 * override arch_setup_msi_irqs()
45 */
46 if (type == PCI_CAP_ID_MSI && nvec > 1)
47 return 1;
48
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010049 list_for_each_entry(entry, &dev->msi_list, list) {
50 ret = arch_setup_msi_irq(dev, entry);
Michael Ellermanb5fbf532009-02-11 22:27:02 +110051 if (ret < 0)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010052 return ret;
Michael Ellermanb5fbf532009-02-11 22:27:02 +110053 if (ret > 0)
54 return -ENOSPC;
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010055 }
56
57 return 0;
58}
Michael Ellerman11df1f02009-01-19 11:31:00 +110059#endif
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010060
Michael Ellerman11df1f02009-01-19 11:31:00 +110061#ifndef arch_teardown_msi_irqs
62void arch_teardown_msi_irqs(struct pci_dev *dev)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010063{
64 struct msi_desc *entry;
65
66 list_for_each_entry(entry, &dev->msi_list, list) {
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -040067 int i, nvec;
68 if (entry->irq == 0)
69 continue;
70 nvec = 1 << entry->msi_attrib.multiple;
71 for (i = 0; i < nvec; i++)
72 arch_teardown_msi_irq(entry->irq + i);
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010073 }
74}
Michael Ellerman11df1f02009-01-19 11:31:00 +110075#endif
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010076
Matthew Wilcox110828c2009-06-16 06:31:45 -060077static void msi_set_enable(struct pci_dev *dev, int pos, int enable)
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -080078{
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -080079 u16 control;
80
Matthew Wilcox110828c2009-06-16 06:31:45 -060081 BUG_ON(!pos);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -080082
Matthew Wilcox110828c2009-06-16 06:31:45 -060083 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
84 control &= ~PCI_MSI_FLAGS_ENABLE;
85 if (enable)
86 control |= PCI_MSI_FLAGS_ENABLE;
87 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
Hidetoshi Seto5ca5c022008-05-19 13:48:17 +090088}
89
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -080090static void msix_set_enable(struct pci_dev *dev, int enable)
91{
92 int pos;
93 u16 control;
94
95 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
96 if (pos) {
97 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
98 control &= ~PCI_MSIX_FLAGS_ENABLE;
99 if (enable)
100 control |= PCI_MSIX_FLAGS_ENABLE;
101 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
102 }
103}
104
Matthew Wilcoxbffac3c2009-01-21 19:19:19 -0500105static inline __attribute_const__ u32 msi_mask(unsigned x)
106{
Matthew Wilcox0b49ec32009-02-08 20:27:47 -0700107 /* Don't shift by >= width of type */
108 if (x >= 5)
109 return 0xffffffff;
110 return (1 << (1 << x)) - 1;
Matthew Wilcoxbffac3c2009-01-21 19:19:19 -0500111}
112
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400113static inline __attribute_const__ u32 msi_capable_mask(u16 control)
Mitch Williams988cbb12007-03-30 11:54:08 -0700114{
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400115 return msi_mask((control >> 1) & 7);
116}
Mitch Williams988cbb12007-03-30 11:54:08 -0700117
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400118static inline __attribute_const__ u32 msi_enabled_mask(u16 control)
119{
120 return msi_mask((control >> 4) & 7);
Mitch Williams988cbb12007-03-30 11:54:08 -0700121}
122
Matthew Wilcoxce6fce42008-07-25 15:42:58 -0600123/*
124 * PCI 2.3 does not specify mask bits for each MSI interrupt. Attempting to
125 * mask all MSI interrupts by clearing the MSI enable bit does not work
126 * reliably as devices without an INTx disable bit will then generate a
127 * level IRQ which will never be cleared.
Matthew Wilcoxce6fce42008-07-25 15:42:58 -0600128 */
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900129static u32 __msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130{
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400131 u32 mask_bits = desc->masked;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400133 if (!desc->msi_attrib.maskbit)
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900134 return 0;
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400135
136 mask_bits &= ~mask;
137 mask_bits |= flag;
138 pci_write_config_dword(desc->dev, desc->mask_pos, mask_bits);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900139
140 return mask_bits;
141}
142
143static void msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
144{
145 desc->masked = __msi_mask_irq(desc, mask, flag);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400146}
147
148/*
149 * This internal function does not flush PCI writes to the device.
150 * All users must ensure that they read from the device before either
151 * assuming that the device state is up to date, or returning out of this
152 * file. This saves a few milliseconds when initialising devices with lots
153 * of MSI-X interrupts.
154 */
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900155static u32 __msix_mask_irq(struct msi_desc *desc, u32 flag)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400156{
157 u32 mask_bits = desc->masked;
158 unsigned offset = desc->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE +
Hidetoshi Seto2c21fd42009-06-23 17:40:04 +0900159 PCI_MSIX_ENTRY_VECTOR_CTRL;
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400160 mask_bits &= ~1;
161 mask_bits |= flag;
162 writel(mask_bits, desc->mask_base + offset);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900163
164 return mask_bits;
165}
166
167static void msix_mask_irq(struct msi_desc *desc, u32 flag)
168{
169 desc->masked = __msix_mask_irq(desc, flag);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400170}
171
172static void msi_set_mask_bit(unsigned irq, u32 flag)
173{
174 struct msi_desc *desc = get_irq_msi(irq);
175
176 if (desc->msi_attrib.is_msix) {
177 msix_mask_irq(desc, flag);
178 readl(desc->mask_base); /* Flush write to device */
Matthew Wilcox24d27552009-03-17 08:54:06 -0400179 } else {
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400180 unsigned offset = irq - desc->dev->irq;
181 msi_mask_irq(desc, 1 << offset, flag << offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182 }
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400183}
184
185void mask_msi_irq(unsigned int irq)
186{
187 msi_set_mask_bit(irq, 1);
188}
189
190void unmask_msi_irq(unsigned int irq)
191{
192 msi_set_mask_bit(irq, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193}
194
Yinghai Lu3145e942008-12-05 18:58:34 -0800195void read_msi_msg_desc(struct irq_desc *desc, struct msi_msg *msg)
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700196{
Yinghai Lu3145e942008-12-05 18:58:34 -0800197 struct msi_desc *entry = get_irq_desc_msi(desc);
Matthew Wilcox24d27552009-03-17 08:54:06 -0400198 if (entry->msi_attrib.is_msix) {
199 void __iomem *base = entry->mask_base +
200 entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
201
Hidetoshi Seto2c21fd42009-06-23 17:40:04 +0900202 msg->address_lo = readl(base + PCI_MSIX_ENTRY_LOWER_ADDR);
203 msg->address_hi = readl(base + PCI_MSIX_ENTRY_UPPER_ADDR);
204 msg->data = readl(base + PCI_MSIX_ENTRY_DATA);
Matthew Wilcox24d27552009-03-17 08:54:06 -0400205 } else {
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700206 struct pci_dev *dev = entry->dev;
207 int pos = entry->msi_attrib.pos;
208 u16 data;
209
210 pci_read_config_dword(dev, msi_lower_address_reg(pos),
211 &msg->address_lo);
212 if (entry->msi_attrib.is_64) {
213 pci_read_config_dword(dev, msi_upper_address_reg(pos),
214 &msg->address_hi);
215 pci_read_config_word(dev, msi_data_reg(pos, 1), &data);
216 } else {
217 msg->address_hi = 0;
Roland Dreiercbf5d9e2007-10-03 11:15:11 -0700218 pci_read_config_word(dev, msi_data_reg(pos, 0), &data);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700219 }
220 msg->data = data;
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700221 }
222}
223
Yinghai Lu3145e942008-12-05 18:58:34 -0800224void read_msi_msg(unsigned int irq, struct msi_msg *msg)
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700225{
Yinghai Lu3145e942008-12-05 18:58:34 -0800226 struct irq_desc *desc = irq_to_desc(irq);
227
228 read_msi_msg_desc(desc, msg);
229}
230
231void write_msi_msg_desc(struct irq_desc *desc, struct msi_msg *msg)
232{
233 struct msi_desc *entry = get_irq_desc_msi(desc);
Matthew Wilcox24d27552009-03-17 08:54:06 -0400234 if (entry->msi_attrib.is_msix) {
235 void __iomem *base;
236 base = entry->mask_base +
237 entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
238
Hidetoshi Seto2c21fd42009-06-23 17:40:04 +0900239 writel(msg->address_lo, base + PCI_MSIX_ENTRY_LOWER_ADDR);
240 writel(msg->address_hi, base + PCI_MSIX_ENTRY_UPPER_ADDR);
241 writel(msg->data, base + PCI_MSIX_ENTRY_DATA);
Matthew Wilcox24d27552009-03-17 08:54:06 -0400242 } else {
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700243 struct pci_dev *dev = entry->dev;
244 int pos = entry->msi_attrib.pos;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400245 u16 msgctl;
246
247 pci_read_config_word(dev, msi_control_reg(pos), &msgctl);
248 msgctl &= ~PCI_MSI_FLAGS_QSIZE;
249 msgctl |= entry->msi_attrib.multiple << 4;
250 pci_write_config_word(dev, msi_control_reg(pos), msgctl);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700251
252 pci_write_config_dword(dev, msi_lower_address_reg(pos),
253 msg->address_lo);
254 if (entry->msi_attrib.is_64) {
255 pci_write_config_dword(dev, msi_upper_address_reg(pos),
256 msg->address_hi);
257 pci_write_config_word(dev, msi_data_reg(pos, 1),
258 msg->data);
259 } else {
260 pci_write_config_word(dev, msi_data_reg(pos, 0),
261 msg->data);
262 }
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700263 }
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700264 entry->msg = *msg;
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700265}
266
Yinghai Lu3145e942008-12-05 18:58:34 -0800267void write_msi_msg(unsigned int irq, struct msi_msg *msg)
268{
269 struct irq_desc *desc = irq_to_desc(irq);
270
271 write_msi_msg_desc(desc, msg);
272}
273
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900274static void free_msi_irqs(struct pci_dev *dev)
275{
276 struct msi_desc *entry, *tmp;
277
278 list_for_each_entry(entry, &dev->msi_list, list) {
279 int i, nvec;
280 if (!entry->irq)
281 continue;
282 nvec = 1 << entry->msi_attrib.multiple;
283 for (i = 0; i < nvec; i++)
284 BUG_ON(irq_has_action(entry->irq + i));
285 }
286
287 arch_teardown_msi_irqs(dev);
288
289 list_for_each_entry_safe(entry, tmp, &dev->msi_list, list) {
290 if (entry->msi_attrib.is_msix) {
291 if (list_is_last(&entry->list, &dev->msi_list))
292 iounmap(entry->mask_base);
293 }
294 list_del(&entry->list);
295 kfree(entry);
296 }
297}
Satoru Takeuchic54c1872007-01-18 13:50:05 +0900298
Matthew Wilcox379f5322009-03-17 08:54:07 -0400299static struct msi_desc *alloc_msi_entry(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300{
Matthew Wilcox379f5322009-03-17 08:54:07 -0400301 struct msi_desc *desc = kzalloc(sizeof(*desc), GFP_KERNEL);
302 if (!desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700303 return NULL;
304
Matthew Wilcox379f5322009-03-17 08:54:07 -0400305 INIT_LIST_HEAD(&desc->list);
306 desc->dev = dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307
Matthew Wilcox379f5322009-03-17 08:54:07 -0400308 return desc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309}
310
David Millerba698ad2007-10-25 01:16:30 -0700311static void pci_intx_for_msi(struct pci_dev *dev, int enable)
312{
313 if (!(dev->dev_flags & PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG))
314 pci_intx(dev, enable);
315}
316
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100317static void __pci_restore_msi_state(struct pci_dev *dev)
Shaohua Li41017f02006-02-08 17:11:38 +0800318{
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700319 int pos;
Shaohua Li41017f02006-02-08 17:11:38 +0800320 u16 control;
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700321 struct msi_desc *entry;
Shaohua Li41017f02006-02-08 17:11:38 +0800322
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800323 if (!dev->msi_enabled)
324 return;
325
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700326 entry = get_irq_msi(dev->irq);
327 pos = entry->msi_attrib.pos;
Shaohua Li41017f02006-02-08 17:11:38 +0800328
David Millerba698ad2007-10-25 01:16:30 -0700329 pci_intx_for_msi(dev, 0);
Matthew Wilcox110828c2009-06-16 06:31:45 -0600330 msi_set_enable(dev, pos, 0);
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700331 write_msi_msg(dev->irq, &entry->msg);
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700332
333 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400334 msi_mask_irq(entry, msi_capable_mask(control), entry->masked);
Jesse Barnesabad2ec2008-08-07 08:52:37 -0700335 control &= ~PCI_MSI_FLAGS_QSIZE;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400336 control |= (entry->msi_attrib.multiple << 4) | PCI_MSI_FLAGS_ENABLE;
Shaohua Li41017f02006-02-08 17:11:38 +0800337 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100338}
339
340static void __pci_restore_msix_state(struct pci_dev *dev)
Shaohua Li41017f02006-02-08 17:11:38 +0800341{
Shaohua Li41017f02006-02-08 17:11:38 +0800342 int pos;
Shaohua Li41017f02006-02-08 17:11:38 +0800343 struct msi_desc *entry;
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700344 u16 control;
Shaohua Li41017f02006-02-08 17:11:38 +0800345
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700346 if (!dev->msix_enabled)
347 return;
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700348 BUG_ON(list_empty(&dev->msi_list));
Hidetoshi Seto9cc8d542009-08-06 11:32:04 +0900349 entry = list_first_entry(&dev->msi_list, struct msi_desc, list);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700350 pos = entry->msi_attrib.pos;
351 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700352
Shaohua Li41017f02006-02-08 17:11:38 +0800353 /* route the table */
David Millerba698ad2007-10-25 01:16:30 -0700354 pci_intx_for_msi(dev, 0);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700355 control |= PCI_MSIX_FLAGS_ENABLE | PCI_MSIX_FLAGS_MASKALL;
356 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
Shaohua Li41017f02006-02-08 17:11:38 +0800357
Michael Ellerman4aa9bc92007-04-05 17:19:10 +1000358 list_for_each_entry(entry, &dev->msi_list, list) {
359 write_msi_msg(entry->irq, &entry->msg);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400360 msix_mask_irq(entry, entry->masked);
Shaohua Li41017f02006-02-08 17:11:38 +0800361 }
Shaohua Li41017f02006-02-08 17:11:38 +0800362
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700363 control &= ~PCI_MSIX_FLAGS_MASKALL;
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700364 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
Shaohua Li41017f02006-02-08 17:11:38 +0800365}
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100366
367void pci_restore_msi_state(struct pci_dev *dev)
368{
369 __pci_restore_msi_state(dev);
370 __pci_restore_msix_state(dev);
371}
Linas Vepstas94688cf2007-11-07 15:43:59 -0600372EXPORT_SYMBOL_GPL(pci_restore_msi_state);
Shaohua Li41017f02006-02-08 17:11:38 +0800373
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374/**
375 * msi_capability_init - configure device's MSI capability structure
376 * @dev: pointer to the pci_dev data structure of MSI device function
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400377 * @nvec: number of interrupts to allocate
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378 *
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400379 * Setup the MSI capability structure of the device with the requested
380 * number of interrupts. A return value of zero indicates the successful
381 * setup of an entry with the new MSI irq. A negative return value indicates
382 * an error, and a positive return value indicates the number of interrupts
383 * which could have been allocated.
384 */
385static int msi_capability_init(struct pci_dev *dev, int nvec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386{
387 struct msi_desc *entry;
Michael Ellerman7fe37302007-04-18 19:39:21 +1000388 int pos, ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389 u16 control;
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400390 unsigned mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900392 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
Matthew Wilcox110828c2009-06-16 06:31:45 -0600393 msi_set_enable(dev, pos, 0); /* Disable MSI during set up */
394
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395 pci_read_config_word(dev, msi_control_reg(pos), &control);
396 /* MSI Entry Initialization */
Matthew Wilcox379f5322009-03-17 08:54:07 -0400397 entry = alloc_msi_entry(dev);
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700398 if (!entry)
399 return -ENOMEM;
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700400
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900401 entry->msi_attrib.is_msix = 0;
402 entry->msi_attrib.is_64 = is_64bit_address(control);
403 entry->msi_attrib.entry_nr = 0;
404 entry->msi_attrib.maskbit = is_mask_bit_support(control);
405 entry->msi_attrib.default_irq = dev->irq; /* Save IOAPIC IRQ */
406 entry->msi_attrib.pos = pos;
Hidetoshi Seto0db29af2008-12-24 17:27:04 +0900407
Hidetoshi Seto67b5db62009-04-20 10:54:59 +0900408 entry->mask_pos = msi_mask_reg(pos, entry->msi_attrib.is_64);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400409 /* All MSIs are unmasked by default, Mask them all */
410 if (entry->msi_attrib.maskbit)
411 pci_read_config_dword(dev, entry->mask_pos, &entry->masked);
412 mask = msi_capable_mask(control);
413 msi_mask_irq(entry, mask, mask);
414
Eric W. Biederman0dd11f92007-06-01 00:46:32 -0700415 list_add_tail(&entry->list, &dev->msi_list);
Michael Ellerman9c831332007-04-18 19:39:21 +1000416
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417 /* Configure MSI capability structure */
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400418 ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSI);
Michael Ellerman7fe37302007-04-18 19:39:21 +1000419 if (ret) {
Hidetoshi Seto7ba19302009-06-23 17:39:27 +0900420 msi_mask_irq(entry, mask, ~mask);
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900421 free_msi_irqs(dev);
Michael Ellerman7fe37302007-04-18 19:39:21 +1000422 return ret;
Mark Maulefd58e552006-04-10 21:17:48 -0500423 }
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700424
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425 /* Set MSI enabled bits */
David Millerba698ad2007-10-25 01:16:30 -0700426 pci_intx_for_msi(dev, 0);
Matthew Wilcox110828c2009-06-16 06:31:45 -0600427 msi_set_enable(dev, pos, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800428 dev->msi_enabled = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429
Michael Ellerman7fe37302007-04-18 19:39:21 +1000430 dev->irq = entry->irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431 return 0;
432}
433
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900434static void __iomem *msix_map_region(struct pci_dev *dev, unsigned pos,
435 unsigned nr_entries)
436{
437 unsigned long phys_addr;
438 u32 table_offset;
439 u8 bir;
440
441 pci_read_config_dword(dev, msix_table_offset_reg(pos), &table_offset);
442 bir = (u8)(table_offset & PCI_MSIX_FLAGS_BIRMASK);
443 table_offset &= ~PCI_MSIX_FLAGS_BIRMASK;
444 phys_addr = pci_resource_start(dev, bir) + table_offset;
445
446 return ioremap_nocache(phys_addr, nr_entries * PCI_MSIX_ENTRY_SIZE);
447}
448
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900449static int msix_setup_entries(struct pci_dev *dev, unsigned pos,
450 void __iomem *base, struct msix_entry *entries,
451 int nvec)
452{
453 struct msi_desc *entry;
454 int i;
455
456 for (i = 0; i < nvec; i++) {
457 entry = alloc_msi_entry(dev);
458 if (!entry) {
459 if (!i)
460 iounmap(base);
461 else
462 free_msi_irqs(dev);
463 /* No enough memory. Don't try again */
464 return -ENOMEM;
465 }
466
467 entry->msi_attrib.is_msix = 1;
468 entry->msi_attrib.is_64 = 1;
469 entry->msi_attrib.entry_nr = entries[i].entry;
470 entry->msi_attrib.default_irq = dev->irq;
471 entry->msi_attrib.pos = pos;
472 entry->mask_base = base;
473
474 list_add_tail(&entry->list, &dev->msi_list);
475 }
476
477 return 0;
478}
479
Hidetoshi Seto75cb3422009-08-06 11:35:10 +0900480static void msix_program_entries(struct pci_dev *dev,
481 struct msix_entry *entries)
482{
483 struct msi_desc *entry;
484 int i = 0;
485
486 list_for_each_entry(entry, &dev->msi_list, list) {
487 int offset = entries[i].entry * PCI_MSIX_ENTRY_SIZE +
488 PCI_MSIX_ENTRY_VECTOR_CTRL;
489
490 entries[i].vector = entry->irq;
491 set_irq_msi(entry->irq, entry);
492 entry->masked = readl(entry->mask_base + offset);
493 msix_mask_irq(entry, 1);
494 i++;
495 }
496}
497
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498/**
499 * msix_capability_init - configure device's MSI-X capability
500 * @dev: pointer to the pci_dev data structure of MSI-X device function
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700501 * @entries: pointer to an array of struct msix_entry entries
502 * @nvec: number of @entries
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503 *
Steven Coleeaae4b32005-05-03 18:38:30 -0600504 * Setup the MSI-X capability structure of device function with a
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700505 * single MSI-X irq. A return of zero indicates the successful setup of
506 * requested MSI-X entries with allocated irqs or non-zero for otherwise.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507 **/
508static int msix_capability_init(struct pci_dev *dev,
509 struct msix_entry *entries, int nvec)
510{
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900511 int pos, ret;
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900512 u16 control;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513 void __iomem *base;
514
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900515 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700516 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
517
518 /* Ensure MSI-X is disabled while it is set up */
519 control &= ~PCI_MSIX_FLAGS_ENABLE;
520 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
521
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522 /* Request & Map MSI-X table region */
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900523 base = msix_map_region(dev, pos, multi_msix_capable(control));
524 if (!base)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525 return -ENOMEM;
526
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900527 ret = msix_setup_entries(dev, pos, base, entries, nvec);
528 if (ret)
529 return ret;
Michael Ellerman9c831332007-04-18 19:39:21 +1000530
531 ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSIX);
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900532 if (ret)
533 goto error;
Michael Ellerman9c831332007-04-18 19:39:21 +1000534
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700535 /*
536 * Some devices require MSI-X to be enabled before we can touch the
537 * MSI-X registers. We need to mask all the vectors to prevent
538 * interrupts coming in before they're fully set up.
539 */
540 control |= PCI_MSIX_FLAGS_MASKALL | PCI_MSIX_FLAGS_ENABLE;
541 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
542
Hidetoshi Seto75cb3422009-08-06 11:35:10 +0900543 msix_program_entries(dev, entries);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700544
545 /* Set MSI-X enabled bits and unmask the function */
David Millerba698ad2007-10-25 01:16:30 -0700546 pci_intx_for_msi(dev, 0);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800547 dev->msix_enabled = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700549 control &= ~PCI_MSIX_FLAGS_MASKALL;
550 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
Matthew Wilcox8d181012009-05-08 07:13:33 -0600551
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552 return 0;
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900553
554error:
555 if (ret < 0) {
556 /*
557 * If we had some success, report the number of irqs
558 * we succeeded in setting up.
559 */
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900560 struct msi_desc *entry;
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900561 int avail = 0;
562
563 list_for_each_entry(entry, &dev->msi_list, list) {
564 if (entry->irq != 0)
565 avail++;
566 }
567 if (avail != 0)
568 ret = avail;
569 }
570
571 free_msi_irqs(dev);
572
573 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574}
575
576/**
Michael Ellerman17bbc122007-04-05 17:19:07 +1000577 * pci_msi_check_device - check whether MSI may be enabled on a device
Brice Goglin24334a12006-08-31 01:55:07 -0400578 * @dev: pointer to the pci_dev data structure of MSI device function
Michael Ellermanc9953a72007-04-05 17:19:08 +1000579 * @nvec: how many MSIs have been requested ?
Michael Ellermanb1e23032007-03-22 21:51:39 +1100580 * @type: are we checking for MSI or MSI-X ?
Brice Goglin24334a12006-08-31 01:55:07 -0400581 *
Brice Goglin0306ebf2006-10-05 10:24:31 +0200582 * Look at global flags, the device itself, and its parent busses
Michael Ellerman17bbc122007-04-05 17:19:07 +1000583 * to determine if MSI/-X are supported for the device. If MSI/-X is
584 * supported return 0, else return an error code.
Brice Goglin24334a12006-08-31 01:55:07 -0400585 **/
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900586static int pci_msi_check_device(struct pci_dev *dev, int nvec, int type)
Brice Goglin24334a12006-08-31 01:55:07 -0400587{
588 struct pci_bus *bus;
Michael Ellermanc9953a72007-04-05 17:19:08 +1000589 int ret;
Brice Goglin24334a12006-08-31 01:55:07 -0400590
Brice Goglin0306ebf2006-10-05 10:24:31 +0200591 /* MSI must be globally enabled and supported by the device */
Brice Goglin24334a12006-08-31 01:55:07 -0400592 if (!pci_msi_enable || !dev || dev->no_msi)
593 return -EINVAL;
594
Michael Ellerman314e77b2007-04-05 17:19:12 +1000595 /*
596 * You can't ask to have 0 or less MSIs configured.
597 * a) it's stupid ..
598 * b) the list manipulation code assumes nvec >= 1.
599 */
600 if (nvec < 1)
601 return -ERANGE;
602
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900603 /*
604 * Any bridge which does NOT route MSI transactions from its
605 * secondary bus to its primary bus must set NO_MSI flag on
Brice Goglin0306ebf2006-10-05 10:24:31 +0200606 * the secondary pci_bus.
607 * We expect only arch-specific PCI host bus controller driver
608 * or quirks for specific PCI bridges to be setting NO_MSI.
609 */
Brice Goglin24334a12006-08-31 01:55:07 -0400610 for (bus = dev->bus; bus; bus = bus->parent)
611 if (bus->bus_flags & PCI_BUS_FLAGS_NO_MSI)
612 return -EINVAL;
613
Michael Ellermanc9953a72007-04-05 17:19:08 +1000614 ret = arch_msi_check_device(dev, nvec, type);
615 if (ret)
616 return ret;
617
Michael Ellermanb1e23032007-03-22 21:51:39 +1100618 if (!pci_find_capability(dev, type))
619 return -EINVAL;
620
Brice Goglin24334a12006-08-31 01:55:07 -0400621 return 0;
622}
623
624/**
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400625 * pci_enable_msi_block - configure device's MSI capability structure
626 * @dev: device to configure
627 * @nvec: number of interrupts to configure
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628 *
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400629 * Allocate IRQs for a device with the MSI capability.
630 * This function returns a negative errno if an error occurs. If it
631 * is unable to allocate the number of interrupts requested, it returns
632 * the number of interrupts it might be able to allocate. If it successfully
633 * allocates at least the number of interrupts requested, it returns 0 and
634 * updates the @dev's irq member to the lowest new interrupt number; the
635 * other interrupt numbers allocated to this device are consecutive.
636 */
637int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638{
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400639 int status, pos, maxvec;
640 u16 msgctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400642 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
643 if (!pos)
644 return -EINVAL;
645 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &msgctl);
646 maxvec = 1 << ((msgctl & PCI_MSI_FLAGS_QMASK) >> 1);
647 if (nvec > maxvec)
648 return maxvec;
649
650 status = pci_msi_check_device(dev, nvec, PCI_CAP_ID_MSI);
Michael Ellermanc9953a72007-04-05 17:19:08 +1000651 if (status)
652 return status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700654 WARN_ON(!!dev->msi_enabled);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700655
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400656 /* Check whether driver already requested MSI-X irqs */
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800657 if (dev->msix_enabled) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600658 dev_info(&dev->dev, "can't enable MSI "
659 "(MSI-X already enabled)\n");
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800660 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661 }
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400662
663 status = msi_capability_init(dev, nvec);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664 return status;
665}
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400666EXPORT_SYMBOL(pci_enable_msi_block);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400668void pci_msi_shutdown(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669{
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400670 struct msi_desc *desc;
671 u32 mask;
672 u16 ctrl;
Matthew Wilcox110828c2009-06-16 06:31:45 -0600673 unsigned pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674
Michael Ellerman128bc5f2007-03-22 21:51:39 +1100675 if (!pci_msi_enable || !dev || !dev->msi_enabled)
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700676 return;
677
Matthew Wilcox110828c2009-06-16 06:31:45 -0600678 BUG_ON(list_empty(&dev->msi_list));
679 desc = list_first_entry(&dev->msi_list, struct msi_desc, list);
680 pos = desc->msi_attrib.pos;
681
682 msi_set_enable(dev, pos, 0);
David Millerba698ad2007-10-25 01:16:30 -0700683 pci_intx_for_msi(dev, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800684 dev->msi_enabled = 0;
Eric W. Biederman7bd007e2006-10-04 02:16:31 -0700685
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900686 /* Return the device with MSI unmasked as initial states */
Matthew Wilcox110828c2009-06-16 06:31:45 -0600687 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &ctrl);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400688 mask = msi_capable_mask(ctrl);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900689 /* Keep cached state to be restored */
690 __msi_mask_irq(desc, mask, ~mask);
Michael Ellermane387b9e2007-03-22 21:51:27 +1100691
692 /* Restore dev->irq to its default pin-assertion irq */
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400693 dev->irq = desc->msi_attrib.default_irq;
Yinghai Lud52877c2008-04-23 14:58:09 -0700694}
Matthew Wilcox24d27552009-03-17 08:54:06 -0400695
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900696void pci_disable_msi(struct pci_dev *dev)
Yinghai Lud52877c2008-04-23 14:58:09 -0700697{
Yinghai Lud52877c2008-04-23 14:58:09 -0700698 if (!pci_msi_enable || !dev || !dev->msi_enabled)
699 return;
700
701 pci_msi_shutdown(dev);
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900702 free_msi_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100704EXPORT_SYMBOL(pci_disable_msi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706/**
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100707 * pci_msix_table_size - return the number of device's MSI-X table entries
708 * @dev: pointer to the pci_dev data structure of MSI-X device function
709 */
710int pci_msix_table_size(struct pci_dev *dev)
711{
712 int pos;
713 u16 control;
714
715 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
716 if (!pos)
717 return 0;
718
719 pci_read_config_word(dev, msi_control_reg(pos), &control);
720 return multi_msix_capable(control);
721}
722
723/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724 * pci_enable_msix - configure device's MSI-X capability structure
725 * @dev: pointer to the pci_dev data structure of MSI-X device function
Greg Kroah-Hartman70549ad2005-06-06 23:07:46 -0700726 * @entries: pointer to an array of MSI-X entries
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700727 * @nvec: number of MSI-X irqs requested for allocation by device driver
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728 *
729 * Setup the MSI-X capability structure of device function with the number
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700730 * of requested irqs upon its software driver call to request for
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731 * MSI-X mode enabled on its hardware device function. A return of zero
732 * indicates the successful configuration of MSI-X capability structure
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700733 * with new allocated MSI-X irqs. A return of < 0 indicates a failure.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734 * Or a return of > 0 indicates that driver request is exceeding the number
Michael S. Tsirkin57fbf522009-05-07 11:28:41 +0300735 * of irqs or MSI-X vectors available. Driver should use the returned value to
736 * re-send its request.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737 **/
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900738int pci_enable_msix(struct pci_dev *dev, struct msix_entry *entries, int nvec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739{
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100740 int status, nr_entries;
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700741 int i, j;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742
Michael Ellermanc9953a72007-04-05 17:19:08 +1000743 if (!entries)
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900744 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745
Michael Ellermanc9953a72007-04-05 17:19:08 +1000746 status = pci_msi_check_device(dev, nvec, PCI_CAP_ID_MSIX);
747 if (status)
748 return status;
749
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100750 nr_entries = pci_msix_table_size(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751 if (nvec > nr_entries)
Michael S. Tsirkin57fbf522009-05-07 11:28:41 +0300752 return nr_entries;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753
754 /* Check for any invalid entries */
755 for (i = 0; i < nvec; i++) {
756 if (entries[i].entry >= nr_entries)
757 return -EINVAL; /* invalid entry */
758 for (j = i + 1; j < nvec; j++) {
759 if (entries[i].entry == entries[j].entry)
760 return -EINVAL; /* duplicate entry */
761 }
762 }
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700763 WARN_ON(!!dev->msix_enabled);
Eric W. Biederman7bd007e2006-10-04 02:16:31 -0700764
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700765 /* Check whether driver already requested for MSI irq */
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900766 if (dev->msi_enabled) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600767 dev_info(&dev->dev, "can't enable MSI-X "
768 "(MSI IRQ already assigned)\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700769 return -EINVAL;
770 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771 status = msix_capability_init(dev, entries, nvec);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772 return status;
773}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100774EXPORT_SYMBOL(pci_enable_msix);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700775
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900776void pci_msix_shutdown(struct pci_dev *dev)
Michael Ellermanfc4afc72007-03-22 21:51:33 +1100777{
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900778 struct msi_desc *entry;
779
Michael Ellerman128bc5f2007-03-22 21:51:39 +1100780 if (!pci_msi_enable || !dev || !dev->msix_enabled)
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700781 return;
782
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900783 /* Return the device with MSI-X masked as initial states */
784 list_for_each_entry(entry, &dev->msi_list, list) {
785 /* Keep cached states to be restored */
786 __msix_mask_irq(entry, 1);
787 }
788
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800789 msix_set_enable(dev, 0);
David Millerba698ad2007-10-25 01:16:30 -0700790 pci_intx_for_msi(dev, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800791 dev->msix_enabled = 0;
Yinghai Lud52877c2008-04-23 14:58:09 -0700792}
Hidetoshi Setoc9018512009-08-06 11:31:27 +0900793
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900794void pci_disable_msix(struct pci_dev *dev)
Yinghai Lud52877c2008-04-23 14:58:09 -0700795{
796 if (!pci_msi_enable || !dev || !dev->msix_enabled)
797 return;
798
799 pci_msix_shutdown(dev);
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900800 free_msi_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100802EXPORT_SYMBOL(pci_disable_msix);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700803
804/**
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700805 * msi_remove_pci_irq_vectors - reclaim MSI(X) irqs to unused state
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806 * @dev: pointer to the pci_dev data structure of MSI(X) device function
807 *
Steven Coleeaae4b32005-05-03 18:38:30 -0600808 * Being called during hotplug remove, from which the device function
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700809 * is hot-removed. All previous assigned MSI/MSI-X irqs, if
Linus Torvalds1da177e2005-04-16 15:20:36 -0700810 * allocated for this device function, are reclaimed to unused state,
811 * which may be used later on.
812 **/
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900813void msi_remove_pci_irq_vectors(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700814{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815 if (!pci_msi_enable || !dev)
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900816 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900818 if (dev->msi_enabled || dev->msix_enabled)
819 free_msi_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700820}
821
Matthew Wilcox309e57d2006-03-05 22:33:34 -0700822void pci_no_msi(void)
823{
824 pci_msi_enable = 0;
825}
Michael Ellermanc9953a72007-04-05 17:19:08 +1000826
Andrew Patterson07ae95f2008-11-10 15:31:05 -0700827/**
828 * pci_msi_enabled - is MSI enabled?
829 *
830 * Returns true if MSI has not been disabled by the command-line option
831 * pci=nomsi.
832 **/
833int pci_msi_enabled(void)
834{
835 return pci_msi_enable;
836}
837EXPORT_SYMBOL(pci_msi_enabled);
838
Michael Ellerman4aa9bc92007-04-05 17:19:10 +1000839void pci_msi_init_pci_dev(struct pci_dev *dev)
840{
841 INIT_LIST_HEAD(&dev->msi_list);
842}