blob: 2bd007d1646164ed3b5d7279eefd1678037615b8 [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * core.c - DesignWare USB3 DRD Controller Core file
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
9 * Redistribution and use in source and binary forms, with or without
10 * modification, are permitted provided that the following conditions
11 * are met:
12 * 1. Redistributions of source code must retain the above copyright
13 * notice, this list of conditions, and the following disclaimer,
14 * without modification.
15 * 2. Redistributions in binary form must reproduce the above copyright
16 * notice, this list of conditions and the following disclaimer in the
17 * documentation and/or other materials provided with the distribution.
18 * 3. The names of the above-listed copyright holders may not be used
19 * to endorse or promote products derived from this software without
20 * specific prior written permission.
21 *
22 * ALTERNATIVELY, this software may be distributed under the terms of the
23 * GNU General Public License ("GPL") version 2, as published by the Free
24 * Software Foundation.
25 *
26 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
27 * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
28 * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
30 * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
31 * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
32 * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
33 * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
34 * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
35 * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
36 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
37 */
38
Felipe Balbia72e6582011-09-05 13:37:28 +030039#include <linux/module.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030040#include <linux/kernel.h>
41#include <linux/slab.h>
42#include <linux/spinlock.h>
43#include <linux/platform_device.h>
44#include <linux/pm_runtime.h>
45#include <linux/interrupt.h>
46#include <linux/ioport.h>
47#include <linux/io.h>
48#include <linux/list.h>
49#include <linux/delay.h>
50#include <linux/dma-mapping.h>
Felipe Balbi457e84b2012-01-18 18:04:09 +020051#include <linux/of.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030052
Felipe Balbi51e1e7b2012-07-19 14:09:48 +030053#include <linux/usb/otg.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030054#include <linux/usb/ch9.h>
55#include <linux/usb/gadget.h>
56
57#include "core.h"
58#include "gadget.h"
59#include "io.h"
60
61#include "debug.h"
62
Felipe Balbi6c167fc2011-10-07 22:55:04 +030063static char *maximum_speed = "super";
64module_param(maximum_speed, charp, 0);
65MODULE_PARM_DESC(maximum_speed, "Maximum supported speed.");
66
Felipe Balbi8300dd22011-10-18 13:54:01 +030067/* -------------------------------------------------------------------------- */
68
Sebastian Andrzej Siewior3140e8c2011-10-31 22:25:40 +010069void dwc3_set_mode(struct dwc3 *dwc, u32 mode)
70{
71 u32 reg;
72
73 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
74 reg &= ~(DWC3_GCTL_PRTCAPDIR(DWC3_GCTL_PRTCAP_OTG));
75 reg |= DWC3_GCTL_PRTCAPDIR(mode);
76 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
77}
Felipe Balbi8300dd22011-10-18 13:54:01 +030078
Felipe Balbi72246da2011-08-19 18:10:58 +030079/**
80 * dwc3_core_soft_reset - Issues core soft reset and PHY reset
81 * @dwc: pointer to our context structure
82 */
83static void dwc3_core_soft_reset(struct dwc3 *dwc)
84{
85 u32 reg;
86
87 /* Before Resetting PHY, put Core in Reset */
88 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
89 reg |= DWC3_GCTL_CORESOFTRESET;
90 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
91
92 /* Assert USB3 PHY reset */
93 reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
94 reg |= DWC3_GUSB3PIPECTL_PHYSOFTRST;
95 dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
96
97 /* Assert USB2 PHY reset */
98 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
99 reg |= DWC3_GUSB2PHYCFG_PHYSOFTRST;
100 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
101
Felipe Balbi51e1e7b2012-07-19 14:09:48 +0300102 usb_phy_init(dwc->usb2_phy);
103 usb_phy_init(dwc->usb3_phy);
Felipe Balbi72246da2011-08-19 18:10:58 +0300104 mdelay(100);
105
106 /* Clear USB3 PHY reset */
107 reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
108 reg &= ~DWC3_GUSB3PIPECTL_PHYSOFTRST;
109 dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
110
111 /* Clear USB2 PHY reset */
112 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
113 reg &= ~DWC3_GUSB2PHYCFG_PHYSOFTRST;
114 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
115
Pratyush Anand45627ac2012-06-21 17:44:28 +0530116 mdelay(100);
117
Felipe Balbi72246da2011-08-19 18:10:58 +0300118 /* After PHYs are stable we can take Core out of reset state */
119 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
120 reg &= ~DWC3_GCTL_CORESOFTRESET;
121 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
122}
123
124/**
125 * dwc3_free_one_event_buffer - Frees one event buffer
126 * @dwc: Pointer to our controller context structure
127 * @evt: Pointer to event buffer to be freed
128 */
129static void dwc3_free_one_event_buffer(struct dwc3 *dwc,
130 struct dwc3_event_buffer *evt)
131{
132 dma_free_coherent(dwc->dev, evt->length, evt->buf, evt->dma);
Felipe Balbi72246da2011-08-19 18:10:58 +0300133}
134
135/**
Paul Zimmerman1d046792012-02-15 18:56:56 -0800136 * dwc3_alloc_one_event_buffer - Allocates one event buffer structure
Felipe Balbi72246da2011-08-19 18:10:58 +0300137 * @dwc: Pointer to our controller context structure
138 * @length: size of the event buffer
139 *
Paul Zimmerman1d046792012-02-15 18:56:56 -0800140 * Returns a pointer to the allocated event buffer structure on success
Felipe Balbi72246da2011-08-19 18:10:58 +0300141 * otherwise ERR_PTR(errno).
142 */
143static struct dwc3_event_buffer *__devinit
144dwc3_alloc_one_event_buffer(struct dwc3 *dwc, unsigned length)
145{
146 struct dwc3_event_buffer *evt;
147
Felipe Balbi380f0d22012-10-11 13:48:36 +0300148 evt = devm_kzalloc(dwc->dev, sizeof(*evt), GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +0300149 if (!evt)
150 return ERR_PTR(-ENOMEM);
151
152 evt->dwc = dwc;
153 evt->length = length;
154 evt->buf = dma_alloc_coherent(dwc->dev, length,
155 &evt->dma, GFP_KERNEL);
Felipe Balbie32672f2012-11-08 15:26:41 +0200156 if (!evt->buf)
Felipe Balbi72246da2011-08-19 18:10:58 +0300157 return ERR_PTR(-ENOMEM);
Felipe Balbi72246da2011-08-19 18:10:58 +0300158
159 return evt;
160}
161
162/**
163 * dwc3_free_event_buffers - frees all allocated event buffers
164 * @dwc: Pointer to our controller context structure
165 */
166static void dwc3_free_event_buffers(struct dwc3 *dwc)
167{
168 struct dwc3_event_buffer *evt;
169 int i;
170
Felipe Balbi9f622b22011-10-12 10:31:04 +0300171 for (i = 0; i < dwc->num_event_buffers; i++) {
Felipe Balbi72246da2011-08-19 18:10:58 +0300172 evt = dwc->ev_buffs[i];
Anton Tikhomirov64b6c8a2012-03-06 17:05:15 +0900173 if (evt)
Felipe Balbi72246da2011-08-19 18:10:58 +0300174 dwc3_free_one_event_buffer(dwc, evt);
Felipe Balbi72246da2011-08-19 18:10:58 +0300175 }
176}
177
178/**
179 * dwc3_alloc_event_buffers - Allocates @num event buffers of size @length
Paul Zimmerman1d046792012-02-15 18:56:56 -0800180 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +0300181 * @length: size of event buffer
182 *
Paul Zimmerman1d046792012-02-15 18:56:56 -0800183 * Returns 0 on success otherwise negative errno. In the error case, dwc
Felipe Balbi72246da2011-08-19 18:10:58 +0300184 * may contain some buffers allocated but not all which were requested.
185 */
Felipe Balbi9f622b22011-10-12 10:31:04 +0300186static int __devinit dwc3_alloc_event_buffers(struct dwc3 *dwc, unsigned length)
Felipe Balbi72246da2011-08-19 18:10:58 +0300187{
Felipe Balbi9f622b22011-10-12 10:31:04 +0300188 int num;
Felipe Balbi72246da2011-08-19 18:10:58 +0300189 int i;
190
Felipe Balbi9f622b22011-10-12 10:31:04 +0300191 num = DWC3_NUM_INT(dwc->hwparams.hwparams1);
192 dwc->num_event_buffers = num;
193
Felipe Balbi380f0d22012-10-11 13:48:36 +0300194 dwc->ev_buffs = devm_kzalloc(dwc->dev, sizeof(*dwc->ev_buffs) * num,
195 GFP_KERNEL);
Felipe Balbi457d3f22011-10-24 12:03:13 +0300196 if (!dwc->ev_buffs) {
197 dev_err(dwc->dev, "can't allocate event buffers array\n");
198 return -ENOMEM;
199 }
200
Felipe Balbi72246da2011-08-19 18:10:58 +0300201 for (i = 0; i < num; i++) {
202 struct dwc3_event_buffer *evt;
203
204 evt = dwc3_alloc_one_event_buffer(dwc, length);
205 if (IS_ERR(evt)) {
206 dev_err(dwc->dev, "can't allocate event buffer\n");
207 return PTR_ERR(evt);
208 }
209 dwc->ev_buffs[i] = evt;
210 }
211
212 return 0;
213}
214
215/**
216 * dwc3_event_buffers_setup - setup our allocated event buffers
Paul Zimmerman1d046792012-02-15 18:56:56 -0800217 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +0300218 *
219 * Returns 0 on success otherwise negative errno.
220 */
Paul Zimmerman7acd85e2012-04-27 14:28:02 +0300221static int dwc3_event_buffers_setup(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +0300222{
223 struct dwc3_event_buffer *evt;
224 int n;
225
Felipe Balbi9f622b22011-10-12 10:31:04 +0300226 for (n = 0; n < dwc->num_event_buffers; n++) {
Felipe Balbi72246da2011-08-19 18:10:58 +0300227 evt = dwc->ev_buffs[n];
228 dev_dbg(dwc->dev, "Event buf %p dma %08llx length %d\n",
229 evt->buf, (unsigned long long) evt->dma,
230 evt->length);
231
Paul Zimmerman7acd85e2012-04-27 14:28:02 +0300232 evt->lpos = 0;
233
Felipe Balbi72246da2011-08-19 18:10:58 +0300234 dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(n),
235 lower_32_bits(evt->dma));
236 dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(n),
237 upper_32_bits(evt->dma));
238 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(n),
239 evt->length & 0xffff);
240 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(n), 0);
241 }
242
243 return 0;
244}
245
246static void dwc3_event_buffers_cleanup(struct dwc3 *dwc)
247{
248 struct dwc3_event_buffer *evt;
249 int n;
250
Felipe Balbi9f622b22011-10-12 10:31:04 +0300251 for (n = 0; n < dwc->num_event_buffers; n++) {
Felipe Balbi72246da2011-08-19 18:10:58 +0300252 evt = dwc->ev_buffs[n];
Paul Zimmerman7acd85e2012-04-27 14:28:02 +0300253
254 evt->lpos = 0;
255
Felipe Balbi72246da2011-08-19 18:10:58 +0300256 dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(n), 0);
257 dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(n), 0);
258 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(n), 0);
259 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(n), 0);
260 }
261}
262
Felipe Balbi26ceca92011-09-30 10:58:49 +0300263static void __devinit dwc3_cache_hwparams(struct dwc3 *dwc)
264{
265 struct dwc3_hwparams *parms = &dwc->hwparams;
266
267 parms->hwparams0 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS0);
268 parms->hwparams1 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS1);
269 parms->hwparams2 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS2);
270 parms->hwparams3 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS3);
271 parms->hwparams4 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS4);
272 parms->hwparams5 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS5);
273 parms->hwparams6 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS6);
274 parms->hwparams7 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS7);
275 parms->hwparams8 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS8);
276}
277
Felipe Balbi72246da2011-08-19 18:10:58 +0300278/**
279 * dwc3_core_init - Low-level initialization of DWC3 Core
280 * @dwc: Pointer to our controller context structure
281 *
282 * Returns 0 on success otherwise negative errno.
283 */
284static int __devinit dwc3_core_init(struct dwc3 *dwc)
285{
286 unsigned long timeout;
287 u32 reg;
288 int ret;
289
Sebastian Andrzej Siewior7650bd72011-08-29 13:56:36 +0200290 reg = dwc3_readl(dwc->regs, DWC3_GSNPSID);
291 /* This should read as U3 followed by revision number */
292 if ((reg & DWC3_GSNPSID_MASK) != 0x55330000) {
293 dev_err(dwc->dev, "this is not a DesignWare USB3 DRD Core\n");
294 ret = -ENODEV;
295 goto err0;
296 }
Felipe Balbi248b1222011-12-14 21:59:30 +0200297 dwc->revision = reg;
Sebastian Andrzej Siewior7650bd72011-08-29 13:56:36 +0200298
Felipe Balbi72246da2011-08-19 18:10:58 +0300299 /* issue device SoftReset too */
300 timeout = jiffies + msecs_to_jiffies(500);
301 dwc3_writel(dwc->regs, DWC3_DCTL, DWC3_DCTL_CSFTRST);
302 do {
303 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
304 if (!(reg & DWC3_DCTL_CSFTRST))
305 break;
306
307 if (time_after(jiffies, timeout)) {
308 dev_err(dwc->dev, "Reset Timed Out\n");
309 ret = -ETIMEDOUT;
310 goto err0;
311 }
312
313 cpu_relax();
314 } while (true);
315
Pratyush Anand58a0f232012-06-21 17:44:29 +0530316 dwc3_core_soft_reset(dwc);
317
Felipe Balbi9f622b22011-10-12 10:31:04 +0300318 dwc3_cache_hwparams(dwc);
319
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100320 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
Paul Zimmerman3e87c422012-02-24 17:32:13 -0800321 reg &= ~DWC3_GCTL_SCALEDOWN_MASK;
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100322 reg &= ~DWC3_GCTL_DISSCRAMBLE;
323
Sebastian Andrzej Siewior164d7732011-11-24 11:22:05 +0100324 switch (DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1)) {
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100325 case DWC3_GHWPARAMS1_EN_PWROPT_CLK:
326 reg &= ~DWC3_GCTL_DSBLCLKGTNG;
327 break;
328 default:
329 dev_dbg(dwc->dev, "No power optimization available\n");
330 }
331
332 /*
333 * WORKAROUND: DWC3 revisions <1.90a have a bug
Paul Zimmerman1d046792012-02-15 18:56:56 -0800334 * where the device can fail to connect at SuperSpeed
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100335 * and falls back to high-speed mode which causes
Paul Zimmerman1d046792012-02-15 18:56:56 -0800336 * the device to enter a Connect/Disconnect loop
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100337 */
338 if (dwc->revision < DWC3_REVISION_190A)
339 reg |= DWC3_GCTL_U2RSTECN;
340
341 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
342
Felipe Balbi72246da2011-08-19 18:10:58 +0300343 ret = dwc3_event_buffers_setup(dwc);
344 if (ret) {
345 dev_err(dwc->dev, "failed to setup event buffers\n");
Felipe Balbi39214262012-10-11 13:54:36 +0300346 goto err0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300347 }
348
Felipe Balbi72246da2011-08-19 18:10:58 +0300349 return 0;
350
Felipe Balbi72246da2011-08-19 18:10:58 +0300351err0:
352 return ret;
353}
354
355static void dwc3_core_exit(struct dwc3 *dwc)
356{
357 dwc3_event_buffers_cleanup(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +0300358}
359
360#define DWC3_ALIGN_MASK (16 - 1)
361
362static int __devinit dwc3_probe(struct platform_device *pdev)
363{
Felipe Balbi457e84b2012-01-18 18:04:09 +0200364 struct device_node *node = pdev->dev.of_node;
Felipe Balbi72246da2011-08-19 18:10:58 +0300365 struct resource *res;
366 struct dwc3 *dwc;
Chanho Park802ca852012-02-15 18:27:55 +0900367 struct device *dev = &pdev->dev;
Felipe Balbi0949e992011-10-12 10:44:56 +0300368
Felipe Balbi72246da2011-08-19 18:10:58 +0300369 int ret = -ENOMEM;
Felipe Balbi0949e992011-10-12 10:44:56 +0300370
371 void __iomem *regs;
Felipe Balbi72246da2011-08-19 18:10:58 +0300372 void *mem;
373
Felipe Balbi0949e992011-10-12 10:44:56 +0300374 u8 mode;
375
Chanho Park802ca852012-02-15 18:27:55 +0900376 mem = devm_kzalloc(dev, sizeof(*dwc) + DWC3_ALIGN_MASK, GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +0300377 if (!mem) {
Chanho Park802ca852012-02-15 18:27:55 +0900378 dev_err(dev, "not enough memory\n");
379 return -ENOMEM;
Felipe Balbi72246da2011-08-19 18:10:58 +0300380 }
381 dwc = PTR_ALIGN(mem, DWC3_ALIGN_MASK + 1);
382 dwc->mem = mem;
383
Ido Shayevitz51249dc2012-04-24 14:18:39 +0300384 res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
Felipe Balbi72246da2011-08-19 18:10:58 +0300385 if (!res) {
Ido Shayevitz51249dc2012-04-24 14:18:39 +0300386 dev_err(dev, "missing IRQ\n");
Chanho Park802ca852012-02-15 18:27:55 +0900387 return -ENODEV;
Felipe Balbi72246da2011-08-19 18:10:58 +0300388 }
Kishon Vijay Abraham I066618b2012-08-21 14:56:16 +0530389 dwc->xhci_resources[1].start = res->start;
390 dwc->xhci_resources[1].end = res->end;
391 dwc->xhci_resources[1].flags = res->flags;
392 dwc->xhci_resources[1].name = res->name;
Felipe Balbi72246da2011-08-19 18:10:58 +0300393
Ido Shayevitz51249dc2012-04-24 14:18:39 +0300394 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
395 if (!res) {
396 dev_err(dev, "missing memory resource\n");
397 return -ENODEV;
398 }
Kishon Vijay Abraham I066618b2012-08-21 14:56:16 +0530399 dwc->xhci_resources[0].start = res->start;
Ido Shayevitz51249dc2012-04-24 14:18:39 +0300400 dwc->xhci_resources[0].end = dwc->xhci_resources[0].start +
401 DWC3_XHCI_REGS_END;
Kishon Vijay Abraham I066618b2012-08-21 14:56:16 +0530402 dwc->xhci_resources[0].flags = res->flags;
403 dwc->xhci_resources[0].name = res->name;
Felipe Balbid07e8812011-10-12 14:08:26 +0300404
Ido Shayevitz51249dc2012-04-24 14:18:39 +0300405 /*
406 * Request memory region but exclude xHCI regs,
407 * since it will be requested by the xhci-plat driver.
408 */
409 res = devm_request_mem_region(dev, res->start + DWC3_GLOBALS_REGS_START,
410 resource_size(res) - DWC3_GLOBALS_REGS_START,
Chanho Park802ca852012-02-15 18:27:55 +0900411 dev_name(dev));
Felipe Balbi72246da2011-08-19 18:10:58 +0300412 if (!res) {
Chanho Park802ca852012-02-15 18:27:55 +0900413 dev_err(dev, "can't request mem region\n");
414 return -ENOMEM;
Felipe Balbi72246da2011-08-19 18:10:58 +0300415 }
416
Felipe Balbib7e38aa2012-08-10 09:16:43 +0300417 regs = devm_ioremap_nocache(dev, res->start, resource_size(res));
Felipe Balbi72246da2011-08-19 18:10:58 +0300418 if (!regs) {
Chanho Park802ca852012-02-15 18:27:55 +0900419 dev_err(dev, "ioremap failed\n");
420 return -ENOMEM;
Felipe Balbi72246da2011-08-19 18:10:58 +0300421 }
422
Felipe Balbi51e1e7b2012-07-19 14:09:48 +0300423 dwc->usb2_phy = devm_usb_get_phy(dev, USB_PHY_TYPE_USB2);
424 if (IS_ERR_OR_NULL(dwc->usb2_phy)) {
425 dev_err(dev, "no usb2 phy configured\n");
426 return -EPROBE_DEFER;
427 }
428
429 dwc->usb3_phy = devm_usb_get_phy(dev, USB_PHY_TYPE_USB3);
430 if (IS_ERR_OR_NULL(dwc->usb3_phy)) {
431 dev_err(dev, "no usb3 phy configured\n");
432 return -EPROBE_DEFER;
433 }
434
Felipe Balbi72246da2011-08-19 18:10:58 +0300435 spin_lock_init(&dwc->lock);
436 platform_set_drvdata(pdev, dwc);
437
438 dwc->regs = regs;
439 dwc->regs_size = resource_size(res);
Chanho Park802ca852012-02-15 18:27:55 +0900440 dwc->dev = dev;
Felipe Balbi72246da2011-08-19 18:10:58 +0300441
Felipe Balbi6c167fc2011-10-07 22:55:04 +0300442 if (!strncmp("super", maximum_speed, 5))
443 dwc->maximum_speed = DWC3_DCFG_SUPERSPEED;
444 else if (!strncmp("high", maximum_speed, 4))
445 dwc->maximum_speed = DWC3_DCFG_HIGHSPEED;
446 else if (!strncmp("full", maximum_speed, 4))
447 dwc->maximum_speed = DWC3_DCFG_FULLSPEED1;
448 else if (!strncmp("low", maximum_speed, 3))
449 dwc->maximum_speed = DWC3_DCFG_LOWSPEED;
450 else
451 dwc->maximum_speed = DWC3_DCFG_SUPERSPEED;
452
Felipe Balbi457e84b2012-01-18 18:04:09 +0200453 if (of_get_property(node, "tx-fifo-resize", NULL))
454 dwc->needs_fifo_resize = true;
455
Chanho Park802ca852012-02-15 18:27:55 +0900456 pm_runtime_enable(dev);
457 pm_runtime_get_sync(dev);
458 pm_runtime_forbid(dev);
Felipe Balbi72246da2011-08-19 18:10:58 +0300459
Felipe Balbi39214262012-10-11 13:54:36 +0300460 ret = dwc3_alloc_event_buffers(dwc, DWC3_EVENT_BUFFERS_SIZE);
461 if (ret) {
462 dev_err(dwc->dev, "failed to allocate event buffers\n");
463 ret = -ENOMEM;
464 goto err0;
465 }
466
Felipe Balbi72246da2011-08-19 18:10:58 +0300467 ret = dwc3_core_init(dwc);
468 if (ret) {
Chanho Park802ca852012-02-15 18:27:55 +0900469 dev_err(dev, "failed to initialize core\n");
Felipe Balbi39214262012-10-11 13:54:36 +0300470 goto err0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300471 }
472
Felipe Balbi0949e992011-10-12 10:44:56 +0300473 mode = DWC3_MODE(dwc->hwparams.hwparams0);
474
475 switch (mode) {
Felipe Balbi0949e992011-10-12 10:44:56 +0300476 case DWC3_MODE_DEVICE:
Sebastian Andrzej Siewior3140e8c2011-10-31 22:25:40 +0100477 dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_DEVICE);
Felipe Balbi72246da2011-08-19 18:10:58 +0300478 ret = dwc3_gadget_init(dwc);
479 if (ret) {
Chanho Park802ca852012-02-15 18:27:55 +0900480 dev_err(dev, "failed to initialize gadget\n");
481 goto err1;
Felipe Balbi72246da2011-08-19 18:10:58 +0300482 }
Felipe Balbi0949e992011-10-12 10:44:56 +0300483 break;
Felipe Balbid07e8812011-10-12 14:08:26 +0300484 case DWC3_MODE_HOST:
Sebastian Andrzej Siewior3140e8c2011-10-31 22:25:40 +0100485 dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_HOST);
Felipe Balbid07e8812011-10-12 14:08:26 +0300486 ret = dwc3_host_init(dwc);
487 if (ret) {
Chanho Park802ca852012-02-15 18:27:55 +0900488 dev_err(dev, "failed to initialize host\n");
489 goto err1;
Felipe Balbid07e8812011-10-12 14:08:26 +0300490 }
491 break;
492 case DWC3_MODE_DRD:
Sebastian Andrzej Siewior3140e8c2011-10-31 22:25:40 +0100493 dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_OTG);
Felipe Balbid07e8812011-10-12 14:08:26 +0300494 ret = dwc3_host_init(dwc);
495 if (ret) {
Chanho Park802ca852012-02-15 18:27:55 +0900496 dev_err(dev, "failed to initialize host\n");
497 goto err1;
Felipe Balbid07e8812011-10-12 14:08:26 +0300498 }
499
500 ret = dwc3_gadget_init(dwc);
501 if (ret) {
Chanho Park802ca852012-02-15 18:27:55 +0900502 dev_err(dev, "failed to initialize gadget\n");
503 goto err1;
Felipe Balbid07e8812011-10-12 14:08:26 +0300504 }
505 break;
Felipe Balbi0949e992011-10-12 10:44:56 +0300506 default:
Chanho Park802ca852012-02-15 18:27:55 +0900507 dev_err(dev, "Unsupported mode of operation %d\n", mode);
508 goto err1;
Felipe Balbi72246da2011-08-19 18:10:58 +0300509 }
Felipe Balbi0949e992011-10-12 10:44:56 +0300510 dwc->mode = mode;
Felipe Balbi72246da2011-08-19 18:10:58 +0300511
512 ret = dwc3_debugfs_init(dwc);
513 if (ret) {
Chanho Park802ca852012-02-15 18:27:55 +0900514 dev_err(dev, "failed to initialize debugfs\n");
515 goto err2;
Felipe Balbi72246da2011-08-19 18:10:58 +0300516 }
517
Chanho Park802ca852012-02-15 18:27:55 +0900518 pm_runtime_allow(dev);
Felipe Balbi72246da2011-08-19 18:10:58 +0300519
520 return 0;
521
Chanho Park802ca852012-02-15 18:27:55 +0900522err2:
Felipe Balbi0949e992011-10-12 10:44:56 +0300523 switch (mode) {
Felipe Balbi0949e992011-10-12 10:44:56 +0300524 case DWC3_MODE_DEVICE:
Felipe Balbi72246da2011-08-19 18:10:58 +0300525 dwc3_gadget_exit(dwc);
Felipe Balbi0949e992011-10-12 10:44:56 +0300526 break;
Felipe Balbid07e8812011-10-12 14:08:26 +0300527 case DWC3_MODE_HOST:
528 dwc3_host_exit(dwc);
529 break;
530 case DWC3_MODE_DRD:
531 dwc3_host_exit(dwc);
532 dwc3_gadget_exit(dwc);
533 break;
Felipe Balbi0949e992011-10-12 10:44:56 +0300534 default:
535 /* do nothing */
536 break;
537 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300538
Chanho Park802ca852012-02-15 18:27:55 +0900539err1:
Felipe Balbi72246da2011-08-19 18:10:58 +0300540 dwc3_core_exit(dwc);
541
Felipe Balbi39214262012-10-11 13:54:36 +0300542err0:
543 dwc3_free_event_buffers(dwc);
544
Felipe Balbi72246da2011-08-19 18:10:58 +0300545 return ret;
546}
547
548static int __devexit dwc3_remove(struct platform_device *pdev)
549{
Felipe Balbi72246da2011-08-19 18:10:58 +0300550 struct dwc3 *dwc = platform_get_drvdata(pdev);
551 struct resource *res;
Felipe Balbi72246da2011-08-19 18:10:58 +0300552
553 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
554
555 pm_runtime_put(&pdev->dev);
556 pm_runtime_disable(&pdev->dev);
557
558 dwc3_debugfs_exit(dwc);
559
Felipe Balbi0949e992011-10-12 10:44:56 +0300560 switch (dwc->mode) {
Felipe Balbi0949e992011-10-12 10:44:56 +0300561 case DWC3_MODE_DEVICE:
Felipe Balbi72246da2011-08-19 18:10:58 +0300562 dwc3_gadget_exit(dwc);
Felipe Balbi0949e992011-10-12 10:44:56 +0300563 break;
Felipe Balbid07e8812011-10-12 14:08:26 +0300564 case DWC3_MODE_HOST:
565 dwc3_host_exit(dwc);
566 break;
567 case DWC3_MODE_DRD:
568 dwc3_host_exit(dwc);
569 dwc3_gadget_exit(dwc);
570 break;
Felipe Balbi0949e992011-10-12 10:44:56 +0300571 default:
572 /* do nothing */
573 break;
574 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300575
576 dwc3_core_exit(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +0300577
578 return 0;
579}
580
Felipe Balbi72246da2011-08-19 18:10:58 +0300581static struct platform_driver dwc3_driver = {
582 .probe = dwc3_probe,
583 .remove = __devexit_p(dwc3_remove),
584 .driver = {
585 .name = "dwc3",
586 },
Felipe Balbi72246da2011-08-19 18:10:58 +0300587};
588
Tobias Klauserb1116dc2012-02-28 12:57:20 +0100589module_platform_driver(dwc3_driver);
590
Sebastian Andrzej Siewior7ae4fc42011-10-19 19:39:50 +0200591MODULE_ALIAS("platform:dwc3");
Felipe Balbi72246da2011-08-19 18:10:58 +0300592MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
593MODULE_LICENSE("Dual BSD/GPL");
594MODULE_DESCRIPTION("DesignWare USB3 DRD Controller Driver");