blob: 70dcc225157f312d209d14c53180048e75147796 [file] [log] [blame]
Tony Lindgren92105bb2005-09-07 17:20:26 +01001/*
2 * linux/arch/arm/plat-omap/sram.c
3 *
4 * OMAP SRAM detection and management
5 *
6 * Copyright (C) 2005 Nokia Corporation
7 * Written by Tony Lindgren <tony@atomide.com>
8 *
R Sricharan05e152c2012-06-05 16:21:32 +05309 * Copyright (C) 2009-2012 Texas Instruments
10 * Added OMAP4/5 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
Santosh Shilimkar44169072009-05-28 14:16:04 -070011 *
Tony Lindgren92105bb2005-09-07 17:20:26 +010012 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
15 */
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030016#undef DEBUG
Tony Lindgren92105bb2005-09-07 17:20:26 +010017
Tony Lindgren92105bb2005-09-07 17:20:26 +010018#include <linux/module.h>
19#include <linux/kernel.h>
20#include <linux/init.h>
Russell Kingfced80c2008-09-06 12:10:45 +010021#include <linux/io.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010022
Tony Lindgren53d9cc72006-02-08 22:06:45 +000023#include <asm/tlb.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010024#include <asm/cacheflush.h>
25
Tony Lindgren670c1042006-04-02 17:46:25 +010026#include <asm/mach/map.h>
27
Tony Lindgrene4c060d2012-10-05 13:25:59 -070028#include "../mach-omap1/soc.h"
29#include "../mach-omap2/soc.h"
Tony Lindgren92105bb2005-09-07 17:20:26 +010030
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -070031#include "sram.h"
Paul Walmsley59fb6592010-12-21 15:30:55 -070032
Tony Lindgrenee0839c2012-02-24 10:34:35 -080033/* XXX These "sideways" includes will disappear when sram.c becomes a driver */
34#include "../mach-omap2/iomap.h"
35#include "../mach-omap2/prm2xxx_3xxx.h"
36#include "../mach-omap2/sdrc.h"
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030037
Tony Lindgren1a8bfa12005-11-10 14:26:50 +000038#define OMAP1_SRAM_PA 0x20000000
Jean Pihetb4b36fd2010-12-18 16:44:42 +010039#define OMAP2_SRAM_PUB_PA (OMAP2_SRAM_PA + 0xf800)
Jean Pihetb4b36fd2010-12-18 16:44:42 +010040#define OMAP3_SRAM_PUB_PA (OMAP3_SRAM_PA + 0x8000)
Santosh Shilimkar137d1052011-06-25 18:04:31 -070041#ifdef CONFIG_OMAP4_ERRATA_I688
42#define OMAP4_SRAM_PUB_PA OMAP4_SRAM_PA
43#else
Santosh Shilimkara7c3ae22009-12-11 16:16:35 -080044#define OMAP4_SRAM_PUB_PA (OMAP4_SRAM_PA + 0x4000)
Santosh Shilimkar137d1052011-06-25 18:04:31 -070045#endif
R Sricharan05e152c2012-06-05 16:21:32 +053046#define OMAP5_SRAM_PA 0x40300000
Tony Lindgren1a8bfa12005-11-10 14:26:50 +000047
Vikram Panditaf47d8c62010-09-16 18:19:25 +053048#if defined(CONFIG_ARCH_OMAP2PLUS)
Tony Lindgren670c1042006-04-02 17:46:25 +010049#define SRAM_BOOTLOADER_SZ 0x00
50#else
Tony Lindgren92105bb2005-09-07 17:20:26 +010051#define SRAM_BOOTLOADER_SZ 0x80
Tony Lindgren670c1042006-04-02 17:46:25 +010052#endif
53
Santosh Shilimkar233fd642009-10-19 15:25:31 -070054#define OMAP24XX_VA_REQINFOPERM0 OMAP2_L3_IO_ADDRESS(0x68005048)
55#define OMAP24XX_VA_READPERM0 OMAP2_L3_IO_ADDRESS(0x68005050)
56#define OMAP24XX_VA_WRITEPERM0 OMAP2_L3_IO_ADDRESS(0x68005058)
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030057
Santosh Shilimkar233fd642009-10-19 15:25:31 -070058#define OMAP34XX_VA_REQINFOPERM0 OMAP2_L3_IO_ADDRESS(0x68012848)
59#define OMAP34XX_VA_READPERM0 OMAP2_L3_IO_ADDRESS(0x68012850)
60#define OMAP34XX_VA_WRITEPERM0 OMAP2_L3_IO_ADDRESS(0x68012858)
61#define OMAP34XX_VA_ADDR_MATCH2 OMAP2_L3_IO_ADDRESS(0x68012880)
62#define OMAP34XX_VA_SMS_RG_ATT0 OMAP2_L3_IO_ADDRESS(0x6C000048)
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030063
Tony Lindgren670c1042006-04-02 17:46:25 +010064#define GP_DEVICE 0x300
Tony Lindgren670c1042006-04-02 17:46:25 +010065
66#define ROUND_DOWN(value,boundary) ((value) & (~((boundary)-1)))
Tony Lindgren92105bb2005-09-07 17:20:26 +010067
Tony Lindgrenc40fae952006-12-07 13:58:10 -080068static unsigned long omap_sram_start;
Tony Lindgrena66cb342011-10-04 13:52:57 -070069static void __iomem *omap_sram_base;
Aaro Koskinenb2856732012-08-29 18:24:31 +030070static unsigned long omap_sram_skip;
Tony Lindgren92105bb2005-09-07 17:20:26 +010071static unsigned long omap_sram_size;
Tony Lindgrena66cb342011-10-04 13:52:57 -070072static void __iomem *omap_sram_ceil;
Tony Lindgren92105bb2005-09-07 17:20:26 +010073
Imre Deakb7cc6d42007-03-06 03:16:36 -080074/*
75 * Depending on the target RAMFS firewall setup, the public usable amount of
Simon Arlott6cbdc8c2007-05-11 20:40:30 +010076 * SRAM varies. The default accessible size for all device types is 2k. A GP
77 * device allows ARM11 but not other initiators for full size. This
Tony Lindgren670c1042006-04-02 17:46:25 +010078 * functionality seems ok until some nice security API happens.
79 */
80static int is_sram_locked(void)
81{
Vikram Pandita2a277532010-09-16 18:19:24 +053082 if (OMAP2_DEVICE_TYPE_GP == omap_type()) {
Simon Arlott6cbdc8c2007-05-11 20:40:30 +010083 /* RAMFW: R/W access to all initiators for all qualifier sets */
Tony Lindgren670c1042006-04-02 17:46:25 +010084 if (cpu_is_omap242x()) {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030085 __raw_writel(0xFF, OMAP24XX_VA_REQINFOPERM0); /* all q-vects */
86 __raw_writel(0xCFDE, OMAP24XX_VA_READPERM0); /* all i-read */
87 __raw_writel(0xCFDE, OMAP24XX_VA_WRITEPERM0); /* all i-write */
88 }
Vaibhav Hiremath1c213ba2012-07-05 08:05:15 -070089 if (cpu_is_omap34xx()) {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030090 __raw_writel(0xFFFF, OMAP34XX_VA_REQINFOPERM0); /* all q-vects */
91 __raw_writel(0xFFFF, OMAP34XX_VA_READPERM0); /* all i-read */
92 __raw_writel(0xFFFF, OMAP34XX_VA_WRITEPERM0); /* all i-write */
93 __raw_writel(0x0, OMAP34XX_VA_ADDR_MATCH2);
94 __raw_writel(0xFFFFFFFF, OMAP34XX_VA_SMS_RG_ATT0);
Tony Lindgren670c1042006-04-02 17:46:25 +010095 }
96 return 0;
97 } else
98 return 1; /* assume locked with no PPA or security driver */
99}
100
Tony Lindgren92105bb2005-09-07 17:20:26 +0100101/*
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000102 * The amount of SRAM depends on the core type.
Tony Lindgren92105bb2005-09-07 17:20:26 +0100103 * Note that we cannot try to test for SRAM here because writes
104 * to secure SRAM will hang the system. Also the SRAM is not
105 * yet mapped at this point.
106 */
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -0700107static void __init omap_detect_sram(void)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100108{
Aaro Koskinenb2856732012-08-29 18:24:31 +0300109 omap_sram_skip = SRAM_BOOTLOADER_SZ;
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300110 if (cpu_class_is_omap2()) {
Tony Lindgren670c1042006-04-02 17:46:25 +0100111 if (is_sram_locked()) {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300112 if (cpu_is_omap34xx()) {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300113 omap_sram_start = OMAP3_SRAM_PUB_PA;
Tero Kristo5b0acc52009-06-23 13:30:23 +0300114 if ((omap_type() == OMAP2_DEVICE_TYPE_EMU) ||
115 (omap_type() == OMAP2_DEVICE_TYPE_SEC)) {
116 omap_sram_size = 0x7000; /* 28K */
Aaro Koskinenb2856732012-08-29 18:24:31 +0300117 omap_sram_skip += SZ_16K;
Tero Kristo5b0acc52009-06-23 13:30:23 +0300118 } else {
119 omap_sram_size = 0x8000; /* 32K */
120 }
Santosh Shilimkara7c3ae22009-12-11 16:16:35 -0800121 } else if (cpu_is_omap44xx()) {
Santosh Shilimkara7c3ae22009-12-11 16:16:35 -0800122 omap_sram_start = OMAP4_SRAM_PUB_PA;
123 omap_sram_size = 0xa000; /* 40K */
R Sricharan05e152c2012-06-05 16:21:32 +0530124 } else if (soc_is_omap54xx()) {
125 omap_sram_start = OMAP5_SRAM_PA;
126 omap_sram_size = SZ_128K; /* 128KB */
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300127 } else {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300128 omap_sram_start = OMAP2_SRAM_PUB_PA;
129 omap_sram_size = 0x800; /* 2K */
130 }
Tony Lindgren670c1042006-04-02 17:46:25 +0100131 } else {
Vaibhav Hiremath971b8a92012-07-05 08:05:15 -0700132 if (soc_is_am33xx()) {
Vaibhav Bediab4c0a8a2012-03-05 16:11:01 -0800133 omap_sram_start = AM33XX_SRAM_PA;
134 omap_sram_size = 0x10000; /* 64K */
135 } else if (cpu_is_omap34xx()) {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300136 omap_sram_start = OMAP3_SRAM_PA;
Tony Lindgren670c1042006-04-02 17:46:25 +0100137 omap_sram_size = 0x10000; /* 64K */
Santosh Shilimkar44169072009-05-28 14:16:04 -0700138 } else if (cpu_is_omap44xx()) {
Santosh Shilimkar44169072009-05-28 14:16:04 -0700139 omap_sram_start = OMAP4_SRAM_PA;
Santosh Shilimkara7c3ae22009-12-11 16:16:35 -0800140 omap_sram_size = 0xe000; /* 56K */
R Sricharan05e152c2012-06-05 16:21:32 +0530141 } else if (soc_is_omap54xx()) {
142 omap_sram_start = OMAP5_SRAM_PA;
143 omap_sram_size = SZ_128K; /* 128KB */
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300144 } else {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300145 omap_sram_start = OMAP2_SRAM_PA;
146 if (cpu_is_omap242x())
147 omap_sram_size = 0xa0000; /* 640K */
148 else if (cpu_is_omap243x())
149 omap_sram_size = 0x10000; /* 64K */
150 }
Tony Lindgren670c1042006-04-02 17:46:25 +0100151 }
152 } else {
Tony Lindgrenc40fae952006-12-07 13:58:10 -0800153 omap_sram_start = OMAP1_SRAM_PA;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100154
Zebediah C. McClure557096f2009-03-23 18:07:44 -0700155 if (cpu_is_omap7xx())
Tony Lindgren670c1042006-04-02 17:46:25 +0100156 omap_sram_size = 0x32000; /* 200K */
157 else if (cpu_is_omap15xx())
158 omap_sram_size = 0x30000; /* 192K */
Tony Lindgrenee62e932011-12-08 14:58:38 -0800159 else if (cpu_is_omap1610() || cpu_is_omap1611() ||
160 cpu_is_omap1621() || cpu_is_omap1710())
Tony Lindgren670c1042006-04-02 17:46:25 +0100161 omap_sram_size = 0x4000; /* 16K */
Tony Lindgren670c1042006-04-02 17:46:25 +0100162 else {
Santosh Shilimkar26a510b2011-04-04 14:20:08 +0530163 pr_err("Could not detect SRAM size\n");
Tony Lindgren670c1042006-04-02 17:46:25 +0100164 omap_sram_size = 0x4000;
165 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100166 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100167}
168
Tony Lindgren92105bb2005-09-07 17:20:26 +0100169/*
Tony Lindgrence2deca2006-06-26 16:16:24 -0700170 * Note that we cannot use ioremap for SRAM, as clock init needs SRAM early.
Tony Lindgren92105bb2005-09-07 17:20:26 +0100171 */
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -0700172static void __init omap_map_sram(void)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100173{
Tony Lindgrena66cb342011-10-04 13:52:57 -0700174 int cached = 1;
Tony Lindgren670c1042006-04-02 17:46:25 +0100175
Tony Lindgren92105bb2005-09-07 17:20:26 +0100176 if (omap_sram_size == 0)
177 return;
178
Santosh Shilimkar137d1052011-06-25 18:04:31 -0700179#ifdef CONFIG_OMAP4_ERRATA_I688
Aaro Koskinen528c28f2012-08-29 18:24:30 +0300180 if (cpu_is_omap44xx()) {
Santosh Shilimkar137d1052011-06-25 18:04:31 -0700181 omap_sram_start += PAGE_SIZE;
182 omap_sram_size -= SZ_16K;
Aaro Koskinen528c28f2012-08-29 18:24:30 +0300183 }
Santosh Shilimkar137d1052011-06-25 18:04:31 -0700184#endif
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300185 if (cpu_is_omap34xx()) {
Paul Walmsleyd9295742009-05-12 17:27:09 -0600186 /*
187 * SRAM must be marked as non-cached on OMAP3 since the
188 * CORE DPLL M2 divider change code (in SRAM) runs with the
189 * SDRAM controller disabled, and if it is marked cached,
190 * the ARM may attempt to write cache lines back to SDRAM
191 * which will cause the system to hang.
192 */
Tony Lindgrena66cb342011-10-04 13:52:57 -0700193 cached = 0;
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300194 }
195
Tony Lindgrena66cb342011-10-04 13:52:57 -0700196 omap_sram_start = ROUND_DOWN(omap_sram_start, PAGE_SIZE);
197 omap_sram_base = __arm_ioremap_exec(omap_sram_start, omap_sram_size,
198 cached);
199 if (!omap_sram_base) {
200 pr_err("SRAM: Could not map\n");
201 return;
202 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100203
Tony Lindgrena66cb342011-10-04 13:52:57 -0700204 omap_sram_ceil = omap_sram_base + omap_sram_size;
Tony Lindgren53d9cc72006-02-08 22:06:45 +0000205
206 /*
Tony Lindgren92105bb2005-09-07 17:20:26 +0100207 * Looks like we need to preserve some bootloader code at the
208 * beginning of SRAM for jumping to flash for reboot to work...
209 */
Aaro Koskinenb2856732012-08-29 18:24:31 +0300210 memset_io(omap_sram_base + omap_sram_skip, 0,
211 omap_sram_size - omap_sram_skip);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100212}
213
Jean Pihetb6338bd2011-02-02 16:38:06 +0100214/*
215 * Memory allocator for SRAM: calculates the new ceiling address
216 * for pushing a function using the fncpy API.
217 *
218 * Note that fncpy requires the returned address to be aligned
219 * to an 8-byte boundary.
220 */
221void *omap_sram_push_address(unsigned long size)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100222{
Tony Lindgrena66cb342011-10-04 13:52:57 -0700223 unsigned long available, new_ceil = (unsigned long)omap_sram_ceil;
224
Aaro Koskinenb2856732012-08-29 18:24:31 +0300225 available = omap_sram_ceil - (omap_sram_base + omap_sram_skip);
Tony Lindgrena66cb342011-10-04 13:52:57 -0700226
227 if (size > available) {
Santosh Shilimkar26a510b2011-04-04 14:20:08 +0530228 pr_err("Not enough space in SRAM\n");
Tony Lindgren92105bb2005-09-07 17:20:26 +0100229 return NULL;
230 }
Tony Lindgren670c1042006-04-02 17:46:25 +0100231
Tony Lindgrena66cb342011-10-04 13:52:57 -0700232 new_ceil -= size;
233 new_ceil = ROUND_DOWN(new_ceil, FNCPY_ALIGN);
234 omap_sram_ceil = IOMEM(new_ceil);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100235
236 return (void *)omap_sram_ceil;
237}
238
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000239#ifdef CONFIG_ARCH_OMAP1
240
241static void (*_omap_sram_reprogram_clock)(u32 dpllctl, u32 ckctl);
242
243void omap_sram_reprogram_clock(u32 dpllctl, u32 ckctl)
244{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700245 BUG_ON(!_omap_sram_reprogram_clock);
Janusz Krzysztofikf9e59082011-12-01 22:16:26 +0100246 /* On 730, bit 13 must always be 1 */
247 if (cpu_is_omap7xx())
248 ckctl |= 0x2000;
Russell King020f9702008-12-01 17:40:54 +0000249 _omap_sram_reprogram_clock(dpllctl, ckctl);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000250}
251
Aaro Koskinene6f16822010-11-18 19:59:47 +0200252static int __init omap1_sram_init(void)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000253{
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300254 _omap_sram_reprogram_clock =
255 omap_sram_push(omap1_sram_reprogram_clock,
256 omap1_sram_reprogram_clock_sz);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000257
258 return 0;
259}
260
261#else
262#define omap1_sram_init() do {} while (0)
263#endif
264
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300265#if defined(CONFIG_ARCH_OMAP2)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000266
267static void (*_omap2_sram_ddr_init)(u32 *slow_dll_ctrl, u32 fast_dll_ctrl,
268 u32 base_cs, u32 force_unlock);
269
270void omap2_sram_ddr_init(u32 *slow_dll_ctrl, u32 fast_dll_ctrl,
271 u32 base_cs, u32 force_unlock)
272{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700273 BUG_ON(!_omap2_sram_ddr_init);
Russell King020f9702008-12-01 17:40:54 +0000274 _omap2_sram_ddr_init(slow_dll_ctrl, fast_dll_ctrl,
275 base_cs, force_unlock);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000276}
277
278static void (*_omap2_sram_reprogram_sdrc)(u32 perf_level, u32 dll_val,
279 u32 mem_type);
280
281void omap2_sram_reprogram_sdrc(u32 perf_level, u32 dll_val, u32 mem_type)
282{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700283 BUG_ON(!_omap2_sram_reprogram_sdrc);
Russell King020f9702008-12-01 17:40:54 +0000284 _omap2_sram_reprogram_sdrc(perf_level, dll_val, mem_type);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000285}
286
287static u32 (*_omap2_set_prcm)(u32 dpll_ctrl_val, u32 sdrc_rfr_val, int bypass);
288
289u32 omap2_set_prcm(u32 dpll_ctrl_val, u32 sdrc_rfr_val, int bypass)
290{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700291 BUG_ON(!_omap2_set_prcm);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000292 return _omap2_set_prcm(dpll_ctrl_val, sdrc_rfr_val, bypass);
293}
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300294#endif
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000295
Tony Lindgren59b479e2011-01-27 16:39:40 -0800296#ifdef CONFIG_SOC_OMAP2420
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -0700297static int __init omap242x_sram_init(void)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000298{
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300299 _omap2_sram_ddr_init = omap_sram_push(omap242x_sram_ddr_init,
300 omap242x_sram_ddr_init_sz);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000301
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300302 _omap2_sram_reprogram_sdrc = omap_sram_push(omap242x_sram_reprogram_sdrc,
303 omap242x_sram_reprogram_sdrc_sz);
304
305 _omap2_set_prcm = omap_sram_push(omap242x_sram_set_prcm,
306 omap242x_sram_set_prcm_sz);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000307
308 return 0;
309}
310#else
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300311static inline int omap242x_sram_init(void)
312{
313 return 0;
314}
315#endif
316
Tony Lindgren59b479e2011-01-27 16:39:40 -0800317#ifdef CONFIG_SOC_OMAP2430
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -0700318static int __init omap243x_sram_init(void)
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300319{
320 _omap2_sram_ddr_init = omap_sram_push(omap243x_sram_ddr_init,
321 omap243x_sram_ddr_init_sz);
322
323 _omap2_sram_reprogram_sdrc = omap_sram_push(omap243x_sram_reprogram_sdrc,
324 omap243x_sram_reprogram_sdrc_sz);
325
326 _omap2_set_prcm = omap_sram_push(omap243x_sram_set_prcm,
327 omap243x_sram_set_prcm_sz);
328
329 return 0;
330}
331#else
332static inline int omap243x_sram_init(void)
333{
334 return 0;
335}
336#endif
337
338#ifdef CONFIG_ARCH_OMAP3
339
Jean Pihet58cda882009-07-24 19:43:25 -0600340static u32 (*_omap3_sram_configure_core_dpll)(
341 u32 m2, u32 unlock_dll, u32 f, u32 inc,
342 u32 sdrc_rfr_ctrl_0, u32 sdrc_actim_ctrl_a_0,
343 u32 sdrc_actim_ctrl_b_0, u32 sdrc_mr_0,
344 u32 sdrc_rfr_ctrl_1, u32 sdrc_actim_ctrl_a_1,
345 u32 sdrc_actim_ctrl_b_1, u32 sdrc_mr_1);
346
347u32 omap3_configure_core_dpll(u32 m2, u32 unlock_dll, u32 f, u32 inc,
348 u32 sdrc_rfr_ctrl_0, u32 sdrc_actim_ctrl_a_0,
349 u32 sdrc_actim_ctrl_b_0, u32 sdrc_mr_0,
350 u32 sdrc_rfr_ctrl_1, u32 sdrc_actim_ctrl_a_1,
351 u32 sdrc_actim_ctrl_b_1, u32 sdrc_mr_1)
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300352{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700353 BUG_ON(!_omap3_sram_configure_core_dpll);
Jean Pihet58cda882009-07-24 19:43:25 -0600354 return _omap3_sram_configure_core_dpll(
355 m2, unlock_dll, f, inc,
356 sdrc_rfr_ctrl_0, sdrc_actim_ctrl_a_0,
357 sdrc_actim_ctrl_b_0, sdrc_mr_0,
358 sdrc_rfr_ctrl_1, sdrc_actim_ctrl_a_1,
359 sdrc_actim_ctrl_b_1, sdrc_mr_1);
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300360}
361
Rajendra Nayak3231fc82008-09-26 17:49:14 +0530362void omap3_sram_restore_context(void)
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300363{
364 omap_sram_ceil = omap_sram_base + omap_sram_size;
365
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300366 _omap3_sram_configure_core_dpll =
367 omap_sram_push(omap3_sram_configure_core_dpll,
368 omap3_sram_configure_core_dpll_sz);
Rajendra Nayak3231fc82008-09-26 17:49:14 +0530369 omap_push_sram_idle();
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300370}
Jean Pihet46e130d2011-06-29 18:40:23 +0200371
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300372static inline int omap34xx_sram_init(void)
373{
Jean Pihet46e130d2011-06-29 18:40:23 +0200374 omap3_sram_restore_context();
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300375 return 0;
376}
Grazvydas Ignotas63878ac2012-04-07 00:53:21 +0300377#else
378static inline int omap34xx_sram_init(void)
379{
380 return 0;
381}
382#endif /* CONFIG_ARCH_OMAP3 */
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000383
Vaibhav Bediab4c0a8a2012-03-05 16:11:01 -0800384static inline int am33xx_sram_init(void)
385{
386 return 0;
387}
388
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000389int __init omap_sram_init(void)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100390{
391 omap_detect_sram();
392 omap_map_sram();
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000393
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300394 if (!(cpu_class_is_omap2()))
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000395 omap1_sram_init();
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300396 else if (cpu_is_omap242x())
397 omap242x_sram_init();
398 else if (cpu_is_omap2430())
399 omap243x_sram_init();
Vaibhav Hiremath971b8a92012-07-05 08:05:15 -0700400 else if (soc_is_am33xx())
Vaibhav Bediab4c0a8a2012-03-05 16:11:01 -0800401 am33xx_sram_init();
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300402 else if (cpu_is_omap34xx())
403 omap34xx_sram_init();
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000404
405 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100406}