blob: debc8aa4ec1978273262ce605156eb850ddc9190 [file] [log] [blame]
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07001#ifndef LINUX_MSI_H
2#define LINUX_MSI_H
3
Neil Hormanb50cac52011-10-06 14:08:18 -04004#include <linux/kobject.h>
Michael Ellerman4aa9bc92007-04-05 17:19:10 +10005#include <linux/list.h>
6
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07007struct msi_msg {
8 u32 address_lo; /* low 32 bits of msi message address */
9 u32 address_hi; /* high 32 bits of msi message address */
10 u32 data; /* 16 bits of msi message data */
11};
12
Yijing Wang38737d82014-10-27 10:44:36 +080013extern int pci_msi_ignore_mask;
Satoru Takeuchic54c1872007-01-18 13:50:05 +090014/* Helper functions */
Thomas Gleixner1c9db522010-09-28 16:46:51 +020015struct irq_data;
Thomas Gleixner39431ac2010-09-28 19:09:51 +020016struct msi_desc;
Jiang Liu25a98bd2015-07-09 16:00:45 +080017struct pci_dev;
Marc Zyngierc09fcc4b2015-07-28 14:46:16 +010018struct platform_msi_priv_data;
Bjorn Helgaas2366d062013-04-18 10:55:46 -060019void __get_cached_msi_msg(struct msi_desc *entry, struct msi_msg *msg);
Bjorn Helgaas2366d062013-04-18 10:55:46 -060020void get_cached_msi_msg(unsigned int irq, struct msi_msg *msg);
Jiang Liu891d4a42014-11-09 23:10:33 +080021
Marc Zyngierc09fcc4b2015-07-28 14:46:16 +010022typedef void (*irq_write_msi_msg_t)(struct msi_desc *desc,
23 struct msi_msg *msg);
24
25/**
26 * platform_msi_desc - Platform device specific msi descriptor data
27 * @msi_priv_data: Pointer to platform private data
28 * @msi_index: The index of the MSI descriptor for multi MSI
29 */
30struct platform_msi_desc {
31 struct platform_msi_priv_data *msi_priv_data;
32 u16 msi_index;
33};
34
Jiang Liufc884192015-07-09 16:00:46 +080035/**
J. German Rivera550308e2016-01-06 16:03:20 -060036 * fsl_mc_msi_desc - FSL-MC device specific msi descriptor data
37 * @msi_index: The index of the MSI descriptor
38 */
39struct fsl_mc_msi_desc {
40 u16 msi_index;
41};
42
43/**
Jiang Liufc884192015-07-09 16:00:46 +080044 * struct msi_desc - Descriptor structure for MSI based interrupts
45 * @list: List head for management
46 * @irq: The base interrupt number
47 * @nvec_used: The number of vectors used
48 * @dev: Pointer to the device which uses this descriptor
49 * @msg: The last set MSI message cached for reuse
Thomas Gleixner0972fa52016-07-04 17:39:26 +090050 * @affinity: Optional pointer to a cpu affinity mask for this descriptor
Jiang Liufc884192015-07-09 16:00:46 +080051 *
52 * @masked: [PCI MSI/X] Mask bits
53 * @is_msix: [PCI MSI/X] True if MSI-X
54 * @multiple: [PCI MSI/X] log2 num of messages allocated
55 * @multi_cap: [PCI MSI/X] log2 num of messages supported
56 * @maskbit: [PCI MSI/X] Mask-Pending bit supported?
57 * @is_64: [PCI MSI/X] Address size: 0=32bit 1=64bit
58 * @entry_nr: [PCI MSI/X] Entry which is described by this descriptor
59 * @default_irq:[PCI MSI/X] The default pre-assigned non-MSI irq
60 * @mask_pos: [PCI MSI] Mask register position
61 * @mask_base: [PCI MSI-X] Mask register base address
Marc Zyngierc09fcc4b2015-07-28 14:46:16 +010062 * @platform: [platform] Platform device specific msi descriptor data
Jiang Liufc884192015-07-09 16:00:46 +080063 */
Eric W. Biederman3b7d1922006-10-04 02:16:59 -070064struct msi_desc {
Jiang Liufc884192015-07-09 16:00:46 +080065 /* Shared device/bus type independent data */
66 struct list_head list;
67 unsigned int irq;
68 unsigned int nvec_used;
69 struct device *dev;
70 struct msi_msg msg;
Thomas Gleixner28f4b042016-09-14 16:18:47 +020071 struct cpumask *affinity;
Eric W. Biederman3b7d1922006-10-04 02:16:59 -070072
Matthew Wilcox264d9ca2009-03-17 08:54:08 -040073 union {
Jiang Liufc884192015-07-09 16:00:46 +080074 /* PCI MSI/X specific data */
75 struct {
76 u32 masked;
77 struct {
78 __u8 is_msix : 1;
79 __u8 multiple : 3;
80 __u8 multi_cap : 3;
81 __u8 maskbit : 1;
82 __u8 is_64 : 1;
83 __u16 entry_nr;
84 unsigned default_irq;
85 } msi_attrib;
86 union {
87 u8 mask_pos;
88 void __iomem *mask_base;
89 };
90 };
Eric W. Biederman3b7d1922006-10-04 02:16:59 -070091
Jiang Liufc884192015-07-09 16:00:46 +080092 /*
93 * Non PCI variants add their data structure here. New
94 * entries need to use a named structure. We want
95 * proper name spaces for this. The PCI part is
96 * anonymous for now as it would require an immediate
97 * tree wide cleanup.
98 */
Marc Zyngierc09fcc4b2015-07-28 14:46:16 +010099 struct platform_msi_desc platform;
J. German Rivera550308e2016-01-06 16:03:20 -0600100 struct fsl_mc_msi_desc fsl_mc;
Jiang Liufc884192015-07-09 16:00:46 +0800101 };
Eric W. Biederman3b7d1922006-10-04 02:16:59 -0700102};
103
Jiang Liud31eb342014-11-15 22:24:03 +0800104/* Helpers to hide struct msi_desc implementation details */
Jiang Liu25a98bd2015-07-09 16:00:45 +0800105#define msi_desc_to_dev(desc) ((desc)->dev)
Jiang Liu4a7cc832015-07-09 16:00:44 +0800106#define dev_to_msi_list(dev) (&(dev)->msi_list)
Jiang Liud31eb342014-11-15 22:24:03 +0800107#define first_msi_entry(dev) \
108 list_first_entry(dev_to_msi_list((dev)), struct msi_desc, list)
109#define for_each_msi_entry(desc, dev) \
110 list_for_each_entry((desc), dev_to_msi_list((dev)), list)
Miquel Raynale50db952018-10-11 11:12:34 +0200111#define for_each_msi_entry_safe(desc, tmp, dev) \
112 list_for_each_entry_safe((desc), (tmp), dev_to_msi_list((dev)), list)
Jiang Liud31eb342014-11-15 22:24:03 +0800113
114#ifdef CONFIG_PCI_MSI
115#define first_pci_msi_entry(pdev) first_msi_entry(&(pdev)->dev)
116#define for_each_pci_msi_entry(desc, pdev) \
117 for_each_msi_entry((desc), &(pdev)->dev)
118
Jiang Liu25a98bd2015-07-09 16:00:45 +0800119struct pci_dev *msi_desc_to_pci_dev(struct msi_desc *desc);
Jiang Liuc179c9b2015-07-09 16:00:36 +0800120void *msi_desc_to_pci_sysdata(struct msi_desc *desc);
121#else /* CONFIG_PCI_MSI */
122static inline void *msi_desc_to_pci_sysdata(struct msi_desc *desc)
123{
124 return NULL;
125}
Jiang Liud31eb342014-11-15 22:24:03 +0800126#endif /* CONFIG_PCI_MSI */
127
Thomas Gleixner28f4b042016-09-14 16:18:47 +0200128struct msi_desc *alloc_msi_entry(struct device *dev, int nvec,
129 const struct cpumask *affinity);
Jiang Liuaa48b6f2015-07-09 16:00:47 +0800130void free_msi_entry(struct msi_desc *entry);
Jiang Liu891d4a42014-11-09 23:10:33 +0800131void __pci_read_msi_msg(struct msi_desc *entry, struct msi_msg *msg);
Jiang Liu83a18912014-11-09 23:10:34 +0800132void __pci_write_msi_msg(struct msi_desc *entry, struct msi_msg *msg);
133void pci_write_msi_msg(unsigned int irq, struct msi_msg *msg);
134
Thomas Gleixner23ed8d52014-11-23 11:55:58 +0100135u32 __pci_msix_desc_mask_irq(struct msi_desc *desc, u32 flag);
136u32 __pci_msi_desc_mask_irq(struct msi_desc *desc, u32 mask, u32 flag);
137void pci_msi_mask_irq(struct irq_data *data);
138void pci_msi_unmask_irq(struct irq_data *data);
139
Jiang Liu83a18912014-11-09 23:10:34 +0800140/* Conversion helpers. Should be removed after merging */
141static inline void __write_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
142{
143 __pci_write_msi_msg(entry, msg);
144}
145static inline void write_msi_msg(int irq, struct msi_msg *msg)
146{
147 pci_write_msi_msg(irq, msg);
148}
Thomas Gleixner23ed8d52014-11-23 11:55:58 +0100149static inline void mask_msi_irq(struct irq_data *data)
150{
151 pci_msi_mask_irq(data);
152}
153static inline void unmask_msi_irq(struct irq_data *data)
154{
155 pci_msi_unmask_irq(data);
156}
Jiang Liu891d4a42014-11-09 23:10:33 +0800157
Eric W. Biederman3b7d1922006-10-04 02:16:59 -0700158/*
Thomas Petazzoni4287d822013-08-09 22:27:06 +0200159 * The arch hooks to setup up msi irqs. Those functions are
160 * implemented as weak symbols so that they /can/ be overriden by
161 * architecture specific code if needed.
Eric W. Biederman3b7d1922006-10-04 02:16:59 -0700162 */
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700163int arch_setup_msi_irq(struct pci_dev *dev, struct msi_desc *desc);
Eric W. Biederman3b7d1922006-10-04 02:16:59 -0700164void arch_teardown_msi_irq(unsigned int irq);
Bjorn Helgaas2366d062013-04-18 10:55:46 -0600165int arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type);
166void arch_teardown_msi_irqs(struct pci_dev *dev);
DuanZhenzhongac8344c2013-12-04 13:09:16 +0800167void arch_restore_msi_irqs(struct pci_dev *dev);
Thomas Petazzoni4287d822013-08-09 22:27:06 +0200168
169void default_teardown_msi_irqs(struct pci_dev *dev);
DuanZhenzhongac8344c2013-12-04 13:09:16 +0800170void default_restore_msi_irqs(struct pci_dev *dev);
Eric W. Biederman3b7d1922006-10-04 02:16:59 -0700171
Yijing Wangc2791b82014-11-11 17:45:45 -0700172struct msi_controller {
Thierry Reding0cbdcfc2013-08-09 22:27:08 +0200173 struct module *owner;
174 struct device *dev;
Thomas Petazzoni0d5a6db2013-08-09 22:27:09 +0200175 struct device_node *of_node;
176 struct list_head list;
Thierry Reding0cbdcfc2013-08-09 22:27:08 +0200177
Yijing Wangc2791b82014-11-11 17:45:45 -0700178 int (*setup_irq)(struct msi_controller *chip, struct pci_dev *dev,
Thierry Reding0cbdcfc2013-08-09 22:27:08 +0200179 struct msi_desc *desc);
Lucas Stach339e5b42015-09-18 13:58:34 -0500180 int (*setup_irqs)(struct msi_controller *chip, struct pci_dev *dev,
181 int nvec, int type);
Yijing Wangc2791b82014-11-11 17:45:45 -0700182 void (*teardown_irq)(struct msi_controller *chip, unsigned int irq);
Thierry Reding0cbdcfc2013-08-09 22:27:08 +0200183};
184
Jiang Liuf3cf8bb2014-11-12 11:39:03 +0100185#ifdef CONFIG_GENERIC_MSI_IRQ_DOMAIN
Jiang Liud9109692014-11-15 22:24:04 +0800186
Jiang Liuaeeb5962014-11-15 22:24:05 +0800187#include <linux/irqhandler.h>
Jiang Liud9109692014-11-15 22:24:04 +0800188#include <asm/msi.h>
189
Jiang Liuf3cf8bb2014-11-12 11:39:03 +0100190struct irq_domain;
Marc Zyngier552c4942015-11-23 08:26:07 +0000191struct irq_domain_ops;
Jiang Liuf3cf8bb2014-11-12 11:39:03 +0100192struct irq_chip;
193struct device_node;
Marc Zyngierbe5436c2015-10-13 12:51:44 +0100194struct fwnode_handle;
Jiang Liuf3cf8bb2014-11-12 11:39:03 +0100195struct msi_domain_info;
196
197/**
198 * struct msi_domain_ops - MSI interrupt domain callbacks
199 * @get_hwirq: Retrieve the resulting hw irq number
200 * @msi_init: Domain specific init function for MSI interrupts
201 * @msi_free: Domain specific function to free a MSI interrupts
Jiang Liud9109692014-11-15 22:24:04 +0800202 * @msi_check: Callback for verification of the domain/info/dev data
203 * @msi_prepare: Prepare the allocation of the interrupts in the domain
Thomas Petazzoni1d1e8cd2015-12-21 14:13:08 +0100204 * @msi_finish: Optional callback to finalize the allocation
Jiang Liud9109692014-11-15 22:24:04 +0800205 * @set_desc: Set the msi descriptor for an interrupt
206 * @handle_error: Optional error handler if the allocation fails
207 *
208 * @get_hwirq, @msi_init and @msi_free are callbacks used by
209 * msi_create_irq_domain() and related interfaces
210 *
211 * @msi_check, @msi_prepare, @msi_finish, @set_desc and @handle_error
Thomas Petazzoni1d1e8cd2015-12-21 14:13:08 +0100212 * are callbacks used by msi_domain_alloc_irqs() and related
Jiang Liud9109692014-11-15 22:24:04 +0800213 * interfaces which are based on msi_desc.
Jiang Liuf3cf8bb2014-11-12 11:39:03 +0100214 */
215struct msi_domain_ops {
Jiang Liuaeeb5962014-11-15 22:24:05 +0800216 irq_hw_number_t (*get_hwirq)(struct msi_domain_info *info,
217 msi_alloc_info_t *arg);
Jiang Liuf3cf8bb2014-11-12 11:39:03 +0100218 int (*msi_init)(struct irq_domain *domain,
219 struct msi_domain_info *info,
220 unsigned int virq, irq_hw_number_t hwirq,
Jiang Liuaeeb5962014-11-15 22:24:05 +0800221 msi_alloc_info_t *arg);
Jiang Liuf3cf8bb2014-11-12 11:39:03 +0100222 void (*msi_free)(struct irq_domain *domain,
223 struct msi_domain_info *info,
224 unsigned int virq);
Jiang Liud9109692014-11-15 22:24:04 +0800225 int (*msi_check)(struct irq_domain *domain,
226 struct msi_domain_info *info,
227 struct device *dev);
228 int (*msi_prepare)(struct irq_domain *domain,
229 struct device *dev, int nvec,
230 msi_alloc_info_t *arg);
231 void (*msi_finish)(msi_alloc_info_t *arg, int retval);
232 void (*set_desc)(msi_alloc_info_t *arg,
233 struct msi_desc *desc);
234 int (*handle_error)(struct irq_domain *domain,
235 struct msi_desc *desc, int error);
Jiang Liuf3cf8bb2014-11-12 11:39:03 +0100236};
237
238/**
239 * struct msi_domain_info - MSI interrupt domain data
Jiang Liuaeeb5962014-11-15 22:24:05 +0800240 * @flags: Flags to decribe features and capabilities
241 * @ops: The callback data structure
242 * @chip: Optional: associated interrupt chip
243 * @chip_data: Optional: associated interrupt chip data
244 * @handler: Optional: associated interrupt flow handler
245 * @handler_data: Optional: associated interrupt flow handler data
246 * @handler_name: Optional: associated interrupt flow handler name
247 * @data: Optional: domain specific data
Jiang Liuf3cf8bb2014-11-12 11:39:03 +0100248 */
249struct msi_domain_info {
Jiang Liuaeeb5962014-11-15 22:24:05 +0800250 u32 flags;
Jiang Liuf3cf8bb2014-11-12 11:39:03 +0100251 struct msi_domain_ops *ops;
252 struct irq_chip *chip;
Jiang Liuaeeb5962014-11-15 22:24:05 +0800253 void *chip_data;
254 irq_flow_handler_t handler;
255 void *handler_data;
256 const char *handler_name;
Jiang Liuf3cf8bb2014-11-12 11:39:03 +0100257 void *data;
258};
259
Jiang Liuaeeb5962014-11-15 22:24:05 +0800260/* Flags for msi_domain_info */
261enum {
262 /*
263 * Init non implemented ops callbacks with default MSI domain
264 * callbacks.
265 */
266 MSI_FLAG_USE_DEF_DOM_OPS = (1 << 0),
267 /*
268 * Init non implemented chip callbacks with default MSI chip
269 * callbacks.
270 */
271 MSI_FLAG_USE_DEF_CHIP_OPS = (1 << 1),
Jiang Liuaeeb5962014-11-15 22:24:05 +0800272 /* Support multiple PCI MSI interrupts */
Thomas Gleixnerb6140912016-07-04 17:39:22 +0900273 MSI_FLAG_MULTI_PCI_MSI = (1 << 2),
Jiang Liuaeeb5962014-11-15 22:24:05 +0800274 /* Support PCI MSIX interrupts */
Thomas Gleixnerb6140912016-07-04 17:39:22 +0900275 MSI_FLAG_PCI_MSIX = (1 << 3),
Marc Zyngierf3b09462016-07-13 17:18:33 +0100276 /* Needs early activate, required for PCI */
277 MSI_FLAG_ACTIVATE_EARLY = (1 << 4),
Jiang Liuaeeb5962014-11-15 22:24:05 +0800278};
279
Jiang Liuf3cf8bb2014-11-12 11:39:03 +0100280int msi_domain_set_affinity(struct irq_data *data, const struct cpumask *mask,
281 bool force);
282
Marc Zyngierbe5436c2015-10-13 12:51:44 +0100283struct irq_domain *msi_create_irq_domain(struct fwnode_handle *fwnode,
Jiang Liuf3cf8bb2014-11-12 11:39:03 +0100284 struct msi_domain_info *info,
285 struct irq_domain *parent);
Jiang Liud9109692014-11-15 22:24:04 +0800286int msi_domain_alloc_irqs(struct irq_domain *domain, struct device *dev,
287 int nvec);
288void msi_domain_free_irqs(struct irq_domain *domain, struct device *dev);
Jiang Liuf3cf8bb2014-11-12 11:39:03 +0100289struct msi_domain_info *msi_get_domain_info(struct irq_domain *domain);
290
Marc Zyngierbe5436c2015-10-13 12:51:44 +0100291struct irq_domain *platform_msi_create_irq_domain(struct fwnode_handle *fwnode,
Marc Zyngierc09fcc4b2015-07-28 14:46:16 +0100292 struct msi_domain_info *info,
293 struct irq_domain *parent);
294int platform_msi_domain_alloc_irqs(struct device *dev, unsigned int nvec,
295 irq_write_msi_msg_t write_msi_msg);
296void platform_msi_domain_free_irqs(struct device *dev);
Marc Zyngierb2eba392015-11-23 08:26:05 +0000297
298/* When an MSI domain is used as an intermediate domain */
299int msi_domain_prepare_irqs(struct irq_domain *domain, struct device *dev,
300 int nvec, msi_alloc_info_t *args);
Marc Zyngier2145ac92015-11-23 08:26:06 +0000301int msi_domain_populate_irqs(struct irq_domain *domain, struct device *dev,
302 int virq, int nvec, msi_alloc_info_t *args);
Marc Zyngier552c4942015-11-23 08:26:07 +0000303struct irq_domain *
304platform_msi_create_device_domain(struct device *dev,
305 unsigned int nvec,
306 irq_write_msi_msg_t write_msi_msg,
307 const struct irq_domain_ops *ops,
308 void *host_data);
309int platform_msi_domain_alloc(struct irq_domain *domain, unsigned int virq,
310 unsigned int nr_irqs);
311void platform_msi_domain_free(struct irq_domain *domain, unsigned int virq,
312 unsigned int nvec);
313void *platform_msi_get_host_data(struct irq_domain *domain);
Jiang Liuf3cf8bb2014-11-12 11:39:03 +0100314#endif /* CONFIG_GENERIC_MSI_IRQ_DOMAIN */
315
Jiang Liu3878eae2014-11-11 21:02:18 +0800316#ifdef CONFIG_PCI_MSI_IRQ_DOMAIN
317void pci_msi_domain_write_msg(struct irq_data *irq_data, struct msi_msg *msg);
Marc Zyngierbe5436c2015-10-13 12:51:44 +0100318struct irq_domain *pci_msi_create_irq_domain(struct fwnode_handle *fwnode,
Jiang Liu3878eae2014-11-11 21:02:18 +0800319 struct msi_domain_info *info,
320 struct irq_domain *parent);
321int pci_msi_domain_alloc_irqs(struct irq_domain *domain, struct pci_dev *dev,
322 int nvec, int type);
323void pci_msi_domain_free_irqs(struct irq_domain *domain, struct pci_dev *dev);
Marc Zyngierbe5436c2015-10-13 12:51:44 +0100324struct irq_domain *pci_msi_create_default_irq_domain(struct fwnode_handle *fwnode,
Jiang Liu8e047ad2014-11-15 22:24:07 +0800325 struct msi_domain_info *info, struct irq_domain *parent);
326
Jiang Liu3878eae2014-11-11 21:02:18 +0800327irq_hw_number_t pci_msi_domain_calc_hwirq(struct pci_dev *dev,
328 struct msi_desc *desc);
329int pci_msi_domain_check_cap(struct irq_domain *domain,
330 struct msi_domain_info *info, struct device *dev);
David Daneyb6eec9b2015-10-08 15:10:49 -0700331u32 pci_msi_domain_get_msi_rid(struct irq_domain *domain, struct pci_dev *pdev);
Marc Zyngier54fa97e2015-10-02 14:43:06 +0100332struct irq_domain *pci_msi_get_device_domain(struct pci_dev *pdev);
333#else
334static inline struct irq_domain *pci_msi_get_device_domain(struct pci_dev *pdev)
335{
336 return NULL;
337}
Jiang Liu3878eae2014-11-11 21:02:18 +0800338#endif /* CONFIG_PCI_MSI_IRQ_DOMAIN */
339
Eric W. Biederman3b7d1922006-10-04 02:16:59 -0700340#endif /* LINUX_MSI_H */