blob: 25c8ccdb6e8dc972f410684f24ab98ce1378a989 [file] [log] [blame]
Mark Brown0e0e16a2008-08-04 12:06:45 +01001/*
2 * wm8900.c -- WM8900 ALSA Soc Audio driver
3 *
4 * Copyright 2007, 2008 Wolfson Microelectronics PLC.
5 *
6 * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * TODO:
13 * - Tristating.
14 * - TDM.
15 * - Jack detect.
16 * - FLL source configuration, currently only MCLK is supported.
17 */
18
19#include <linux/module.h>
20#include <linux/moduleparam.h>
Mark Brown0e0e16a2008-08-04 12:06:45 +010021#include <linux/kernel.h>
22#include <linux/init.h>
23#include <linux/delay.h>
24#include <linux/pm.h>
25#include <linux/i2c.h>
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +000026#include <linux/spi/spi.h>
Mark Brown0e0e16a2008-08-04 12:06:45 +010027#include <linux/platform_device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/slab.h>
Mark Brown0e0e16a2008-08-04 12:06:45 +010029#include <sound/core.h>
30#include <sound/pcm.h>
31#include <sound/pcm_params.h>
32#include <sound/soc.h>
33#include <sound/soc-dapm.h>
34#include <sound/initval.h>
35#include <sound/tlv.h>
36
37#include "wm8900.h"
38
39/* WM8900 register space */
40#define WM8900_REG_RESET 0x0
41#define WM8900_REG_ID 0x0
42#define WM8900_REG_POWER1 0x1
43#define WM8900_REG_POWER2 0x2
44#define WM8900_REG_POWER3 0x3
45#define WM8900_REG_AUDIO1 0x4
46#define WM8900_REG_AUDIO2 0x5
47#define WM8900_REG_CLOCKING1 0x6
48#define WM8900_REG_CLOCKING2 0x7
49#define WM8900_REG_AUDIO3 0x8
50#define WM8900_REG_AUDIO4 0x9
51#define WM8900_REG_DACCTRL 0xa
52#define WM8900_REG_LDAC_DV 0xb
53#define WM8900_REG_RDAC_DV 0xc
54#define WM8900_REG_SIDETONE 0xd
55#define WM8900_REG_ADCCTRL 0xe
56#define WM8900_REG_LADC_DV 0xf
57#define WM8900_REG_RADC_DV 0x10
58#define WM8900_REG_GPIO 0x12
59#define WM8900_REG_INCTL 0x15
60#define WM8900_REG_LINVOL 0x16
61#define WM8900_REG_RINVOL 0x17
62#define WM8900_REG_INBOOSTMIX1 0x18
63#define WM8900_REG_INBOOSTMIX2 0x19
64#define WM8900_REG_ADCPATH 0x1a
65#define WM8900_REG_AUXBOOST 0x1b
66#define WM8900_REG_ADDCTL 0x1e
67#define WM8900_REG_FLLCTL1 0x24
68#define WM8900_REG_FLLCTL2 0x25
69#define WM8900_REG_FLLCTL3 0x26
70#define WM8900_REG_FLLCTL4 0x27
71#define WM8900_REG_FLLCTL5 0x28
72#define WM8900_REG_FLLCTL6 0x29
73#define WM8900_REG_LOUTMIXCTL1 0x2c
74#define WM8900_REG_ROUTMIXCTL1 0x2d
75#define WM8900_REG_BYPASS1 0x2e
76#define WM8900_REG_BYPASS2 0x2f
77#define WM8900_REG_AUXOUT_CTL 0x30
78#define WM8900_REG_LOUT1CTL 0x33
79#define WM8900_REG_ROUT1CTL 0x34
80#define WM8900_REG_LOUT2CTL 0x35
81#define WM8900_REG_ROUT2CTL 0x36
82#define WM8900_REG_HPCTL1 0x3a
83#define WM8900_REG_OUTBIASCTL 0x73
84
85#define WM8900_MAXREG 0x80
86
87#define WM8900_REG_ADDCTL_OUT1_DIS 0x80
88#define WM8900_REG_ADDCTL_OUT2_DIS 0x40
89#define WM8900_REG_ADDCTL_VMID_DIS 0x20
90#define WM8900_REG_ADDCTL_BIAS_SRC 0x10
91#define WM8900_REG_ADDCTL_VMID_SOFTST 0x04
92#define WM8900_REG_ADDCTL_TEMP_SD 0x02
93
94#define WM8900_REG_GPIO_TEMP_ENA 0x2
95
96#define WM8900_REG_POWER1_STARTUP_BIAS_ENA 0x0100
97#define WM8900_REG_POWER1_BIAS_ENA 0x0008
98#define WM8900_REG_POWER1_VMID_BUF_ENA 0x0004
99#define WM8900_REG_POWER1_FLL_ENA 0x0040
100
101#define WM8900_REG_POWER2_SYSCLK_ENA 0x8000
102#define WM8900_REG_POWER2_ADCL_ENA 0x0002
103#define WM8900_REG_POWER2_ADCR_ENA 0x0001
104
105#define WM8900_REG_POWER3_DACL_ENA 0x0002
106#define WM8900_REG_POWER3_DACR_ENA 0x0001
107
108#define WM8900_REG_AUDIO1_AIF_FMT_MASK 0x0018
109#define WM8900_REG_AUDIO1_LRCLK_INV 0x0080
110#define WM8900_REG_AUDIO1_BCLK_INV 0x0100
111
112#define WM8900_REG_CLOCKING1_BCLK_DIR 0x1
113#define WM8900_REG_CLOCKING1_MCLK_SRC 0x100
114#define WM8900_REG_CLOCKING1_BCLK_MASK (~0x01e)
115#define WM8900_REG_CLOCKING1_OPCLK_MASK (~0x7000)
116
117#define WM8900_REG_CLOCKING2_ADC_CLKDIV 0xe0
118#define WM8900_REG_CLOCKING2_DAC_CLKDIV 0x1c
119
120#define WM8900_REG_DACCTRL_MUTE 0x004
Mark Brown21002e22009-06-12 17:27:52 +0100121#define WM8900_REG_DACCTRL_DAC_SB_FILT 0x100
Mark Brown0e0e16a2008-08-04 12:06:45 +0100122#define WM8900_REG_DACCTRL_AIF_LRCLKRATE 0x400
123
124#define WM8900_REG_AUDIO3_ADCLRC_DIR 0x0800
125
126#define WM8900_REG_AUDIO4_DACLRC_DIR 0x0800
127
128#define WM8900_REG_FLLCTL1_OSC_ENA 0x100
129
130#define WM8900_REG_FLLCTL6_FLL_SLOW_LOCK_REF 0x100
131
132#define WM8900_REG_HPCTL1_HP_IPSTAGE_ENA 0x80
133#define WM8900_REG_HPCTL1_HP_OPSTAGE_ENA 0x40
134#define WM8900_REG_HPCTL1_HP_CLAMP_IP 0x20
135#define WM8900_REG_HPCTL1_HP_CLAMP_OP 0x10
136#define WM8900_REG_HPCTL1_HP_SHORT 0x08
137#define WM8900_REG_HPCTL1_HP_SHORT2 0x04
138
139#define WM8900_LRC_MASK 0xfc00
140
Mark Brown0e0e16a2008-08-04 12:06:45 +0100141struct wm8900_priv {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000142 enum snd_soc_control_type control_type;
Mark Brown78e19a32008-12-10 15:38:36 +0000143 u16 reg_cache[WM8900_MAXREG];
144
Mark Brown0e0e16a2008-08-04 12:06:45 +0100145 u32 fll_in; /* FLL input frequency */
146 u32 fll_out; /* FLL output frequency */
147};
148
149/*
150 * wm8900 register cache. We can't read the entire register space and we
151 * have slow control buses so we cache the registers.
152 */
153static const u16 wm8900_reg_defaults[WM8900_MAXREG] = {
154 0x8900, 0x0000,
155 0xc000, 0x0000,
156 0x4050, 0x4000,
157 0x0008, 0x0000,
158 0x0040, 0x0040,
159 0x1004, 0x00c0,
160 0x00c0, 0x0000,
161 0x0100, 0x00c0,
162 0x00c0, 0x0000,
163 0xb001, 0x0000,
164 0x0000, 0x0044,
165 0x004c, 0x004c,
166 0x0044, 0x0044,
167 0x0000, 0x0044,
168 0x0000, 0x0000,
169 0x0002, 0x0000,
170 0x0000, 0x0000,
171 0x0000, 0x0000,
172 0x0008, 0x0000,
173 0x0000, 0x0008,
174 0x0097, 0x0100,
175 0x0000, 0x0000,
176 0x0050, 0x0050,
177 0x0055, 0x0055,
178 0x0055, 0x0000,
179 0x0000, 0x0079,
180 0x0079, 0x0079,
181 0x0079, 0x0000,
182 /* Remaining registers all zero */
183};
184
Mark Brown8d50e442009-07-10 23:12:01 +0100185static int wm8900_volatile_register(unsigned int reg)
Mark Brown0e0e16a2008-08-04 12:06:45 +0100186{
187 switch (reg) {
188 case WM8900_REG_ID:
Mark Brown8d50e442009-07-10 23:12:01 +0100189 case WM8900_REG_POWER1:
190 return 1;
Mark Brown0e0e16a2008-08-04 12:06:45 +0100191 default:
Mark Brown8d50e442009-07-10 23:12:01 +0100192 return 0;
Mark Brown0e0e16a2008-08-04 12:06:45 +0100193 }
194}
195
196static void wm8900_reset(struct snd_soc_codec *codec)
197{
Mark Brown8d50e442009-07-10 23:12:01 +0100198 snd_soc_write(codec, WM8900_REG_RESET, 0);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100199
200 memcpy(codec->reg_cache, wm8900_reg_defaults,
Julia Lawallbc258002009-12-13 12:43:15 +0100201 sizeof(wm8900_reg_defaults));
Mark Brown0e0e16a2008-08-04 12:06:45 +0100202}
203
204static int wm8900_hp_event(struct snd_soc_dapm_widget *w,
205 struct snd_kcontrol *kcontrol, int event)
206{
207 struct snd_soc_codec *codec = w->codec;
Mark Brown8d50e442009-07-10 23:12:01 +0100208 u16 hpctl1 = snd_soc_read(codec, WM8900_REG_HPCTL1);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100209
210 switch (event) {
211 case SND_SOC_DAPM_PRE_PMU:
212 /* Clamp headphone outputs */
213 hpctl1 = WM8900_REG_HPCTL1_HP_CLAMP_IP |
214 WM8900_REG_HPCTL1_HP_CLAMP_OP;
Mark Brown8d50e442009-07-10 23:12:01 +0100215 snd_soc_write(codec, WM8900_REG_HPCTL1, hpctl1);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100216 break;
217
218 case SND_SOC_DAPM_POST_PMU:
219 /* Enable the input stage */
220 hpctl1 &= ~WM8900_REG_HPCTL1_HP_CLAMP_IP;
221 hpctl1 |= WM8900_REG_HPCTL1_HP_SHORT |
222 WM8900_REG_HPCTL1_HP_SHORT2 |
223 WM8900_REG_HPCTL1_HP_IPSTAGE_ENA;
Mark Brown8d50e442009-07-10 23:12:01 +0100224 snd_soc_write(codec, WM8900_REG_HPCTL1, hpctl1);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100225
226 msleep(400);
227
228 /* Enable the output stage */
229 hpctl1 &= ~WM8900_REG_HPCTL1_HP_CLAMP_OP;
230 hpctl1 |= WM8900_REG_HPCTL1_HP_OPSTAGE_ENA;
Mark Brown8d50e442009-07-10 23:12:01 +0100231 snd_soc_write(codec, WM8900_REG_HPCTL1, hpctl1);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100232
233 /* Remove the shorts */
234 hpctl1 &= ~WM8900_REG_HPCTL1_HP_SHORT2;
Mark Brown8d50e442009-07-10 23:12:01 +0100235 snd_soc_write(codec, WM8900_REG_HPCTL1, hpctl1);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100236 hpctl1 &= ~WM8900_REG_HPCTL1_HP_SHORT;
Mark Brown8d50e442009-07-10 23:12:01 +0100237 snd_soc_write(codec, WM8900_REG_HPCTL1, hpctl1);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100238 break;
239
240 case SND_SOC_DAPM_PRE_PMD:
241 /* Short the output */
242 hpctl1 |= WM8900_REG_HPCTL1_HP_SHORT;
Mark Brown8d50e442009-07-10 23:12:01 +0100243 snd_soc_write(codec, WM8900_REG_HPCTL1, hpctl1);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100244
245 /* Disable the output stage */
246 hpctl1 &= ~WM8900_REG_HPCTL1_HP_OPSTAGE_ENA;
Mark Brown8d50e442009-07-10 23:12:01 +0100247 snd_soc_write(codec, WM8900_REG_HPCTL1, hpctl1);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100248
249 /* Clamp the outputs and power down input */
250 hpctl1 |= WM8900_REG_HPCTL1_HP_CLAMP_IP |
251 WM8900_REG_HPCTL1_HP_CLAMP_OP;
252 hpctl1 &= ~WM8900_REG_HPCTL1_HP_IPSTAGE_ENA;
Mark Brown8d50e442009-07-10 23:12:01 +0100253 snd_soc_write(codec, WM8900_REG_HPCTL1, hpctl1);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100254 break;
255
256 case SND_SOC_DAPM_POST_PMD:
257 /* Disable everything */
Mark Brown8d50e442009-07-10 23:12:01 +0100258 snd_soc_write(codec, WM8900_REG_HPCTL1, 0);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100259 break;
260
261 default:
262 BUG();
263 }
264
265 return 0;
266}
267
268static const DECLARE_TLV_DB_SCALE(out_pga_tlv, -5700, 100, 0);
269
270static const DECLARE_TLV_DB_SCALE(out_mix_tlv, -1500, 300, 0);
271
272static const DECLARE_TLV_DB_SCALE(in_boost_tlv, -1200, 600, 0);
273
274static const DECLARE_TLV_DB_SCALE(in_pga_tlv, -1200, 100, 0);
275
276static const DECLARE_TLV_DB_SCALE(dac_boost_tlv, 0, 600, 0);
277
278static const DECLARE_TLV_DB_SCALE(dac_tlv, -7200, 75, 1);
279
280static const DECLARE_TLV_DB_SCALE(adc_svol_tlv, -3600, 300, 0);
281
282static const DECLARE_TLV_DB_SCALE(adc_tlv, -7200, 75, 1);
283
284static const char *mic_bias_level_txt[] = { "0.9*AVDD", "0.65*AVDD" };
285
286static const struct soc_enum mic_bias_level =
287SOC_ENUM_SINGLE(WM8900_REG_INCTL, 8, 2, mic_bias_level_txt);
288
289static const char *dac_mute_rate_txt[] = { "Fast", "Slow" };
290
291static const struct soc_enum dac_mute_rate =
292SOC_ENUM_SINGLE(WM8900_REG_DACCTRL, 7, 2, dac_mute_rate_txt);
293
294static const char *dac_deemphasis_txt[] = {
295 "Disabled", "32kHz", "44.1kHz", "48kHz"
296};
297
298static const struct soc_enum dac_deemphasis =
299SOC_ENUM_SINGLE(WM8900_REG_DACCTRL, 4, 4, dac_deemphasis_txt);
300
301static const char *adc_hpf_cut_txt[] = {
302 "Hi-fi mode", "Voice mode 1", "Voice mode 2", "Voice mode 3"
303};
304
305static const struct soc_enum adc_hpf_cut =
306SOC_ENUM_SINGLE(WM8900_REG_ADCCTRL, 5, 4, adc_hpf_cut_txt);
307
308static const char *lr_txt[] = {
309 "Left", "Right"
310};
311
312static const struct soc_enum aifl_src =
313SOC_ENUM_SINGLE(WM8900_REG_AUDIO1, 15, 2, lr_txt);
314
315static const struct soc_enum aifr_src =
316SOC_ENUM_SINGLE(WM8900_REG_AUDIO1, 14, 2, lr_txt);
317
318static const struct soc_enum dacl_src =
319SOC_ENUM_SINGLE(WM8900_REG_AUDIO2, 15, 2, lr_txt);
320
321static const struct soc_enum dacr_src =
322SOC_ENUM_SINGLE(WM8900_REG_AUDIO2, 14, 2, lr_txt);
323
324static const char *sidetone_txt[] = {
325 "Disabled", "Left ADC", "Right ADC"
326};
327
328static const struct soc_enum dacl_sidetone =
329SOC_ENUM_SINGLE(WM8900_REG_SIDETONE, 2, 3, sidetone_txt);
330
331static const struct soc_enum dacr_sidetone =
332SOC_ENUM_SINGLE(WM8900_REG_SIDETONE, 0, 3, sidetone_txt);
333
334static const struct snd_kcontrol_new wm8900_snd_controls[] = {
335SOC_ENUM("Mic Bias Level", mic_bias_level),
336
337SOC_SINGLE_TLV("Left Input PGA Volume", WM8900_REG_LINVOL, 0, 31, 0,
338 in_pga_tlv),
339SOC_SINGLE("Left Input PGA Switch", WM8900_REG_LINVOL, 6, 1, 1),
340SOC_SINGLE("Left Input PGA ZC Switch", WM8900_REG_LINVOL, 7, 1, 0),
341
342SOC_SINGLE_TLV("Right Input PGA Volume", WM8900_REG_RINVOL, 0, 31, 0,
343 in_pga_tlv),
344SOC_SINGLE("Right Input PGA Switch", WM8900_REG_RINVOL, 6, 1, 1),
345SOC_SINGLE("Right Input PGA ZC Switch", WM8900_REG_RINVOL, 7, 1, 0),
346
347SOC_SINGLE("DAC Soft Mute Switch", WM8900_REG_DACCTRL, 6, 1, 1),
348SOC_ENUM("DAC Mute Rate", dac_mute_rate),
349SOC_SINGLE("DAC Mono Switch", WM8900_REG_DACCTRL, 9, 1, 0),
350SOC_ENUM("DAC Deemphasis", dac_deemphasis),
Mark Brown0e0e16a2008-08-04 12:06:45 +0100351SOC_SINGLE("DAC Sigma-Delta Modulator Clock Switch", WM8900_REG_DACCTRL,
352 12, 1, 0),
353
354SOC_SINGLE("ADC HPF Switch", WM8900_REG_ADCCTRL, 8, 1, 0),
355SOC_ENUM("ADC HPF Cut-Off", adc_hpf_cut),
356SOC_DOUBLE("ADC Invert Switch", WM8900_REG_ADCCTRL, 1, 0, 1, 0),
357SOC_SINGLE_TLV("Left ADC Sidetone Volume", WM8900_REG_SIDETONE, 9, 12, 0,
358 adc_svol_tlv),
359SOC_SINGLE_TLV("Right ADC Sidetone Volume", WM8900_REG_SIDETONE, 5, 12, 0,
360 adc_svol_tlv),
361SOC_ENUM("Left Digital Audio Source", aifl_src),
362SOC_ENUM("Right Digital Audio Source", aifr_src),
363
364SOC_SINGLE_TLV("DAC Input Boost Volume", WM8900_REG_AUDIO2, 10, 4, 0,
365 dac_boost_tlv),
366SOC_ENUM("Left DAC Source", dacl_src),
367SOC_ENUM("Right DAC Source", dacr_src),
368SOC_ENUM("Left DAC Sidetone", dacl_sidetone),
369SOC_ENUM("Right DAC Sidetone", dacr_sidetone),
370SOC_DOUBLE("DAC Invert Switch", WM8900_REG_DACCTRL, 1, 0, 1, 0),
371
372SOC_DOUBLE_R_TLV("Digital Playback Volume",
373 WM8900_REG_LDAC_DV, WM8900_REG_RDAC_DV,
374 1, 96, 0, dac_tlv),
375SOC_DOUBLE_R_TLV("Digital Capture Volume",
376 WM8900_REG_LADC_DV, WM8900_REG_RADC_DV, 1, 119, 0, adc_tlv),
377
378SOC_SINGLE_TLV("LINPUT3 Bypass Volume", WM8900_REG_LOUTMIXCTL1, 4, 7, 0,
379 out_mix_tlv),
380SOC_SINGLE_TLV("RINPUT3 Bypass Volume", WM8900_REG_ROUTMIXCTL1, 4, 7, 0,
381 out_mix_tlv),
382SOC_SINGLE_TLV("Left AUX Bypass Volume", WM8900_REG_AUXOUT_CTL, 4, 7, 0,
383 out_mix_tlv),
384SOC_SINGLE_TLV("Right AUX Bypass Volume", WM8900_REG_AUXOUT_CTL, 0, 7, 0,
385 out_mix_tlv),
386
387SOC_SINGLE_TLV("LeftIn to RightOut Mixer Volume", WM8900_REG_BYPASS1, 0, 7, 0,
388 out_mix_tlv),
389SOC_SINGLE_TLV("LeftIn to LeftOut Mixer Volume", WM8900_REG_BYPASS1, 4, 7, 0,
390 out_mix_tlv),
391SOC_SINGLE_TLV("RightIn to LeftOut Mixer Volume", WM8900_REG_BYPASS2, 0, 7, 0,
392 out_mix_tlv),
393SOC_SINGLE_TLV("RightIn to RightOut Mixer Volume", WM8900_REG_BYPASS2, 4, 7, 0,
394 out_mix_tlv),
395
396SOC_SINGLE_TLV("IN2L Boost Volume", WM8900_REG_INBOOSTMIX1, 0, 3, 0,
397 in_boost_tlv),
398SOC_SINGLE_TLV("IN3L Boost Volume", WM8900_REG_INBOOSTMIX1, 4, 3, 0,
399 in_boost_tlv),
400SOC_SINGLE_TLV("IN2R Boost Volume", WM8900_REG_INBOOSTMIX2, 0, 3, 0,
401 in_boost_tlv),
402SOC_SINGLE_TLV("IN3R Boost Volume", WM8900_REG_INBOOSTMIX2, 4, 3, 0,
403 in_boost_tlv),
404SOC_SINGLE_TLV("Left AUX Boost Volume", WM8900_REG_AUXBOOST, 4, 3, 0,
405 in_boost_tlv),
406SOC_SINGLE_TLV("Right AUX Boost Volume", WM8900_REG_AUXBOOST, 0, 3, 0,
407 in_boost_tlv),
408
409SOC_DOUBLE_R_TLV("LINEOUT1 Volume", WM8900_REG_LOUT1CTL, WM8900_REG_ROUT1CTL,
410 0, 63, 0, out_pga_tlv),
411SOC_DOUBLE_R("LINEOUT1 Switch", WM8900_REG_LOUT1CTL, WM8900_REG_ROUT1CTL,
412 6, 1, 1),
413SOC_DOUBLE_R("LINEOUT1 ZC Switch", WM8900_REG_LOUT1CTL, WM8900_REG_ROUT1CTL,
414 7, 1, 0),
415
416SOC_DOUBLE_R_TLV("LINEOUT2 Volume",
417 WM8900_REG_LOUT2CTL, WM8900_REG_ROUT2CTL,
418 0, 63, 0, out_pga_tlv),
419SOC_DOUBLE_R("LINEOUT2 Switch",
420 WM8900_REG_LOUT2CTL, WM8900_REG_ROUT2CTL, 6, 1, 1),
421SOC_DOUBLE_R("LINEOUT2 ZC Switch",
422 WM8900_REG_LOUT2CTL, WM8900_REG_ROUT2CTL, 7, 1, 0),
423SOC_SINGLE("LINEOUT2 LP -12dB", WM8900_REG_LOUTMIXCTL1,
424 0, 1, 1),
425
426};
427
Mark Brown0e0e16a2008-08-04 12:06:45 +0100428static const struct snd_kcontrol_new wm8900_dapm_loutput2_control =
429SOC_DAPM_SINGLE("LINEOUT2L Switch", WM8900_REG_POWER3, 6, 1, 0);
430
431static const struct snd_kcontrol_new wm8900_dapm_routput2_control =
432SOC_DAPM_SINGLE("LINEOUT2R Switch", WM8900_REG_POWER3, 5, 1, 0);
433
434static const struct snd_kcontrol_new wm8900_loutmix_controls[] = {
435SOC_DAPM_SINGLE("LINPUT3 Bypass Switch", WM8900_REG_LOUTMIXCTL1, 7, 1, 0),
436SOC_DAPM_SINGLE("AUX Bypass Switch", WM8900_REG_AUXOUT_CTL, 7, 1, 0),
437SOC_DAPM_SINGLE("Left Input Mixer Switch", WM8900_REG_BYPASS1, 7, 1, 0),
438SOC_DAPM_SINGLE("Right Input Mixer Switch", WM8900_REG_BYPASS2, 3, 1, 0),
439SOC_DAPM_SINGLE("DACL Switch", WM8900_REG_LOUTMIXCTL1, 8, 1, 0),
440};
441
442static const struct snd_kcontrol_new wm8900_routmix_controls[] = {
443SOC_DAPM_SINGLE("RINPUT3 Bypass Switch", WM8900_REG_ROUTMIXCTL1, 7, 1, 0),
444SOC_DAPM_SINGLE("AUX Bypass Switch", WM8900_REG_AUXOUT_CTL, 3, 1, 0),
445SOC_DAPM_SINGLE("Left Input Mixer Switch", WM8900_REG_BYPASS1, 3, 1, 0),
446SOC_DAPM_SINGLE("Right Input Mixer Switch", WM8900_REG_BYPASS2, 7, 1, 0),
447SOC_DAPM_SINGLE("DACR Switch", WM8900_REG_ROUTMIXCTL1, 8, 1, 0),
448};
449
450static const struct snd_kcontrol_new wm8900_linmix_controls[] = {
451SOC_DAPM_SINGLE("LINPUT2 Switch", WM8900_REG_INBOOSTMIX1, 2, 1, 1),
452SOC_DAPM_SINGLE("LINPUT3 Switch", WM8900_REG_INBOOSTMIX1, 6, 1, 1),
453SOC_DAPM_SINGLE("AUX Switch", WM8900_REG_AUXBOOST, 6, 1, 1),
454SOC_DAPM_SINGLE("Input PGA Switch", WM8900_REG_ADCPATH, 6, 1, 0),
455};
456
457static const struct snd_kcontrol_new wm8900_rinmix_controls[] = {
458SOC_DAPM_SINGLE("RINPUT2 Switch", WM8900_REG_INBOOSTMIX2, 2, 1, 1),
459SOC_DAPM_SINGLE("RINPUT3 Switch", WM8900_REG_INBOOSTMIX2, 6, 1, 1),
460SOC_DAPM_SINGLE("AUX Switch", WM8900_REG_AUXBOOST, 2, 1, 1),
461SOC_DAPM_SINGLE("Input PGA Switch", WM8900_REG_ADCPATH, 2, 1, 0),
462};
463
464static const struct snd_kcontrol_new wm8900_linpga_controls[] = {
465SOC_DAPM_SINGLE("LINPUT1 Switch", WM8900_REG_INCTL, 6, 1, 0),
466SOC_DAPM_SINGLE("LINPUT2 Switch", WM8900_REG_INCTL, 5, 1, 0),
467SOC_DAPM_SINGLE("LINPUT3 Switch", WM8900_REG_INCTL, 4, 1, 0),
468};
469
470static const struct snd_kcontrol_new wm8900_rinpga_controls[] = {
471SOC_DAPM_SINGLE("RINPUT1 Switch", WM8900_REG_INCTL, 2, 1, 0),
472SOC_DAPM_SINGLE("RINPUT2 Switch", WM8900_REG_INCTL, 1, 1, 0),
473SOC_DAPM_SINGLE("RINPUT3 Switch", WM8900_REG_INCTL, 0, 1, 0),
474};
475
476static const char *wm9700_lp_mux[] = { "Disabled", "Enabled" };
477
478static const struct soc_enum wm8900_lineout2_lp_mux =
479SOC_ENUM_SINGLE(WM8900_REG_LOUTMIXCTL1, 1, 2, wm9700_lp_mux);
480
481static const struct snd_kcontrol_new wm8900_lineout2_lp =
482SOC_DAPM_ENUM("Route", wm8900_lineout2_lp_mux);
483
484static const struct snd_soc_dapm_widget wm8900_dapm_widgets[] = {
485
486/* Externally visible pins */
487SND_SOC_DAPM_OUTPUT("LINEOUT1L"),
488SND_SOC_DAPM_OUTPUT("LINEOUT1R"),
489SND_SOC_DAPM_OUTPUT("LINEOUT2L"),
490SND_SOC_DAPM_OUTPUT("LINEOUT2R"),
491SND_SOC_DAPM_OUTPUT("HP_L"),
492SND_SOC_DAPM_OUTPUT("HP_R"),
493
494SND_SOC_DAPM_INPUT("RINPUT1"),
495SND_SOC_DAPM_INPUT("LINPUT1"),
496SND_SOC_DAPM_INPUT("RINPUT2"),
497SND_SOC_DAPM_INPUT("LINPUT2"),
498SND_SOC_DAPM_INPUT("RINPUT3"),
499SND_SOC_DAPM_INPUT("LINPUT3"),
500SND_SOC_DAPM_INPUT("AUX"),
501
502SND_SOC_DAPM_VMID("VMID"),
503
504/* Input */
505SND_SOC_DAPM_MIXER("Left Input PGA", WM8900_REG_POWER2, 3, 0,
506 wm8900_linpga_controls,
507 ARRAY_SIZE(wm8900_linpga_controls)),
508SND_SOC_DAPM_MIXER("Right Input PGA", WM8900_REG_POWER2, 2, 0,
509 wm8900_rinpga_controls,
510 ARRAY_SIZE(wm8900_rinpga_controls)),
511
512SND_SOC_DAPM_MIXER("Left Input Mixer", WM8900_REG_POWER2, 5, 0,
513 wm8900_linmix_controls,
514 ARRAY_SIZE(wm8900_linmix_controls)),
515SND_SOC_DAPM_MIXER("Right Input Mixer", WM8900_REG_POWER2, 4, 0,
516 wm8900_rinmix_controls,
517 ARRAY_SIZE(wm8900_rinmix_controls)),
518
519SND_SOC_DAPM_MICBIAS("Mic Bias", WM8900_REG_POWER1, 4, 0),
520
521SND_SOC_DAPM_ADC("ADCL", "Left HiFi Capture", WM8900_REG_POWER2, 1, 0),
522SND_SOC_DAPM_ADC("ADCR", "Right HiFi Capture", WM8900_REG_POWER2, 0, 0),
523
524/* Output */
525SND_SOC_DAPM_DAC("DACL", "Left HiFi Playback", WM8900_REG_POWER3, 1, 0),
526SND_SOC_DAPM_DAC("DACR", "Right HiFi Playback", WM8900_REG_POWER3, 0, 0),
527
528SND_SOC_DAPM_PGA_E("Headphone Amplifier", WM8900_REG_POWER3, 7, 0, NULL, 0,
529 wm8900_hp_event,
530 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
531 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
532
533SND_SOC_DAPM_PGA("LINEOUT1L PGA", WM8900_REG_POWER2, 8, 0, NULL, 0),
534SND_SOC_DAPM_PGA("LINEOUT1R PGA", WM8900_REG_POWER2, 7, 0, NULL, 0),
535
536SND_SOC_DAPM_MUX("LINEOUT2 LP", SND_SOC_NOPM, 0, 0, &wm8900_lineout2_lp),
537SND_SOC_DAPM_PGA("LINEOUT2L PGA", WM8900_REG_POWER3, 6, 0, NULL, 0),
538SND_SOC_DAPM_PGA("LINEOUT2R PGA", WM8900_REG_POWER3, 5, 0, NULL, 0),
539
540SND_SOC_DAPM_MIXER("Left Output Mixer", WM8900_REG_POWER3, 3, 0,
541 wm8900_loutmix_controls,
542 ARRAY_SIZE(wm8900_loutmix_controls)),
543SND_SOC_DAPM_MIXER("Right Output Mixer", WM8900_REG_POWER3, 2, 0,
544 wm8900_routmix_controls,
545 ARRAY_SIZE(wm8900_routmix_controls)),
546};
547
548/* Target, Path, Source */
549static const struct snd_soc_dapm_route audio_map[] = {
550/* Inputs */
551{"Left Input PGA", "LINPUT1 Switch", "LINPUT1"},
552{"Left Input PGA", "LINPUT2 Switch", "LINPUT2"},
553{"Left Input PGA", "LINPUT3 Switch", "LINPUT3"},
554
555{"Right Input PGA", "RINPUT1 Switch", "RINPUT1"},
556{"Right Input PGA", "RINPUT2 Switch", "RINPUT2"},
557{"Right Input PGA", "RINPUT3 Switch", "RINPUT3"},
558
559{"Left Input Mixer", "LINPUT2 Switch", "LINPUT2"},
560{"Left Input Mixer", "LINPUT3 Switch", "LINPUT3"},
561{"Left Input Mixer", "AUX Switch", "AUX"},
562{"Left Input Mixer", "Input PGA Switch", "Left Input PGA"},
563
564{"Right Input Mixer", "RINPUT2 Switch", "RINPUT2"},
565{"Right Input Mixer", "RINPUT3 Switch", "RINPUT3"},
566{"Right Input Mixer", "AUX Switch", "AUX"},
567{"Right Input Mixer", "Input PGA Switch", "Right Input PGA"},
568
569{"ADCL", NULL, "Left Input Mixer"},
570{"ADCR", NULL, "Right Input Mixer"},
571
572/* Outputs */
573{"LINEOUT1L", NULL, "LINEOUT1L PGA"},
574{"LINEOUT1L PGA", NULL, "Left Output Mixer"},
575{"LINEOUT1R", NULL, "LINEOUT1R PGA"},
576{"LINEOUT1R PGA", NULL, "Right Output Mixer"},
577
578{"LINEOUT2L PGA", NULL, "Left Output Mixer"},
579{"LINEOUT2 LP", "Disabled", "LINEOUT2L PGA"},
580{"LINEOUT2 LP", "Enabled", "Left Output Mixer"},
581{"LINEOUT2L", NULL, "LINEOUT2 LP"},
582
583{"LINEOUT2R PGA", NULL, "Right Output Mixer"},
584{"LINEOUT2 LP", "Disabled", "LINEOUT2R PGA"},
585{"LINEOUT2 LP", "Enabled", "Right Output Mixer"},
586{"LINEOUT2R", NULL, "LINEOUT2 LP"},
587
588{"Left Output Mixer", "LINPUT3 Bypass Switch", "LINPUT3"},
589{"Left Output Mixer", "AUX Bypass Switch", "AUX"},
590{"Left Output Mixer", "Left Input Mixer Switch", "Left Input Mixer"},
591{"Left Output Mixer", "Right Input Mixer Switch", "Right Input Mixer"},
592{"Left Output Mixer", "DACL Switch", "DACL"},
593
594{"Right Output Mixer", "RINPUT3 Bypass Switch", "RINPUT3"},
595{"Right Output Mixer", "AUX Bypass Switch", "AUX"},
596{"Right Output Mixer", "Left Input Mixer Switch", "Left Input Mixer"},
597{"Right Output Mixer", "Right Input Mixer Switch", "Right Input Mixer"},
598{"Right Output Mixer", "DACR Switch", "DACR"},
599
600/* Note that the headphone output stage needs to be connected
601 * externally to LINEOUT2 via DC blocking capacitors. Other
602 * configurations are not supported.
603 *
604 * Note also that left and right headphone paths are treated as a
605 * mono path.
606 */
607{"Headphone Amplifier", NULL, "LINEOUT2 LP"},
608{"Headphone Amplifier", NULL, "LINEOUT2 LP"},
609{"HP_L", NULL, "Headphone Amplifier"},
610{"HP_R", NULL, "Headphone Amplifier"},
611};
612
613static int wm8900_add_widgets(struct snd_soc_codec *codec)
614{
615 snd_soc_dapm_new_controls(codec, wm8900_dapm_widgets,
616 ARRAY_SIZE(wm8900_dapm_widgets));
617
618 snd_soc_dapm_add_routes(codec, audio_map, ARRAY_SIZE(audio_map));
619
Mark Brown0e0e16a2008-08-04 12:06:45 +0100620 return 0;
621}
622
623static int wm8900_hw_params(struct snd_pcm_substream *substream,
Mark Browndee89c42008-11-18 22:11:38 +0000624 struct snd_pcm_hw_params *params,
625 struct snd_soc_dai *dai)
Mark Brown0e0e16a2008-08-04 12:06:45 +0100626{
627 struct snd_soc_pcm_runtime *rtd = substream->private_data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000628 struct snd_soc_codec *codec = rtd->codec;
Mark Brown0e0e16a2008-08-04 12:06:45 +0100629 u16 reg;
630
Mark Brown8d50e442009-07-10 23:12:01 +0100631 reg = snd_soc_read(codec, WM8900_REG_AUDIO1) & ~0x60;
Mark Brown0e0e16a2008-08-04 12:06:45 +0100632
633 switch (params_format(params)) {
634 case SNDRV_PCM_FORMAT_S16_LE:
635 break;
636 case SNDRV_PCM_FORMAT_S20_3LE:
637 reg |= 0x20;
638 break;
639 case SNDRV_PCM_FORMAT_S24_LE:
640 reg |= 0x40;
641 break;
642 case SNDRV_PCM_FORMAT_S32_LE:
643 reg |= 0x60;
644 break;
645 default:
646 return -EINVAL;
647 }
648
Mark Brown8d50e442009-07-10 23:12:01 +0100649 snd_soc_write(codec, WM8900_REG_AUDIO1, reg);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100650
Mark Brown21002e22009-06-12 17:27:52 +0100651 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Mark Brown8d50e442009-07-10 23:12:01 +0100652 reg = snd_soc_read(codec, WM8900_REG_DACCTRL);
Mark Brown21002e22009-06-12 17:27:52 +0100653
654 if (params_rate(params) <= 24000)
655 reg |= WM8900_REG_DACCTRL_DAC_SB_FILT;
656 else
657 reg &= ~WM8900_REG_DACCTRL_DAC_SB_FILT;
658
Mark Brown8d50e442009-07-10 23:12:01 +0100659 snd_soc_write(codec, WM8900_REG_DACCTRL, reg);
Mark Brown21002e22009-06-12 17:27:52 +0100660 }
661
Mark Brown0e0e16a2008-08-04 12:06:45 +0100662 return 0;
663}
664
665/* FLL divisors */
666struct _fll_div {
667 u16 fll_ratio;
668 u16 fllclk_div;
669 u16 fll_slow_lock_ref;
670 u16 n;
671 u16 k;
672};
673
674/* The size in bits of the FLL divide multiplied by 10
675 * to allow rounding later */
676#define FIXED_FLL_SIZE ((1 << 16) * 10)
677
678static int fll_factors(struct _fll_div *fll_div, unsigned int Fref,
679 unsigned int Fout)
680{
681 u64 Kpart;
682 unsigned int K, Ndiv, Nmod, target;
683 unsigned int div;
684
685 BUG_ON(!Fout);
686
687 /* The FLL must run at 90-100MHz which is then scaled down to
688 * the output value by FLLCLK_DIV. */
689 target = Fout;
690 div = 1;
691 while (target < 90000000) {
692 div *= 2;
693 target *= 2;
694 }
695
696 if (target > 100000000)
Roel Kluin449bd542009-05-27 17:08:39 -0700697 printk(KERN_WARNING "wm8900: FLL rate %u out of range, Fref=%u"
698 " Fout=%u\n", target, Fref, Fout);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100699 if (div > 32) {
700 printk(KERN_ERR "wm8900: Invalid FLL division rate %u, "
Roel Kluin449bd542009-05-27 17:08:39 -0700701 "Fref=%u, Fout=%u, target=%u\n",
Mark Brown0e0e16a2008-08-04 12:06:45 +0100702 div, Fref, Fout, target);
703 return -EINVAL;
704 }
705
706 fll_div->fllclk_div = div >> 2;
707
708 if (Fref < 48000)
709 fll_div->fll_slow_lock_ref = 1;
710 else
711 fll_div->fll_slow_lock_ref = 0;
712
713 Ndiv = target / Fref;
714
715 if (Fref < 1000000)
716 fll_div->fll_ratio = 8;
717 else
718 fll_div->fll_ratio = 1;
719
720 fll_div->n = Ndiv / fll_div->fll_ratio;
721 Nmod = (target / fll_div->fll_ratio) % Fref;
722
723 /* Calculate fractional part - scale up so we can round. */
724 Kpart = FIXED_FLL_SIZE * (long long)Nmod;
725
726 do_div(Kpart, Fref);
727
728 K = Kpart & 0xFFFFFFFF;
729
730 if ((K % 10) >= 5)
731 K += 5;
732
733 /* Move down to proper range now rounding is done */
734 fll_div->k = K / 10;
735
736 BUG_ON(target != Fout * (fll_div->fllclk_div << 2));
737 BUG_ON(!K && target != Fref * fll_div->fll_ratio * fll_div->n);
738
739 return 0;
740}
741
742static int wm8900_set_fll(struct snd_soc_codec *codec,
743 int fll_id, unsigned int freq_in, unsigned int freq_out)
744{
Mark Brownb2c812e2010-04-14 15:35:19 +0900745 struct wm8900_priv *wm8900 = snd_soc_codec_get_drvdata(codec);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100746 struct _fll_div fll_div;
747 unsigned int reg;
748
749 if (wm8900->fll_in == freq_in && wm8900->fll_out == freq_out)
750 return 0;
751
752 /* The digital side should be disabled during any change. */
Mark Brown8d50e442009-07-10 23:12:01 +0100753 reg = snd_soc_read(codec, WM8900_REG_POWER1);
754 snd_soc_write(codec, WM8900_REG_POWER1,
Mark Brown0e0e16a2008-08-04 12:06:45 +0100755 reg & (~WM8900_REG_POWER1_FLL_ENA));
756
757 /* Disable the FLL? */
758 if (!freq_in || !freq_out) {
Mark Brown8d50e442009-07-10 23:12:01 +0100759 reg = snd_soc_read(codec, WM8900_REG_CLOCKING1);
760 snd_soc_write(codec, WM8900_REG_CLOCKING1,
Mark Brown0e0e16a2008-08-04 12:06:45 +0100761 reg & (~WM8900_REG_CLOCKING1_MCLK_SRC));
762
Mark Brown8d50e442009-07-10 23:12:01 +0100763 reg = snd_soc_read(codec, WM8900_REG_FLLCTL1);
764 snd_soc_write(codec, WM8900_REG_FLLCTL1,
Mark Brown0e0e16a2008-08-04 12:06:45 +0100765 reg & (~WM8900_REG_FLLCTL1_OSC_ENA));
766
767 wm8900->fll_in = freq_in;
768 wm8900->fll_out = freq_out;
769
770 return 0;
771 }
772
773 if (fll_factors(&fll_div, freq_in, freq_out) != 0)
774 goto reenable;
775
776 wm8900->fll_in = freq_in;
777 wm8900->fll_out = freq_out;
778
779 /* The osclilator *MUST* be enabled before we enable the
780 * digital circuit. */
Mark Brown8d50e442009-07-10 23:12:01 +0100781 snd_soc_write(codec, WM8900_REG_FLLCTL1,
Mark Brown0e0e16a2008-08-04 12:06:45 +0100782 fll_div.fll_ratio | WM8900_REG_FLLCTL1_OSC_ENA);
783
Mark Brown8d50e442009-07-10 23:12:01 +0100784 snd_soc_write(codec, WM8900_REG_FLLCTL4, fll_div.n >> 5);
785 snd_soc_write(codec, WM8900_REG_FLLCTL5,
Mark Brown0e0e16a2008-08-04 12:06:45 +0100786 (fll_div.fllclk_div << 6) | (fll_div.n & 0x1f));
787
788 if (fll_div.k) {
Mark Brown8d50e442009-07-10 23:12:01 +0100789 snd_soc_write(codec, WM8900_REG_FLLCTL2,
Mark Brown0e0e16a2008-08-04 12:06:45 +0100790 (fll_div.k >> 8) | 0x100);
Mark Brown8d50e442009-07-10 23:12:01 +0100791 snd_soc_write(codec, WM8900_REG_FLLCTL3, fll_div.k & 0xff);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100792 } else
Mark Brown8d50e442009-07-10 23:12:01 +0100793 snd_soc_write(codec, WM8900_REG_FLLCTL2, 0);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100794
795 if (fll_div.fll_slow_lock_ref)
Mark Brown8d50e442009-07-10 23:12:01 +0100796 snd_soc_write(codec, WM8900_REG_FLLCTL6,
Mark Brown0e0e16a2008-08-04 12:06:45 +0100797 WM8900_REG_FLLCTL6_FLL_SLOW_LOCK_REF);
798 else
Mark Brown8d50e442009-07-10 23:12:01 +0100799 snd_soc_write(codec, WM8900_REG_FLLCTL6, 0);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100800
Mark Brown8d50e442009-07-10 23:12:01 +0100801 reg = snd_soc_read(codec, WM8900_REG_POWER1);
802 snd_soc_write(codec, WM8900_REG_POWER1,
Mark Brown0e0e16a2008-08-04 12:06:45 +0100803 reg | WM8900_REG_POWER1_FLL_ENA);
804
805reenable:
Mark Brown8d50e442009-07-10 23:12:01 +0100806 reg = snd_soc_read(codec, WM8900_REG_CLOCKING1);
807 snd_soc_write(codec, WM8900_REG_CLOCKING1,
Mark Brown0e0e16a2008-08-04 12:06:45 +0100808 reg | WM8900_REG_CLOCKING1_MCLK_SRC);
809
810 return 0;
811}
812
Mark Brown85488032009-09-05 18:52:16 +0100813static int wm8900_set_dai_pll(struct snd_soc_dai *codec_dai, int pll_id,
814 int source, unsigned int freq_in, unsigned int freq_out)
Mark Brown0e0e16a2008-08-04 12:06:45 +0100815{
816 return wm8900_set_fll(codec_dai->codec, pll_id, freq_in, freq_out);
817}
818
819static int wm8900_set_dai_clkdiv(struct snd_soc_dai *codec_dai,
820 int div_id, int div)
821{
822 struct snd_soc_codec *codec = codec_dai->codec;
823 unsigned int reg;
824
825 switch (div_id) {
826 case WM8900_BCLK_DIV:
Mark Brown8d50e442009-07-10 23:12:01 +0100827 reg = snd_soc_read(codec, WM8900_REG_CLOCKING1);
828 snd_soc_write(codec, WM8900_REG_CLOCKING1,
Mark Brown0e0e16a2008-08-04 12:06:45 +0100829 div | (reg & WM8900_REG_CLOCKING1_BCLK_MASK));
830 break;
831 case WM8900_OPCLK_DIV:
Mark Brown8d50e442009-07-10 23:12:01 +0100832 reg = snd_soc_read(codec, WM8900_REG_CLOCKING1);
833 snd_soc_write(codec, WM8900_REG_CLOCKING1,
Mark Brown0e0e16a2008-08-04 12:06:45 +0100834 div | (reg & WM8900_REG_CLOCKING1_OPCLK_MASK));
835 break;
836 case WM8900_DAC_LRCLK:
Mark Brown8d50e442009-07-10 23:12:01 +0100837 reg = snd_soc_read(codec, WM8900_REG_AUDIO4);
838 snd_soc_write(codec, WM8900_REG_AUDIO4,
Mark Brown0e0e16a2008-08-04 12:06:45 +0100839 div | (reg & WM8900_LRC_MASK));
840 break;
841 case WM8900_ADC_LRCLK:
Mark Brown8d50e442009-07-10 23:12:01 +0100842 reg = snd_soc_read(codec, WM8900_REG_AUDIO3);
843 snd_soc_write(codec, WM8900_REG_AUDIO3,
Mark Brown0e0e16a2008-08-04 12:06:45 +0100844 div | (reg & WM8900_LRC_MASK));
845 break;
846 case WM8900_DAC_CLKDIV:
Mark Brown8d50e442009-07-10 23:12:01 +0100847 reg = snd_soc_read(codec, WM8900_REG_CLOCKING2);
848 snd_soc_write(codec, WM8900_REG_CLOCKING2,
Mark Brown0e0e16a2008-08-04 12:06:45 +0100849 div | (reg & WM8900_REG_CLOCKING2_DAC_CLKDIV));
850 break;
851 case WM8900_ADC_CLKDIV:
Mark Brown8d50e442009-07-10 23:12:01 +0100852 reg = snd_soc_read(codec, WM8900_REG_CLOCKING2);
853 snd_soc_write(codec, WM8900_REG_CLOCKING2,
Mark Brown0e0e16a2008-08-04 12:06:45 +0100854 div | (reg & WM8900_REG_CLOCKING2_ADC_CLKDIV));
855 break;
856 case WM8900_LRCLK_MODE:
Mark Brown8d50e442009-07-10 23:12:01 +0100857 reg = snd_soc_read(codec, WM8900_REG_DACCTRL);
858 snd_soc_write(codec, WM8900_REG_DACCTRL,
Mark Brown0e0e16a2008-08-04 12:06:45 +0100859 div | (reg & WM8900_REG_DACCTRL_AIF_LRCLKRATE));
860 break;
861 default:
862 return -EINVAL;
863 }
864
865 return 0;
866}
867
868
869static int wm8900_set_dai_fmt(struct snd_soc_dai *codec_dai,
870 unsigned int fmt)
871{
872 struct snd_soc_codec *codec = codec_dai->codec;
873 unsigned int clocking1, aif1, aif3, aif4;
874
Mark Brown8d50e442009-07-10 23:12:01 +0100875 clocking1 = snd_soc_read(codec, WM8900_REG_CLOCKING1);
876 aif1 = snd_soc_read(codec, WM8900_REG_AUDIO1);
877 aif3 = snd_soc_read(codec, WM8900_REG_AUDIO3);
878 aif4 = snd_soc_read(codec, WM8900_REG_AUDIO4);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100879
880 /* set master/slave audio interface */
881 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
882 case SND_SOC_DAIFMT_CBS_CFS:
883 clocking1 &= ~WM8900_REG_CLOCKING1_BCLK_DIR;
884 aif3 &= ~WM8900_REG_AUDIO3_ADCLRC_DIR;
885 aif4 &= ~WM8900_REG_AUDIO4_DACLRC_DIR;
886 break;
887 case SND_SOC_DAIFMT_CBS_CFM:
888 clocking1 &= ~WM8900_REG_CLOCKING1_BCLK_DIR;
889 aif3 |= WM8900_REG_AUDIO3_ADCLRC_DIR;
890 aif4 |= WM8900_REG_AUDIO4_DACLRC_DIR;
891 break;
892 case SND_SOC_DAIFMT_CBM_CFM:
893 clocking1 |= WM8900_REG_CLOCKING1_BCLK_DIR;
894 aif3 |= WM8900_REG_AUDIO3_ADCLRC_DIR;
895 aif4 |= WM8900_REG_AUDIO4_DACLRC_DIR;
896 break;
897 case SND_SOC_DAIFMT_CBM_CFS:
898 clocking1 |= WM8900_REG_CLOCKING1_BCLK_DIR;
899 aif3 &= ~WM8900_REG_AUDIO3_ADCLRC_DIR;
900 aif4 &= ~WM8900_REG_AUDIO4_DACLRC_DIR;
901 break;
902 default:
903 return -EINVAL;
904 }
905
906 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
907 case SND_SOC_DAIFMT_DSP_A:
908 aif1 |= WM8900_REG_AUDIO1_AIF_FMT_MASK;
909 aif1 &= ~WM8900_REG_AUDIO1_LRCLK_INV;
910 break;
911 case SND_SOC_DAIFMT_DSP_B:
912 aif1 |= WM8900_REG_AUDIO1_AIF_FMT_MASK;
913 aif1 |= WM8900_REG_AUDIO1_LRCLK_INV;
914 break;
915 case SND_SOC_DAIFMT_I2S:
916 aif1 &= ~WM8900_REG_AUDIO1_AIF_FMT_MASK;
917 aif1 |= 0x10;
918 break;
919 case SND_SOC_DAIFMT_RIGHT_J:
920 aif1 &= ~WM8900_REG_AUDIO1_AIF_FMT_MASK;
921 break;
922 case SND_SOC_DAIFMT_LEFT_J:
923 aif1 &= ~WM8900_REG_AUDIO1_AIF_FMT_MASK;
924 aif1 |= 0x8;
925 break;
926 default:
927 return -EINVAL;
928 }
929
930 /* Clock inversion */
931 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
932 case SND_SOC_DAIFMT_DSP_A:
933 case SND_SOC_DAIFMT_DSP_B:
934 /* frame inversion not valid for DSP modes */
935 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
936 case SND_SOC_DAIFMT_NB_NF:
937 aif1 &= ~WM8900_REG_AUDIO1_BCLK_INV;
938 break;
939 case SND_SOC_DAIFMT_IB_NF:
940 aif1 |= WM8900_REG_AUDIO1_BCLK_INV;
941 break;
942 default:
943 return -EINVAL;
944 }
945 break;
946 case SND_SOC_DAIFMT_I2S:
947 case SND_SOC_DAIFMT_RIGHT_J:
948 case SND_SOC_DAIFMT_LEFT_J:
949 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
950 case SND_SOC_DAIFMT_NB_NF:
951 aif1 &= ~WM8900_REG_AUDIO1_BCLK_INV;
952 aif1 &= ~WM8900_REG_AUDIO1_LRCLK_INV;
953 break;
954 case SND_SOC_DAIFMT_IB_IF:
955 aif1 |= WM8900_REG_AUDIO1_BCLK_INV;
956 aif1 |= WM8900_REG_AUDIO1_LRCLK_INV;
957 break;
958 case SND_SOC_DAIFMT_IB_NF:
959 aif1 |= WM8900_REG_AUDIO1_BCLK_INV;
960 aif1 &= ~WM8900_REG_AUDIO1_LRCLK_INV;
961 break;
962 case SND_SOC_DAIFMT_NB_IF:
963 aif1 &= ~WM8900_REG_AUDIO1_BCLK_INV;
964 aif1 |= WM8900_REG_AUDIO1_LRCLK_INV;
965 break;
966 default:
967 return -EINVAL;
968 }
969 break;
970 default:
971 return -EINVAL;
972 }
973
Mark Brown8d50e442009-07-10 23:12:01 +0100974 snd_soc_write(codec, WM8900_REG_CLOCKING1, clocking1);
975 snd_soc_write(codec, WM8900_REG_AUDIO1, aif1);
976 snd_soc_write(codec, WM8900_REG_AUDIO3, aif3);
977 snd_soc_write(codec, WM8900_REG_AUDIO4, aif4);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100978
979 return 0;
980}
981
982static int wm8900_digital_mute(struct snd_soc_dai *codec_dai, int mute)
983{
984 struct snd_soc_codec *codec = codec_dai->codec;
985 u16 reg;
986
Mark Brown8d50e442009-07-10 23:12:01 +0100987 reg = snd_soc_read(codec, WM8900_REG_DACCTRL);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100988
989 if (mute)
990 reg |= WM8900_REG_DACCTRL_MUTE;
991 else
992 reg &= ~WM8900_REG_DACCTRL_MUTE;
993
Mark Brown8d50e442009-07-10 23:12:01 +0100994 snd_soc_write(codec, WM8900_REG_DACCTRL, reg);
Mark Brown0e0e16a2008-08-04 12:06:45 +0100995
996 return 0;
997}
998
999#define WM8900_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |\
1000 SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |\
1001 SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_48000)
1002
1003#define WM8900_PCM_FORMATS \
1004 (SNDRV_PCM_FORMAT_S16_LE | SNDRV_PCM_FORMAT_S20_3LE | \
1005 SNDRV_PCM_FORMAT_S24_LE)
1006
Eric Miao6335d052009-03-03 09:41:00 +08001007static struct snd_soc_dai_ops wm8900_dai_ops = {
1008 .hw_params = wm8900_hw_params,
1009 .set_clkdiv = wm8900_set_dai_clkdiv,
1010 .set_pll = wm8900_set_dai_pll,
1011 .set_fmt = wm8900_set_dai_fmt,
1012 .digital_mute = wm8900_digital_mute,
1013};
1014
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001015static struct snd_soc_dai_driver wm8900_dai = {
1016 .name = "wm8900-hifi",
Mark Brown0e0e16a2008-08-04 12:06:45 +01001017 .playback = {
1018 .stream_name = "HiFi Playback",
1019 .channels_min = 1,
1020 .channels_max = 2,
1021 .rates = WM8900_RATES,
1022 .formats = WM8900_PCM_FORMATS,
1023 },
1024 .capture = {
1025 .stream_name = "HiFi Capture",
1026 .channels_min = 1,
1027 .channels_max = 2,
1028 .rates = WM8900_RATES,
1029 .formats = WM8900_PCM_FORMATS,
1030 },
Eric Miao6335d052009-03-03 09:41:00 +08001031 .ops = &wm8900_dai_ops,
Mark Brown0e0e16a2008-08-04 12:06:45 +01001032};
Mark Brown0e0e16a2008-08-04 12:06:45 +01001033
1034static int wm8900_set_bias_level(struct snd_soc_codec *codec,
1035 enum snd_soc_bias_level level)
1036{
1037 u16 reg;
1038
1039 switch (level) {
1040 case SND_SOC_BIAS_ON:
1041 /* Enable thermal shutdown */
Mark Brown8d50e442009-07-10 23:12:01 +01001042 reg = snd_soc_read(codec, WM8900_REG_GPIO);
1043 snd_soc_write(codec, WM8900_REG_GPIO,
Mark Brown0e0e16a2008-08-04 12:06:45 +01001044 reg | WM8900_REG_GPIO_TEMP_ENA);
Mark Brown8d50e442009-07-10 23:12:01 +01001045 reg = snd_soc_read(codec, WM8900_REG_ADDCTL);
1046 snd_soc_write(codec, WM8900_REG_ADDCTL,
Mark Brown0e0e16a2008-08-04 12:06:45 +01001047 reg | WM8900_REG_ADDCTL_TEMP_SD);
1048 break;
1049
1050 case SND_SOC_BIAS_PREPARE:
1051 break;
1052
1053 case SND_SOC_BIAS_STANDBY:
1054 /* Charge capacitors if initial power up */
1055 if (codec->bias_level == SND_SOC_BIAS_OFF) {
1056 /* STARTUP_BIAS_ENA on */
Mark Brown8d50e442009-07-10 23:12:01 +01001057 snd_soc_write(codec, WM8900_REG_POWER1,
Mark Brown0e0e16a2008-08-04 12:06:45 +01001058 WM8900_REG_POWER1_STARTUP_BIAS_ENA);
1059
1060 /* Startup bias mode */
Mark Brown8d50e442009-07-10 23:12:01 +01001061 snd_soc_write(codec, WM8900_REG_ADDCTL,
Mark Brown0e0e16a2008-08-04 12:06:45 +01001062 WM8900_REG_ADDCTL_BIAS_SRC |
1063 WM8900_REG_ADDCTL_VMID_SOFTST);
1064
1065 /* VMID 2x50k */
Mark Brown8d50e442009-07-10 23:12:01 +01001066 snd_soc_write(codec, WM8900_REG_POWER1,
Mark Brown0e0e16a2008-08-04 12:06:45 +01001067 WM8900_REG_POWER1_STARTUP_BIAS_ENA | 0x1);
1068
1069 /* Allow capacitors to charge */
1070 schedule_timeout_interruptible(msecs_to_jiffies(400));
1071
1072 /* Enable bias */
Mark Brown8d50e442009-07-10 23:12:01 +01001073 snd_soc_write(codec, WM8900_REG_POWER1,
Mark Brown0e0e16a2008-08-04 12:06:45 +01001074 WM8900_REG_POWER1_STARTUP_BIAS_ENA |
1075 WM8900_REG_POWER1_BIAS_ENA | 0x1);
1076
Mark Brown8d50e442009-07-10 23:12:01 +01001077 snd_soc_write(codec, WM8900_REG_ADDCTL, 0);
Mark Brown0e0e16a2008-08-04 12:06:45 +01001078
Mark Brown8d50e442009-07-10 23:12:01 +01001079 snd_soc_write(codec, WM8900_REG_POWER1,
Mark Brown0e0e16a2008-08-04 12:06:45 +01001080 WM8900_REG_POWER1_BIAS_ENA | 0x1);
1081 }
1082
Mark Brown8d50e442009-07-10 23:12:01 +01001083 reg = snd_soc_read(codec, WM8900_REG_POWER1);
1084 snd_soc_write(codec, WM8900_REG_POWER1,
Mark Brown0e0e16a2008-08-04 12:06:45 +01001085 (reg & WM8900_REG_POWER1_FLL_ENA) |
1086 WM8900_REG_POWER1_BIAS_ENA | 0x1);
Mark Brown8d50e442009-07-10 23:12:01 +01001087 snd_soc_write(codec, WM8900_REG_POWER2,
Mark Brown0e0e16a2008-08-04 12:06:45 +01001088 WM8900_REG_POWER2_SYSCLK_ENA);
Mark Brown8d50e442009-07-10 23:12:01 +01001089 snd_soc_write(codec, WM8900_REG_POWER3, 0);
Mark Brown0e0e16a2008-08-04 12:06:45 +01001090 break;
1091
1092 case SND_SOC_BIAS_OFF:
1093 /* Startup bias enable */
Mark Brown8d50e442009-07-10 23:12:01 +01001094 reg = snd_soc_read(codec, WM8900_REG_POWER1);
1095 snd_soc_write(codec, WM8900_REG_POWER1,
Mark Brown0e0e16a2008-08-04 12:06:45 +01001096 reg & WM8900_REG_POWER1_STARTUP_BIAS_ENA);
Mark Brown8d50e442009-07-10 23:12:01 +01001097 snd_soc_write(codec, WM8900_REG_ADDCTL,
Mark Brown0e0e16a2008-08-04 12:06:45 +01001098 WM8900_REG_ADDCTL_BIAS_SRC |
1099 WM8900_REG_ADDCTL_VMID_SOFTST);
1100
1101 /* Discharge caps */
Mark Brown8d50e442009-07-10 23:12:01 +01001102 snd_soc_write(codec, WM8900_REG_POWER1,
Mark Brown0e0e16a2008-08-04 12:06:45 +01001103 WM8900_REG_POWER1_STARTUP_BIAS_ENA);
1104 schedule_timeout_interruptible(msecs_to_jiffies(500));
1105
1106 /* Remove clamp */
Mark Brown8d50e442009-07-10 23:12:01 +01001107 snd_soc_write(codec, WM8900_REG_HPCTL1, 0);
Mark Brown0e0e16a2008-08-04 12:06:45 +01001108
1109 /* Power down */
Mark Brown8d50e442009-07-10 23:12:01 +01001110 snd_soc_write(codec, WM8900_REG_ADDCTL, 0);
1111 snd_soc_write(codec, WM8900_REG_POWER1, 0);
1112 snd_soc_write(codec, WM8900_REG_POWER2, 0);
1113 snd_soc_write(codec, WM8900_REG_POWER3, 0);
Mark Brown0e0e16a2008-08-04 12:06:45 +01001114
1115 /* Need to let things settle before stopping the clock
1116 * to ensure that restart works, see "Stopping the
1117 * master clock" in the datasheet. */
1118 schedule_timeout_interruptible(msecs_to_jiffies(1));
Mark Brown8d50e442009-07-10 23:12:01 +01001119 snd_soc_write(codec, WM8900_REG_POWER2,
Mark Brown0e0e16a2008-08-04 12:06:45 +01001120 WM8900_REG_POWER2_SYSCLK_ENA);
1121 break;
1122 }
1123 codec->bias_level = level;
1124 return 0;
1125}
1126
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001127static int wm8900_suspend(struct snd_soc_codec *codec, pm_message_t state)
Mark Brown0e0e16a2008-08-04 12:06:45 +01001128{
Mark Brownb2c812e2010-04-14 15:35:19 +09001129 struct wm8900_priv *wm8900 = snd_soc_codec_get_drvdata(codec);
Mark Brown0e0e16a2008-08-04 12:06:45 +01001130 int fll_out = wm8900->fll_out;
1131 int fll_in = wm8900->fll_in;
1132 int ret;
1133
1134 /* Stop the FLL in an orderly fashion */
1135 ret = wm8900_set_fll(codec, 0, 0, 0);
1136 if (ret != 0) {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001137 dev_err(codec->dev, "Failed to stop FLL\n");
Mark Brown0e0e16a2008-08-04 12:06:45 +01001138 return ret;
1139 }
1140
1141 wm8900->fll_out = fll_out;
1142 wm8900->fll_in = fll_in;
1143
1144 wm8900_set_bias_level(codec, SND_SOC_BIAS_OFF);
1145
1146 return 0;
1147}
1148
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001149static int wm8900_resume(struct snd_soc_codec *codec)
Mark Brown0e0e16a2008-08-04 12:06:45 +01001150{
Mark Brownb2c812e2010-04-14 15:35:19 +09001151 struct wm8900_priv *wm8900 = snd_soc_codec_get_drvdata(codec);
Mark Brown0e0e16a2008-08-04 12:06:45 +01001152 u16 *cache;
1153 int i, ret;
1154
1155 cache = kmemdup(codec->reg_cache, sizeof(wm8900_reg_defaults),
1156 GFP_KERNEL);
1157
1158 wm8900_reset(codec);
1159 wm8900_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
1160
1161 /* Restart the FLL? */
1162 if (wm8900->fll_out) {
1163 int fll_out = wm8900->fll_out;
1164 int fll_in = wm8900->fll_in;
1165
1166 wm8900->fll_in = 0;
1167 wm8900->fll_out = 0;
1168
1169 ret = wm8900_set_fll(codec, 0, fll_in, fll_out);
1170 if (ret != 0) {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001171 dev_err(codec->dev, "Failed to restart FLL\n");
Mark Brown0e0e16a2008-08-04 12:06:45 +01001172 return ret;
1173 }
1174 }
1175
1176 if (cache) {
1177 for (i = 0; i < WM8900_MAXREG; i++)
Mark Brown8d50e442009-07-10 23:12:01 +01001178 snd_soc_write(codec, i, cache[i]);
Mark Brown0e0e16a2008-08-04 12:06:45 +01001179 kfree(cache);
1180 } else
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001181 dev_err(codec->dev, "Unable to allocate register cache\n");
Mark Brown0e0e16a2008-08-04 12:06:45 +01001182
1183 return 0;
1184}
1185
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001186static int wm8900_probe(struct snd_soc_codec *codec)
Mark Brown0e0e16a2008-08-04 12:06:45 +01001187{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001188 struct wm8900_priv *wm8900 = snd_soc_codec_get_drvdata(codec);
1189 int ret = 0, reg;
Mark Brown78e19a32008-12-10 15:38:36 +00001190
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001191 ret = snd_soc_codec_set_cache_io(codec, 8, 16, wm8900->control_type);
Mark Brown8d50e442009-07-10 23:12:01 +01001192 if (ret != 0) {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001193 dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
1194 return ret;
Mark Brown8d50e442009-07-10 23:12:01 +01001195 }
1196
1197 reg = snd_soc_read(codec, WM8900_REG_ID);
Mark Brown0e0e16a2008-08-04 12:06:45 +01001198 if (reg != 0x8900) {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001199 dev_err(codec->dev, "Device is not a WM8900 - ID %x\n", reg);
1200 return -ENODEV;
Mark Brown0e0e16a2008-08-04 12:06:45 +01001201 }
1202
1203 /* Read back from the chip */
Mark Brown8d50e442009-07-10 23:12:01 +01001204 reg = snd_soc_read(codec, WM8900_REG_POWER1);
Mark Brown0e0e16a2008-08-04 12:06:45 +01001205 reg = (reg >> 12) & 0xf;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001206 dev_info(codec->dev, "WM8900 revision %d\n", reg);
Mark Brown0e0e16a2008-08-04 12:06:45 +01001207
1208 wm8900_reset(codec);
1209
Mark Brown78e19a32008-12-10 15:38:36 +00001210 /* Turn the chip on */
1211 wm8900_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
1212
Mark Brown0e0e16a2008-08-04 12:06:45 +01001213 /* Latch the volume update bits */
Mark Brown8d50e442009-07-10 23:12:01 +01001214 snd_soc_write(codec, WM8900_REG_LINVOL,
1215 snd_soc_read(codec, WM8900_REG_LINVOL) | 0x100);
1216 snd_soc_write(codec, WM8900_REG_RINVOL,
1217 snd_soc_read(codec, WM8900_REG_RINVOL) | 0x100);
1218 snd_soc_write(codec, WM8900_REG_LOUT1CTL,
1219 snd_soc_read(codec, WM8900_REG_LOUT1CTL) | 0x100);
1220 snd_soc_write(codec, WM8900_REG_ROUT1CTL,
1221 snd_soc_read(codec, WM8900_REG_ROUT1CTL) | 0x100);
1222 snd_soc_write(codec, WM8900_REG_LOUT2CTL,
1223 snd_soc_read(codec, WM8900_REG_LOUT2CTL) | 0x100);
1224 snd_soc_write(codec, WM8900_REG_ROUT2CTL,
1225 snd_soc_read(codec, WM8900_REG_ROUT2CTL) | 0x100);
1226 snd_soc_write(codec, WM8900_REG_LDAC_DV,
1227 snd_soc_read(codec, WM8900_REG_LDAC_DV) | 0x100);
1228 snd_soc_write(codec, WM8900_REG_RDAC_DV,
1229 snd_soc_read(codec, WM8900_REG_RDAC_DV) | 0x100);
1230 snd_soc_write(codec, WM8900_REG_LADC_DV,
1231 snd_soc_read(codec, WM8900_REG_LADC_DV) | 0x100);
1232 snd_soc_write(codec, WM8900_REG_RADC_DV,
1233 snd_soc_read(codec, WM8900_REG_RADC_DV) | 0x100);
Mark Brown0e0e16a2008-08-04 12:06:45 +01001234
1235 /* Set the DAC and mixer output bias */
Mark Brown8d50e442009-07-10 23:12:01 +01001236 snd_soc_write(codec, WM8900_REG_OUTBIASCTL, 0x81);
Mark Brown0e0e16a2008-08-04 12:06:45 +01001237
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001238 snd_soc_add_controls(codec, wm8900_snd_controls,
1239 ARRAY_SIZE(wm8900_snd_controls));
1240 wm8900_add_widgets(codec);
Mark Brown78e19a32008-12-10 15:38:36 +00001241
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001242 return 0;
1243}
Mark Brown78e19a32008-12-10 15:38:36 +00001244
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001245/* power down chip */
1246static int wm8900_remove(struct snd_soc_codec *codec)
1247{
1248 wm8900_set_bias_level(codec, SND_SOC_BIAS_OFF);
1249 return 0;
1250}
Mark Brown78e19a32008-12-10 15:38:36 +00001251
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001252static struct snd_soc_codec_driver soc_codec_dev_wm8900 = {
1253 .probe = wm8900_probe,
1254 .remove = wm8900_remove,
1255 .suspend = wm8900_suspend,
1256 .resume = wm8900_resume,
1257 .set_bias_level = wm8900_set_bias_level,
1258 .volatile_register = wm8900_volatile_register,
Dimitris Papastamose5eec342010-09-10 18:14:56 +01001259 .reg_cache_size = ARRAY_SIZE(wm8900_reg_defaults),
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001260 .reg_word_size = sizeof(u16),
1261 .reg_cache_default = wm8900_reg_defaults,
1262};
Mark Brown78e19a32008-12-10 15:38:36 +00001263
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001264#if defined(CONFIG_SPI_MASTER)
1265static int __devinit wm8900_spi_probe(struct spi_device *spi)
1266{
1267 struct wm8900_priv *wm8900;
1268 int ret;
1269
1270 wm8900 = kzalloc(sizeof(struct wm8900_priv), GFP_KERNEL);
1271 if (wm8900 == NULL)
1272 return -ENOMEM;
1273
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001274 wm8900->control_type = SND_SOC_SPI;
1275 spi_set_drvdata(spi, wm8900);
1276
1277 ret = snd_soc_register_codec(&spi->dev,
1278 &soc_codec_dev_wm8900, &wm8900_dai, 1);
1279 if (ret < 0)
1280 kfree(wm8900);
Mark Brown78e19a32008-12-10 15:38:36 +00001281 return ret;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001282}
Mark Brown78e19a32008-12-10 15:38:36 +00001283
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001284static int __devexit wm8900_spi_remove(struct spi_device *spi)
1285{
1286 snd_soc_unregister_codec(&spi->dev);
1287 kfree(spi_get_drvdata(spi));
1288 return 0;
1289}
1290
1291static struct spi_driver wm8900_spi_driver = {
1292 .driver = {
1293 .name = "wm8900-codec",
1294 .bus = &spi_bus_type,
1295 .owner = THIS_MODULE,
1296 },
1297 .probe = wm8900_spi_probe,
1298 .remove = __devexit_p(wm8900_spi_remove),
1299};
1300#endif /* CONFIG_SPI_MASTER */
1301
1302#if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
1303static __devinit int wm8900_i2c_probe(struct i2c_client *i2c,
1304 const struct i2c_device_id *id)
1305{
1306 struct wm8900_priv *wm8900;
1307 int ret;
1308
1309 wm8900 = kzalloc(sizeof(struct wm8900_priv), GFP_KERNEL);
1310 if (wm8900 == NULL)
1311 return -ENOMEM;
1312
1313 i2c_set_clientdata(i2c, wm8900);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001314 wm8900->control_type = SND_SOC_I2C;
1315
1316 ret = snd_soc_register_codec(&i2c->dev,
1317 &soc_codec_dev_wm8900, &wm8900_dai, 1);
1318 if (ret < 0)
1319 kfree(wm8900);
Mark Brown78e19a32008-12-10 15:38:36 +00001320 return ret;
Mark Brown0e0e16a2008-08-04 12:06:45 +01001321}
1322
Mark Brownc6f29812009-02-18 21:25:40 +00001323static __devexit int wm8900_i2c_remove(struct i2c_client *client)
Mark Brown0e0e16a2008-08-04 12:06:45 +01001324{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001325 snd_soc_unregister_codec(&client->dev);
1326 kfree(i2c_get_clientdata(client));
Mark Brown0e0e16a2008-08-04 12:06:45 +01001327 return 0;
1328}
1329
Jean Delvare8ae6a552008-10-15 19:58:12 +02001330static const struct i2c_device_id wm8900_i2c_id[] = {
1331 { "wm8900", 0 },
1332 { }
1333};
1334MODULE_DEVICE_TABLE(i2c, wm8900_i2c_id);
Mark Brown0e0e16a2008-08-04 12:06:45 +01001335
Mark Brown0e0e16a2008-08-04 12:06:45 +01001336static struct i2c_driver wm8900_i2c_driver = {
1337 .driver = {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001338 .name = "wm8900-codec",
Mark Brown0e0e16a2008-08-04 12:06:45 +01001339 .owner = THIS_MODULE,
1340 },
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001341 .probe = wm8900_i2c_probe,
1342 .remove = __devexit_p(wm8900_i2c_remove),
Jean Delvare8ae6a552008-10-15 19:58:12 +02001343 .id_table = wm8900_i2c_id,
Mark Brown0e0e16a2008-08-04 12:06:45 +01001344};
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001345#endif
Mark Brown0e0e16a2008-08-04 12:06:45 +01001346
Takashi Iwaic9b3a402008-12-10 07:47:22 +01001347static int __init wm8900_modinit(void)
Mark Brown64089b82008-12-08 19:17:58 +00001348{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001349 int ret = 0;
1350#if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
1351 ret = i2c_add_driver(&wm8900_i2c_driver);
1352 if (ret != 0) {
1353 printk(KERN_ERR "Failed to register wm8900 I2C driver: %d\n",
1354 ret);
1355 }
1356#endif
1357#if defined(CONFIG_SPI_MASTER)
1358 ret = spi_register_driver(&wm8900_spi_driver);
1359 if (ret != 0) {
1360 printk(KERN_ERR "Failed to register wm8900 SPI driver: %d\n",
1361 ret);
1362 }
1363#endif
1364 return ret;
Mark Brown64089b82008-12-08 19:17:58 +00001365}
1366module_init(wm8900_modinit);
1367
1368static void __exit wm8900_exit(void)
1369{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001370#if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
Mark Brownf0752332008-12-09 12:51:56 +00001371 i2c_del_driver(&wm8900_i2c_driver);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001372#endif
1373#if defined(CONFIG_SPI_MASTER)
1374 spi_unregister_driver(&wm8900_spi_driver);
1375#endif
Mark Brown64089b82008-12-08 19:17:58 +00001376}
1377module_exit(wm8900_exit);
1378
Mark Brown0e0e16a2008-08-04 12:06:45 +01001379MODULE_DESCRIPTION("ASoC WM8900 driver");
1380MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfonmicro.com>");
1381MODULE_LICENSE("GPL");