blob: 77b68eaf021e43152c4bbd257bd190a4a210473c [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * File: msi.c
3 * Purpose: PCI Message Signaled Interrupt (MSI)
4 *
5 * Copyright (C) 2003-2004 Intel
6 * Copyright (C) Tom Long Nguyen (tom.l.nguyen@intel.com)
7 */
8
Eric W. Biederman1ce03372006-10-04 02:16:41 -07009#include <linux/err.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070010#include <linux/mm.h>
11#include <linux/irq.h>
12#include <linux/interrupt.h>
13#include <linux/init.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/ioport.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/pci.h>
16#include <linux/proc_fs.h>
Eric W. Biederman3b7d1922006-10-04 02:16:59 -070017#include <linux/msi.h>
Dan Williams4fdadeb2007-04-26 18:21:38 -070018#include <linux/smp.h>
Hidetoshi Seto500559a2009-08-10 10:14:15 +090019#include <linux/errno.h>
20#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090021#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022
23#include "pci.h"
24#include "msi.h"
25
Linus Torvalds1da177e2005-04-16 15:20:36 -070026static int pci_msi_enable = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -070027
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010028/* Arch hooks */
29
Michael Ellerman11df1f02009-01-19 11:31:00 +110030#ifndef arch_msi_check_device
31int arch_msi_check_device(struct pci_dev *dev, int nvec, int type)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010032{
33 return 0;
34}
Michael Ellerman11df1f02009-01-19 11:31:00 +110035#endif
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010036
Michael Ellerman11df1f02009-01-19 11:31:00 +110037#ifndef arch_setup_msi_irqs
38int arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010039{
40 struct msi_desc *entry;
41 int ret;
42
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -040043 /*
44 * If an architecture wants to support multiple MSI, it needs to
45 * override arch_setup_msi_irqs()
46 */
47 if (type == PCI_CAP_ID_MSI && nvec > 1)
48 return 1;
49
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010050 list_for_each_entry(entry, &dev->msi_list, list) {
51 ret = arch_setup_msi_irq(dev, entry);
Michael Ellermanb5fbf532009-02-11 22:27:02 +110052 if (ret < 0)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010053 return ret;
Michael Ellermanb5fbf532009-02-11 22:27:02 +110054 if (ret > 0)
55 return -ENOSPC;
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010056 }
57
58 return 0;
59}
Michael Ellerman11df1f02009-01-19 11:31:00 +110060#endif
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010061
Michael Ellerman11df1f02009-01-19 11:31:00 +110062#ifndef arch_teardown_msi_irqs
63void arch_teardown_msi_irqs(struct pci_dev *dev)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010064{
65 struct msi_desc *entry;
66
67 list_for_each_entry(entry, &dev->msi_list, list) {
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -040068 int i, nvec;
69 if (entry->irq == 0)
70 continue;
71 nvec = 1 << entry->msi_attrib.multiple;
72 for (i = 0; i < nvec; i++)
73 arch_teardown_msi_irq(entry->irq + i);
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010074 }
75}
Michael Ellerman11df1f02009-01-19 11:31:00 +110076#endif
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010077
Matthew Wilcox110828c2009-06-16 06:31:45 -060078static void msi_set_enable(struct pci_dev *dev, int pos, int enable)
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -080079{
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -080080 u16 control;
81
Matthew Wilcox110828c2009-06-16 06:31:45 -060082 BUG_ON(!pos);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -080083
Matthew Wilcox110828c2009-06-16 06:31:45 -060084 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
85 control &= ~PCI_MSI_FLAGS_ENABLE;
86 if (enable)
87 control |= PCI_MSI_FLAGS_ENABLE;
88 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
Hidetoshi Seto5ca5c022008-05-19 13:48:17 +090089}
90
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -080091static void msix_set_enable(struct pci_dev *dev, int enable)
92{
93 int pos;
94 u16 control;
95
96 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
97 if (pos) {
98 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
99 control &= ~PCI_MSIX_FLAGS_ENABLE;
100 if (enable)
101 control |= PCI_MSIX_FLAGS_ENABLE;
102 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
103 }
104}
105
Matthew Wilcoxbffac3c2009-01-21 19:19:19 -0500106static inline __attribute_const__ u32 msi_mask(unsigned x)
107{
Matthew Wilcox0b49ec32009-02-08 20:27:47 -0700108 /* Don't shift by >= width of type */
109 if (x >= 5)
110 return 0xffffffff;
111 return (1 << (1 << x)) - 1;
Matthew Wilcoxbffac3c2009-01-21 19:19:19 -0500112}
113
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400114static inline __attribute_const__ u32 msi_capable_mask(u16 control)
Mitch Williams988cbb12007-03-30 11:54:08 -0700115{
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400116 return msi_mask((control >> 1) & 7);
117}
Mitch Williams988cbb12007-03-30 11:54:08 -0700118
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400119static inline __attribute_const__ u32 msi_enabled_mask(u16 control)
120{
121 return msi_mask((control >> 4) & 7);
Mitch Williams988cbb12007-03-30 11:54:08 -0700122}
123
Matthew Wilcoxce6fce42008-07-25 15:42:58 -0600124/*
125 * PCI 2.3 does not specify mask bits for each MSI interrupt. Attempting to
126 * mask all MSI interrupts by clearing the MSI enable bit does not work
127 * reliably as devices without an INTx disable bit will then generate a
128 * level IRQ which will never be cleared.
Matthew Wilcoxce6fce42008-07-25 15:42:58 -0600129 */
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900130static u32 __msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131{
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400132 u32 mask_bits = desc->masked;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400134 if (!desc->msi_attrib.maskbit)
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900135 return 0;
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400136
137 mask_bits &= ~mask;
138 mask_bits |= flag;
139 pci_write_config_dword(desc->dev, desc->mask_pos, mask_bits);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900140
141 return mask_bits;
142}
143
144static void msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
145{
146 desc->masked = __msi_mask_irq(desc, mask, flag);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400147}
148
149/*
150 * This internal function does not flush PCI writes to the device.
151 * All users must ensure that they read from the device before either
152 * assuming that the device state is up to date, or returning out of this
153 * file. This saves a few milliseconds when initialising devices with lots
154 * of MSI-X interrupts.
155 */
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900156static u32 __msix_mask_irq(struct msi_desc *desc, u32 flag)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400157{
158 u32 mask_bits = desc->masked;
159 unsigned offset = desc->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE +
Hidetoshi Seto2c21fd42009-06-23 17:40:04 +0900160 PCI_MSIX_ENTRY_VECTOR_CTRL;
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400161 mask_bits &= ~1;
162 mask_bits |= flag;
163 writel(mask_bits, desc->mask_base + offset);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900164
165 return mask_bits;
166}
167
168static void msix_mask_irq(struct msi_desc *desc, u32 flag)
169{
170 desc->masked = __msix_mask_irq(desc, flag);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400171}
172
173static void msi_set_mask_bit(unsigned irq, u32 flag)
174{
175 struct msi_desc *desc = get_irq_msi(irq);
176
177 if (desc->msi_attrib.is_msix) {
178 msix_mask_irq(desc, flag);
179 readl(desc->mask_base); /* Flush write to device */
Matthew Wilcox24d27552009-03-17 08:54:06 -0400180 } else {
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400181 unsigned offset = irq - desc->dev->irq;
182 msi_mask_irq(desc, 1 << offset, flag << offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183 }
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400184}
185
186void mask_msi_irq(unsigned int irq)
187{
188 msi_set_mask_bit(irq, 1);
189}
190
191void unmask_msi_irq(unsigned int irq)
192{
193 msi_set_mask_bit(irq, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194}
195
Yinghai Lu3145e942008-12-05 18:58:34 -0800196void read_msi_msg_desc(struct irq_desc *desc, struct msi_msg *msg)
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700197{
Yinghai Lu3145e942008-12-05 18:58:34 -0800198 struct msi_desc *entry = get_irq_desc_msi(desc);
Matthew Wilcox24d27552009-03-17 08:54:06 -0400199 if (entry->msi_attrib.is_msix) {
200 void __iomem *base = entry->mask_base +
201 entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
202
Hidetoshi Seto2c21fd42009-06-23 17:40:04 +0900203 msg->address_lo = readl(base + PCI_MSIX_ENTRY_LOWER_ADDR);
204 msg->address_hi = readl(base + PCI_MSIX_ENTRY_UPPER_ADDR);
205 msg->data = readl(base + PCI_MSIX_ENTRY_DATA);
Matthew Wilcox24d27552009-03-17 08:54:06 -0400206 } else {
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700207 struct pci_dev *dev = entry->dev;
208 int pos = entry->msi_attrib.pos;
209 u16 data;
210
211 pci_read_config_dword(dev, msi_lower_address_reg(pos),
212 &msg->address_lo);
213 if (entry->msi_attrib.is_64) {
214 pci_read_config_dword(dev, msi_upper_address_reg(pos),
215 &msg->address_hi);
216 pci_read_config_word(dev, msi_data_reg(pos, 1), &data);
217 } else {
218 msg->address_hi = 0;
Roland Dreiercbf5d9e2007-10-03 11:15:11 -0700219 pci_read_config_word(dev, msi_data_reg(pos, 0), &data);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700220 }
221 msg->data = data;
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700222 }
223}
224
Yinghai Lu3145e942008-12-05 18:58:34 -0800225void read_msi_msg(unsigned int irq, struct msi_msg *msg)
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700226{
Yinghai Lu3145e942008-12-05 18:58:34 -0800227 struct irq_desc *desc = irq_to_desc(irq);
228
229 read_msi_msg_desc(desc, msg);
230}
231
232void write_msi_msg_desc(struct irq_desc *desc, struct msi_msg *msg)
233{
234 struct msi_desc *entry = get_irq_desc_msi(desc);
Matthew Wilcox24d27552009-03-17 08:54:06 -0400235 if (entry->msi_attrib.is_msix) {
236 void __iomem *base;
237 base = entry->mask_base +
238 entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
239
Hidetoshi Seto2c21fd42009-06-23 17:40:04 +0900240 writel(msg->address_lo, base + PCI_MSIX_ENTRY_LOWER_ADDR);
241 writel(msg->address_hi, base + PCI_MSIX_ENTRY_UPPER_ADDR);
242 writel(msg->data, base + PCI_MSIX_ENTRY_DATA);
Matthew Wilcox24d27552009-03-17 08:54:06 -0400243 } else {
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700244 struct pci_dev *dev = entry->dev;
245 int pos = entry->msi_attrib.pos;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400246 u16 msgctl;
247
248 pci_read_config_word(dev, msi_control_reg(pos), &msgctl);
249 msgctl &= ~PCI_MSI_FLAGS_QSIZE;
250 msgctl |= entry->msi_attrib.multiple << 4;
251 pci_write_config_word(dev, msi_control_reg(pos), msgctl);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700252
253 pci_write_config_dword(dev, msi_lower_address_reg(pos),
254 msg->address_lo);
255 if (entry->msi_attrib.is_64) {
256 pci_write_config_dword(dev, msi_upper_address_reg(pos),
257 msg->address_hi);
258 pci_write_config_word(dev, msi_data_reg(pos, 1),
259 msg->data);
260 } else {
261 pci_write_config_word(dev, msi_data_reg(pos, 0),
262 msg->data);
263 }
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700264 }
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700265 entry->msg = *msg;
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700266}
267
Yinghai Lu3145e942008-12-05 18:58:34 -0800268void write_msi_msg(unsigned int irq, struct msi_msg *msg)
269{
270 struct irq_desc *desc = irq_to_desc(irq);
271
272 write_msi_msg_desc(desc, msg);
273}
274
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900275static void free_msi_irqs(struct pci_dev *dev)
276{
277 struct msi_desc *entry, *tmp;
278
279 list_for_each_entry(entry, &dev->msi_list, list) {
280 int i, nvec;
281 if (!entry->irq)
282 continue;
283 nvec = 1 << entry->msi_attrib.multiple;
284 for (i = 0; i < nvec; i++)
285 BUG_ON(irq_has_action(entry->irq + i));
286 }
287
288 arch_teardown_msi_irqs(dev);
289
290 list_for_each_entry_safe(entry, tmp, &dev->msi_list, list) {
291 if (entry->msi_attrib.is_msix) {
292 if (list_is_last(&entry->list, &dev->msi_list))
293 iounmap(entry->mask_base);
294 }
295 list_del(&entry->list);
296 kfree(entry);
297 }
298}
Satoru Takeuchic54c1872007-01-18 13:50:05 +0900299
Matthew Wilcox379f5322009-03-17 08:54:07 -0400300static struct msi_desc *alloc_msi_entry(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301{
Matthew Wilcox379f5322009-03-17 08:54:07 -0400302 struct msi_desc *desc = kzalloc(sizeof(*desc), GFP_KERNEL);
303 if (!desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304 return NULL;
305
Matthew Wilcox379f5322009-03-17 08:54:07 -0400306 INIT_LIST_HEAD(&desc->list);
307 desc->dev = dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308
Matthew Wilcox379f5322009-03-17 08:54:07 -0400309 return desc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310}
311
David Millerba698ad2007-10-25 01:16:30 -0700312static void pci_intx_for_msi(struct pci_dev *dev, int enable)
313{
314 if (!(dev->dev_flags & PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG))
315 pci_intx(dev, enable);
316}
317
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100318static void __pci_restore_msi_state(struct pci_dev *dev)
Shaohua Li41017f02006-02-08 17:11:38 +0800319{
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700320 int pos;
Shaohua Li41017f02006-02-08 17:11:38 +0800321 u16 control;
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700322 struct msi_desc *entry;
Shaohua Li41017f02006-02-08 17:11:38 +0800323
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800324 if (!dev->msi_enabled)
325 return;
326
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700327 entry = get_irq_msi(dev->irq);
328 pos = entry->msi_attrib.pos;
Shaohua Li41017f02006-02-08 17:11:38 +0800329
David Millerba698ad2007-10-25 01:16:30 -0700330 pci_intx_for_msi(dev, 0);
Matthew Wilcox110828c2009-06-16 06:31:45 -0600331 msi_set_enable(dev, pos, 0);
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700332 write_msi_msg(dev->irq, &entry->msg);
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700333
334 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400335 msi_mask_irq(entry, msi_capable_mask(control), entry->masked);
Jesse Barnesabad2ec2008-08-07 08:52:37 -0700336 control &= ~PCI_MSI_FLAGS_QSIZE;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400337 control |= (entry->msi_attrib.multiple << 4) | PCI_MSI_FLAGS_ENABLE;
Shaohua Li41017f02006-02-08 17:11:38 +0800338 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100339}
340
341static void __pci_restore_msix_state(struct pci_dev *dev)
Shaohua Li41017f02006-02-08 17:11:38 +0800342{
Shaohua Li41017f02006-02-08 17:11:38 +0800343 int pos;
Shaohua Li41017f02006-02-08 17:11:38 +0800344 struct msi_desc *entry;
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700345 u16 control;
Shaohua Li41017f02006-02-08 17:11:38 +0800346
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700347 if (!dev->msix_enabled)
348 return;
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700349 BUG_ON(list_empty(&dev->msi_list));
Hidetoshi Seto9cc8d542009-08-06 11:32:04 +0900350 entry = list_first_entry(&dev->msi_list, struct msi_desc, list);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700351 pos = entry->msi_attrib.pos;
352 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700353
Shaohua Li41017f02006-02-08 17:11:38 +0800354 /* route the table */
David Millerba698ad2007-10-25 01:16:30 -0700355 pci_intx_for_msi(dev, 0);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700356 control |= PCI_MSIX_FLAGS_ENABLE | PCI_MSIX_FLAGS_MASKALL;
357 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
Shaohua Li41017f02006-02-08 17:11:38 +0800358
Michael Ellerman4aa9bc92007-04-05 17:19:10 +1000359 list_for_each_entry(entry, &dev->msi_list, list) {
360 write_msi_msg(entry->irq, &entry->msg);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400361 msix_mask_irq(entry, entry->masked);
Shaohua Li41017f02006-02-08 17:11:38 +0800362 }
Shaohua Li41017f02006-02-08 17:11:38 +0800363
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700364 control &= ~PCI_MSIX_FLAGS_MASKALL;
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700365 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
Shaohua Li41017f02006-02-08 17:11:38 +0800366}
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100367
368void pci_restore_msi_state(struct pci_dev *dev)
369{
370 __pci_restore_msi_state(dev);
371 __pci_restore_msix_state(dev);
372}
Linas Vepstas94688cf2007-11-07 15:43:59 -0600373EXPORT_SYMBOL_GPL(pci_restore_msi_state);
Shaohua Li41017f02006-02-08 17:11:38 +0800374
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375/**
376 * msi_capability_init - configure device's MSI capability structure
377 * @dev: pointer to the pci_dev data structure of MSI device function
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400378 * @nvec: number of interrupts to allocate
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379 *
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400380 * Setup the MSI capability structure of the device with the requested
381 * number of interrupts. A return value of zero indicates the successful
382 * setup of an entry with the new MSI irq. A negative return value indicates
383 * an error, and a positive return value indicates the number of interrupts
384 * which could have been allocated.
385 */
386static int msi_capability_init(struct pci_dev *dev, int nvec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387{
388 struct msi_desc *entry;
Michael Ellerman7fe37302007-04-18 19:39:21 +1000389 int pos, ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390 u16 control;
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400391 unsigned mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900393 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
Matthew Wilcox110828c2009-06-16 06:31:45 -0600394 msi_set_enable(dev, pos, 0); /* Disable MSI during set up */
395
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396 pci_read_config_word(dev, msi_control_reg(pos), &control);
397 /* MSI Entry Initialization */
Matthew Wilcox379f5322009-03-17 08:54:07 -0400398 entry = alloc_msi_entry(dev);
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700399 if (!entry)
400 return -ENOMEM;
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700401
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900402 entry->msi_attrib.is_msix = 0;
403 entry->msi_attrib.is_64 = is_64bit_address(control);
404 entry->msi_attrib.entry_nr = 0;
405 entry->msi_attrib.maskbit = is_mask_bit_support(control);
406 entry->msi_attrib.default_irq = dev->irq; /* Save IOAPIC IRQ */
407 entry->msi_attrib.pos = pos;
Hidetoshi Seto0db29af2008-12-24 17:27:04 +0900408
Hidetoshi Seto67b5db62009-04-20 10:54:59 +0900409 entry->mask_pos = msi_mask_reg(pos, entry->msi_attrib.is_64);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400410 /* All MSIs are unmasked by default, Mask them all */
411 if (entry->msi_attrib.maskbit)
412 pci_read_config_dword(dev, entry->mask_pos, &entry->masked);
413 mask = msi_capable_mask(control);
414 msi_mask_irq(entry, mask, mask);
415
Eric W. Biederman0dd11f92007-06-01 00:46:32 -0700416 list_add_tail(&entry->list, &dev->msi_list);
Michael Ellerman9c831332007-04-18 19:39:21 +1000417
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418 /* Configure MSI capability structure */
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400419 ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSI);
Michael Ellerman7fe37302007-04-18 19:39:21 +1000420 if (ret) {
Hidetoshi Seto7ba19302009-06-23 17:39:27 +0900421 msi_mask_irq(entry, mask, ~mask);
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900422 free_msi_irqs(dev);
Michael Ellerman7fe37302007-04-18 19:39:21 +1000423 return ret;
Mark Maulefd58e552006-04-10 21:17:48 -0500424 }
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700425
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426 /* Set MSI enabled bits */
David Millerba698ad2007-10-25 01:16:30 -0700427 pci_intx_for_msi(dev, 0);
Matthew Wilcox110828c2009-06-16 06:31:45 -0600428 msi_set_enable(dev, pos, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800429 dev->msi_enabled = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430
Michael Ellerman7fe37302007-04-18 19:39:21 +1000431 dev->irq = entry->irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432 return 0;
433}
434
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900435static void __iomem *msix_map_region(struct pci_dev *dev, unsigned pos,
436 unsigned nr_entries)
437{
438 unsigned long phys_addr;
439 u32 table_offset;
440 u8 bir;
441
442 pci_read_config_dword(dev, msix_table_offset_reg(pos), &table_offset);
443 bir = (u8)(table_offset & PCI_MSIX_FLAGS_BIRMASK);
444 table_offset &= ~PCI_MSIX_FLAGS_BIRMASK;
445 phys_addr = pci_resource_start(dev, bir) + table_offset;
446
447 return ioremap_nocache(phys_addr, nr_entries * PCI_MSIX_ENTRY_SIZE);
448}
449
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900450static int msix_setup_entries(struct pci_dev *dev, unsigned pos,
451 void __iomem *base, struct msix_entry *entries,
452 int nvec)
453{
454 struct msi_desc *entry;
455 int i;
456
457 for (i = 0; i < nvec; i++) {
458 entry = alloc_msi_entry(dev);
459 if (!entry) {
460 if (!i)
461 iounmap(base);
462 else
463 free_msi_irqs(dev);
464 /* No enough memory. Don't try again */
465 return -ENOMEM;
466 }
467
468 entry->msi_attrib.is_msix = 1;
469 entry->msi_attrib.is_64 = 1;
470 entry->msi_attrib.entry_nr = entries[i].entry;
471 entry->msi_attrib.default_irq = dev->irq;
472 entry->msi_attrib.pos = pos;
473 entry->mask_base = base;
474
475 list_add_tail(&entry->list, &dev->msi_list);
476 }
477
478 return 0;
479}
480
Hidetoshi Seto75cb3422009-08-06 11:35:10 +0900481static void msix_program_entries(struct pci_dev *dev,
482 struct msix_entry *entries)
483{
484 struct msi_desc *entry;
485 int i = 0;
486
487 list_for_each_entry(entry, &dev->msi_list, list) {
488 int offset = entries[i].entry * PCI_MSIX_ENTRY_SIZE +
489 PCI_MSIX_ENTRY_VECTOR_CTRL;
490
491 entries[i].vector = entry->irq;
492 set_irq_msi(entry->irq, entry);
493 entry->masked = readl(entry->mask_base + offset);
494 msix_mask_irq(entry, 1);
495 i++;
496 }
497}
498
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499/**
500 * msix_capability_init - configure device's MSI-X capability
501 * @dev: pointer to the pci_dev data structure of MSI-X device function
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700502 * @entries: pointer to an array of struct msix_entry entries
503 * @nvec: number of @entries
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504 *
Steven Coleeaae4b32005-05-03 18:38:30 -0600505 * Setup the MSI-X capability structure of device function with a
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700506 * single MSI-X irq. A return of zero indicates the successful setup of
507 * requested MSI-X entries with allocated irqs or non-zero for otherwise.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508 **/
509static int msix_capability_init(struct pci_dev *dev,
510 struct msix_entry *entries, int nvec)
511{
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900512 int pos, ret;
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900513 u16 control;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514 void __iomem *base;
515
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900516 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700517 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
518
519 /* Ensure MSI-X is disabled while it is set up */
520 control &= ~PCI_MSIX_FLAGS_ENABLE;
521 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
522
Linus Torvalds1da177e2005-04-16 15:20:36 -0700523 /* Request & Map MSI-X table region */
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900524 base = msix_map_region(dev, pos, multi_msix_capable(control));
525 if (!base)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526 return -ENOMEM;
527
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900528 ret = msix_setup_entries(dev, pos, base, entries, nvec);
529 if (ret)
530 return ret;
Michael Ellerman9c831332007-04-18 19:39:21 +1000531
532 ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSIX);
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900533 if (ret)
534 goto error;
Michael Ellerman9c831332007-04-18 19:39:21 +1000535
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700536 /*
537 * Some devices require MSI-X to be enabled before we can touch the
538 * MSI-X registers. We need to mask all the vectors to prevent
539 * interrupts coming in before they're fully set up.
540 */
541 control |= PCI_MSIX_FLAGS_MASKALL | PCI_MSIX_FLAGS_ENABLE;
542 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
543
Hidetoshi Seto75cb3422009-08-06 11:35:10 +0900544 msix_program_entries(dev, entries);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700545
546 /* Set MSI-X enabled bits and unmask the function */
David Millerba698ad2007-10-25 01:16:30 -0700547 pci_intx_for_msi(dev, 0);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800548 dev->msix_enabled = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700549
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700550 control &= ~PCI_MSIX_FLAGS_MASKALL;
551 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
Matthew Wilcox8d181012009-05-08 07:13:33 -0600552
Linus Torvalds1da177e2005-04-16 15:20:36 -0700553 return 0;
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900554
555error:
556 if (ret < 0) {
557 /*
558 * If we had some success, report the number of irqs
559 * we succeeded in setting up.
560 */
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900561 struct msi_desc *entry;
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900562 int avail = 0;
563
564 list_for_each_entry(entry, &dev->msi_list, list) {
565 if (entry->irq != 0)
566 avail++;
567 }
568 if (avail != 0)
569 ret = avail;
570 }
571
572 free_msi_irqs(dev);
573
574 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700575}
576
577/**
Michael Ellerman17bbc122007-04-05 17:19:07 +1000578 * pci_msi_check_device - check whether MSI may be enabled on a device
Brice Goglin24334a12006-08-31 01:55:07 -0400579 * @dev: pointer to the pci_dev data structure of MSI device function
Michael Ellermanc9953a72007-04-05 17:19:08 +1000580 * @nvec: how many MSIs have been requested ?
Michael Ellermanb1e23032007-03-22 21:51:39 +1100581 * @type: are we checking for MSI or MSI-X ?
Brice Goglin24334a12006-08-31 01:55:07 -0400582 *
Brice Goglin0306ebf2006-10-05 10:24:31 +0200583 * Look at global flags, the device itself, and its parent busses
Michael Ellerman17bbc122007-04-05 17:19:07 +1000584 * to determine if MSI/-X are supported for the device. If MSI/-X is
585 * supported return 0, else return an error code.
Brice Goglin24334a12006-08-31 01:55:07 -0400586 **/
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900587static int pci_msi_check_device(struct pci_dev *dev, int nvec, int type)
Brice Goglin24334a12006-08-31 01:55:07 -0400588{
589 struct pci_bus *bus;
Michael Ellermanc9953a72007-04-05 17:19:08 +1000590 int ret;
Brice Goglin24334a12006-08-31 01:55:07 -0400591
Brice Goglin0306ebf2006-10-05 10:24:31 +0200592 /* MSI must be globally enabled and supported by the device */
Brice Goglin24334a12006-08-31 01:55:07 -0400593 if (!pci_msi_enable || !dev || dev->no_msi)
594 return -EINVAL;
595
Michael Ellerman314e77b2007-04-05 17:19:12 +1000596 /*
597 * You can't ask to have 0 or less MSIs configured.
598 * a) it's stupid ..
599 * b) the list manipulation code assumes nvec >= 1.
600 */
601 if (nvec < 1)
602 return -ERANGE;
603
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900604 /*
605 * Any bridge which does NOT route MSI transactions from its
606 * secondary bus to its primary bus must set NO_MSI flag on
Brice Goglin0306ebf2006-10-05 10:24:31 +0200607 * the secondary pci_bus.
608 * We expect only arch-specific PCI host bus controller driver
609 * or quirks for specific PCI bridges to be setting NO_MSI.
610 */
Brice Goglin24334a12006-08-31 01:55:07 -0400611 for (bus = dev->bus; bus; bus = bus->parent)
612 if (bus->bus_flags & PCI_BUS_FLAGS_NO_MSI)
613 return -EINVAL;
614
Michael Ellermanc9953a72007-04-05 17:19:08 +1000615 ret = arch_msi_check_device(dev, nvec, type);
616 if (ret)
617 return ret;
618
Michael Ellermanb1e23032007-03-22 21:51:39 +1100619 if (!pci_find_capability(dev, type))
620 return -EINVAL;
621
Brice Goglin24334a12006-08-31 01:55:07 -0400622 return 0;
623}
624
625/**
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400626 * pci_enable_msi_block - configure device's MSI capability structure
627 * @dev: device to configure
628 * @nvec: number of interrupts to configure
Linus Torvalds1da177e2005-04-16 15:20:36 -0700629 *
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400630 * Allocate IRQs for a device with the MSI capability.
631 * This function returns a negative errno if an error occurs. If it
632 * is unable to allocate the number of interrupts requested, it returns
633 * the number of interrupts it might be able to allocate. If it successfully
634 * allocates at least the number of interrupts requested, it returns 0 and
635 * updates the @dev's irq member to the lowest new interrupt number; the
636 * other interrupt numbers allocated to this device are consecutive.
637 */
638int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639{
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400640 int status, pos, maxvec;
641 u16 msgctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400643 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
644 if (!pos)
645 return -EINVAL;
646 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &msgctl);
647 maxvec = 1 << ((msgctl & PCI_MSI_FLAGS_QMASK) >> 1);
648 if (nvec > maxvec)
649 return maxvec;
650
651 status = pci_msi_check_device(dev, nvec, PCI_CAP_ID_MSI);
Michael Ellermanc9953a72007-04-05 17:19:08 +1000652 if (status)
653 return status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700655 WARN_ON(!!dev->msi_enabled);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400657 /* Check whether driver already requested MSI-X irqs */
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800658 if (dev->msix_enabled) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600659 dev_info(&dev->dev, "can't enable MSI "
660 "(MSI-X already enabled)\n");
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800661 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662 }
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400663
664 status = msi_capability_init(dev, nvec);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665 return status;
666}
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400667EXPORT_SYMBOL(pci_enable_msi_block);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700668
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400669void pci_msi_shutdown(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670{
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400671 struct msi_desc *desc;
672 u32 mask;
673 u16 ctrl;
Matthew Wilcox110828c2009-06-16 06:31:45 -0600674 unsigned pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700675
Michael Ellerman128bc5f2007-03-22 21:51:39 +1100676 if (!pci_msi_enable || !dev || !dev->msi_enabled)
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700677 return;
678
Matthew Wilcox110828c2009-06-16 06:31:45 -0600679 BUG_ON(list_empty(&dev->msi_list));
680 desc = list_first_entry(&dev->msi_list, struct msi_desc, list);
681 pos = desc->msi_attrib.pos;
682
683 msi_set_enable(dev, pos, 0);
David Millerba698ad2007-10-25 01:16:30 -0700684 pci_intx_for_msi(dev, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800685 dev->msi_enabled = 0;
Eric W. Biederman7bd007e2006-10-04 02:16:31 -0700686
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900687 /* Return the device with MSI unmasked as initial states */
Matthew Wilcox110828c2009-06-16 06:31:45 -0600688 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &ctrl);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400689 mask = msi_capable_mask(ctrl);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900690 /* Keep cached state to be restored */
691 __msi_mask_irq(desc, mask, ~mask);
Michael Ellermane387b9e2007-03-22 21:51:27 +1100692
693 /* Restore dev->irq to its default pin-assertion irq */
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400694 dev->irq = desc->msi_attrib.default_irq;
Yinghai Lud52877c2008-04-23 14:58:09 -0700695}
Matthew Wilcox24d27552009-03-17 08:54:06 -0400696
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900697void pci_disable_msi(struct pci_dev *dev)
Yinghai Lud52877c2008-04-23 14:58:09 -0700698{
Yinghai Lud52877c2008-04-23 14:58:09 -0700699 if (!pci_msi_enable || !dev || !dev->msi_enabled)
700 return;
701
702 pci_msi_shutdown(dev);
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900703 free_msi_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100705EXPORT_SYMBOL(pci_disable_msi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707/**
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100708 * pci_msix_table_size - return the number of device's MSI-X table entries
709 * @dev: pointer to the pci_dev data structure of MSI-X device function
710 */
711int pci_msix_table_size(struct pci_dev *dev)
712{
713 int pos;
714 u16 control;
715
716 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
717 if (!pos)
718 return 0;
719
720 pci_read_config_word(dev, msi_control_reg(pos), &control);
721 return multi_msix_capable(control);
722}
723
724/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725 * pci_enable_msix - configure device's MSI-X capability structure
726 * @dev: pointer to the pci_dev data structure of MSI-X device function
Greg Kroah-Hartman70549ad2005-06-06 23:07:46 -0700727 * @entries: pointer to an array of MSI-X entries
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700728 * @nvec: number of MSI-X irqs requested for allocation by device driver
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729 *
730 * Setup the MSI-X capability structure of device function with the number
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700731 * of requested irqs upon its software driver call to request for
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732 * MSI-X mode enabled on its hardware device function. A return of zero
733 * indicates the successful configuration of MSI-X capability structure
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700734 * with new allocated MSI-X irqs. A return of < 0 indicates a failure.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735 * Or a return of > 0 indicates that driver request is exceeding the number
Michael S. Tsirkin57fbf522009-05-07 11:28:41 +0300736 * of irqs or MSI-X vectors available. Driver should use the returned value to
737 * re-send its request.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738 **/
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900739int pci_enable_msix(struct pci_dev *dev, struct msix_entry *entries, int nvec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740{
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100741 int status, nr_entries;
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700742 int i, j;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743
Michael Ellermanc9953a72007-04-05 17:19:08 +1000744 if (!entries)
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900745 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746
Michael Ellermanc9953a72007-04-05 17:19:08 +1000747 status = pci_msi_check_device(dev, nvec, PCI_CAP_ID_MSIX);
748 if (status)
749 return status;
750
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100751 nr_entries = pci_msix_table_size(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700752 if (nvec > nr_entries)
Michael S. Tsirkin57fbf522009-05-07 11:28:41 +0300753 return nr_entries;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754
755 /* Check for any invalid entries */
756 for (i = 0; i < nvec; i++) {
757 if (entries[i].entry >= nr_entries)
758 return -EINVAL; /* invalid entry */
759 for (j = i + 1; j < nvec; j++) {
760 if (entries[i].entry == entries[j].entry)
761 return -EINVAL; /* duplicate entry */
762 }
763 }
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700764 WARN_ON(!!dev->msix_enabled);
Eric W. Biederman7bd007e2006-10-04 02:16:31 -0700765
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700766 /* Check whether driver already requested for MSI irq */
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900767 if (dev->msi_enabled) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600768 dev_info(&dev->dev, "can't enable MSI-X "
769 "(MSI IRQ already assigned)\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770 return -EINVAL;
771 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772 status = msix_capability_init(dev, entries, nvec);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773 return status;
774}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100775EXPORT_SYMBOL(pci_enable_msix);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900777void pci_msix_shutdown(struct pci_dev *dev)
Michael Ellermanfc4afc72007-03-22 21:51:33 +1100778{
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900779 struct msi_desc *entry;
780
Michael Ellerman128bc5f2007-03-22 21:51:39 +1100781 if (!pci_msi_enable || !dev || !dev->msix_enabled)
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700782 return;
783
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900784 /* Return the device with MSI-X masked as initial states */
785 list_for_each_entry(entry, &dev->msi_list, list) {
786 /* Keep cached states to be restored */
787 __msix_mask_irq(entry, 1);
788 }
789
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800790 msix_set_enable(dev, 0);
David Millerba698ad2007-10-25 01:16:30 -0700791 pci_intx_for_msi(dev, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800792 dev->msix_enabled = 0;
Yinghai Lud52877c2008-04-23 14:58:09 -0700793}
Hidetoshi Setoc9018512009-08-06 11:31:27 +0900794
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900795void pci_disable_msix(struct pci_dev *dev)
Yinghai Lud52877c2008-04-23 14:58:09 -0700796{
797 if (!pci_msi_enable || !dev || !dev->msix_enabled)
798 return;
799
800 pci_msix_shutdown(dev);
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900801 free_msi_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100803EXPORT_SYMBOL(pci_disable_msix);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804
805/**
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700806 * msi_remove_pci_irq_vectors - reclaim MSI(X) irqs to unused state
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807 * @dev: pointer to the pci_dev data structure of MSI(X) device function
808 *
Steven Coleeaae4b32005-05-03 18:38:30 -0600809 * Being called during hotplug remove, from which the device function
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700810 * is hot-removed. All previous assigned MSI/MSI-X irqs, if
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811 * allocated for this device function, are reclaimed to unused state,
812 * which may be used later on.
813 **/
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900814void msi_remove_pci_irq_vectors(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700816 if (!pci_msi_enable || !dev)
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900817 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900819 if (dev->msi_enabled || dev->msix_enabled)
820 free_msi_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821}
822
Matthew Wilcox309e57d2006-03-05 22:33:34 -0700823void pci_no_msi(void)
824{
825 pci_msi_enable = 0;
826}
Michael Ellermanc9953a72007-04-05 17:19:08 +1000827
Andrew Patterson07ae95f2008-11-10 15:31:05 -0700828/**
829 * pci_msi_enabled - is MSI enabled?
830 *
831 * Returns true if MSI has not been disabled by the command-line option
832 * pci=nomsi.
833 **/
834int pci_msi_enabled(void)
835{
836 return pci_msi_enable;
837}
838EXPORT_SYMBOL(pci_msi_enabled);
839
Michael Ellerman4aa9bc92007-04-05 17:19:10 +1000840void pci_msi_init_pci_dev(struct pci_dev *dev)
841{
842 INIT_LIST_HEAD(&dev->msi_list);
843}