blob: 18d96d349a8b442da1af4a3130ea6efa41723dbb [file] [log] [blame]
Catalin Marinas9cce7a42012-03-05 11:49:28 +00001/*
2 * Based on arch/arm/mm/proc.S
3 *
4 * Copyright (C) 2001 Deep Blue Solutions Ltd.
5 * Copyright (C) 2012 ARM Ltd.
6 * Author: Catalin Marinas <catalin.marinas@arm.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program. If not, see <http://www.gnu.org/licenses/>.
19 */
20
21#include <linux/init.h>
22#include <linux/linkage.h>
23#include <asm/assembler.h>
24#include <asm/asm-offsets.h>
25#include <asm/hwcap.h>
Catalin Marinas9cce7a42012-03-05 11:49:28 +000026#include <asm/pgtable.h>
James Morsecabe1c82016-04-27 17:47:07 +010027#include <asm/pgtable-hwdef.h>
Andrew Pinski104a0c02016-02-24 17:44:57 -080028#include <asm/cpufeature.h>
29#include <asm/alternative.h>
Catalin Marinas9cce7a42012-03-05 11:49:28 +000030
Catalin Marinas35a86972014-04-02 17:55:40 +010031#ifdef CONFIG_ARM64_64K_PAGES
32#define TCR_TG_FLAGS TCR_TG0_64K | TCR_TG1_64K
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +010033#elif defined(CONFIG_ARM64_16K_PAGES)
34#define TCR_TG_FLAGS TCR_TG0_16K | TCR_TG1_16K
35#else /* CONFIG_ARM64_4K_PAGES */
Catalin Marinas35a86972014-04-02 17:55:40 +010036#define TCR_TG_FLAGS TCR_TG0_4K | TCR_TG1_4K
Catalin Marinas9cce7a42012-03-05 11:49:28 +000037#endif
38
Catalin Marinas35a86972014-04-02 17:55:40 +010039#define TCR_SMP_FLAGS TCR_SHARED
Catalin Marinas35a86972014-04-02 17:55:40 +010040
41/* PTWs cacheable, inner/outer WBWA */
42#define TCR_CACHE_FLAGS TCR_IRGN_WBWA | TCR_ORGN_WBWA
43
Catalin Marinas9cce7a42012-03-05 11:49:28 +000044#define MAIR(attr, mt) ((attr) << ((mt) * 8))
45
46/*
Catalin Marinas9cce7a42012-03-05 11:49:28 +000047 * cpu_do_idle()
48 *
49 * Idle the processor (wait for interrupt).
50 */
51ENTRY(cpu_do_idle)
52 dsb sy // WFI may enter a low-power mode
53 wfi
54 ret
55ENDPROC(cpu_do_idle)
56
Lorenzo Pieralisiaf3cfdb2015-01-26 18:33:44 +000057#ifdef CONFIG_CPU_PM
Lorenzo Pieralisi6732bc62013-07-17 10:14:45 +010058/**
59 * cpu_do_suspend - save CPU registers context
60 *
61 * x0: virtual address of context pointer
62 */
63ENTRY(cpu_do_suspend)
64 mrs x2, tpidr_el0
65 mrs x3, tpidrro_el0
66 mrs x4, contextidr_el1
James Morsecabe1c82016-04-27 17:47:07 +010067 mrs x5, cpacr_el1
68 mrs x6, tcr_el1
69 mrs x7, vbar_el1
70 mrs x8, mdscr_el1
71 mrs x9, oslsr_el1
72 mrs x10, sctlr_el1
Lorenzo Pieralisi6732bc62013-07-17 10:14:45 +010073 stp x2, x3, [x0]
James Morsecabe1c82016-04-27 17:47:07 +010074 stp x4, xzr, [x0, #16]
75 stp x5, x6, [x0, #32]
76 stp x7, x8, [x0, #48]
77 stp x9, x10, [x0, #64]
Lorenzo Pieralisi6732bc62013-07-17 10:14:45 +010078 ret
79ENDPROC(cpu_do_suspend)
80
81/**
82 * cpu_do_resume - restore CPU register context
83 *
James Morsecabe1c82016-04-27 17:47:07 +010084 * x0: Address of context pointer
Lorenzo Pieralisi6732bc62013-07-17 10:14:45 +010085 */
Will Deacon574e44d2018-04-03 12:09:23 +010086 .pushsection ".idmap.text", "awx"
Lorenzo Pieralisi6732bc62013-07-17 10:14:45 +010087ENTRY(cpu_do_resume)
Lorenzo Pieralisi6732bc62013-07-17 10:14:45 +010088 ldp x2, x3, [x0]
89 ldp x4, x5, [x0, #16]
James Morsecabe1c82016-04-27 17:47:07 +010090 ldp x6, x8, [x0, #32]
91 ldp x9, x10, [x0, #48]
92 ldp x11, x12, [x0, #64]
Lorenzo Pieralisi6732bc62013-07-17 10:14:45 +010093 msr tpidr_el0, x2
94 msr tpidrro_el0, x3
95 msr contextidr_el1, x4
Lorenzo Pieralisi6732bc62013-07-17 10:14:45 +010096 msr cpacr_el1, x6
James Morsecabe1c82016-04-27 17:47:07 +010097
98 /* Don't change t0sz here, mask those bits when restoring */
99 mrs x5, tcr_el1
100 bfi x8, x5, TCR_T0SZ_OFFSET, TCR_TxSZ_WIDTH
101
Lorenzo Pieralisi6732bc62013-07-17 10:14:45 +0100102 msr tcr_el1, x8
103 msr vbar_el1, x9
James Morse744c6c32016-08-26 16:03:42 +0100104
105 /*
106 * __cpu_setup() cleared MDSCR_EL1.MDE and friends, before unmasking
107 * debug exceptions. By restoring MDSCR_EL1 here, we may take a debug
108 * exception. Mask them until local_dbg_restore() in cpu_suspend()
109 * resets them.
110 */
111 disable_dbg
Lorenzo Pieralisi6732bc62013-07-17 10:14:45 +0100112 msr mdscr_el1, x10
James Morse744c6c32016-08-26 16:03:42 +0100113
James Morsecabe1c82016-04-27 17:47:07 +0100114 msr sctlr_el1, x12
Lorenzo Pieralisi6732bc62013-07-17 10:14:45 +0100115 /*
116 * Restore oslsr_el1 by writing oslar_el1
117 */
118 ubfx x11, x11, #1, #1
119 msr oslar_el1, x11
Lorenzo Pieralisif436b2a2016-01-13 14:50:03 +0000120 reset_pmuserenr_el0 x0 // Disable PMU access from EL0
Lorenzo Pieralisi6732bc62013-07-17 10:14:45 +0100121 isb
122 ret
123ENDPROC(cpu_do_resume)
James Morseb6113032016-08-24 18:27:29 +0100124 .popsection
Lorenzo Pieralisi6732bc62013-07-17 10:14:45 +0100125#endif
126
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000127/*
Jingoo Han812944e2014-01-27 07:19:32 +0000128 * cpu_do_switch_mm(pgd_phys, tsk)
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000129 *
130 * Set the translation table base pointer to be pgd_phys.
131 *
132 * - pgd_phys - physical address of new TTB
133 */
134ENTRY(cpu_do_switch_mm)
Will Deacon984e60a2018-04-03 12:08:58 +0100135 mrs x2, ttbr1_el1
Will Deacon5aec7152015-10-06 18:46:24 +0100136 mmid x1, x1 // get mm->context.id
Will Deacon984e60a2018-04-03 12:08:58 +0100137 bfi x2, x1, #48, #16 // set the ASID
138 msr ttbr1_el1, x2 // in TTBR1 (since TCR.A1 is set)
139 isb
140 msr ttbr0_el1, x0 // now update TTBR0
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000141 isb
Mark Rutland20bcfe02018-04-12 12:11:12 +0100142 b post_ttbr_update_workaround // Back to C code...
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000143ENDPROC(cpu_do_switch_mm)
144
Will Deacon574e44d2018-04-03 12:09:23 +0100145 .pushsection ".idmap.text", "awx"
Will Deacon4025fe12018-04-03 12:09:20 +0100146
147.macro __idmap_cpu_set_reserved_ttbr1, tmp1, tmp2
148 adrp \tmp1, empty_zero_page
149 msr ttbr1_el1, \tmp1
150 isb
151 tlbi vmalle1
152 dsb nsh
153 isb
154.endm
155
Mark Rutland50e18812016-01-25 11:45:01 +0000156/*
157 * void idmap_cpu_replace_ttbr1(phys_addr_t new_pgd)
158 *
159 * This is the low-level counterpart to cpu_replace_ttbr1, and should not be
160 * called by anything else. It can only be executed from a TTBR0 mapping.
161 */
162ENTRY(idmap_cpu_replace_ttbr1)
163 mrs x2, daif
164 msr daifset, #0xf
165
Will Deacon4025fe12018-04-03 12:09:20 +0100166 __idmap_cpu_set_reserved_ttbr1 x1, x3
Mark Rutland50e18812016-01-25 11:45:01 +0000167
168 msr ttbr1_el1, x0
169 isb
170
171 msr daif, x2
172
173 ret
174ENDPROC(idmap_cpu_replace_ttbr1)
175 .popsection
176
Will Deacon4025fe12018-04-03 12:09:20 +0100177#ifdef CONFIG_UNMAP_KERNEL_AT_EL0
Will Deacon574e44d2018-04-03 12:09:23 +0100178 .pushsection ".idmap.text", "awx"
Will Deacon4025fe12018-04-03 12:09:20 +0100179
180 .macro __idmap_kpti_get_pgtable_ent, type
181 dc cvac, cur_\()\type\()p // Ensure any existing dirty
182 dmb sy // lines are written back before
183 ldr \type, [cur_\()\type\()p] // loading the entry
184 tbz \type, #0, next_\()\type // Skip invalid entries
185 .endm
186
187 .macro __idmap_kpti_put_pgtable_ent_ng, type
188 orr \type, \type, #PTE_NG // Same bit for blocks and pages
Will Deaconfb6786c2018-06-22 16:23:45 +0100189 str \type, [cur_\()\type\()p] // Update the entry and ensure
190 dmb sy // that it is visible to all
191 dc civac, cur_\()\type\()p // CPUs.
Will Deacon4025fe12018-04-03 12:09:20 +0100192 .endm
193
194/*
195 * void __kpti_install_ng_mappings(int cpu, int num_cpus, phys_addr_t swapper)
196 *
197 * Called exactly once from stop_machine context by each CPU found during boot.
198 */
199__idmap_kpti_flag:
200 .long 1
201ENTRY(idmap_kpti_install_ng_mappings)
202 cpu .req w0
203 num_cpus .req w1
204 swapper_pa .req x2
205 swapper_ttb .req x3
206 flag_ptr .req x4
207 cur_pgdp .req x5
208 end_pgdp .req x6
209 pgd .req x7
210 cur_pudp .req x8
211 end_pudp .req x9
212 pud .req x10
213 cur_pmdp .req x11
214 end_pmdp .req x12
215 pmd .req x13
216 cur_ptep .req x14
217 end_ptep .req x15
218 pte .req x16
219
220 mrs swapper_ttb, ttbr1_el1
221 adr flag_ptr, __idmap_kpti_flag
222
223 cbnz cpu, __idmap_kpti_secondary
224
225 /* We're the boot CPU. Wait for the others to catch up */
226 sevl
2271: wfe
228 ldaxr w18, [flag_ptr]
229 eor w18, w18, num_cpus
230 cbnz w18, 1b
231
232 /* We need to walk swapper, so turn off the MMU. */
233 mrs x18, sctlr_el1
234 bic x18, x18, #SCTLR_ELx_M
235 msr sctlr_el1, x18
236 isb
237
238 /* Everybody is enjoying the idmap, so we can rewrite swapper. */
239 /* PGD */
240 mov cur_pgdp, swapper_pa
241 add end_pgdp, cur_pgdp, #(PTRS_PER_PGD * 8)
242do_pgd: __idmap_kpti_get_pgtable_ent pgd
243 tbnz pgd, #1, walk_puds
244 __idmap_kpti_put_pgtable_ent_ng pgd
245next_pgd:
246 add cur_pgdp, cur_pgdp, #8
247 cmp cur_pgdp, end_pgdp
248 b.ne do_pgd
249
250 /* Publish the updated tables and nuke all the TLBs */
251 dsb sy
252 tlbi vmalle1is
253 dsb ish
254 isb
255
256 /* We're done: fire up the MMU again */
257 mrs x18, sctlr_el1
258 orr x18, x18, #SCTLR_ELx_M
259 msr sctlr_el1, x18
260 isb
261
262 /* Set the flag to zero to indicate that we're all done */
263 str wzr, [flag_ptr]
264 ret
265
266 /* PUD */
267walk_puds:
268 .if CONFIG_PGTABLE_LEVELS > 3
269 pte_to_phys cur_pudp, pgd
270 add end_pudp, cur_pudp, #(PTRS_PER_PUD * 8)
271do_pud: __idmap_kpti_get_pgtable_ent pud
272 tbnz pud, #1, walk_pmds
273 __idmap_kpti_put_pgtable_ent_ng pud
274next_pud:
275 add cur_pudp, cur_pudp, 8
276 cmp cur_pudp, end_pudp
277 b.ne do_pud
278 b next_pgd
279 .else /* CONFIG_PGTABLE_LEVELS <= 3 */
280 mov pud, pgd
281 b walk_pmds
282next_pud:
283 b next_pgd
284 .endif
285
286 /* PMD */
287walk_pmds:
288 .if CONFIG_PGTABLE_LEVELS > 2
289 pte_to_phys cur_pmdp, pud
290 add end_pmdp, cur_pmdp, #(PTRS_PER_PMD * 8)
291do_pmd: __idmap_kpti_get_pgtable_ent pmd
292 tbnz pmd, #1, walk_ptes
293 __idmap_kpti_put_pgtable_ent_ng pmd
294next_pmd:
295 add cur_pmdp, cur_pmdp, #8
296 cmp cur_pmdp, end_pmdp
297 b.ne do_pmd
298 b next_pud
299 .else /* CONFIG_PGTABLE_LEVELS <= 2 */
300 mov pmd, pud
301 b walk_ptes
302next_pmd:
303 b next_pud
304 .endif
305
306 /* PTE */
307walk_ptes:
308 pte_to_phys cur_ptep, pmd
309 add end_ptep, cur_ptep, #(PTRS_PER_PTE * 8)
310do_pte: __idmap_kpti_get_pgtable_ent pte
311 __idmap_kpti_put_pgtable_ent_ng pte
312next_pte:
313 add cur_ptep, cur_ptep, #8
314 cmp cur_ptep, end_ptep
315 b.ne do_pte
316 b next_pmd
317
318 /* Secondary CPUs end up here */
319__idmap_kpti_secondary:
320 /* Uninstall swapper before surgery begins */
321 __idmap_cpu_set_reserved_ttbr1 x18, x17
322
323 /* Increment the flag to let the boot CPU we're ready */
3241: ldxr w18, [flag_ptr]
325 add w18, w18, #1
326 stxr w17, w18, [flag_ptr]
327 cbnz w17, 1b
328
329 /* Wait for the boot CPU to finish messing around with swapper */
330 sevl
3311: wfe
332 ldxr w18, [flag_ptr]
333 cbnz w18, 1b
334
335 /* All done, act like nothing happened */
336 msr ttbr1_el1, swapper_ttb
337 isb
338 ret
339
340 .unreq cpu
341 .unreq num_cpus
342 .unreq swapper_pa
343 .unreq swapper_ttb
344 .unreq flag_ptr
345 .unreq cur_pgdp
346 .unreq end_pgdp
347 .unreq pgd
348 .unreq cur_pudp
349 .unreq end_pudp
350 .unreq pud
351 .unreq cur_pmdp
352 .unreq end_pmdp
353 .unreq pmd
354 .unreq cur_ptep
355 .unreq end_ptep
356 .unreq pte
357ENDPROC(idmap_kpti_install_ng_mappings)
358 .popsection
359#endif
360
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000361/*
362 * __cpu_setup
363 *
364 * Initialise the processor for turning the MMU on. Return in x0 the
365 * value of the SCTLR_EL1 register.
366 */
Will Deacon574e44d2018-04-03 12:09:23 +0100367 .pushsection ".idmap.text", "awx"
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000368ENTRY(__cpu_setup)
Will Deaconfa7aae82015-10-06 18:46:22 +0100369 tlbi vmalle1 // Invalidate local TLB
370 dsb nsh
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000371
372 mov x0, #3 << 20
373 msr cpacr_el1, x0 // Enable FP/ASIMD
Will Deacond8d23fa2015-08-20 11:47:13 +0100374 mov x0, #1 << 12 // Reset mdscr_el1 and disable
375 msr mdscr_el1, x0 // access to the DCC from EL0
Will Deacon2ce39ad2016-07-19 15:07:37 +0100376 isb // Unmask debug exceptions now,
377 enable_dbg // since this is per-cpu
Lorenzo Pieralisif436b2a2016-01-13 14:50:03 +0000378 reset_pmuserenr_el0 x0 // Disable PMU access from EL0
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000379 /*
380 * Memory region attributes for LPAE:
381 *
382 * n = AttrIndx[2:0]
383 * n MAIR
384 * DEVICE_nGnRnE 000 00000000
385 * DEVICE_nGnRE 001 00000100
386 * DEVICE_GRE 010 00001100
387 * NORMAL_NC 011 01000100
388 * NORMAL 100 11111111
Jonathan (Zhixiong) Zhang8d446c82015-08-07 09:36:59 +0100389 * NORMAL_WT 101 10111011
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000390 */
391 ldr x5, =MAIR(0x00, MT_DEVICE_nGnRnE) | \
392 MAIR(0x04, MT_DEVICE_nGnRE) | \
393 MAIR(0x0c, MT_DEVICE_GRE) | \
394 MAIR(0x44, MT_NORMAL_NC) | \
Jonathan (Zhixiong) Zhang8d446c82015-08-07 09:36:59 +0100395 MAIR(0xff, MT_NORMAL) | \
396 MAIR(0xbb, MT_NORMAL_WT)
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000397 msr mair_el1, x5
398 /*
399 * Prepare SCTLR
400 */
401 adr x5, crval
402 ldp w5, w6, [x5]
403 mrs x0, sctlr_el1
404 bic x0, x0, x5 // clear bits
405 orr x0, x0, x6 // set bits
406 /*
407 * Set/prepare TCR and TTBR. We use 512GB (39-bit) address range for
408 * both user and kernel.
409 */
Catalin Marinas35a86972014-04-02 17:55:40 +0100410 ldr x10, =TCR_TxSZ(VA_BITS) | TCR_CACHE_FLAGS | TCR_SMP_FLAGS | \
Will Deacon984e60a2018-04-03 12:08:58 +0100411 TCR_TG_FLAGS | TCR_ASID16 | TCR_TBI0 | TCR_A1
Ard Biesheuveldd006da2015-03-19 16:42:27 +0000412 tcr_set_idmap_t0sz x10, x9
413
Radha Mohan Chintakuntla87366d82014-03-07 08:49:25 +0000414 /*
415 * Read the PARange bits from ID_AA64MMFR0_EL1 and set the IPS bits in
416 * TCR_EL1.
417 */
418 mrs x9, ID_AA64MMFR0_EL1
419 bfi x10, x9, #32, #3
Catalin Marinas2f4b8292015-07-10 17:24:28 +0100420#ifdef CONFIG_ARM64_HW_AFDBM
421 /*
422 * Hardware update of the Access and Dirty bits.
423 */
424 mrs x9, ID_AA64MMFR1_EL1
425 and x9, x9, #0xf
426 cbz x9, 2f
427 cmp x9, #2
428 b.lt 1f
Suzuki K Pouloseb8c32082018-03-26 15:12:49 +0100429#ifdef CONFIG_ARM64_ERRATUM_1024718
430 /* Disable hardware DBM on Cortex-A55 r0p0, r0p1 & r1p0 */
431 cpu_midr_match MIDR_CORTEX_A55, MIDR_CPU_VAR_REV(0, 0), MIDR_CPU_VAR_REV(1, 0), x1, x2, x3, x4
432 cbnz x1, 1f
433#endif
Catalin Marinas2f4b8292015-07-10 17:24:28 +0100434 orr x10, x10, #TCR_HD // hardware Dirty flag update
4351: orr x10, x10, #TCR_HA // hardware Access flag update
4362:
437#endif /* CONFIG_ARM64_HW_AFDBM */
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000438 msr tcr_el1, x10
439 ret // return to head.S
440ENDPROC(__cpu_setup)
441
442 /*
Suzuki K. Poulose9f71ac92014-12-17 15:50:21 +0000443 * We set the desired value explicitly, including those of the
444 * reserved bits. The values of bits EE & E0E were set early in
445 * el2_setup, which are left untouched below.
446 *
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000447 * n n T
448 * U E WT T UD US IHBS
449 * CE0 XWHW CZ ME TEEA S
450 * .... .IEE .... NEAI TE.I ..AD DEN0 ACAM
Suzuki K. Poulose9f71ac92014-12-17 15:50:21 +0000451 * 0011 0... 1101 ..0. ..0. 10.. .0.. .... < hardware reserved
452 * .... .1.. .... 01.1 11.1 ..01 0.01 1101 < software settings
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000453 */
454 .type crval, #object
455crval:
Suzuki K. Poulose9f71ac92014-12-17 15:50:21 +0000456 .word 0xfcffffff // clear
457 .word 0x34d5d91d // set
James Morseb6113032016-08-24 18:27:29 +0100458 .popsection