blob: ff9c9574ec3ee96ba59e6f8b15aa9fdbbb450c1b [file] [log] [blame]
eric miao2c8086a2007-09-11 19:13:17 -07001/*
2 * linux/arch/arm/mach-pxa/pxa3xx.c
3 *
4 * code specific to pxa3xx aka Monahans
5 *
6 * Copyright (C) 2006 Marvell International Ltd.
7 *
eric miaoe9bba8e2007-10-30 08:01:38 +01008 * 2007-09-02: eric miao <eric.miao@marvell.com>
eric miao2c8086a2007-09-11 19:13:17 -07009 * initial version
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
14 */
eric miao2c8086a2007-09-11 19:13:17 -070015#include <linux/module.h>
16#include <linux/kernel.h>
17#include <linux/init.h>
18#include <linux/pm.h>
19#include <linux/platform_device.h>
20#include <linux/irq.h>
Russell King7b5dea12008-01-07 22:18:30 +000021#include <linux/io.h>
Daniel Mack82ce44d2012-07-25 17:52:52 +020022#include <linux/of.h>
Rafael J. Wysocki2eaa03b2011-04-22 22:03:11 +020023#include <linux/syscore_ops.h>
Sebastian Andrzej Siewiorb4593962011-02-23 12:38:16 +010024#include <linux/i2c/pxa-i2c.h>
eric miao2c8086a2007-09-11 19:13:17 -070025
Marek Vasut851982c2010-10-11 02:20:19 +020026#include <asm/mach/map.h>
Russell King2c74a0c2011-06-22 17:41:48 +010027#include <asm/suspend.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010028#include <mach/hardware.h>
29#include <mach/pxa3xx-regs.h>
Russell Kingafd2fc02008-08-07 11:05:25 +010030#include <mach/reset.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010031#include <mach/ohci.h>
32#include <mach/pm.h>
33#include <mach/dma.h>
Marek Vasutad68bb92010-11-03 16:29:35 +010034#include <mach/smemc.h>
Rob Herring4e611092012-01-03 16:53:48 -060035#include <mach/irqs.h>
eric miao2c8086a2007-09-11 19:13:17 -070036
37#include "generic.h"
38#include "devices.h"
39#include "clock.h"
40
Mike Rapoportbf293ae2009-11-11 11:36:59 +020041#define PECR_IE(n) ((1 << ((n) * 2)) << 28)
42#define PECR_IS(n) ((1 << ((n) * 2)) << 29)
43
Daniel Mack089d0362012-07-22 19:50:22 +020044extern void __init pxa_dt_irq_init(int (*fn)(struct irq_data *, unsigned int));
45
Russell King8c3abc72008-11-08 20:25:21 +000046static DEFINE_PXA3_CKEN(pxa3xx_ffuart, FFUART, 14857000, 1);
47static DEFINE_PXA3_CKEN(pxa3xx_btuart, BTUART, 14857000, 1);
48static DEFINE_PXA3_CKEN(pxa3xx_stuart, STUART, 14857000, 1);
49static DEFINE_PXA3_CKEN(pxa3xx_i2c, I2C, 32842000, 0);
50static DEFINE_PXA3_CKEN(pxa3xx_udc, UDC, 48000000, 5);
51static DEFINE_PXA3_CKEN(pxa3xx_usbh, USBH, 48000000, 0);
Igor Grinberge68750a2009-11-04 14:14:39 +020052static DEFINE_PXA3_CKEN(pxa3xx_u2d, USB2, 48000000, 0);
Russell King8c3abc72008-11-08 20:25:21 +000053static DEFINE_PXA3_CKEN(pxa3xx_keypad, KEYPAD, 32768, 0);
54static DEFINE_PXA3_CKEN(pxa3xx_ssp1, SSP1, 13000000, 0);
55static DEFINE_PXA3_CKEN(pxa3xx_ssp2, SSP2, 13000000, 0);
56static DEFINE_PXA3_CKEN(pxa3xx_ssp3, SSP3, 13000000, 0);
57static DEFINE_PXA3_CKEN(pxa3xx_ssp4, SSP4, 13000000, 0);
58static DEFINE_PXA3_CKEN(pxa3xx_pwm0, PWM0, 13000000, 0);
59static DEFINE_PXA3_CKEN(pxa3xx_pwm1, PWM1, 13000000, 0);
60static DEFINE_PXA3_CKEN(pxa3xx_mmc1, MMC1, 19500000, 0);
61static DEFINE_PXA3_CKEN(pxa3xx_mmc2, MMC2, 19500000, 0);
Haojian Zhuang389eda12011-10-17 21:26:55 +080062static DEFINE_PXA3_CKEN(pxa3xx_gpio, GPIO, 13000000, 0);
Russell King8c3abc72008-11-08 20:25:21 +000063
Eric Miao2e8581e2010-11-22 09:41:39 +080064static DEFINE_CK(pxa3xx_lcd, LCD, &clk_pxa3xx_hsio_ops);
Eric Miaoc0850522010-11-29 22:56:00 +080065static DEFINE_CK(pxa3xx_smemc, SMC, &clk_pxa3xx_smemc_ops);
Eric Miao2e8581e2010-11-22 09:41:39 +080066static DEFINE_CK(pxa3xx_camera, CAMERA, &clk_pxa3xx_hsio_ops);
67static DEFINE_CK(pxa3xx_ac97, AC97, &clk_pxa3xx_ac97_ops);
Eric Miao40298132010-11-22 10:49:55 +080068static DEFINE_CLK(pxa3xx_pout, &clk_pxa3xx_pout_ops, 13000000, 70);
Eric Miao2e8581e2010-11-22 09:41:39 +080069
Russell King8c3abc72008-11-08 20:25:21 +000070static struct clk_lookup pxa3xx_clkregs[] = {
71 INIT_CLKREG(&clk_pxa3xx_pout, NULL, "CLK_POUT"),
Mike Rapoport9ba63c42008-08-17 06:23:05 +010072 /* Power I2C clock is always on */
Daniel Mack5c68b092009-06-22 21:01:58 +020073 INIT_CLKREG(&clk_dummy, "pxa3xx-pwri2c.1", NULL),
Russell King8c3abc72008-11-08 20:25:21 +000074 INIT_CLKREG(&clk_pxa3xx_lcd, "pxa2xx-fb", NULL),
75 INIT_CLKREG(&clk_pxa3xx_camera, NULL, "CAMCLK"),
76 INIT_CLKREG(&clk_pxa3xx_ac97, NULL, "AC97CLK"),
77 INIT_CLKREG(&clk_pxa3xx_ffuart, "pxa2xx-uart.0", NULL),
78 INIT_CLKREG(&clk_pxa3xx_btuart, "pxa2xx-uart.1", NULL),
79 INIT_CLKREG(&clk_pxa3xx_stuart, "pxa2xx-uart.2", NULL),
80 INIT_CLKREG(&clk_pxa3xx_stuart, "pxa2xx-ir", "UARTCLK"),
81 INIT_CLKREG(&clk_pxa3xx_i2c, "pxa2xx-i2c.0", NULL),
82 INIT_CLKREG(&clk_pxa3xx_udc, "pxa27x-udc", NULL),
83 INIT_CLKREG(&clk_pxa3xx_usbh, "pxa27x-ohci", NULL),
Igor Grinberg69f22be2010-07-27 15:06:58 +030084 INIT_CLKREG(&clk_pxa3xx_u2d, "pxa3xx-u2d", NULL),
Russell King8c3abc72008-11-08 20:25:21 +000085 INIT_CLKREG(&clk_pxa3xx_keypad, "pxa27x-keypad", NULL),
86 INIT_CLKREG(&clk_pxa3xx_ssp1, "pxa27x-ssp.0", NULL),
87 INIT_CLKREG(&clk_pxa3xx_ssp2, "pxa27x-ssp.1", NULL),
88 INIT_CLKREG(&clk_pxa3xx_ssp3, "pxa27x-ssp.2", NULL),
89 INIT_CLKREG(&clk_pxa3xx_ssp4, "pxa27x-ssp.3", NULL),
90 INIT_CLKREG(&clk_pxa3xx_pwm0, "pxa27x-pwm.0", NULL),
91 INIT_CLKREG(&clk_pxa3xx_pwm1, "pxa27x-pwm.1", NULL),
92 INIT_CLKREG(&clk_pxa3xx_mmc1, "pxa2xx-mci.0", NULL),
93 INIT_CLKREG(&clk_pxa3xx_mmc2, "pxa2xx-mci.1", NULL),
Eric Miaoc0850522010-11-29 22:56:00 +080094 INIT_CLKREG(&clk_pxa3xx_smemc, "pxa2xx-pcmcia", NULL),
Haojian Zhuang389eda12011-10-17 21:26:55 +080095 INIT_CLKREG(&clk_pxa3xx_gpio, "pxa-gpio", NULL),
Haojian Zhuang3e12ec72012-02-21 12:54:57 +080096 INIT_CLKREG(&clk_dummy, "sa1100-rtc", NULL),
eric miao2c8086a2007-09-11 19:13:17 -070097};
98
Russell King7b5dea12008-01-07 22:18:30 +000099#ifdef CONFIG_PM
Russell King7b5dea12008-01-07 22:18:30 +0000100
101#define ISRAM_START 0x5c000000
102#define ISRAM_SIZE SZ_256K
103
104static void __iomem *sram;
105static unsigned long wakeup_src;
106
Russell King7b5dea12008-01-07 22:18:30 +0000107/*
108 * Enter a standby mode (S0D1C2 or S0D2C2). Upon wakeup, the dynamic
109 * memory controller has to be reinitialised, so we place some code
110 * in the SRAM to perform this function.
111 *
112 * We disable FIQs across the standby - otherwise, we might receive a
113 * FIQ while the SDRAM is unavailable.
114 */
115static void pxa3xx_cpu_standby(unsigned int pwrmode)
116{
117 extern const char pm_enter_standby_start[], pm_enter_standby_end[];
118 void (*fn)(unsigned int) = (void __force *)(sram + 0x8000);
119
120 memcpy_toio(sram + 0x8000, pm_enter_standby_start,
121 pm_enter_standby_end - pm_enter_standby_start);
122
123 AD2D0SR = ~0;
124 AD2D1SR = ~0;
125 AD2D0ER = wakeup_src;
126 AD2D1ER = 0;
127 ASCR = ASCR;
128 ARSR = ARSR;
129
130 local_fiq_disable();
131 fn(pwrmode);
132 local_fiq_enable();
133
134 AD2D0ER = 0;
135 AD2D1ER = 0;
Russell King7b5dea12008-01-07 22:18:30 +0000136}
137
eric miaoc4d1fb62008-01-28 23:00:02 +0000138/*
139 * NOTE: currently, the OBM (OEM Boot Module) binary comes along with
140 * PXA3xx development kits assumes that the resuming process continues
141 * with the address stored within the first 4 bytes of SDRAM. The PSPR
142 * register is used privately by BootROM and OBM, and _must_ be set to
143 * 0x5c014000 for the moment.
144 */
145static void pxa3xx_cpu_pm_suspend(void)
146{
147 volatile unsigned long *p = (volatile void *)0xc0000000;
148 unsigned long saved_data = *p;
Russell Kinga9503d22011-06-21 16:29:30 +0100149#ifndef CONFIG_IWMMXT
150 u64 acc0;
eric miaoc4d1fb62008-01-28 23:00:02 +0000151
Russell Kinga9503d22011-06-21 16:29:30 +0100152 asm volatile("mra %Q0, %R0, acc0" : "=r" (acc0));
153#endif
154
Russell King29cb3cd2011-07-02 09:54:01 +0100155 extern int pxa3xx_finish_suspend(unsigned long);
eric miaoc4d1fb62008-01-28 23:00:02 +0000156
157 /* resuming from D2 requires the HSIO2/BOOT/TPM clocks enabled */
158 CKENA |= (1 << CKEN_BOOT) | (1 << CKEN_TPM);
159 CKENB |= 1 << (CKEN_HSIO2 & 0x1f);
160
161 /* clear and setup wakeup source */
162 AD3SR = ~0;
163 AD3ER = wakeup_src;
164 ASCR = ASCR;
165 ARSR = ARSR;
166
167 PCFR |= (1u << 13); /* L1_DIS */
168 PCFR &= ~((1u << 12) | (1u << 1)); /* L0_EN | SL_ROD */
169
170 PSPR = 0x5c014000;
171
172 /* overwrite with the resume address */
Russell King4f5ad992011-02-06 17:41:26 +0000173 *p = virt_to_phys(cpu_resume);
eric miaoc4d1fb62008-01-28 23:00:02 +0000174
Russell King2c74a0c2011-06-22 17:41:48 +0100175 cpu_suspend(0, pxa3xx_finish_suspend);
eric miaoc4d1fb62008-01-28 23:00:02 +0000176
177 *p = saved_data;
178
179 AD3ER = 0;
Russell Kinga9503d22011-06-21 16:29:30 +0100180
181#ifndef CONFIG_IWMMXT
182 asm volatile("mar acc0, %Q0, %R0" : "=r" (acc0));
183#endif
eric miaoc4d1fb62008-01-28 23:00:02 +0000184}
185
Russell King7b5dea12008-01-07 22:18:30 +0000186static void pxa3xx_cpu_pm_enter(suspend_state_t state)
187{
188 /*
189 * Don't sleep if no wakeup sources are defined
190 */
Mark Brownb86a5da2008-04-09 11:32:21 +0100191 if (wakeup_src == 0) {
192 printk(KERN_ERR "Not suspending: no wakeup sources\n");
Russell King7b5dea12008-01-07 22:18:30 +0000193 return;
Mark Brownb86a5da2008-04-09 11:32:21 +0100194 }
Russell King7b5dea12008-01-07 22:18:30 +0000195
196 switch (state) {
197 case PM_SUSPEND_STANDBY:
198 pxa3xx_cpu_standby(PXA3xx_PM_S0D2C2);
199 break;
200
201 case PM_SUSPEND_MEM:
eric miaoc4d1fb62008-01-28 23:00:02 +0000202 pxa3xx_cpu_pm_suspend();
Russell King7b5dea12008-01-07 22:18:30 +0000203 break;
204 }
205}
206
207static int pxa3xx_cpu_pm_valid(suspend_state_t state)
208{
209 return state == PM_SUSPEND_MEM || state == PM_SUSPEND_STANDBY;
210}
211
212static struct pxa_cpu_pm_fns pxa3xx_cpu_pm_fns = {
Russell King7b5dea12008-01-07 22:18:30 +0000213 .valid = pxa3xx_cpu_pm_valid,
214 .enter = pxa3xx_cpu_pm_enter,
215};
216
217static void __init pxa3xx_init_pm(void)
218{
219 sram = ioremap(ISRAM_START, ISRAM_SIZE);
220 if (!sram) {
221 printk(KERN_ERR "Unable to map ISRAM: disabling standby/suspend\n");
222 return;
223 }
224
225 /*
226 * Since we copy wakeup code into the SRAM, we need to ensure
227 * that it is preserved over the low power modes. Note: bit 8
228 * is undocumented in the developer manual, but must be set.
229 */
230 AD1R |= ADXR_L2 | ADXR_R0;
231 AD2R |= ADXR_L2 | ADXR_R0;
232 AD3R |= ADXR_L2 | ADXR_R0;
233
234 /*
235 * Clear the resume enable registers.
236 */
237 AD1D0ER = 0;
238 AD2D0ER = 0;
239 AD2D1ER = 0;
240 AD3ER = 0;
241
242 pxa_cpu_pm_fns = &pxa3xx_cpu_pm_fns;
243}
244
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100245static int pxa3xx_set_wake(struct irq_data *d, unsigned int on)
Russell King7b5dea12008-01-07 22:18:30 +0000246{
247 unsigned long flags, mask = 0;
248
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100249 switch (d->irq) {
Russell King7b5dea12008-01-07 22:18:30 +0000250 case IRQ_SSP3:
251 mask = ADXER_MFP_WSSP3;
252 break;
253 case IRQ_MSL:
254 mask = ADXER_WMSL0;
255 break;
256 case IRQ_USBH2:
257 case IRQ_USBH1:
258 mask = ADXER_WUSBH;
259 break;
260 case IRQ_KEYPAD:
261 mask = ADXER_WKP;
262 break;
263 case IRQ_AC97:
264 mask = ADXER_MFP_WAC97;
265 break;
266 case IRQ_USIM:
267 mask = ADXER_WUSIM0;
268 break;
269 case IRQ_SSP2:
270 mask = ADXER_MFP_WSSP2;
271 break;
272 case IRQ_I2C:
273 mask = ADXER_MFP_WI2C;
274 break;
275 case IRQ_STUART:
276 mask = ADXER_MFP_WUART3;
277 break;
278 case IRQ_BTUART:
279 mask = ADXER_MFP_WUART2;
280 break;
281 case IRQ_FFUART:
282 mask = ADXER_MFP_WUART1;
283 break;
284 case IRQ_MMC:
285 mask = ADXER_MFP_WMMC1;
286 break;
287 case IRQ_SSP:
288 mask = ADXER_MFP_WSSP1;
289 break;
290 case IRQ_RTCAlrm:
291 mask = ADXER_WRTC;
292 break;
293 case IRQ_SSP4:
294 mask = ADXER_MFP_WSSP4;
295 break;
296 case IRQ_TSI:
297 mask = ADXER_WTSI;
298 break;
299 case IRQ_USIM2:
300 mask = ADXER_WUSIM1;
301 break;
302 case IRQ_MMC2:
303 mask = ADXER_MFP_WMMC2;
304 break;
305 case IRQ_NAND:
306 mask = ADXER_MFP_WFLASH;
307 break;
308 case IRQ_USB2:
309 mask = ADXER_WUSB2;
310 break;
311 case IRQ_WAKEUP0:
312 mask = ADXER_WEXTWAKE0;
313 break;
314 case IRQ_WAKEUP1:
315 mask = ADXER_WEXTWAKE1;
316 break;
317 case IRQ_MMC3:
318 mask = ADXER_MFP_GEN12;
319 break;
Mark Browne1217702008-04-23 10:28:18 +0100320 default:
321 return -EINVAL;
Russell King7b5dea12008-01-07 22:18:30 +0000322 }
323
324 local_irq_save(flags);
325 if (on)
326 wakeup_src |= mask;
327 else
328 wakeup_src &= ~mask;
329 local_irq_restore(flags);
330
331 return 0;
332}
Russell King7b5dea12008-01-07 22:18:30 +0000333#else
334static inline void pxa3xx_init_pm(void) {}
eric miaob9e25ac2008-03-04 14:19:58 +0800335#define pxa3xx_set_wake NULL
Russell King7b5dea12008-01-07 22:18:30 +0000336#endif
337
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100338static void pxa_ack_ext_wakeup(struct irq_data *d)
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200339{
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100340 PECR |= PECR_IS(d->irq - IRQ_WAKEUP0);
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200341}
342
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100343static void pxa_mask_ext_wakeup(struct irq_data *d)
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200344{
Eric Miao5d284e32011-04-27 22:48:04 +0800345 pxa_mask_irq(d);
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100346 PECR &= ~PECR_IE(d->irq - IRQ_WAKEUP0);
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200347}
348
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100349static void pxa_unmask_ext_wakeup(struct irq_data *d)
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200350{
Eric Miao5d284e32011-04-27 22:48:04 +0800351 pxa_unmask_irq(d);
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100352 PECR |= PECR_IE(d->irq - IRQ_WAKEUP0);
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200353}
354
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100355static int pxa_set_ext_wakeup_type(struct irq_data *d, unsigned int flow_type)
Igor Grinberg12882092010-06-13 11:31:48 +0300356{
357 if (flow_type & IRQ_TYPE_EDGE_RISING)
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100358 PWER |= 1 << (d->irq - IRQ_WAKEUP0);
Igor Grinberg12882092010-06-13 11:31:48 +0300359
360 if (flow_type & IRQ_TYPE_EDGE_FALLING)
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100361 PWER |= 1 << (d->irq - IRQ_WAKEUP0 + 2);
Igor Grinberg12882092010-06-13 11:31:48 +0300362
363 return 0;
364}
365
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200366static struct irq_chip pxa_ext_wakeup_chip = {
367 .name = "WAKEUP",
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100368 .irq_ack = pxa_ack_ext_wakeup,
369 .irq_mask = pxa_mask_ext_wakeup,
370 .irq_unmask = pxa_unmask_ext_wakeup,
371 .irq_set_type = pxa_set_ext_wakeup_type,
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200372};
373
Haojian Zhuang157d2642011-10-17 20:37:52 +0800374static void __init pxa_init_ext_wakeup_irq(int (*fn)(struct irq_data *,
375 unsigned int))
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200376{
377 int irq;
378
379 for (irq = IRQ_WAKEUP0; irq <= IRQ_WAKEUP1; irq++) {
Thomas Gleixnerf38c02f2011-03-24 13:35:09 +0100380 irq_set_chip_and_handler(irq, &pxa_ext_wakeup_chip,
381 handle_edge_irq);
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200382 set_irq_flags(irq, IRQF_VALID);
383 }
384
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100385 pxa_ext_wakeup_chip.irq_set_wake = fn;
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200386}
387
Daniel Mack089d0362012-07-22 19:50:22 +0200388static void __init __pxa3xx_init_irq(void)
eric miao2c8086a2007-09-11 19:13:17 -0700389{
390 /* enable CP6 access */
391 u32 value;
392 __asm__ __volatile__("mrc p15, 0, %0, c15, c1, 0\n": "=r"(value));
393 value |= (1 << 6);
394 __asm__ __volatile__("mcr p15, 0, %0, c15, c1, 0\n": :"r"(value));
395
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200396 pxa_init_ext_wakeup_irq(pxa3xx_set_wake);
eric miao2c8086a2007-09-11 19:13:17 -0700397}
398
Daniel Mack089d0362012-07-22 19:50:22 +0200399void __init pxa3xx_init_irq(void)
400{
401 __pxa3xx_init_irq();
402 pxa_init_irq(56, pxa3xx_set_wake);
403}
404
Haojian Zhuange6c509c2012-08-20 13:46:51 +0800405#ifdef CONFIG_OF
Daniel Mack089d0362012-07-22 19:50:22 +0200406void __init pxa3xx_dt_init_irq(void)
407{
408 __pxa3xx_init_irq();
409 pxa_dt_irq_init(pxa3xx_set_wake);
410}
Haojian Zhuange6c509c2012-08-20 13:46:51 +0800411#endif /* CONFIG_OF */
Daniel Mack089d0362012-07-22 19:50:22 +0200412
Marek Vasut851982c2010-10-11 02:20:19 +0200413static struct map_desc pxa3xx_io_desc[] __initdata = {
414 { /* Mem Ctl */
Arnd Bergmann97b09da2011-10-01 22:03:45 +0200415 .virtual = (unsigned long)SMEMC_VIRT,
Marek Vasutad68bb92010-11-03 16:29:35 +0100416 .pfn = __phys_to_pfn(PXA3XX_SMEMC_BASE),
Marek Vasut851982c2010-10-11 02:20:19 +0200417 .length = 0x00200000,
418 .type = MT_DEVICE
419 }
420};
421
422void __init pxa3xx_map_io(void)
423{
424 pxa_map_io();
425 iotable_init(ARRAY_AND_SIZE(pxa3xx_io_desc));
426 pxa3xx_get_clk_frequency_khz(1);
427}
428
eric miao2c8086a2007-09-11 19:13:17 -0700429/*
430 * device registration specific to PXA3xx.
431 */
432
Mike Rapoport9ba63c42008-08-17 06:23:05 +0100433void __init pxa3xx_set_i2c_power_info(struct i2c_pxa_platform_data *info)
434{
Eric Miao14758222008-11-28 15:24:12 +0800435 pxa_register_device(&pxa3xx_device_i2c_power, info);
Mike Rapoport9ba63c42008-08-17 06:23:05 +0100436}
437
eric miao2c8086a2007-09-11 19:13:17 -0700438static struct platform_device *devices[] __initdata = {
Haojian Zhuang157d2642011-10-17 20:37:52 +0800439 &pxa_device_gpio,
Robert Jarzmik94c35a62009-04-21 19:19:36 +0200440 &pxa27x_device_udc,
Eric Miao09a53582010-06-14 00:43:00 +0800441 &pxa_device_pmu,
eric miao2c8086a2007-09-11 19:13:17 -0700442 &pxa_device_i2s,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000443 &pxa_device_asoc_ssp1,
444 &pxa_device_asoc_ssp2,
445 &pxa_device_asoc_ssp3,
446 &pxa_device_asoc_ssp4,
447 &pxa_device_asoc_platform,
Robert Jarzmik72493142008-11-13 23:50:56 +0100448 &sa1100_device_rtc,
eric miao2c8086a2007-09-11 19:13:17 -0700449 &pxa_device_rtc,
eric miaod8e0db12007-12-10 17:54:36 +0800450 &pxa27x_device_ssp1,
451 &pxa27x_device_ssp2,
452 &pxa27x_device_ssp3,
453 &pxa3xx_device_ssp4,
eric miao75540c12008-04-13 21:44:04 +0100454 &pxa27x_device_pwm0,
455 &pxa27x_device_pwm1,
eric miao2c8086a2007-09-11 19:13:17 -0700456};
457
458static int __init pxa3xx_init(void)
459{
Rafael J. Wysocki2eaa03b2011-04-22 22:03:11 +0200460 int ret = 0;
eric miao2c8086a2007-09-11 19:13:17 -0700461
462 if (cpu_is_pxa3xx()) {
Eric Miao04fef222008-07-29 14:26:00 +0800463
464 reset_status = ARSR;
465
Dmitry Krivoschekov86260f92008-02-08 15:02:03 +0100466 /*
467 * clear RDH bit every time after reset
468 *
469 * Note: the last 3 bits DxS are write-1-to-clear so carefully
470 * preserve them here in case they will be referenced later
471 */
472 ASCR &= ~(ASCR_RDH | ASCR_D1S | ASCR_D2S | ASCR_D3S);
473
Russell King0a0300d2010-01-12 12:28:00 +0000474 clkdev_add_table(pxa3xx_clkregs, ARRAY_SIZE(pxa3xx_clkregs));
eric miao2c8086a2007-09-11 19:13:17 -0700475
Eric Miaofef1f992009-01-02 16:26:33 +0800476 if ((ret = pxa_init_dma(IRQ_DMA, 32)))
eric miao2c8086a2007-09-11 19:13:17 -0700477 return ret;
478
Russell King7b5dea12008-01-07 22:18:30 +0000479 pxa3xx_init_pm();
480
Rafael J. Wysocki2eaa03b2011-04-22 22:03:11 +0200481 register_syscore_ops(&pxa_irq_syscore_ops);
482 register_syscore_ops(&pxa3xx_mfp_syscore_ops);
Rafael J. Wysocki2eaa03b2011-04-22 22:03:11 +0200483 register_syscore_ops(&pxa3xx_clock_syscore_ops);
eric miaoc01655042008-01-28 23:00:02 +0000484
Daniel Mack82ce44d2012-07-25 17:52:52 +0200485 if (!of_have_populated_dt())
486 ret = platform_add_devices(devices, ARRAY_SIZE(devices));
eric miao2c8086a2007-09-11 19:13:17 -0700487 }
eric miaoc01655042008-01-28 23:00:02 +0000488
489 return ret;
eric miao2c8086a2007-09-11 19:13:17 -0700490}
491
Russell King1c104e02008-04-19 10:59:24 +0100492postcore_initcall(pxa3xx_init);