blob: f3128569c2abe8cace8995b85e3d4d4de603aabc [file] [log] [blame]
Rob Clarkc8afe682013-06-26 12:44:06 -04001/*
2 * Copyright (C) 2013 Red Hat
3 * Author: Rob Clark <robdclark@gmail.com>
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published by
7 * the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
18#ifndef __MSM_DRV_H__
19#define __MSM_DRV_H__
20
21#include <linux/kernel.h>
22#include <linux/clk.h>
23#include <linux/cpufreq.h>
24#include <linux/module.h>
Rob Clark060530f2014-03-03 14:19:12 -050025#include <linux/component.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040026#include <linux/platform_device.h>
27#include <linux/pm.h>
28#include <linux/pm_runtime.h>
29#include <linux/slab.h>
30#include <linux/list.h>
31#include <linux/iommu.h>
32#include <linux/types.h>
Archit Taneja3d6df062015-06-09 14:17:22 +053033#include <linux/of_graph.h>
Archit Tanejae9fbdaf2015-11-18 12:15:14 +053034#include <linux/of_device.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040035#include <asm/sizes.h>
36
Rob Clarkc8afe682013-06-26 12:44:06 -040037#include <drm/drmP.h>
Rob Clarkcf3a7e42014-11-08 13:21:06 -050038#include <drm/drm_atomic.h>
39#include <drm/drm_atomic_helper.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040040#include <drm/drm_crtc_helper.h>
Rob Clarkcf3a7e42014-11-08 13:21:06 -050041#include <drm/drm_plane_helper.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040042#include <drm/drm_fb_helper.h>
Rob Clark7198e6b2013-07-19 12:59:32 -040043#include <drm/msm_drm.h>
Daniel Vetterd9fc9412014-09-23 15:46:53 +020044#include <drm/drm_gem.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040045
46struct msm_kms;
Rob Clark7198e6b2013-07-19 12:59:32 -040047struct msm_gpu;
Rob Clark871d8122013-11-16 12:56:06 -050048struct msm_mmu;
Archit Taneja990a4002016-05-07 23:11:25 +053049struct msm_mdss;
Rob Clarka7d3c952014-05-30 14:47:38 -040050struct msm_rd_state;
Rob Clark70c70f02014-05-30 14:49:43 -040051struct msm_perf_state;
Rob Clarka7d3c952014-05-30 14:47:38 -040052struct msm_gem_submit;
Rob Clarkca762a82016-03-15 17:22:13 -040053struct msm_fence_context;
Rob Clarkfde5de62016-03-15 15:35:08 -040054struct msm_fence_cb;
Rob Clarkc8afe682013-06-26 12:44:06 -040055
Narendra Muppalla1b0b3352015-09-29 10:16:51 -070056#define NUM_DOMAINS 2 /* one for KMS, then one per gpu core (?) */
57#define MAX_CRTCS 8
58#define MAX_PLANES 12
59#define MAX_ENCODERS 8
60#define MAX_BRIDGES 8
61#define MAX_CONNECTORS 8
Rob Clark7198e6b2013-07-19 12:59:32 -040062
63struct msm_file_private {
64 /* currently we don't do anything useful with this.. but when
65 * per-context address spaces are supported we'd keep track of
66 * the context's page-tables here.
67 */
68 int dummy;
69};
Rob Clarkc8afe682013-06-26 12:44:06 -040070
jilai wang12987782015-06-25 17:37:42 -040071enum msm_mdp_plane_property {
Clarence Ipe78efb72016-06-24 18:35:21 -040072 /* range properties */
jilai wang12987782015-06-25 17:37:42 -040073 PLANE_PROP_ZPOS,
74 PLANE_PROP_ALPHA,
75 PLANE_PROP_PREMULTIPLIED,
Clarence Ipe78efb72016-06-24 18:35:21 -040076
77 /* enum properties */
78
79 /* blob properties */
80 PLANE_PROP_PIXEXT,
81
82 /* property counts */
83 PLANE_PROP_COUNT,
84 PLANE_PROP_FIRSTBLOB = PLANE_PROP_PIXEXT,
85 PLANE_PROP_BLOBCOUNT = PLANE_PROP_COUNT - PLANE_PROP_FIRSTBLOB
jilai wang12987782015-06-25 17:37:42 -040086};
87
Hai Li78b1d472015-07-27 13:49:45 -040088struct msm_vblank_ctrl {
89 struct work_struct work;
90 struct list_head event_list;
91 spinlock_t lock;
92};
93
Rob Clarkc8afe682013-06-26 12:44:06 -040094struct msm_drm_private {
95
Rob Clark68209392016-05-17 16:19:32 -040096 struct drm_device *dev;
97
Rob Clarkc8afe682013-06-26 12:44:06 -040098 struct msm_kms *kms;
99
Rob Clark060530f2014-03-03 14:19:12 -0500100 /* subordinate devices, if present: */
Rob Clark067fef32014-11-04 13:33:14 -0500101 struct platform_device *gpu_pdev;
102
Archit Taneja990a4002016-05-07 23:11:25 +0530103 /* top level MDSS wrapper device (for MDP5 only) */
104 struct msm_mdss *mdss;
105
Rob Clark067fef32014-11-04 13:33:14 -0500106 /* possibly this should be in the kms component, but it is
107 * shared by both mdp4 and mdp5..
108 */
109 struct hdmi *hdmi;
Rob Clark060530f2014-03-03 14:19:12 -0500110
Hai Liab5b0102015-01-07 18:47:44 -0500111 /* eDP is for mdp5 only, but kms has not been created
112 * when edp_bind() and edp_init() are called. Here is the only
113 * place to keep the edp instance.
114 */
115 struct msm_edp *edp;
116
Hai Lia6895542015-03-31 14:36:33 -0400117 /* DSI is shared by mdp4 and mdp5 */
118 struct msm_dsi *dsi[2];
119
Rob Clark7198e6b2013-07-19 12:59:32 -0400120 /* when we have more than one 'msm_gpu' these need to be an array: */
121 struct msm_gpu *gpu;
122 struct msm_file_private *lastctx;
123
Rob Clarkc8afe682013-06-26 12:44:06 -0400124 struct drm_fb_helper *fbdev;
125
Rob Clarka7d3c952014-05-30 14:47:38 -0400126 struct msm_rd_state *rd;
Rob Clark70c70f02014-05-30 14:49:43 -0400127 struct msm_perf_state *perf;
Rob Clarka7d3c952014-05-30 14:47:38 -0400128
Rob Clarkc8afe682013-06-26 12:44:06 -0400129 /* list of GEM objects: */
130 struct list_head inactive_list;
131
132 struct workqueue_struct *wq;
Rob Clarkba00c3f2016-03-16 18:18:17 -0400133 struct workqueue_struct *atomic_wq;
Rob Clarkc8afe682013-06-26 12:44:06 -0400134
Rob Clarkf86afec2014-11-25 12:41:18 -0500135 /* crtcs pending async atomic updates: */
136 uint32_t pending_crtcs;
137 wait_queue_head_t pending_crtcs_event;
138
Rob Clark871d8122013-11-16 12:56:06 -0500139 /* registered MMUs: */
140 unsigned int num_mmus;
141 struct msm_mmu *mmus[NUM_DOMAINS];
Rob Clarkc8afe682013-06-26 12:44:06 -0400142
Rob Clarka8623912013-10-08 12:57:48 -0400143 unsigned int num_planes;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700144 struct drm_plane *planes[MAX_PLANES];
Rob Clarka8623912013-10-08 12:57:48 -0400145
Rob Clarkc8afe682013-06-26 12:44:06 -0400146 unsigned int num_crtcs;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700147 struct drm_crtc *crtcs[MAX_CRTCS];
Rob Clarkc8afe682013-06-26 12:44:06 -0400148
149 unsigned int num_encoders;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700150 struct drm_encoder *encoders[MAX_ENCODERS];
Rob Clarkc8afe682013-06-26 12:44:06 -0400151
Rob Clarka3376e32013-08-30 13:02:15 -0400152 unsigned int num_bridges;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700153 struct drm_bridge *bridges[MAX_BRIDGES];
Rob Clarka3376e32013-08-30 13:02:15 -0400154
Rob Clarkc8afe682013-06-26 12:44:06 -0400155 unsigned int num_connectors;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700156 struct drm_connector *connectors[MAX_CONNECTORS];
Rob Clark871d8122013-11-16 12:56:06 -0500157
jilai wang12987782015-06-25 17:37:42 -0400158 /* Properties */
Clarence Ipe78efb72016-06-24 18:35:21 -0400159 struct drm_property *plane_property[PLANE_PROP_COUNT];
jilai wang12987782015-06-25 17:37:42 -0400160
Rob Clark871d8122013-11-16 12:56:06 -0500161 /* VRAM carveout, used when no IOMMU: */
162 struct {
163 unsigned long size;
164 dma_addr_t paddr;
165 /* NOTE: mm managed at the page level, size is in # of pages
166 * and position mm_node->start is in # of pages:
167 */
168 struct drm_mm mm;
169 } vram;
Hai Li78b1d472015-07-27 13:49:45 -0400170
Rob Clarke1e9db22016-05-27 11:16:28 -0400171 struct notifier_block vmap_notifier;
Rob Clark68209392016-05-17 16:19:32 -0400172 struct shrinker shrinker;
173
Hai Li78b1d472015-07-27 13:49:45 -0400174 struct msm_vblank_ctrl vblank_ctrl;
Rob Clarkd78d3832016-08-22 15:28:38 -0400175
176 /* task holding struct_mutex.. currently only used in submit path
177 * to detect and reject faults from copy_from_user() for submit
178 * ioctl.
179 */
180 struct task_struct *struct_mutex_task;
Rob Clarkc8afe682013-06-26 12:44:06 -0400181};
182
183struct msm_format {
184 uint32_t pixel_format;
185};
186
Daniel Vetterb4274fb2014-11-26 17:02:18 +0100187int msm_atomic_check(struct drm_device *dev,
188 struct drm_atomic_state *state);
Rob Clarkcf3a7e42014-11-08 13:21:06 -0500189int msm_atomic_commit(struct drm_device *dev,
Maarten Lankhorsta3ccfb92016-04-26 16:11:38 +0200190 struct drm_atomic_state *state, bool nonblock);
Rob Clarkcf3a7e42014-11-08 13:21:06 -0500191
Rob Clark871d8122013-11-16 12:56:06 -0500192int msm_register_mmu(struct drm_device *dev, struct msm_mmu *mmu);
Rob Clarkc8afe682013-06-26 12:44:06 -0400193
Rob Clark40e68152016-05-03 09:50:26 -0400194void msm_gem_submit_free(struct msm_gem_submit *submit);
Rob Clark7198e6b2013-07-19 12:59:32 -0400195int msm_ioctl_gem_submit(struct drm_device *dev, void *data,
196 struct drm_file *file);
197
Rob Clark68209392016-05-17 16:19:32 -0400198void msm_gem_shrinker_init(struct drm_device *dev);
199void msm_gem_shrinker_cleanup(struct drm_device *dev);
200
Daniel Thompson77a147e2014-11-12 11:38:14 +0000201int msm_gem_mmap_obj(struct drm_gem_object *obj,
202 struct vm_area_struct *vma);
Rob Clarkc8afe682013-06-26 12:44:06 -0400203int msm_gem_mmap(struct file *filp, struct vm_area_struct *vma);
204int msm_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
205uint64_t msm_gem_mmap_offset(struct drm_gem_object *obj);
206int msm_gem_get_iova_locked(struct drm_gem_object *obj, int id,
207 uint32_t *iova);
208int msm_gem_get_iova(struct drm_gem_object *obj, int id, uint32_t *iova);
Rob Clark2638d902014-11-08 09:13:37 -0500209uint32_t msm_gem_iova(struct drm_gem_object *obj, int id);
Rob Clark05b84912013-09-28 11:28:35 -0400210struct page **msm_gem_get_pages(struct drm_gem_object *obj);
211void msm_gem_put_pages(struct drm_gem_object *obj);
Rob Clarkc8afe682013-06-26 12:44:06 -0400212void msm_gem_put_iova(struct drm_gem_object *obj, int id);
213int msm_gem_dumb_create(struct drm_file *file, struct drm_device *dev,
214 struct drm_mode_create_dumb *args);
Rob Clarkc8afe682013-06-26 12:44:06 -0400215int msm_gem_dumb_map_offset(struct drm_file *file, struct drm_device *dev,
216 uint32_t handle, uint64_t *offset);
Rob Clark05b84912013-09-28 11:28:35 -0400217struct sg_table *msm_gem_prime_get_sg_table(struct drm_gem_object *obj);
218void *msm_gem_prime_vmap(struct drm_gem_object *obj);
219void msm_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
Daniel Thompson77a147e2014-11-12 11:38:14 +0000220int msm_gem_prime_mmap(struct drm_gem_object *obj, struct vm_area_struct *vma);
Rob Clark05b84912013-09-28 11:28:35 -0400221struct drm_gem_object *msm_gem_prime_import_sg_table(struct drm_device *dev,
Maarten Lankhorstb5e9c1a2014-01-09 11:03:14 +0100222 struct dma_buf_attachment *attach, struct sg_table *sg);
Rob Clark05b84912013-09-28 11:28:35 -0400223int msm_gem_prime_pin(struct drm_gem_object *obj);
224void msm_gem_prime_unpin(struct drm_gem_object *obj);
Rob Clark18f23042016-05-26 16:24:35 -0400225void *msm_gem_get_vaddr_locked(struct drm_gem_object *obj);
226void *msm_gem_get_vaddr(struct drm_gem_object *obj);
227void msm_gem_put_vaddr_locked(struct drm_gem_object *obj);
228void msm_gem_put_vaddr(struct drm_gem_object *obj);
Rob Clark4cd33c42016-05-17 15:44:49 -0400229int msm_gem_madvise(struct drm_gem_object *obj, unsigned madv);
Rob Clark68209392016-05-17 16:19:32 -0400230void msm_gem_purge(struct drm_gem_object *obj);
Rob Clarke1e9db22016-05-27 11:16:28 -0400231void msm_gem_vunmap(struct drm_gem_object *obj);
Rob Clarkb6295f92016-03-15 18:26:28 -0400232int msm_gem_sync_object(struct drm_gem_object *obj,
233 struct msm_fence_context *fctx, bool exclusive);
Rob Clark7198e6b2013-07-19 12:59:32 -0400234void msm_gem_move_to_active(struct drm_gem_object *obj,
Rob Clarkb6295f92016-03-15 18:26:28 -0400235 struct msm_gpu *gpu, bool exclusive, struct fence *fence);
Rob Clark7198e6b2013-07-19 12:59:32 -0400236void msm_gem_move_to_inactive(struct drm_gem_object *obj);
Rob Clarkba00c3f2016-03-16 18:18:17 -0400237int msm_gem_cpu_prep(struct drm_gem_object *obj, uint32_t op, ktime_t *timeout);
Rob Clark7198e6b2013-07-19 12:59:32 -0400238int msm_gem_cpu_fini(struct drm_gem_object *obj);
Rob Clarkc8afe682013-06-26 12:44:06 -0400239void msm_gem_free_object(struct drm_gem_object *obj);
240int msm_gem_new_handle(struct drm_device *dev, struct drm_file *file,
241 uint32_t size, uint32_t flags, uint32_t *handle);
242struct drm_gem_object *msm_gem_new(struct drm_device *dev,
243 uint32_t size, uint32_t flags);
Rob Clark05b84912013-09-28 11:28:35 -0400244struct drm_gem_object *msm_gem_import(struct drm_device *dev,
Rob Clark79f0e202016-03-16 12:40:35 -0400245 struct dma_buf *dmabuf, struct sg_table *sgt);
Rob Clarkc8afe682013-06-26 12:44:06 -0400246
Rob Clark2638d902014-11-08 09:13:37 -0500247int msm_framebuffer_prepare(struct drm_framebuffer *fb, int id);
248void msm_framebuffer_cleanup(struct drm_framebuffer *fb, int id);
249uint32_t msm_framebuffer_iova(struct drm_framebuffer *fb, int id, int plane);
Rob Clarkc8afe682013-06-26 12:44:06 -0400250struct drm_gem_object *msm_framebuffer_bo(struct drm_framebuffer *fb, int plane);
251const struct msm_format *msm_framebuffer_format(struct drm_framebuffer *fb);
252struct drm_framebuffer *msm_framebuffer_init(struct drm_device *dev,
Ville Syrjälä1eb83452015-11-11 19:11:29 +0200253 const struct drm_mode_fb_cmd2 *mode_cmd, struct drm_gem_object **bos);
Rob Clarkc8afe682013-06-26 12:44:06 -0400254struct drm_framebuffer *msm_framebuffer_create(struct drm_device *dev,
Ville Syrjälä1eb83452015-11-11 19:11:29 +0200255 struct drm_file *file, const struct drm_mode_fb_cmd2 *mode_cmd);
Rob Clarkc8afe682013-06-26 12:44:06 -0400256
257struct drm_fb_helper *msm_fbdev_init(struct drm_device *dev);
Archit Taneja1aaa57f2016-02-25 11:19:45 +0530258void msm_fbdev_free(struct drm_device *dev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400259
Rob Clarkdada25b2013-12-01 12:12:54 -0500260struct hdmi;
Arnd Bergmannfcda50c2016-02-22 22:08:35 +0100261int msm_hdmi_modeset_init(struct hdmi *hdmi, struct drm_device *dev,
Rob Clark067fef32014-11-04 13:33:14 -0500262 struct drm_encoder *encoder);
Arnd Bergmannfcda50c2016-02-22 22:08:35 +0100263void __init msm_hdmi_register(void);
264void __exit msm_hdmi_unregister(void);
Rob Clarkc8afe682013-06-26 12:44:06 -0400265
Hai Li00453982014-12-12 14:41:17 -0500266struct msm_edp;
267void __init msm_edp_register(void);
268void __exit msm_edp_unregister(void);
269int msm_edp_modeset_init(struct msm_edp *edp, struct drm_device *dev,
270 struct drm_encoder *encoder);
271
Hai Lia6895542015-03-31 14:36:33 -0400272struct msm_dsi;
273enum msm_dsi_encoder_id {
274 MSM_DSI_VIDEO_ENCODER_ID = 0,
275 MSM_DSI_CMD_ENCODER_ID = 1,
276 MSM_DSI_ENCODER_NUM = 2
277};
278#ifdef CONFIG_DRM_MSM_DSI
279void __init msm_dsi_register(void);
280void __exit msm_dsi_unregister(void);
281int msm_dsi_modeset_init(struct msm_dsi *msm_dsi, struct drm_device *dev,
282 struct drm_encoder *encoders[MSM_DSI_ENCODER_NUM]);
283#else
284static inline void __init msm_dsi_register(void)
285{
286}
287static inline void __exit msm_dsi_unregister(void)
288{
289}
290static inline int msm_dsi_modeset_init(struct msm_dsi *msm_dsi,
291 struct drm_device *dev,
292 struct drm_encoder *encoders[MSM_DSI_ENCODER_NUM])
293{
294 return -EINVAL;
295}
296#endif
297
Archit Taneja1dd0a0b2016-05-30 16:36:50 +0530298void __init msm_mdp_register(void);
299void __exit msm_mdp_unregister(void);
300
Rob Clarkc8afe682013-06-26 12:44:06 -0400301#ifdef CONFIG_DEBUG_FS
302void msm_gem_describe(struct drm_gem_object *obj, struct seq_file *m);
303void msm_gem_describe_objects(struct list_head *list, struct seq_file *m);
304void msm_framebuffer_describe(struct drm_framebuffer *fb, struct seq_file *m);
Rob Clarka7d3c952014-05-30 14:47:38 -0400305int msm_debugfs_late_init(struct drm_device *dev);
306int msm_rd_debugfs_init(struct drm_minor *minor);
307void msm_rd_debugfs_cleanup(struct drm_minor *minor);
308void msm_rd_dump_submit(struct msm_gem_submit *submit);
Rob Clark70c70f02014-05-30 14:49:43 -0400309int msm_perf_debugfs_init(struct drm_minor *minor);
310void msm_perf_debugfs_cleanup(struct drm_minor *minor);
Rob Clarka7d3c952014-05-30 14:47:38 -0400311#else
312static inline int msm_debugfs_late_init(struct drm_device *dev) { return 0; }
313static inline void msm_rd_dump_submit(struct msm_gem_submit *submit) {}
Rob Clarkc8afe682013-06-26 12:44:06 -0400314#endif
315
316void __iomem *msm_ioremap(struct platform_device *pdev, const char *name,
317 const char *dbgname);
318void msm_writel(u32 data, void __iomem *addr);
319u32 msm_readl(const void __iomem *addr);
320
321#define DBG(fmt, ...) DRM_DEBUG(fmt"\n", ##__VA_ARGS__)
322#define VERB(fmt, ...) if (0) DRM_DEBUG(fmt"\n", ##__VA_ARGS__)
323
324static inline int align_pitch(int width, int bpp)
325{
326 int bytespp = (bpp + 7) / 8;
327 /* adreno needs pitch aligned to 32 pixels: */
328 return bytespp * ALIGN(width, 32);
329}
330
331/* for the generated headers: */
332#define INVALID_IDX(idx) ({BUG(); 0;})
Rob Clark7198e6b2013-07-19 12:59:32 -0400333#define fui(x) ({BUG(); 0;})
334#define util_float_to_half(x) ({BUG(); 0;})
335
Rob Clarkc8afe682013-06-26 12:44:06 -0400336
337#define FIELD(val, name) (((val) & name ## __MASK) >> name ## __SHIFT)
338
339/* for conditionally setting boolean flag(s): */
340#define COND(bool, val) ((bool) ? (val) : 0)
341
Rob Clark340ff412016-03-16 14:57:22 -0400342static inline unsigned long timeout_to_jiffies(const ktime_t *timeout)
343{
344 ktime_t now = ktime_get();
345 unsigned long remaining_jiffies;
346
347 if (ktime_compare(*timeout, now) < 0) {
348 remaining_jiffies = 0;
349 } else {
350 ktime_t rem = ktime_sub(*timeout, now);
351 struct timespec ts = ktime_to_timespec(rem);
352 remaining_jiffies = timespec_to_jiffies(&ts);
353 }
354
355 return remaining_jiffies;
356}
Rob Clarkc8afe682013-06-26 12:44:06 -0400357
358#endif /* __MSM_DRV_H__ */