blob: a6a5350688e7d7803fedfd5bcac98c5ccc6d0c22 [file] [log] [blame]
Banajit Goswamide8271c2017-01-18 00:28:59 -08001/*
2 * Copyright (c) 2015-2017, The Linux Foundation. All rights reserved.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 and
6 * only version 2 as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 */
13#include <linux/module.h>
14#include <linux/init.h>
15#include <linux/firmware.h>
16#include <linux/slab.h>
17#include <linux/platform_device.h>
18#include <linux/device.h>
19#include <linux/printk.h>
20#include <linux/ratelimit.h>
21#include <linux/debugfs.h>
22#include <linux/wait.h>
23#include <linux/bitops.h>
24#include <linux/regmap.h>
25#include <linux/mfd/wcd9xxx/core.h>
26#include <linux/mfd/wcd9xxx/wcd9xxx-irq.h>
27#include <linux/mfd/wcd9xxx/wcd9xxx_registers.h>
28#include <linux/mfd/wcd9335/registers.h>
Karthikeyan Mani858132b2017-06-27 20:03:08 -070029#include <linux/mfd/wcd9335/irq.h>
Banajit Goswamide8271c2017-01-18 00:28:59 -080030#include <linux/mfd/wcd9xxx/pdata.h>
31#include <linux/regulator/consumer.h>
32#include <linux/clk.h>
33#include <linux/delay.h>
34#include <linux/pm_runtime.h>
35#include <linux/kernel.h>
36#include <linux/gpio.h>
37#include <linux/soundwire/swr-wcd.h>
38#include <sound/pcm.h>
39#include <sound/pcm_params.h>
40#include <sound/soc.h>
41#include <sound/soc-dapm.h>
42#include <sound/tlv.h>
43#include <sound/info.h>
44#include "wcd9335.h"
45#include "wcd-mbhc-v2.h"
46#include "wcd9xxx-common-v2.h"
47#include "wcd9xxx-resmgr-v2.h"
48#include "wcd_cpe_core.h"
49#include "wcdcal-hwdep.h"
Sudheer Papothifc7d3f42016-12-06 03:42:10 +053050#include "wcd-mbhc-v2-api.h"
Banajit Goswamide8271c2017-01-18 00:28:59 -080051
52#define TASHA_RX_PORT_START_NUMBER 16
53
54#define WCD9335_RATES_MASK (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
55 SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
56 SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
57/* Fractional Rates */
58#define WCD9335_FRAC_RATES_MASK (SNDRV_PCM_RATE_44100)
59
60#define WCD9335_MIX_RATES_MASK (SNDRV_PCM_RATE_48000 |\
61 SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
62
63#define TASHA_FORMATS_S16_S24_LE (SNDRV_PCM_FMTBIT_S16_LE | \
64 SNDRV_PCM_FMTBIT_S24_LE | \
65 SNDRV_PCM_FMTBIT_S24_3LE)
66
67#define TASHA_FORMATS_S16_S24_S32_LE (SNDRV_PCM_FMTBIT_S16_LE | \
68 SNDRV_PCM_FMTBIT_S24_LE | \
69 SNDRV_PCM_FMTBIT_S24_3LE | \
70 SNDRV_PCM_FMTBIT_S32_LE)
71
72#define TASHA_FORMATS (SNDRV_PCM_FMTBIT_S16_LE)
73
74/*
75 * Timeout in milli seconds and it is the wait time for
76 * slim channel removal interrupt to receive.
77 */
78#define TASHA_SLIM_CLOSE_TIMEOUT 1000
79#define TASHA_SLIM_IRQ_OVERFLOW (1 << 0)
80#define TASHA_SLIM_IRQ_UNDERFLOW (1 << 1)
81#define TASHA_SLIM_IRQ_PORT_CLOSED (1 << 2)
82#define TASHA_MCLK_CLK_12P288MHZ 12288000
83#define TASHA_MCLK_CLK_9P6MHZ 9600000
84
85#define TASHA_SLIM_PGD_PORT_INT_TX_EN0 (TASHA_SLIM_PGD_PORT_INT_EN0 + 2)
86
87#define TASHA_NUM_INTERPOLATORS 9
88#define TASHA_NUM_DECIMATORS 9
89
90#define BYTE_BIT_MASK(nr) (1 << ((nr) % BITS_PER_BYTE))
91#define TASHA_MAD_AUDIO_FIRMWARE_PATH "wcd9335/wcd9335_mad_audio.bin"
92#define TASHA_CPE_SS_ERR_STATUS_MEM_ACCESS (1 << 0)
93#define TASHA_CPE_SS_ERR_STATUS_WDOG_BITE (1 << 1)
94
95#define TASHA_CPE_FATAL_IRQS \
96 (TASHA_CPE_SS_ERR_STATUS_WDOG_BITE | \
97 TASHA_CPE_SS_ERR_STATUS_MEM_ACCESS)
98
99#define SLIM_BW_CLK_GEAR_9 6200000
100#define SLIM_BW_UNVOTE 0
101
102#define CPE_FLL_CLK_75MHZ 75000000
103#define CPE_FLL_CLK_150MHZ 150000000
104#define WCD9335_REG_BITS 8
105
106#define WCD9335_MAX_VALID_ADC_MUX 13
107#define WCD9335_INVALID_ADC_MUX 9
108
109#define TASHA_DIG_CORE_REG_MIN WCD9335_CDC_ANC0_CLK_RESET_CTL
110#define TASHA_DIG_CORE_REG_MAX 0xDFF
111
112/* Convert from vout ctl to micbias voltage in mV */
113#define WCD_VOUT_CTL_TO_MICB(v) (1000 + v * 50)
114
115#define TASHA_ZDET_NUM_MEASUREMENTS 150
116#define TASHA_MBHC_GET_C1(c) ((c & 0xC000) >> 14)
117#define TASHA_MBHC_GET_X1(x) (x & 0x3FFF)
118/* z value compared in milliOhm */
119#define TASHA_MBHC_IS_SECOND_RAMP_REQUIRED(z) ((z > 400000) || (z < 32000))
120#define TASHA_MBHC_ZDET_CONST (86 * 16384)
121#define TASHA_MBHC_MOISTURE_VREF V_45_MV
122#define TASHA_MBHC_MOISTURE_IREF I_3P0_UA
123
124#define TASHA_VERSION_ENTRY_SIZE 17
125
126#define WCD9335_AMIC_PWR_LEVEL_LP 0
127#define WCD9335_AMIC_PWR_LEVEL_DEFAULT 1
128#define WCD9335_AMIC_PWR_LEVEL_HP 2
129#define WCD9335_AMIC_PWR_LVL_MASK 0x60
130#define WCD9335_AMIC_PWR_LVL_SHIFT 0x5
131
132#define WCD9335_DEC_PWR_LVL_MASK 0x06
133#define WCD9335_DEC_PWR_LVL_LP 0x02
134#define WCD9335_DEC_PWR_LVL_HP 0x04
135#define WCD9335_DEC_PWR_LVL_DF 0x00
136#define WCD9335_STRING_LEN 100
137
138#define CALCULATE_VOUT_D(req_mv) (((req_mv - 650) * 10) / 25)
139
140static int cpe_debug_mode;
141
142#define TASHA_MAX_MICBIAS 4
143#define DAPM_MICBIAS1_STANDALONE "MIC BIAS1 Standalone"
144#define DAPM_MICBIAS2_STANDALONE "MIC BIAS2 Standalone"
145#define DAPM_MICBIAS3_STANDALONE "MIC BIAS3 Standalone"
146#define DAPM_MICBIAS4_STANDALONE "MIC BIAS4 Standalone"
147
148#define DAPM_LDO_H_STANDALONE "LDO_H"
149module_param(cpe_debug_mode, int, 0664);
150MODULE_PARM_DESC(cpe_debug_mode, "boot cpe in debug mode");
151
152#define TASHA_DIG_CORE_COLLAPSE_TIMER_MS (5 * 1000)
153
154#define MAX_ON_DEMAND_SUPPLY_NAME_LENGTH 64
155
156static char on_demand_supply_name[][MAX_ON_DEMAND_SUPPLY_NAME_LENGTH] = {
157 "cdc-vdd-mic-bias",
158};
159
160enum {
161 POWER_COLLAPSE,
162 POWER_RESUME,
163};
164
165enum tasha_sido_voltage {
166 SIDO_VOLTAGE_SVS_MV = 950,
167 SIDO_VOLTAGE_NOMINAL_MV = 1100,
168};
169
170static enum codec_variant codec_ver;
171
172static int dig_core_collapse_enable = 1;
173module_param(dig_core_collapse_enable, int, 0664);
174MODULE_PARM_DESC(dig_core_collapse_enable, "enable/disable power gating");
175
176/* dig_core_collapse timer in seconds */
177static int dig_core_collapse_timer = (TASHA_DIG_CORE_COLLAPSE_TIMER_MS/1000);
178module_param(dig_core_collapse_timer, int, 0664);
179MODULE_PARM_DESC(dig_core_collapse_timer, "timer for power gating");
180
181/* SVS Scaling enable/disable */
182static int svs_scaling_enabled = 1;
183module_param(svs_scaling_enabled, int, 0664);
184MODULE_PARM_DESC(svs_scaling_enabled, "enable/disable svs scaling");
185
186/* SVS buck setting */
187static int sido_buck_svs_voltage = SIDO_VOLTAGE_SVS_MV;
188module_param(sido_buck_svs_voltage, int, 0664);
189MODULE_PARM_DESC(sido_buck_svs_voltage,
190 "setting for SVS voltage for SIDO BUCK");
191
Xiaojun Sang5f88ef22017-03-08 15:13:18 +0800192#define TASHA_TX_UNMUTE_DELAY_MS 40
Banajit Goswamide8271c2017-01-18 00:28:59 -0800193
194static int tx_unmute_delay = TASHA_TX_UNMUTE_DELAY_MS;
195module_param(tx_unmute_delay, int, 0664);
196MODULE_PARM_DESC(tx_unmute_delay, "delay to unmute the tx path");
197
198static struct afe_param_slimbus_slave_port_cfg tasha_slimbus_slave_port_cfg = {
199 .minor_version = 1,
200 .slimbus_dev_id = AFE_SLIMBUS_DEVICE_1,
201 .slave_dev_pgd_la = 0,
202 .slave_dev_intfdev_la = 0,
203 .bit_width = 16,
204 .data_format = 0,
205 .num_channels = 1
206};
207
208struct tasha_mbhc_zdet_param {
209 u16 ldo_ctl;
210 u16 noff;
211 u16 nshift;
212 u16 btn5;
213 u16 btn6;
214 u16 btn7;
215};
216
217static struct afe_param_cdc_reg_page_cfg tasha_cdc_reg_page_cfg = {
218 .minor_version = AFE_API_VERSION_CDC_REG_PAGE_CFG,
219 .enable = 1,
220 .proc_id = AFE_CDC_REG_PAGE_ASSIGN_PROC_ID_1,
221};
222
223static struct afe_param_cdc_reg_cfg audio_reg_cfg[] = {
224 {
225 1,
226 (TASHA_REGISTER_START_OFFSET + WCD9335_SOC_MAD_MAIN_CTL_1),
227 HW_MAD_AUDIO_ENABLE, 0x1, WCD9335_REG_BITS, 0
228 },
229 {
230 1,
231 (TASHA_REGISTER_START_OFFSET + WCD9335_SOC_MAD_AUDIO_CTL_3),
232 HW_MAD_AUDIO_SLEEP_TIME, 0xF, WCD9335_REG_BITS, 0
233 },
234 {
235 1,
236 (TASHA_REGISTER_START_OFFSET + WCD9335_SOC_MAD_AUDIO_CTL_4),
237 HW_MAD_TX_AUDIO_SWITCH_OFF, 0x1, WCD9335_REG_BITS, 0
238 },
239 {
240 1,
241 (TASHA_REGISTER_START_OFFSET + WCD9335_INTR_CFG),
242 MAD_AUDIO_INT_DEST_SELECT_REG, 0x2, WCD9335_REG_BITS, 0
243 },
244 {
245 1,
246 (TASHA_REGISTER_START_OFFSET + WCD9335_INTR_PIN2_MASK3),
247 MAD_AUDIO_INT_MASK_REG, 0x1, WCD9335_REG_BITS, 0
248 },
249 {
250 1,
251 (TASHA_REGISTER_START_OFFSET + WCD9335_INTR_PIN2_STATUS3),
252 MAD_AUDIO_INT_STATUS_REG, 0x1, WCD9335_REG_BITS, 0
253 },
254 {
255 1,
256 (TASHA_REGISTER_START_OFFSET + WCD9335_INTR_PIN2_CLEAR3),
257 MAD_AUDIO_INT_CLEAR_REG, 0x1, WCD9335_REG_BITS, 0
258 },
259 {
260 1,
261 (TASHA_REGISTER_START_OFFSET + WCD9335_INTR_CFG),
262 VBAT_INT_DEST_SELECT_REG, 0x2, WCD9335_REG_BITS, 0
263 },
264 {
265 1,
266 (TASHA_REGISTER_START_OFFSET + WCD9335_INTR_PIN2_MASK3),
267 VBAT_INT_MASK_REG, 0x08, WCD9335_REG_BITS, 0
268 },
269 {
270 1,
271 (TASHA_REGISTER_START_OFFSET + WCD9335_INTR_PIN2_STATUS3),
272 VBAT_INT_STATUS_REG, 0x08, WCD9335_REG_BITS, 0
273 },
274 {
275 1,
276 (TASHA_REGISTER_START_OFFSET + WCD9335_INTR_PIN2_CLEAR3),
277 VBAT_INT_CLEAR_REG, 0x08, WCD9335_REG_BITS, 0
278 },
279 {
280 1,
281 (TASHA_REGISTER_START_OFFSET + WCD9335_INTR_CFG),
282 VBAT_RELEASE_INT_DEST_SELECT_REG, 0x2, WCD9335_REG_BITS, 0
283 },
284 {
285 1,
286 (TASHA_REGISTER_START_OFFSET + WCD9335_INTR_PIN2_MASK3),
287 VBAT_RELEASE_INT_MASK_REG, 0x10, WCD9335_REG_BITS, 0
288 },
289 {
290 1,
291 (TASHA_REGISTER_START_OFFSET + WCD9335_INTR_PIN2_STATUS3),
292 VBAT_RELEASE_INT_STATUS_REG, 0x10, WCD9335_REG_BITS, 0
293 },
294 {
295 1,
296 (TASHA_REGISTER_START_OFFSET + WCD9335_INTR_PIN2_CLEAR3),
297 VBAT_RELEASE_INT_CLEAR_REG, 0x10, WCD9335_REG_BITS, 0
298 },
299 {
300 1,
301 (TASHA_REGISTER_START_OFFSET + TASHA_SB_PGD_PORT_TX_BASE),
302 SB_PGD_PORT_TX_WATERMARK_N, 0x1E, WCD9335_REG_BITS, 0x1
303 },
304 {
305 1,
306 (TASHA_REGISTER_START_OFFSET + TASHA_SB_PGD_PORT_TX_BASE),
307 SB_PGD_PORT_TX_ENABLE_N, 0x1, WCD9335_REG_BITS, 0x1
308 },
309 {
310 1,
311 (TASHA_REGISTER_START_OFFSET + TASHA_SB_PGD_PORT_RX_BASE),
312 SB_PGD_PORT_RX_WATERMARK_N, 0x1E, WCD9335_REG_BITS, 0x1
313 },
314 {
315 1,
316 (TASHA_REGISTER_START_OFFSET + TASHA_SB_PGD_PORT_RX_BASE),
317 SB_PGD_PORT_RX_ENABLE_N, 0x1, WCD9335_REG_BITS, 0x1
318 },
319 { 1,
320 (TASHA_REGISTER_START_OFFSET + WCD9335_CDC_ANC0_IIR_ADAPT_CTL),
321 AANC_FF_GAIN_ADAPTIVE, 0x4, WCD9335_REG_BITS, 0
322 },
323 { 1,
324 (TASHA_REGISTER_START_OFFSET + WCD9335_CDC_ANC0_IIR_ADAPT_CTL),
325 AANC_FFGAIN_ADAPTIVE_EN, 0x8, WCD9335_REG_BITS, 0
326 },
327 {
328 1,
329 (TASHA_REGISTER_START_OFFSET + WCD9335_CDC_ANC0_FF_A_GAIN_CTL),
330 AANC_GAIN_CONTROL, 0xFF, WCD9335_REG_BITS, 0
331 },
332};
333
334static struct afe_param_cdc_reg_cfg_data tasha_audio_reg_cfg = {
335 .num_registers = ARRAY_SIZE(audio_reg_cfg),
336 .reg_data = audio_reg_cfg,
337};
338
339static struct afe_param_id_cdc_aanc_version tasha_cdc_aanc_version = {
340 .cdc_aanc_minor_version = AFE_API_VERSION_CDC_AANC_VERSION,
341 .aanc_hw_version = AANC_HW_BLOCK_VERSION_2,
342};
343
344enum {
345 VI_SENSE_1,
346 VI_SENSE_2,
347 AIF4_SWITCH_VALUE,
348 AUDIO_NOMINAL,
349 CPE_NOMINAL,
350 HPH_PA_DELAY,
Banajit Goswamide8271c2017-01-18 00:28:59 -0800351 ANC_MIC_AMIC1,
352 ANC_MIC_AMIC2,
353 ANC_MIC_AMIC3,
354 ANC_MIC_AMIC4,
355 ANC_MIC_AMIC5,
356 ANC_MIC_AMIC6,
357 CLASSH_CONFIG,
358};
359
360enum {
361 AIF1_PB = 0,
362 AIF1_CAP,
363 AIF2_PB,
364 AIF2_CAP,
365 AIF3_PB,
366 AIF3_CAP,
367 AIF4_PB,
368 AIF_MIX1_PB,
369 AIF4_MAD_TX,
370 AIF4_VIFEED,
371 AIF5_CPE_TX,
372 NUM_CODEC_DAIS,
373};
374
375enum {
376 INTn_1_MIX_INP_SEL_ZERO = 0,
377 INTn_1_MIX_INP_SEL_DEC0,
378 INTn_1_MIX_INP_SEL_DEC1,
379 INTn_1_MIX_INP_SEL_IIR0,
380 INTn_1_MIX_INP_SEL_IIR1,
381 INTn_1_MIX_INP_SEL_RX0,
382 INTn_1_MIX_INP_SEL_RX1,
383 INTn_1_MIX_INP_SEL_RX2,
384 INTn_1_MIX_INP_SEL_RX3,
385 INTn_1_MIX_INP_SEL_RX4,
386 INTn_1_MIX_INP_SEL_RX5,
387 INTn_1_MIX_INP_SEL_RX6,
388 INTn_1_MIX_INP_SEL_RX7,
389
390};
391
392#define IS_VALID_NATIVE_FIFO_PORT(inp) \
393 ((inp >= INTn_1_MIX_INP_SEL_RX0) && \
394 (inp <= INTn_1_MIX_INP_SEL_RX3))
395
396enum {
397 INTn_2_INP_SEL_ZERO = 0,
398 INTn_2_INP_SEL_RX0,
399 INTn_2_INP_SEL_RX1,
400 INTn_2_INP_SEL_RX2,
401 INTn_2_INP_SEL_RX3,
402 INTn_2_INP_SEL_RX4,
403 INTn_2_INP_SEL_RX5,
404 INTn_2_INP_SEL_RX6,
405 INTn_2_INP_SEL_RX7,
406 INTn_2_INP_SEL_PROXIMITY,
407};
408
409enum {
410 INTERP_EAR = 0,
411 INTERP_HPHL,
412 INTERP_HPHR,
413 INTERP_LO1,
414 INTERP_LO2,
415 INTERP_LO3,
416 INTERP_LO4,
417 INTERP_SPKR1,
418 INTERP_SPKR2,
419};
420
421struct interp_sample_rate {
422 int sample_rate;
423 int rate_val;
424};
425
426static struct interp_sample_rate int_prim_sample_rate_val[] = {
427 {8000, 0x0}, /* 8K */
428 {16000, 0x1}, /* 16K */
429 {24000, -EINVAL},/* 24K */
430 {32000, 0x3}, /* 32K */
431 {48000, 0x4}, /* 48K */
432 {96000, 0x5}, /* 96K */
433 {192000, 0x6}, /* 192K */
434 {384000, 0x7}, /* 384K */
435 {44100, 0x8}, /* 44.1K */
436};
437
438static struct interp_sample_rate int_mix_sample_rate_val[] = {
439 {48000, 0x4}, /* 48K */
440 {96000, 0x5}, /* 96K */
441 {192000, 0x6}, /* 192K */
442};
443
444static const struct wcd9xxx_ch tasha_rx_chs[TASHA_RX_MAX] = {
445 WCD9XXX_CH(TASHA_RX_PORT_START_NUMBER, 0),
446 WCD9XXX_CH(TASHA_RX_PORT_START_NUMBER + 1, 1),
447 WCD9XXX_CH(TASHA_RX_PORT_START_NUMBER + 2, 2),
448 WCD9XXX_CH(TASHA_RX_PORT_START_NUMBER + 3, 3),
449 WCD9XXX_CH(TASHA_RX_PORT_START_NUMBER + 4, 4),
450 WCD9XXX_CH(TASHA_RX_PORT_START_NUMBER + 5, 5),
451 WCD9XXX_CH(TASHA_RX_PORT_START_NUMBER + 6, 6),
452 WCD9XXX_CH(TASHA_RX_PORT_START_NUMBER + 7, 7),
453 WCD9XXX_CH(TASHA_RX_PORT_START_NUMBER + 8, 8),
454 WCD9XXX_CH(TASHA_RX_PORT_START_NUMBER + 9, 9),
455 WCD9XXX_CH(TASHA_RX_PORT_START_NUMBER + 10, 10),
456 WCD9XXX_CH(TASHA_RX_PORT_START_NUMBER + 11, 11),
457 WCD9XXX_CH(TASHA_RX_PORT_START_NUMBER + 12, 12),
458};
459
460static const struct wcd9xxx_ch tasha_tx_chs[TASHA_TX_MAX] = {
461 WCD9XXX_CH(0, 0),
462 WCD9XXX_CH(1, 1),
463 WCD9XXX_CH(2, 2),
464 WCD9XXX_CH(3, 3),
465 WCD9XXX_CH(4, 4),
466 WCD9XXX_CH(5, 5),
467 WCD9XXX_CH(6, 6),
468 WCD9XXX_CH(7, 7),
469 WCD9XXX_CH(8, 8),
470 WCD9XXX_CH(9, 9),
471 WCD9XXX_CH(10, 10),
472 WCD9XXX_CH(11, 11),
473 WCD9XXX_CH(12, 12),
474 WCD9XXX_CH(13, 13),
475 WCD9XXX_CH(14, 14),
476 WCD9XXX_CH(15, 15),
477};
478
479static const u32 vport_slim_check_table[NUM_CODEC_DAIS] = {
480 /* Needs to define in the same order of DAI enum definitions */
481 0,
482 BIT(AIF2_CAP) | BIT(AIF3_CAP) | BIT(AIF4_MAD_TX) | BIT(AIF5_CPE_TX),
483 0,
484 BIT(AIF1_CAP) | BIT(AIF3_CAP) | BIT(AIF4_MAD_TX) | BIT(AIF5_CPE_TX),
485 0,
486 BIT(AIF1_CAP) | BIT(AIF2_CAP) | BIT(AIF4_MAD_TX) | BIT(AIF5_CPE_TX),
487 0,
488 0,
489 BIT(AIF1_CAP) | BIT(AIF2_CAP) | BIT(AIF3_CAP) | BIT(AIF5_CPE_TX),
490 0,
491 BIT(AIF1_CAP) | BIT(AIF2_CAP) | BIT(AIF3_CAP) | BIT(AIF4_MAD_TX),
492};
493
494static const u32 vport_i2s_check_table[NUM_CODEC_DAIS] = {
495 0, /* AIF1_PB */
496 BIT(AIF2_CAP), /* AIF1_CAP */
497 0, /* AIF2_PB */
498 BIT(AIF1_CAP), /* AIF2_CAP */
499};
500
501/* Codec supports 2 IIR filters */
502enum {
503 IIR0 = 0,
504 IIR1,
505 IIR_MAX,
506};
507
508/* Each IIR has 5 Filter Stages */
509enum {
510 BAND1 = 0,
511 BAND2,
512 BAND3,
513 BAND4,
514 BAND5,
515 BAND_MAX,
516};
517
518enum {
519 COMPANDER_1, /* HPH_L */
520 COMPANDER_2, /* HPH_R */
521 COMPANDER_3, /* LO1_DIFF */
522 COMPANDER_4, /* LO2_DIFF */
523 COMPANDER_5, /* LO3_SE */
524 COMPANDER_6, /* LO4_SE */
525 COMPANDER_7, /* SWR SPK CH1 */
526 COMPANDER_8, /* SWR SPK CH2 */
527 COMPANDER_MAX,
528};
529
530enum {
531 SRC_IN_HPHL,
532 SRC_IN_LO1,
533 SRC_IN_HPHR,
534 SRC_IN_LO2,
535 SRC_IN_SPKRL,
536 SRC_IN_LO3,
537 SRC_IN_SPKRR,
538 SRC_IN_LO4,
539};
540
541enum {
542 SPLINE_SRC0,
543 SPLINE_SRC1,
544 SPLINE_SRC2,
545 SPLINE_SRC3,
546 SPLINE_SRC_MAX,
547};
548
Banajit Goswamide8271c2017-01-18 00:28:59 -0800549static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
550static const DECLARE_TLV_DB_SCALE(line_gain, 0, 7, 1);
551static const DECLARE_TLV_DB_SCALE(analog_gain, 0, 25, 1);
552
553static struct snd_soc_dai_driver tasha_dai[];
554static int wcd9335_get_micb_vout_ctl_val(u32 micb_mv);
555
556static int tasha_config_compander(struct snd_soc_codec *, int, int);
557static void tasha_codec_set_tx_hold(struct snd_soc_codec *, u16, bool);
558static int tasha_codec_internal_rco_ctrl(struct snd_soc_codec *codec,
559 bool enable);
560
561/* Hold instance to soundwire platform device */
562struct tasha_swr_ctrl_data {
563 struct platform_device *swr_pdev;
564 struct ida swr_ida;
565};
566
567struct wcd_swr_ctrl_platform_data {
568 void *handle; /* holds codec private data */
569 int (*read)(void *handle, int reg);
570 int (*write)(void *handle, int reg, int val);
571 int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
572 int (*clk)(void *handle, bool enable);
573 int (*handle_irq)(void *handle,
574 irqreturn_t (*swrm_irq_handler)(int irq,
575 void *data),
576 void *swrm_handle,
577 int action);
578};
579
580static struct wcd_mbhc_register
581 wcd_mbhc_registers[WCD_MBHC_REG_FUNC_MAX] = {
582 WCD_MBHC_REGISTER("WCD_MBHC_L_DET_EN",
583 WCD9335_ANA_MBHC_MECH, 0x80, 7, 0),
584 WCD_MBHC_REGISTER("WCD_MBHC_GND_DET_EN",
585 WCD9335_ANA_MBHC_MECH, 0x40, 6, 0),
586 WCD_MBHC_REGISTER("WCD_MBHC_MECH_DETECTION_TYPE",
587 WCD9335_ANA_MBHC_MECH, 0x20, 5, 0),
588 WCD_MBHC_REGISTER("WCD_MBHC_MIC_CLAMP_CTL",
589 WCD9335_MBHC_PLUG_DETECT_CTL, 0x30, 4, 0),
590 WCD_MBHC_REGISTER("WCD_MBHC_ELECT_DETECTION_TYPE",
591 WCD9335_ANA_MBHC_ELECT, 0x08, 3, 0),
592 WCD_MBHC_REGISTER("WCD_MBHC_HS_L_DET_PULL_UP_CTRL",
593 WCD9335_MBHC_PLUG_DETECT_CTL, 0xC0, 6, 0),
594 WCD_MBHC_REGISTER("WCD_MBHC_HS_L_DET_PULL_UP_COMP_CTRL",
595 WCD9335_ANA_MBHC_MECH, 0x04, 2, 0),
596 WCD_MBHC_REGISTER("WCD_MBHC_HPHL_PLUG_TYPE",
597 WCD9335_ANA_MBHC_MECH, 0x10, 4, 0),
598 WCD_MBHC_REGISTER("WCD_MBHC_GND_PLUG_TYPE",
599 WCD9335_ANA_MBHC_MECH, 0x08, 3, 0),
600 WCD_MBHC_REGISTER("WCD_MBHC_SW_HPH_LP_100K_TO_GND",
601 WCD9335_ANA_MBHC_MECH, 0x01, 0, 0),
602 WCD_MBHC_REGISTER("WCD_MBHC_ELECT_SCHMT_ISRC",
603 WCD9335_ANA_MBHC_ELECT, 0x06, 1, 0),
604 WCD_MBHC_REGISTER("WCD_MBHC_FSM_EN",
605 WCD9335_ANA_MBHC_ELECT, 0x80, 7, 0),
606 WCD_MBHC_REGISTER("WCD_MBHC_INSREM_DBNC",
607 WCD9335_MBHC_PLUG_DETECT_CTL, 0x0F, 0, 0),
608 WCD_MBHC_REGISTER("WCD_MBHC_BTN_DBNC",
609 WCD9335_MBHC_CTL_1, 0x03, 0, 0),
610 WCD_MBHC_REGISTER("WCD_MBHC_HS_VREF",
611 WCD9335_MBHC_CTL_2, 0x03, 0, 0),
612 WCD_MBHC_REGISTER("WCD_MBHC_HS_COMP_RESULT",
613 WCD9335_ANA_MBHC_RESULT_3, 0x08, 3, 0),
614 WCD_MBHC_REGISTER("WCD_MBHC_MIC_SCHMT_RESULT",
615 WCD9335_ANA_MBHC_RESULT_3, 0x20, 5, 0),
616 WCD_MBHC_REGISTER("WCD_MBHC_HPHL_SCHMT_RESULT",
617 WCD9335_ANA_MBHC_RESULT_3, 0x80, 7, 0),
618 WCD_MBHC_REGISTER("WCD_MBHC_HPHR_SCHMT_RESULT",
619 WCD9335_ANA_MBHC_RESULT_3, 0x40, 6, 0),
620 WCD_MBHC_REGISTER("WCD_MBHC_OCP_FSM_EN",
621 WCD9335_HPH_OCP_CTL, 0x10, 4, 0),
622 WCD_MBHC_REGISTER("WCD_MBHC_BTN_RESULT",
623 WCD9335_ANA_MBHC_RESULT_3, 0x07, 0, 0),
624 WCD_MBHC_REGISTER("WCD_MBHC_BTN_ISRC_CTL",
625 WCD9335_ANA_MBHC_ELECT, 0x70, 4, 0),
626 WCD_MBHC_REGISTER("WCD_MBHC_ELECT_RESULT",
627 WCD9335_ANA_MBHC_RESULT_3, 0xFF, 0, 0),
628 WCD_MBHC_REGISTER("WCD_MBHC_MICB_CTRL",
629 WCD9335_ANA_MICB2, 0xC0, 6, 0),
630 WCD_MBHC_REGISTER("WCD_MBHC_HPH_CNP_WG_TIME",
631 WCD9335_HPH_CNP_WG_TIME, 0xFF, 0, 0),
632 WCD_MBHC_REGISTER("WCD_MBHC_HPHR_PA_EN",
633 WCD9335_ANA_HPH, 0x40, 6, 0),
634 WCD_MBHC_REGISTER("WCD_MBHC_HPHL_PA_EN",
635 WCD9335_ANA_HPH, 0x80, 7, 0),
636 WCD_MBHC_REGISTER("WCD_MBHC_HPH_PA_EN",
637 WCD9335_ANA_HPH, 0xC0, 6, 0),
638 WCD_MBHC_REGISTER("WCD_MBHC_SWCH_LEVEL_REMOVE",
639 WCD9335_ANA_MBHC_RESULT_3, 0x10, 4, 0),
640 WCD_MBHC_REGISTER("WCD_MBHC_PULLDOWN_CTRL",
641 0, 0, 0, 0),
642 WCD_MBHC_REGISTER("WCD_MBHC_ANC_DET_EN",
643 WCD9335_ANA_MBHC_ZDET, 0x01, 0, 0),
644 /*
645 * MBHC FSM status register is only available in Tasha 2.0.
646 * So, init with 0 later once the version is known, then values
647 * will be updated.
648 */
649 WCD_MBHC_REGISTER("WCD_MBHC_FSM_STATUS",
650 0, 0, 0, 0),
651 WCD_MBHC_REGISTER("WCD_MBHC_MUX_CTL",
652 WCD9335_MBHC_CTL_2, 0x70, 4, 0),
653};
654
655static const struct wcd_mbhc_intr intr_ids = {
656 .mbhc_sw_intr = WCD9335_IRQ_MBHC_SW_DET,
657 .mbhc_btn_press_intr = WCD9335_IRQ_MBHC_BUTTON_PRESS_DET,
658 .mbhc_btn_release_intr = WCD9335_IRQ_MBHC_BUTTON_RELEASE_DET,
659 .mbhc_hs_ins_intr = WCD9335_IRQ_MBHC_ELECT_INS_REM_LEG_DET,
660 .mbhc_hs_rem_intr = WCD9335_IRQ_MBHC_ELECT_INS_REM_DET,
661 .hph_left_ocp = WCD9335_IRQ_HPH_PA_OCPL_FAULT,
662 .hph_right_ocp = WCD9335_IRQ_HPH_PA_OCPR_FAULT,
663};
664
665struct wcd_vbat {
666 bool is_enabled;
667 bool adc_config;
668 /* Variables to cache Vbat ADC output values */
669 u16 dcp1;
670 u16 dcp2;
671};
672
673struct hpf_work {
674 struct tasha_priv *tasha;
675 u8 decimator;
676 u8 hpf_cut_off_freq;
677 struct delayed_work dwork;
678};
679
680#define WCD9335_SPK_ANC_EN_DELAY_MS 350
681static int spk_anc_en_delay = WCD9335_SPK_ANC_EN_DELAY_MS;
682module_param(spk_anc_en_delay, int, 0664);
683MODULE_PARM_DESC(spk_anc_en_delay, "delay to enable anc in speaker path");
684
685struct spk_anc_work {
686 struct tasha_priv *tasha;
687 struct delayed_work dwork;
688};
689
690struct tx_mute_work {
691 struct tasha_priv *tasha;
692 u8 decimator;
693 struct delayed_work dwork;
694};
695
696struct tasha_priv {
697 struct device *dev;
698 struct wcd9xxx *wcd9xxx;
699
700 struct snd_soc_codec *codec;
701 u32 adc_count;
702 u32 rx_bias_count;
703 s32 dmic_0_1_clk_cnt;
704 s32 dmic_2_3_clk_cnt;
705 s32 dmic_4_5_clk_cnt;
706 s32 ldo_h_users;
707 s32 micb_ref[TASHA_MAX_MICBIAS];
708 s32 pullup_ref[TASHA_MAX_MICBIAS];
709
710 u32 anc_slot;
711 bool anc_func;
712
713 /* Vbat module */
714 struct wcd_vbat vbat;
715
716 /* cal info for codec */
717 struct fw_info *fw_data;
718
719 /*track tasha interface type*/
720 u8 intf_type;
721
722 /* num of slim ports required */
723 struct wcd9xxx_codec_dai_data dai[NUM_CODEC_DAIS];
724
725 /* SoundWire data structure */
726 struct tasha_swr_ctrl_data *swr_ctrl_data;
727 int nr;
728
729 /*compander*/
730 int comp_enabled[COMPANDER_MAX];
731
732 /* Maintain the status of AUX PGA */
733 int aux_pga_cnt;
734 u8 aux_l_gain;
735 u8 aux_r_gain;
736
737 bool spkr_pa_widget_on;
738 struct regulator *spkdrv_reg;
739 struct regulator *spkdrv2_reg;
740
741 bool mbhc_started;
742 /* class h specific data */
743 struct wcd_clsh_cdc_data clsh_d;
744
745 struct afe_param_cdc_slimbus_slave_cfg slimbus_slave_cfg;
746
747 /*
748 * list used to save/restore registers at start and
749 * end of impedance measurement
750 */
751 struct list_head reg_save_restore;
752
753 /* handle to cpe core */
754 struct wcd_cpe_core *cpe_core;
755 u32 current_cpe_clk_freq;
756 enum tasha_sido_voltage sido_voltage;
757 int sido_ccl_cnt;
758
759 u32 ana_rx_supplies;
760 /* Multiplication factor used for impedance detection */
761 int zdet_gain_mul_fact;
762
763 /* to track the status */
764 unsigned long status_mask;
765
766 struct work_struct tasha_add_child_devices_work;
767 struct wcd_swr_ctrl_platform_data swr_plat_data;
768
769 /* Port values for Rx and Tx codec_dai */
770 unsigned int rx_port_value[TASHA_RX_MAX];
771 unsigned int tx_port_value;
772
773 unsigned int vi_feed_value;
774 /* Tasha Interpolator Mode Select for EAR, HPH_L and HPH_R */
775 u32 hph_mode;
776
777 u16 prim_int_users[TASHA_NUM_INTERPOLATORS];
778 int spl_src_users[SPLINE_SRC_MAX];
779
780 struct wcd9xxx_resmgr_v2 *resmgr;
781 struct delayed_work power_gate_work;
782 struct mutex power_lock;
783 struct mutex sido_lock;
784
785 /* mbhc module */
786 struct wcd_mbhc mbhc;
787 struct blocking_notifier_head notifier;
788 struct mutex micb_lock;
789
790 struct clk *wcd_ext_clk;
791 struct clk *wcd_native_clk;
792 struct mutex swr_read_lock;
793 struct mutex swr_write_lock;
794 struct mutex swr_clk_lock;
795 int swr_clk_users;
796 int native_clk_users;
797 int (*zdet_gpio_cb)(struct snd_soc_codec *codec, bool high);
798
799 struct snd_info_entry *entry;
800 struct snd_info_entry *version_entry;
801 int power_active_ref;
802
803 struct on_demand_supply on_demand_list[ON_DEMAND_SUPPLIES_MAX];
804
805 int (*machine_codec_event_cb)(struct snd_soc_codec *codec,
806 enum wcd9335_codec_event);
807 int spkr_gain_offset;
808 int spkr_mode;
809 int ear_spkr_gain;
810 struct hpf_work tx_hpf_work[TASHA_NUM_DECIMATORS];
811 struct tx_mute_work tx_mute_dwork[TASHA_NUM_DECIMATORS];
812 struct spk_anc_work spk_anc_dwork;
813 struct mutex codec_mutex;
814 int hph_l_gain;
815 int hph_r_gain;
816 int rx_7_count;
817 int rx_8_count;
818 bool clk_mode;
819 bool clk_internal;
Vatsal Buchad9960022017-05-18 11:37:39 +0530820 /* Lock to prevent multiple functions voting at same time */
821 struct mutex sb_clk_gear_lock;
822 /* Count for functions voting or un-voting */
823 u32 ref_count;
Banajit Goswamide8271c2017-01-18 00:28:59 -0800824 /* Lock to protect mclk enablement */
825 struct mutex mclk_lock;
826};
827
828static int tasha_codec_vote_max_bw(struct snd_soc_codec *codec,
829 bool vote);
830
831static const struct tasha_reg_mask_val tasha_spkr_default[] = {
832 {WCD9335_CDC_COMPANDER7_CTL3, 0x80, 0x80},
833 {WCD9335_CDC_COMPANDER8_CTL3, 0x80, 0x80},
834 {WCD9335_CDC_COMPANDER7_CTL7, 0x01, 0x01},
835 {WCD9335_CDC_COMPANDER8_CTL7, 0x01, 0x01},
836 {WCD9335_CDC_BOOST0_BOOST_CTL, 0x7C, 0x50},
837 {WCD9335_CDC_BOOST1_BOOST_CTL, 0x7C, 0x50},
838};
839
840static const struct tasha_reg_mask_val tasha_spkr_mode1[] = {
841 {WCD9335_CDC_COMPANDER7_CTL3, 0x80, 0x00},
842 {WCD9335_CDC_COMPANDER8_CTL3, 0x80, 0x00},
843 {WCD9335_CDC_COMPANDER7_CTL7, 0x01, 0x00},
844 {WCD9335_CDC_COMPANDER8_CTL7, 0x01, 0x00},
845 {WCD9335_CDC_BOOST0_BOOST_CTL, 0x7C, 0x44},
846 {WCD9335_CDC_BOOST1_BOOST_CTL, 0x7C, 0x44},
847};
848
Banajit Goswamide8271c2017-01-18 00:28:59 -0800849/**
850 * tasha_set_spkr_gain_offset - offset the speaker path
851 * gain with the given offset value.
852 *
853 * @codec: codec instance
854 * @offset: Indicates speaker path gain offset value.
855 *
856 * Returns 0 on success or -EINVAL on error.
857 */
858int tasha_set_spkr_gain_offset(struct snd_soc_codec *codec, int offset)
859{
860 struct tasha_priv *priv = snd_soc_codec_get_drvdata(codec);
861
862 if (!priv)
863 return -EINVAL;
864
865 priv->spkr_gain_offset = offset;
866 return 0;
867}
868EXPORT_SYMBOL(tasha_set_spkr_gain_offset);
869
870/**
871 * tasha_set_spkr_mode - Configures speaker compander and smartboost
872 * settings based on speaker mode.
873 *
874 * @codec: codec instance
875 * @mode: Indicates speaker configuration mode.
876 *
877 * Returns 0 on success or -EINVAL on error.
878 */
879int tasha_set_spkr_mode(struct snd_soc_codec *codec, int mode)
880{
881 struct tasha_priv *priv = snd_soc_codec_get_drvdata(codec);
882 int i;
883 const struct tasha_reg_mask_val *regs;
884 int size;
885
886 if (!priv)
887 return -EINVAL;
888
889 switch (mode) {
890 case SPKR_MODE_1:
891 regs = tasha_spkr_mode1;
892 size = ARRAY_SIZE(tasha_spkr_mode1);
893 break;
894 default:
895 regs = tasha_spkr_default;
896 size = ARRAY_SIZE(tasha_spkr_default);
897 break;
898 }
899
900 priv->spkr_mode = mode;
901 for (i = 0; i < size; i++)
902 snd_soc_update_bits(codec, regs[i].reg,
903 regs[i].mask, regs[i].val);
904 return 0;
905}
906EXPORT_SYMBOL(tasha_set_spkr_mode);
907
908static void tasha_enable_sido_buck(struct snd_soc_codec *codec)
909{
910 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
911
912 snd_soc_update_bits(codec, WCD9335_ANA_RCO, 0x80, 0x80);
913 snd_soc_update_bits(codec, WCD9335_ANA_BUCK_CTL, 0x02, 0x02);
914 /* 100us sleep needed after IREF settings */
915 usleep_range(100, 110);
916 snd_soc_update_bits(codec, WCD9335_ANA_BUCK_CTL, 0x04, 0x04);
917 /* 100us sleep needed after VREF settings */
918 usleep_range(100, 110);
919 tasha->resmgr->sido_input_src = SIDO_SOURCE_RCO_BG;
920}
921
922static void tasha_cdc_sido_ccl_enable(struct tasha_priv *tasha, bool ccl_flag)
923{
924 struct snd_soc_codec *codec = tasha->codec;
925
926 if (!codec)
927 return;
928
929 if (!TASHA_IS_2_0(tasha->wcd9xxx)) {
930 dev_dbg(codec->dev, "%s: tasha version < 2p0, return\n",
931 __func__);
932 return;
933 }
934 dev_dbg(codec->dev, "%s: sido_ccl_cnt=%d, ccl_flag:%d\n",
935 __func__, tasha->sido_ccl_cnt, ccl_flag);
936 if (ccl_flag) {
937 if (++tasha->sido_ccl_cnt == 1)
938 snd_soc_update_bits(codec,
939 WCD9335_SIDO_SIDO_CCL_10, 0xFF, 0x6E);
940 } else {
941 if (tasha->sido_ccl_cnt == 0) {
942 dev_dbg(codec->dev, "%s: sido_ccl already disabled\n",
943 __func__);
944 return;
945 }
946 if (--tasha->sido_ccl_cnt == 0)
947 snd_soc_update_bits(codec,
948 WCD9335_SIDO_SIDO_CCL_10, 0xFF, 0x02);
949 }
950}
951
952static bool tasha_cdc_is_svs_enabled(struct tasha_priv *tasha)
953{
954 if (TASHA_IS_2_0(tasha->wcd9xxx) &&
955 svs_scaling_enabled)
956 return true;
957
958 return false;
959}
960
961static int tasha_cdc_req_mclk_enable(struct tasha_priv *tasha,
962 bool enable)
963{
964 int ret = 0;
965
966 mutex_lock(&tasha->mclk_lock);
967 if (enable) {
968 tasha_cdc_sido_ccl_enable(tasha, true);
969 ret = clk_prepare_enable(tasha->wcd_ext_clk);
970 if (ret) {
971 dev_err(tasha->dev, "%s: ext clk enable failed\n",
972 __func__);
973 goto unlock_mutex;
974 }
975 /* get BG */
976 wcd_resmgr_enable_master_bias(tasha->resmgr);
977 /* get MCLK */
978 wcd_resmgr_enable_clk_block(tasha->resmgr, WCD_CLK_MCLK);
979 } else {
980 /* put MCLK */
981 wcd_resmgr_disable_clk_block(tasha->resmgr, WCD_CLK_MCLK);
982 /* put BG */
983 wcd_resmgr_disable_master_bias(tasha->resmgr);
984 clk_disable_unprepare(tasha->wcd_ext_clk);
985 tasha_cdc_sido_ccl_enable(tasha, false);
986 }
987unlock_mutex:
988 mutex_unlock(&tasha->mclk_lock);
989 return ret;
990}
991
992static int tasha_cdc_check_sido_value(enum tasha_sido_voltage req_mv)
993{
994 if ((req_mv != SIDO_VOLTAGE_SVS_MV) &&
995 (req_mv != SIDO_VOLTAGE_NOMINAL_MV))
996 return -EINVAL;
997
998 return 0;
999}
1000
1001static void tasha_codec_apply_sido_voltage(
1002 struct tasha_priv *tasha,
1003 enum tasha_sido_voltage req_mv)
1004{
1005 u32 vout_d_val;
1006 struct snd_soc_codec *codec = tasha->codec;
1007 int ret;
1008
1009 if (!codec)
1010 return;
1011
1012 if (!tasha_cdc_is_svs_enabled(tasha))
1013 return;
1014
1015 if ((sido_buck_svs_voltage != SIDO_VOLTAGE_SVS_MV) &&
1016 (sido_buck_svs_voltage != SIDO_VOLTAGE_NOMINAL_MV))
1017 sido_buck_svs_voltage = SIDO_VOLTAGE_SVS_MV;
1018
1019 ret = tasha_cdc_check_sido_value(req_mv);
1020 if (ret < 0) {
1021 dev_dbg(codec->dev, "%s: requested mv=%d not in range\n",
1022 __func__, req_mv);
1023 return;
1024 }
1025 if (req_mv == tasha->sido_voltage) {
1026 dev_dbg(codec->dev, "%s: Already at requested mv=%d\n",
1027 __func__, req_mv);
1028 return;
1029 }
1030 if (req_mv == sido_buck_svs_voltage) {
1031 if (test_bit(AUDIO_NOMINAL, &tasha->status_mask) ||
1032 test_bit(CPE_NOMINAL, &tasha->status_mask)) {
1033 dev_dbg(codec->dev,
1034 "%s: nominal client running, status_mask=%lu\n",
1035 __func__, tasha->status_mask);
1036 return;
1037 }
1038 }
1039 /* compute the vout_d step value */
1040 vout_d_val = CALCULATE_VOUT_D(req_mv);
1041 snd_soc_write(codec, WCD9335_ANA_BUCK_VOUT_D, vout_d_val & 0xFF);
1042 snd_soc_update_bits(codec, WCD9335_ANA_BUCK_CTL, 0x80, 0x80);
1043
1044 /* 1 msec sleep required after SIDO Vout_D voltage change */
1045 usleep_range(1000, 1100);
1046 tasha->sido_voltage = req_mv;
1047 dev_dbg(codec->dev,
1048 "%s: updated SIDO buck Vout_D to %d, vout_d step = %u\n",
1049 __func__, tasha->sido_voltage, vout_d_val);
1050
1051 snd_soc_update_bits(codec, WCD9335_ANA_BUCK_CTL,
1052 0x80, 0x00);
1053}
1054
1055static int tasha_codec_update_sido_voltage(
1056 struct tasha_priv *tasha,
1057 enum tasha_sido_voltage req_mv)
1058{
1059 int ret = 0;
1060
1061 if (!tasha_cdc_is_svs_enabled(tasha))
1062 return ret;
1063
1064 mutex_lock(&tasha->sido_lock);
1065 /* enable mclk before setting SIDO voltage */
1066 ret = tasha_cdc_req_mclk_enable(tasha, true);
1067 if (ret) {
1068 dev_err(tasha->dev, "%s: ext clk enable failed\n",
1069 __func__);
1070 goto err;
1071 }
1072 tasha_codec_apply_sido_voltage(tasha, req_mv);
1073 tasha_cdc_req_mclk_enable(tasha, false);
1074
1075err:
1076 mutex_unlock(&tasha->sido_lock);
1077 return ret;
1078}
1079
1080int tasha_enable_efuse_sensing(struct snd_soc_codec *codec)
1081{
1082 struct tasha_priv *priv = snd_soc_codec_get_drvdata(codec);
1083
1084 tasha_cdc_mclk_enable(codec, true, false);
1085
1086 if (!TASHA_IS_2_0(priv->wcd9xxx))
1087 snd_soc_update_bits(codec, WCD9335_CHIP_TIER_CTRL_EFUSE_CTL,
1088 0x1E, 0x02);
1089 snd_soc_update_bits(codec, WCD9335_CHIP_TIER_CTRL_EFUSE_CTL,
1090 0x01, 0x01);
1091 /*
1092 * 5ms sleep required after enabling efuse control
1093 * before checking the status.
1094 */
1095 usleep_range(5000, 5500);
1096 if (!(snd_soc_read(codec, WCD9335_CHIP_TIER_CTRL_EFUSE_STATUS) & 0x01))
1097 WARN(1, "%s: Efuse sense is not complete\n", __func__);
1098
1099 if (TASHA_IS_2_0(priv->wcd9xxx)) {
1100 if (!(snd_soc_read(codec,
1101 WCD9335_CHIP_TIER_CTRL_EFUSE_VAL_OUT0) & 0x40))
1102 snd_soc_update_bits(codec, WCD9335_HPH_R_ATEST,
1103 0x04, 0x00);
1104 tasha_enable_sido_buck(codec);
1105 }
1106
1107 tasha_cdc_mclk_enable(codec, false, false);
1108
1109 return 0;
1110}
1111EXPORT_SYMBOL(tasha_enable_efuse_sensing);
1112
1113void *tasha_get_afe_config(struct snd_soc_codec *codec,
1114 enum afe_config_type config_type)
1115{
1116 struct tasha_priv *priv = snd_soc_codec_get_drvdata(codec);
1117
1118 switch (config_type) {
1119 case AFE_SLIMBUS_SLAVE_CONFIG:
1120 return &priv->slimbus_slave_cfg;
1121 case AFE_CDC_REGISTERS_CONFIG:
1122 return &tasha_audio_reg_cfg;
1123 case AFE_SLIMBUS_SLAVE_PORT_CONFIG:
1124 return &tasha_slimbus_slave_port_cfg;
1125 case AFE_AANC_VERSION:
1126 return &tasha_cdc_aanc_version;
1127 case AFE_CLIP_BANK_SEL:
1128 return NULL;
1129 case AFE_CDC_CLIP_REGISTERS_CONFIG:
1130 return NULL;
1131 case AFE_CDC_REGISTER_PAGE_CONFIG:
1132 return &tasha_cdc_reg_page_cfg;
1133 default:
1134 dev_err(codec->dev, "%s: Unknown config_type 0x%x\n",
1135 __func__, config_type);
1136 return NULL;
1137 }
1138}
1139EXPORT_SYMBOL(tasha_get_afe_config);
1140
1141/*
1142 * tasha_event_register: Registers a machine driver callback
1143 * function with codec private data for post ADSP sub-system
1144 * restart (SSR). This callback function will be called from
1145 * codec driver once codec comes out of reset after ADSP SSR.
1146 *
1147 * @machine_event_cb: callback function from machine driver
1148 * @codec: Codec instance
1149 *
1150 * Return: none
1151 */
1152void tasha_event_register(
1153 int (*machine_event_cb)(struct snd_soc_codec *codec,
1154 enum wcd9335_codec_event),
1155 struct snd_soc_codec *codec)
1156{
1157 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
1158
1159 if (tasha)
1160 tasha->machine_codec_event_cb = machine_event_cb;
1161 else
1162 dev_dbg(codec->dev, "%s: Invalid tasha_priv data\n", __func__);
1163}
1164EXPORT_SYMBOL(tasha_event_register);
1165
1166static int tasha_mbhc_request_irq(struct snd_soc_codec *codec,
1167 int irq, irq_handler_t handler,
1168 const char *name, void *data)
1169{
1170 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
1171 struct wcd9xxx *wcd9xxx = tasha->wcd9xxx;
1172 struct wcd9xxx_core_resource *core_res =
1173 &wcd9xxx->core_res;
1174
1175 return wcd9xxx_request_irq(core_res, irq, handler, name, data);
1176}
1177
1178static void tasha_mbhc_irq_control(struct snd_soc_codec *codec,
1179 int irq, bool enable)
1180{
1181 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
1182 struct wcd9xxx *wcd9xxx = tasha->wcd9xxx;
1183 struct wcd9xxx_core_resource *core_res =
1184 &wcd9xxx->core_res;
1185 if (enable)
1186 wcd9xxx_enable_irq(core_res, irq);
1187 else
1188 wcd9xxx_disable_irq(core_res, irq);
1189}
1190
1191static int tasha_mbhc_free_irq(struct snd_soc_codec *codec,
1192 int irq, void *data)
1193{
1194 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
1195 struct wcd9xxx *wcd9xxx = tasha->wcd9xxx;
1196 struct wcd9xxx_core_resource *core_res =
1197 &wcd9xxx->core_res;
1198
1199 wcd9xxx_free_irq(core_res, irq, data);
1200 return 0;
1201}
1202
1203static void tasha_mbhc_clk_setup(struct snd_soc_codec *codec,
1204 bool enable)
1205{
1206 if (enable)
1207 snd_soc_update_bits(codec, WCD9335_MBHC_CTL_1,
1208 0x80, 0x80);
1209 else
1210 snd_soc_update_bits(codec, WCD9335_MBHC_CTL_1,
1211 0x80, 0x00);
1212}
1213
1214static int tasha_mbhc_btn_to_num(struct snd_soc_codec *codec)
1215{
1216 return snd_soc_read(codec, WCD9335_ANA_MBHC_RESULT_3) & 0x7;
1217}
1218
1219static void tasha_mbhc_mbhc_bias_control(struct snd_soc_codec *codec,
1220 bool enable)
1221{
1222 if (enable)
1223 snd_soc_update_bits(codec, WCD9335_ANA_MBHC_ELECT,
1224 0x01, 0x01);
1225 else
1226 snd_soc_update_bits(codec, WCD9335_ANA_MBHC_ELECT,
1227 0x01, 0x00);
1228}
1229
1230static void tasha_mbhc_program_btn_thr(struct snd_soc_codec *codec,
1231 s16 *btn_low, s16 *btn_high,
1232 int num_btn, bool is_micbias)
1233{
1234 int i;
1235 int vth;
1236
1237 if (num_btn > WCD_MBHC_DEF_BUTTONS) {
1238 dev_err(codec->dev, "%s: invalid number of buttons: %d\n",
1239 __func__, num_btn);
1240 return;
1241 }
1242 /*
1243 * Tasha just needs one set of thresholds for button detection
1244 * due to micbias voltage ramp to pullup upon button press. So
1245 * btn_low and is_micbias are ignored and always program button
1246 * thresholds using btn_high.
1247 */
1248 for (i = 0; i < num_btn; i++) {
1249 vth = ((btn_high[i] * 2) / 25) & 0x3F;
1250 snd_soc_update_bits(codec, WCD9335_ANA_MBHC_BTN0 + i,
1251 0xFC, vth << 2);
1252 dev_dbg(codec->dev, "%s: btn_high[%d]: %d, vth: %d\n",
1253 __func__, i, btn_high[i], vth);
1254 }
1255}
1256
1257static bool tasha_mbhc_lock_sleep(struct wcd_mbhc *mbhc, bool lock)
1258{
1259 struct snd_soc_codec *codec = mbhc->codec;
1260 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
1261 struct wcd9xxx *wcd9xxx = tasha->wcd9xxx;
1262 struct wcd9xxx_core_resource *core_res =
1263 &wcd9xxx->core_res;
1264 if (lock)
1265 return wcd9xxx_lock_sleep(core_res);
1266 else {
1267 wcd9xxx_unlock_sleep(core_res);
1268 return 0;
1269 }
1270}
1271
1272static int tasha_mbhc_register_notifier(struct wcd_mbhc *mbhc,
1273 struct notifier_block *nblock,
1274 bool enable)
1275{
1276 struct snd_soc_codec *codec = mbhc->codec;
1277 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
1278
1279 if (enable)
1280 return blocking_notifier_chain_register(&tasha->notifier,
1281 nblock);
1282 else
1283 return blocking_notifier_chain_unregister(&tasha->notifier,
1284 nblock);
1285}
1286
1287static bool tasha_mbhc_micb_en_status(struct wcd_mbhc *mbhc, int micb_num)
1288{
1289 u8 val;
1290
1291 if (micb_num == MIC_BIAS_2) {
1292 val = (snd_soc_read(mbhc->codec, WCD9335_ANA_MICB2) >> 6);
1293 if (val == 0x01)
1294 return true;
1295 }
1296 return false;
1297}
1298
1299static bool tasha_mbhc_hph_pa_on_status(struct snd_soc_codec *codec)
1300{
1301 return (snd_soc_read(codec, WCD9335_ANA_HPH) & 0xC0) ? true : false;
1302}
1303
1304static void tasha_mbhc_hph_l_pull_up_control(struct snd_soc_codec *codec,
1305 enum mbhc_hs_pullup_iref pull_up_cur)
1306{
1307 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
1308
1309 if (!tasha)
1310 return;
1311
1312 /* Default pull up current to 2uA */
1313 if (pull_up_cur < I_OFF || pull_up_cur > I_3P0_UA ||
1314 pull_up_cur == I_DEFAULT)
1315 pull_up_cur = I_2P0_UA;
1316
1317 dev_dbg(codec->dev, "%s: HS pull up current:%d\n",
1318 __func__, pull_up_cur);
1319
1320 if (TASHA_IS_2_0(tasha->wcd9xxx))
1321 snd_soc_update_bits(codec, WCD9335_MBHC_PLUG_DETECT_CTL,
1322 0xC0, pull_up_cur << 6);
1323 else
1324 snd_soc_update_bits(codec, WCD9335_MBHC_PLUG_DETECT_CTL,
1325 0xC0, 0x40);
1326}
1327
1328static int tasha_enable_ext_mb_source(struct wcd_mbhc *mbhc,
1329 bool turn_on)
1330{
1331 struct snd_soc_codec *codec = mbhc->codec;
1332 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
1333 int ret = 0;
1334 struct on_demand_supply *supply;
1335
1336 if (!tasha)
1337 return -EINVAL;
1338
1339 supply = &tasha->on_demand_list[ON_DEMAND_MICBIAS];
1340 if (!supply->supply) {
1341 dev_dbg(codec->dev, "%s: warning supply not present ond for %s\n",
1342 __func__, "onDemand Micbias");
1343 return ret;
1344 }
1345
1346 dev_dbg(codec->dev, "%s turn_on: %d count: %d\n", __func__, turn_on,
1347 supply->ondemand_supply_count);
1348
1349 if (turn_on) {
1350 if (!(supply->ondemand_supply_count)) {
1351 ret = snd_soc_dapm_force_enable_pin(
1352 snd_soc_codec_get_dapm(codec),
1353 "MICBIAS_REGULATOR");
1354 snd_soc_dapm_sync(snd_soc_codec_get_dapm(codec));
1355 }
1356 supply->ondemand_supply_count++;
1357 } else {
1358 if (supply->ondemand_supply_count > 0)
1359 supply->ondemand_supply_count--;
1360 if (!(supply->ondemand_supply_count)) {
1361 ret = snd_soc_dapm_disable_pin(
1362 snd_soc_codec_get_dapm(codec),
1363 "MICBIAS_REGULATOR");
1364 snd_soc_dapm_sync(snd_soc_codec_get_dapm(codec));
1365 }
1366 }
1367
1368 if (ret)
1369 dev_err(codec->dev, "%s: Failed to %s external micbias source\n",
1370 __func__, turn_on ? "enable" : "disabled");
1371 else
1372 dev_dbg(codec->dev, "%s: %s external micbias source\n",
1373 __func__, turn_on ? "Enabled" : "Disabled");
1374
1375 return ret;
1376}
1377
1378static int tasha_micbias_control(struct snd_soc_codec *codec,
1379 int micb_num,
1380 int req, bool is_dapm)
1381{
1382 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
1383 int micb_index = micb_num - 1;
1384 u16 micb_reg;
1385 int pre_off_event = 0, post_off_event = 0;
1386 int post_on_event = 0, post_dapm_off = 0;
1387 int post_dapm_on = 0;
1388
1389 if ((micb_index < 0) || (micb_index > TASHA_MAX_MICBIAS - 1)) {
1390 dev_err(codec->dev, "%s: Invalid micbias index, micb_ind:%d\n",
1391 __func__, micb_index);
1392 return -EINVAL;
1393 }
1394 switch (micb_num) {
1395 case MIC_BIAS_1:
1396 micb_reg = WCD9335_ANA_MICB1;
1397 break;
1398 case MIC_BIAS_2:
1399 micb_reg = WCD9335_ANA_MICB2;
1400 pre_off_event = WCD_EVENT_PRE_MICBIAS_2_OFF;
1401 post_off_event = WCD_EVENT_POST_MICBIAS_2_OFF;
1402 post_on_event = WCD_EVENT_POST_MICBIAS_2_ON;
1403 post_dapm_on = WCD_EVENT_POST_DAPM_MICBIAS_2_ON;
1404 post_dapm_off = WCD_EVENT_POST_DAPM_MICBIAS_2_OFF;
1405 break;
1406 case MIC_BIAS_3:
1407 micb_reg = WCD9335_ANA_MICB3;
1408 break;
1409 case MIC_BIAS_4:
1410 micb_reg = WCD9335_ANA_MICB4;
1411 break;
1412 default:
1413 dev_err(codec->dev, "%s: Invalid micbias number: %d\n",
1414 __func__, micb_num);
1415 return -EINVAL;
1416 }
1417 mutex_lock(&tasha->micb_lock);
1418
1419 switch (req) {
1420 case MICB_PULLUP_ENABLE:
1421 tasha->pullup_ref[micb_index]++;
1422 if ((tasha->pullup_ref[micb_index] == 1) &&
1423 (tasha->micb_ref[micb_index] == 0))
1424 snd_soc_update_bits(codec, micb_reg, 0xC0, 0x80);
1425 break;
1426 case MICB_PULLUP_DISABLE:
1427 if (tasha->pullup_ref[micb_index] > 0)
1428 tasha->pullup_ref[micb_index]--;
1429 if ((tasha->pullup_ref[micb_index] == 0) &&
1430 (tasha->micb_ref[micb_index] == 0))
1431 snd_soc_update_bits(codec, micb_reg, 0xC0, 0x00);
1432 break;
1433 case MICB_ENABLE:
1434 tasha->micb_ref[micb_index]++;
1435 if (tasha->micb_ref[micb_index] == 1) {
1436 snd_soc_update_bits(codec, micb_reg, 0xC0, 0x40);
1437 if (post_on_event)
1438 blocking_notifier_call_chain(&tasha->notifier,
1439 post_on_event, &tasha->mbhc);
1440 }
1441 if (is_dapm && post_dapm_on)
1442 blocking_notifier_call_chain(&tasha->notifier,
1443 post_dapm_on, &tasha->mbhc);
1444 break;
1445 case MICB_DISABLE:
1446 if (tasha->micb_ref[micb_index] > 0)
1447 tasha->micb_ref[micb_index]--;
1448 if ((tasha->micb_ref[micb_index] == 0) &&
1449 (tasha->pullup_ref[micb_index] > 0))
1450 snd_soc_update_bits(codec, micb_reg, 0xC0, 0x80);
1451 else if ((tasha->micb_ref[micb_index] == 0) &&
1452 (tasha->pullup_ref[micb_index] == 0)) {
1453 if (pre_off_event)
1454 blocking_notifier_call_chain(&tasha->notifier,
1455 pre_off_event, &tasha->mbhc);
1456 snd_soc_update_bits(codec, micb_reg, 0xC0, 0x00);
1457 if (post_off_event)
1458 blocking_notifier_call_chain(&tasha->notifier,
1459 post_off_event, &tasha->mbhc);
1460 }
1461 if (is_dapm && post_dapm_off)
1462 blocking_notifier_call_chain(&tasha->notifier,
1463 post_dapm_off, &tasha->mbhc);
1464 break;
1465 };
1466
1467 dev_dbg(codec->dev, "%s: micb_num:%d, micb_ref: %d, pullup_ref: %d\n",
1468 __func__, micb_num, tasha->micb_ref[micb_index],
1469 tasha->pullup_ref[micb_index]);
1470
1471 mutex_unlock(&tasha->micb_lock);
1472
1473 return 0;
1474}
1475
1476static int tasha_mbhc_request_micbias(struct snd_soc_codec *codec,
1477 int micb_num, int req)
1478{
1479 int ret;
1480
1481 /*
1482 * If micbias is requested, make sure that there
1483 * is vote to enable mclk
1484 */
1485 if (req == MICB_ENABLE)
1486 tasha_cdc_mclk_enable(codec, true, false);
1487
1488 ret = tasha_micbias_control(codec, micb_num, req, false);
1489
1490 /*
1491 * Release vote for mclk while requesting for
1492 * micbias disable
1493 */
1494 if (req == MICB_DISABLE)
1495 tasha_cdc_mclk_enable(codec, false, false);
1496
1497 return ret;
1498}
1499
1500static void tasha_mbhc_micb_ramp_control(struct snd_soc_codec *codec,
1501 bool enable)
1502{
1503 if (enable) {
1504 snd_soc_update_bits(codec, WCD9335_ANA_MICB2_RAMP,
1505 0x1C, 0x0C);
1506 snd_soc_update_bits(codec, WCD9335_ANA_MICB2_RAMP,
1507 0x80, 0x80);
1508 } else {
1509 snd_soc_update_bits(codec, WCD9335_ANA_MICB2_RAMP,
1510 0x80, 0x00);
1511 snd_soc_update_bits(codec, WCD9335_ANA_MICB2_RAMP,
1512 0x1C, 0x00);
1513 }
1514}
1515
1516static struct firmware_cal *tasha_get_hwdep_fw_cal(struct wcd_mbhc *mbhc,
1517 enum wcd_cal_type type)
1518{
1519 struct tasha_priv *tasha;
1520 struct firmware_cal *hwdep_cal;
1521 struct snd_soc_codec *codec = mbhc->codec;
1522
1523 if (!codec) {
1524 pr_err("%s: NULL codec pointer\n", __func__);
1525 return NULL;
1526 }
1527 tasha = snd_soc_codec_get_drvdata(codec);
1528 hwdep_cal = wcdcal_get_fw_cal(tasha->fw_data, type);
1529 if (!hwdep_cal)
1530 dev_err(codec->dev, "%s: cal not sent by %d\n",
1531 __func__, type);
1532
1533 return hwdep_cal;
1534}
1535
1536static int tasha_mbhc_micb_adjust_voltage(struct snd_soc_codec *codec,
1537 int req_volt,
1538 int micb_num)
1539{
1540 int cur_vout_ctl, req_vout_ctl;
1541 int micb_reg, micb_val, micb_en;
1542
1543 switch (micb_num) {
1544 case MIC_BIAS_1:
1545 micb_reg = WCD9335_ANA_MICB1;
1546 break;
1547 case MIC_BIAS_2:
1548 micb_reg = WCD9335_ANA_MICB2;
1549 break;
1550 case MIC_BIAS_3:
1551 micb_reg = WCD9335_ANA_MICB3;
1552 break;
1553 case MIC_BIAS_4:
1554 micb_reg = WCD9335_ANA_MICB4;
1555 break;
1556 default:
1557 return -EINVAL;
1558 }
1559
1560 /*
1561 * If requested micbias voltage is same as current micbias
1562 * voltage, then just return. Otherwise, adjust voltage as
1563 * per requested value. If micbias is already enabled, then
1564 * to avoid slow micbias ramp-up or down enable pull-up
1565 * momentarily, change the micbias value and then re-enable
1566 * micbias.
1567 */
1568 micb_val = snd_soc_read(codec, micb_reg);
1569 micb_en = (micb_val & 0xC0) >> 6;
1570 cur_vout_ctl = micb_val & 0x3F;
1571
1572 req_vout_ctl = wcd9335_get_micb_vout_ctl_val(req_volt);
Xiaoyu Ye1a2d8bd92017-01-31 18:54:15 -08001573 if (req_vout_ctl < 0)
Banajit Goswamide8271c2017-01-18 00:28:59 -08001574 return -EINVAL;
1575 if (cur_vout_ctl == req_vout_ctl)
1576 return 0;
1577
1578 dev_dbg(codec->dev, "%s: micb_num: %d, cur_mv: %d, req_mv: %d, micb_en: %d\n",
1579 __func__, micb_num, WCD_VOUT_CTL_TO_MICB(cur_vout_ctl),
1580 req_volt, micb_en);
1581
1582 if (micb_en == 0x1)
1583 snd_soc_update_bits(codec, micb_reg, 0xC0, 0x80);
1584
1585 snd_soc_update_bits(codec, micb_reg, 0x3F, req_vout_ctl);
1586
1587 if (micb_en == 0x1) {
1588 snd_soc_update_bits(codec, micb_reg, 0xC0, 0x40);
1589 /*
1590 * Add 2ms delay as per HW requirement after enabling
1591 * micbias
1592 */
1593 usleep_range(2000, 2100);
1594 }
1595
1596 return 0;
1597}
1598
1599static int tasha_mbhc_micb_ctrl_threshold_mic(struct snd_soc_codec *codec,
1600 int micb_num, bool req_en)
1601{
1602 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
1603 struct wcd9xxx_pdata *pdata = dev_get_platdata(codec->dev->parent);
1604 int rc, micb_mv;
1605
1606 if (micb_num != MIC_BIAS_2)
1607 return -EINVAL;
1608
1609 /*
1610 * If device tree micbias level is already above the minimum
1611 * voltage needed to detect threshold microphone, then do
1612 * not change the micbias, just return.
1613 */
1614 if (pdata->micbias.micb2_mv >= WCD_MBHC_THR_HS_MICB_MV)
1615 return 0;
1616
1617 micb_mv = req_en ? WCD_MBHC_THR_HS_MICB_MV : pdata->micbias.micb2_mv;
1618
1619 mutex_lock(&tasha->micb_lock);
1620 rc = tasha_mbhc_micb_adjust_voltage(codec, micb_mv, MIC_BIAS_2);
1621 mutex_unlock(&tasha->micb_lock);
1622
1623 return rc;
1624}
1625
1626static inline void tasha_mbhc_get_result_params(struct wcd9xxx *wcd9xxx,
1627 s16 *d1_a, u16 noff,
1628 int32_t *zdet)
1629{
1630 int i;
1631 int val, val1;
1632 s16 c1;
1633 s32 x1, d1;
1634 int32_t denom;
1635 int minCode_param[] = {
1636 3277, 1639, 820, 410, 205, 103, 52, 26
1637 };
1638
1639 regmap_update_bits(wcd9xxx->regmap, WCD9335_ANA_MBHC_ZDET, 0x20, 0x20);
1640 for (i = 0; i < TASHA_ZDET_NUM_MEASUREMENTS; i++) {
1641 regmap_read(wcd9xxx->regmap, WCD9335_ANA_MBHC_RESULT_2, &val);
1642 if (val & 0x80)
1643 break;
1644 }
1645 val = val << 0x8;
1646 regmap_read(wcd9xxx->regmap, WCD9335_ANA_MBHC_RESULT_1, &val1);
1647 val |= val1;
1648 regmap_update_bits(wcd9xxx->regmap, WCD9335_ANA_MBHC_ZDET, 0x20, 0x00);
1649 x1 = TASHA_MBHC_GET_X1(val);
1650 c1 = TASHA_MBHC_GET_C1(val);
1651 /* If ramp is not complete, give additional 5ms */
1652 if ((c1 < 2) && x1)
1653 usleep_range(5000, 5050);
1654
1655 if (!c1 || !x1) {
1656 dev_dbg(wcd9xxx->dev,
1657 "%s: Impedance detect ramp error, c1=%d, x1=0x%x\n",
1658 __func__, c1, x1);
1659 goto ramp_down;
1660 }
1661 d1 = d1_a[c1];
1662 denom = (x1 * d1) - (1 << (14 - noff));
1663 if (denom > 0)
1664 *zdet = (TASHA_MBHC_ZDET_CONST * 1000) / denom;
1665 else if (x1 < minCode_param[noff])
1666 *zdet = TASHA_ZDET_FLOATING_IMPEDANCE;
1667
1668 dev_dbg(wcd9xxx->dev, "%s: d1=%d, c1=%d, x1=0x%x, z_val=%d(milliOhm)\n",
1669 __func__, d1, c1, x1, *zdet);
1670ramp_down:
1671 i = 0;
1672 while (x1) {
1673 regmap_bulk_read(wcd9xxx->regmap,
1674 WCD9335_ANA_MBHC_RESULT_1, (u8 *)&val, 2);
1675 x1 = TASHA_MBHC_GET_X1(val);
1676 i++;
1677 if (i == TASHA_ZDET_NUM_MEASUREMENTS)
1678 break;
1679 }
1680}
1681
1682/*
1683 * tasha_mbhc_zdet_gpio_ctrl: Register callback function for
1684 * controlling the switch on hifi amps. Default switch state
1685 * will put a 51ohm load in parallel to the hph load. So,
1686 * impedance detection function will pull the gpio high
1687 * to make the switch open.
1688 *
1689 * @zdet_gpio_cb: callback function from machine driver
1690 * @codec: Codec instance
1691 *
1692 * Return: none
1693 */
1694void tasha_mbhc_zdet_gpio_ctrl(
1695 int (*zdet_gpio_cb)(struct snd_soc_codec *codec, bool high),
1696 struct snd_soc_codec *codec)
1697{
1698 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
1699
1700 tasha->zdet_gpio_cb = zdet_gpio_cb;
1701}
1702EXPORT_SYMBOL(tasha_mbhc_zdet_gpio_ctrl);
1703
1704static void tasha_mbhc_zdet_ramp(struct snd_soc_codec *codec,
1705 struct tasha_mbhc_zdet_param *zdet_param,
1706 int32_t *zl, int32_t *zr, s16 *d1_a)
1707{
1708 struct wcd9xxx *wcd9xxx = dev_get_drvdata(codec->dev->parent);
1709 int32_t zdet = 0;
1710
1711 snd_soc_update_bits(codec, WCD9335_MBHC_ZDET_ANA_CTL, 0x70,
1712 zdet_param->ldo_ctl << 4);
1713 snd_soc_update_bits(codec, WCD9335_ANA_MBHC_BTN5, 0xFC,
1714 zdet_param->btn5);
1715 snd_soc_update_bits(codec, WCD9335_ANA_MBHC_BTN6, 0xFC,
1716 zdet_param->btn6);
1717 snd_soc_update_bits(codec, WCD9335_ANA_MBHC_BTN7, 0xFC,
1718 zdet_param->btn7);
1719 snd_soc_update_bits(codec, WCD9335_MBHC_ZDET_ANA_CTL, 0x0F,
1720 zdet_param->noff);
1721 snd_soc_update_bits(codec, WCD9335_MBHC_ZDET_RAMP_CTL, 0x0F,
1722 zdet_param->nshift);
1723
1724 if (!zl)
1725 goto z_right;
1726 /* Start impedance measurement for HPH_L */
1727 regmap_update_bits(wcd9xxx->regmap,
1728 WCD9335_ANA_MBHC_ZDET, 0x80, 0x80);
1729 dev_dbg(wcd9xxx->dev, "%s: ramp for HPH_L, noff = %d\n",
1730 __func__, zdet_param->noff);
1731 tasha_mbhc_get_result_params(wcd9xxx, d1_a, zdet_param->noff, &zdet);
1732 regmap_update_bits(wcd9xxx->regmap,
1733 WCD9335_ANA_MBHC_ZDET, 0x80, 0x00);
1734
1735 *zl = zdet;
1736
1737z_right:
1738 if (!zr)
1739 return;
1740 /* Start impedance measurement for HPH_R */
1741 regmap_update_bits(wcd9xxx->regmap,
1742 WCD9335_ANA_MBHC_ZDET, 0x40, 0x40);
1743 dev_dbg(wcd9xxx->dev, "%s: ramp for HPH_R, noff = %d\n",
1744 __func__, zdet_param->noff);
1745 tasha_mbhc_get_result_params(wcd9xxx, d1_a, zdet_param->noff, &zdet);
1746 regmap_update_bits(wcd9xxx->regmap,
1747 WCD9335_ANA_MBHC_ZDET, 0x40, 0x00);
1748
1749 *zr = zdet;
1750}
1751
1752static inline void tasha_wcd_mbhc_qfuse_cal(struct snd_soc_codec *codec,
1753 int32_t *z_val, int flag_l_r)
1754{
1755 s16 q1;
1756 int q1_cal;
1757
1758 if (*z_val < (TASHA_ZDET_VAL_400/1000))
1759 q1 = snd_soc_read(codec,
1760 WCD9335_CHIP_TIER_CTRL_EFUSE_VAL_OUT1 + (2 * flag_l_r));
1761 else
1762 q1 = snd_soc_read(codec,
1763 WCD9335_CHIP_TIER_CTRL_EFUSE_VAL_OUT2 + (2 * flag_l_r));
1764 if (q1 & 0x80)
1765 q1_cal = (10000 - ((q1 & 0x7F) * 25));
1766 else
1767 q1_cal = (10000 + (q1 * 25));
1768 if (q1_cal > 0)
1769 *z_val = ((*z_val) * 10000) / q1_cal;
1770}
1771
1772static void tasha_wcd_mbhc_calc_impedance(struct wcd_mbhc *mbhc, uint32_t *zl,
1773 uint32_t *zr)
1774{
1775 struct snd_soc_codec *codec = mbhc->codec;
1776 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
1777 struct wcd9xxx *wcd9xxx = tasha->wcd9xxx;
1778 s16 reg0, reg1, reg2, reg3, reg4;
1779 int32_t z1L, z1R, z1Ls;
1780 int zMono, z_diff1, z_diff2;
1781 bool is_fsm_disable = false;
1782 bool is_change = false;
1783 struct tasha_mbhc_zdet_param zdet_param[] = {
1784 {4, 0, 4, 0x08, 0x14, 0x18}, /* < 32ohm */
1785 {2, 0, 3, 0x18, 0x7C, 0x90}, /* 32ohm < Z < 400ohm */
1786 {1, 4, 5, 0x18, 0x7C, 0x90}, /* 400ohm < Z < 1200ohm */
1787 {1, 6, 7, 0x18, 0x7C, 0x90}, /* >1200ohm */
1788 };
1789 struct tasha_mbhc_zdet_param *zdet_param_ptr = NULL;
1790 s16 d1_a[][4] = {
1791 {0, 30, 90, 30},
1792 {0, 30, 30, 5},
1793 {0, 30, 30, 5},
1794 {0, 30, 30, 5},
1795 };
1796 s16 *d1 = NULL;
1797
1798 if (!TASHA_IS_2_0(wcd9xxx)) {
1799 dev_dbg(codec->dev, "%s: Z-det is not supported for this codec version\n",
1800 __func__);
1801 *zl = 0;
1802 *zr = 0;
1803 return;
1804 }
1805 WCD_MBHC_RSC_ASSERT_LOCKED(mbhc);
1806
1807 if (tasha->zdet_gpio_cb)
1808 is_change = tasha->zdet_gpio_cb(codec, true);
1809
1810 reg0 = snd_soc_read(codec, WCD9335_ANA_MBHC_BTN5);
1811 reg1 = snd_soc_read(codec, WCD9335_ANA_MBHC_BTN6);
1812 reg2 = snd_soc_read(codec, WCD9335_ANA_MBHC_BTN7);
1813 reg3 = snd_soc_read(codec, WCD9335_MBHC_CTL_1);
1814 reg4 = snd_soc_read(codec, WCD9335_MBHC_ZDET_ANA_CTL);
1815
1816 if (snd_soc_read(codec, WCD9335_ANA_MBHC_ELECT) & 0x80) {
1817 is_fsm_disable = true;
1818 regmap_update_bits(wcd9xxx->regmap,
1819 WCD9335_ANA_MBHC_ELECT, 0x80, 0x00);
1820 }
1821
1822 /* For NO-jack, disable L_DET_EN before Z-det measurements */
1823 if (mbhc->hphl_swh)
1824 regmap_update_bits(wcd9xxx->regmap,
1825 WCD9335_ANA_MBHC_MECH, 0x80, 0x00);
1826
1827 /* Enable AZ */
1828 snd_soc_update_bits(codec, WCD9335_MBHC_CTL_1, 0x0C, 0x04);
1829 /* Turn off 100k pull down on HPHL */
1830 regmap_update_bits(wcd9xxx->regmap,
1831 WCD9335_ANA_MBHC_MECH, 0x01, 0x00);
1832
1833 /* First get impedance on Left */
1834 d1 = d1_a[1];
1835 zdet_param_ptr = &zdet_param[1];
1836 tasha_mbhc_zdet_ramp(codec, zdet_param_ptr, &z1L, NULL, d1);
1837
1838 if (!TASHA_MBHC_IS_SECOND_RAMP_REQUIRED(z1L))
1839 goto left_ch_impedance;
1840
1841 /* second ramp for left ch */
1842 if (z1L < TASHA_ZDET_VAL_32) {
1843 zdet_param_ptr = &zdet_param[0];
1844 d1 = d1_a[0];
1845 } else if ((z1L > TASHA_ZDET_VAL_400) && (z1L <= TASHA_ZDET_VAL_1200)) {
1846 zdet_param_ptr = &zdet_param[2];
1847 d1 = d1_a[2];
1848 } else if (z1L > TASHA_ZDET_VAL_1200) {
1849 zdet_param_ptr = &zdet_param[3];
1850 d1 = d1_a[3];
1851 }
1852 tasha_mbhc_zdet_ramp(codec, zdet_param_ptr, &z1L, NULL, d1);
1853
1854left_ch_impedance:
1855 if ((z1L == TASHA_ZDET_FLOATING_IMPEDANCE) ||
1856 (z1L > TASHA_ZDET_VAL_100K)) {
1857 *zl = TASHA_ZDET_FLOATING_IMPEDANCE;
1858 zdet_param_ptr = &zdet_param[1];
1859 d1 = d1_a[1];
1860 } else {
1861 *zl = z1L/1000;
1862 tasha_wcd_mbhc_qfuse_cal(codec, zl, 0);
1863 }
1864 dev_dbg(codec->dev, "%s: impedance on HPH_L = %d(ohms)\n",
1865 __func__, *zl);
1866
1867 /* start of right impedance ramp and calculation */
1868 tasha_mbhc_zdet_ramp(codec, zdet_param_ptr, NULL, &z1R, d1);
1869 if (TASHA_MBHC_IS_SECOND_RAMP_REQUIRED(z1R)) {
1870 if (((z1R > TASHA_ZDET_VAL_1200) &&
1871 (zdet_param_ptr->noff == 0x6)) ||
1872 ((*zl) != TASHA_ZDET_FLOATING_IMPEDANCE))
1873 goto right_ch_impedance;
1874 /* second ramp for right ch */
1875 if (z1R < TASHA_ZDET_VAL_32) {
1876 zdet_param_ptr = &zdet_param[0];
1877 d1 = d1_a[0];
1878 } else if ((z1R > TASHA_ZDET_VAL_400) &&
1879 (z1R <= TASHA_ZDET_VAL_1200)) {
1880 zdet_param_ptr = &zdet_param[2];
1881 d1 = d1_a[2];
1882 } else if (z1R > TASHA_ZDET_VAL_1200) {
1883 zdet_param_ptr = &zdet_param[3];
1884 d1 = d1_a[3];
1885 }
1886 tasha_mbhc_zdet_ramp(codec, zdet_param_ptr, NULL, &z1R, d1);
1887 }
1888right_ch_impedance:
1889 if ((z1R == TASHA_ZDET_FLOATING_IMPEDANCE) ||
1890 (z1R > TASHA_ZDET_VAL_100K)) {
1891 *zr = TASHA_ZDET_FLOATING_IMPEDANCE;
1892 } else {
1893 *zr = z1R/1000;
1894 tasha_wcd_mbhc_qfuse_cal(codec, zr, 1);
1895 }
1896 dev_dbg(codec->dev, "%s: impedance on HPH_R = %d(ohms)\n",
1897 __func__, *zr);
1898
1899 /* mono/stereo detection */
1900 if ((*zl == TASHA_ZDET_FLOATING_IMPEDANCE) &&
1901 (*zr == TASHA_ZDET_FLOATING_IMPEDANCE)) {
1902 dev_dbg(codec->dev,
1903 "%s: plug type is invalid or extension cable\n",
1904 __func__);
1905 goto zdet_complete;
1906 }
1907 if ((*zl == TASHA_ZDET_FLOATING_IMPEDANCE) ||
1908 (*zr == TASHA_ZDET_FLOATING_IMPEDANCE) ||
1909 ((*zl < WCD_MONO_HS_MIN_THR) && (*zr > WCD_MONO_HS_MIN_THR)) ||
1910 ((*zl > WCD_MONO_HS_MIN_THR) && (*zr < WCD_MONO_HS_MIN_THR))) {
1911 dev_dbg(codec->dev,
1912 "%s: Mono plug type with one ch floating or shorted to GND\n",
1913 __func__);
1914 mbhc->hph_type = WCD_MBHC_HPH_MONO;
1915 goto zdet_complete;
1916 }
1917 snd_soc_update_bits(codec, WCD9335_HPH_R_ATEST, 0x02, 0x02);
1918 snd_soc_update_bits(codec, WCD9335_HPH_PA_CTL2, 0x40, 0x01);
1919 if (*zl < (TASHA_ZDET_VAL_32/1000))
1920 tasha_mbhc_zdet_ramp(codec, &zdet_param[0], &z1Ls, NULL, d1);
1921 else
1922 tasha_mbhc_zdet_ramp(codec, &zdet_param[1], &z1Ls, NULL, d1);
1923 snd_soc_update_bits(codec, WCD9335_HPH_PA_CTL2, 0x40, 0x00);
1924 snd_soc_update_bits(codec, WCD9335_HPH_R_ATEST, 0x02, 0x00);
1925 z1Ls /= 1000;
1926 tasha_wcd_mbhc_qfuse_cal(codec, &z1Ls, 0);
1927 /* parallel of left Z and 9 ohm pull down resistor */
1928 zMono = ((*zl) * 9) / ((*zl) + 9);
1929 z_diff1 = (z1Ls > zMono) ? (z1Ls - zMono) : (zMono - z1Ls);
1930 z_diff2 = ((*zl) > z1Ls) ? ((*zl) - z1Ls) : (z1Ls - (*zl));
1931 if ((z_diff1 * (*zl + z1Ls)) > (z_diff2 * (z1Ls + zMono))) {
1932 dev_dbg(codec->dev, "%s: stereo plug type detected\n",
1933 __func__);
1934 mbhc->hph_type = WCD_MBHC_HPH_STEREO;
1935 } else {
1936 dev_dbg(codec->dev, "%s: MONO plug type detected\n",
1937 __func__);
1938 mbhc->hph_type = WCD_MBHC_HPH_MONO;
1939 }
1940
1941zdet_complete:
1942 snd_soc_write(codec, WCD9335_ANA_MBHC_BTN5, reg0);
1943 snd_soc_write(codec, WCD9335_ANA_MBHC_BTN6, reg1);
1944 snd_soc_write(codec, WCD9335_ANA_MBHC_BTN7, reg2);
1945 /* Turn on 100k pull down on HPHL */
1946 regmap_update_bits(wcd9xxx->regmap,
1947 WCD9335_ANA_MBHC_MECH, 0x01, 0x01);
1948
1949 /* For NO-jack, re-enable L_DET_EN after Z-det measurements */
1950 if (mbhc->hphl_swh)
1951 regmap_update_bits(wcd9xxx->regmap,
1952 WCD9335_ANA_MBHC_MECH, 0x80, 0x80);
1953
1954 snd_soc_write(codec, WCD9335_MBHC_ZDET_ANA_CTL, reg4);
1955 snd_soc_write(codec, WCD9335_MBHC_CTL_1, reg3);
1956 if (is_fsm_disable)
1957 regmap_update_bits(wcd9xxx->regmap,
1958 WCD9335_ANA_MBHC_ELECT, 0x80, 0x80);
1959 if (tasha->zdet_gpio_cb && is_change)
1960 tasha->zdet_gpio_cb(codec, false);
1961}
1962
1963static void tasha_mbhc_gnd_det_ctrl(struct snd_soc_codec *codec, bool enable)
1964{
1965 if (enable) {
1966 snd_soc_update_bits(codec, WCD9335_ANA_MBHC_MECH,
1967 0x02, 0x02);
1968 snd_soc_update_bits(codec, WCD9335_ANA_MBHC_MECH,
1969 0x40, 0x40);
1970 } else {
1971 snd_soc_update_bits(codec, WCD9335_ANA_MBHC_MECH,
1972 0x40, 0x00);
1973 snd_soc_update_bits(codec, WCD9335_ANA_MBHC_MECH,
1974 0x02, 0x00);
1975 }
1976}
1977
1978static void tasha_mbhc_hph_pull_down_ctrl(struct snd_soc_codec *codec,
1979 bool enable)
1980{
1981 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
1982
1983 if (enable) {
1984 snd_soc_update_bits(codec, WCD9335_HPH_PA_CTL2,
1985 0x40, 0x40);
1986 if (TASHA_IS_2_0(tasha->wcd9xxx))
1987 snd_soc_update_bits(codec, WCD9335_HPH_PA_CTL2,
1988 0x10, 0x10);
1989 } else {
1990 snd_soc_update_bits(codec, WCD9335_HPH_PA_CTL2,
1991 0x40, 0x00);
1992 if (TASHA_IS_2_0(tasha->wcd9xxx))
1993 snd_soc_update_bits(codec, WCD9335_HPH_PA_CTL2,
1994 0x10, 0x00);
1995 }
1996}
1997
1998static void tasha_mbhc_moisture_config(struct wcd_mbhc *mbhc)
1999{
2000 struct snd_soc_codec *codec = mbhc->codec;
2001
Yeleswarapu Nagaradhesh7bb4cae2016-12-22 10:50:05 +05302002 if (mbhc->moist_vref == V_OFF)
Banajit Goswamide8271c2017-01-18 00:28:59 -08002003 return;
2004
2005 /* Donot enable moisture detection if jack type is NC */
2006 if (!mbhc->hphl_swh) {
2007 dev_dbg(codec->dev, "%s: disable moisture detection for NC\n",
2008 __func__);
2009 return;
2010 }
2011
2012 snd_soc_update_bits(codec, WCD9335_MBHC_CTL_2,
Yeleswarapu Nagaradhesh7bb4cae2016-12-22 10:50:05 +05302013 0x0C, mbhc->moist_vref << 2);
2014 tasha_mbhc_hph_l_pull_up_control(codec, mbhc->moist_iref);
Banajit Goswamide8271c2017-01-18 00:28:59 -08002015}
2016
Meng Wang23b93172017-06-22 15:53:46 +08002017static void tasha_update_anc_state(struct snd_soc_codec *codec, bool enable,
2018 int anc_num)
2019{
2020 if (enable)
2021 snd_soc_update_bits(codec, WCD9335_CDC_RX1_RX_PATH_CFG0 +
2022 (20 * anc_num), 0x10, 0x10);
2023 else
2024 snd_soc_update_bits(codec, WCD9335_CDC_RX1_RX_PATH_CFG0 +
2025 (20 * anc_num), 0x10, 0x00);
2026}
2027
2028static bool tasha_is_anc_on(struct wcd_mbhc *mbhc)
2029{
2030 bool anc_on = false;
2031 u16 ancl, ancr;
2032
2033 ancl =
2034 (snd_soc_read(mbhc->codec, WCD9335_CDC_RX1_RX_PATH_CFG0)) & 0x10;
2035 ancr =
2036 (snd_soc_read(mbhc->codec, WCD9335_CDC_RX2_RX_PATH_CFG0)) & 0x10;
2037
2038 anc_on = !!(ancl | ancr);
2039
2040 return anc_on;
2041}
2042
Banajit Goswamide8271c2017-01-18 00:28:59 -08002043static const struct wcd_mbhc_cb mbhc_cb = {
2044 .request_irq = tasha_mbhc_request_irq,
2045 .irq_control = tasha_mbhc_irq_control,
2046 .free_irq = tasha_mbhc_free_irq,
2047 .clk_setup = tasha_mbhc_clk_setup,
2048 .map_btn_code_to_num = tasha_mbhc_btn_to_num,
2049 .enable_mb_source = tasha_enable_ext_mb_source,
2050 .mbhc_bias = tasha_mbhc_mbhc_bias_control,
2051 .set_btn_thr = tasha_mbhc_program_btn_thr,
2052 .lock_sleep = tasha_mbhc_lock_sleep,
2053 .register_notifier = tasha_mbhc_register_notifier,
2054 .micbias_enable_status = tasha_mbhc_micb_en_status,
2055 .hph_pa_on_status = tasha_mbhc_hph_pa_on_status,
2056 .hph_pull_up_control = tasha_mbhc_hph_l_pull_up_control,
2057 .mbhc_micbias_control = tasha_mbhc_request_micbias,
2058 .mbhc_micb_ramp_control = tasha_mbhc_micb_ramp_control,
2059 .get_hwdep_fw_cal = tasha_get_hwdep_fw_cal,
2060 .mbhc_micb_ctrl_thr_mic = tasha_mbhc_micb_ctrl_threshold_mic,
2061 .compute_impedance = tasha_wcd_mbhc_calc_impedance,
2062 .mbhc_gnd_det_ctrl = tasha_mbhc_gnd_det_ctrl,
2063 .hph_pull_down_ctrl = tasha_mbhc_hph_pull_down_ctrl,
2064 .mbhc_moisture_config = tasha_mbhc_moisture_config,
Meng Wang23b93172017-06-22 15:53:46 +08002065 .update_anc_state = tasha_update_anc_state,
2066 .is_anc_on = tasha_is_anc_on,
Banajit Goswamide8271c2017-01-18 00:28:59 -08002067};
2068
2069static int tasha_get_anc_slot(struct snd_kcontrol *kcontrol,
2070 struct snd_ctl_elem_value *ucontrol)
2071{
2072 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
2073 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
2074
2075 ucontrol->value.integer.value[0] = tasha->anc_slot;
2076 return 0;
2077}
2078
2079static int tasha_put_anc_slot(struct snd_kcontrol *kcontrol,
2080 struct snd_ctl_elem_value *ucontrol)
2081{
2082 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
2083 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
2084
2085 tasha->anc_slot = ucontrol->value.integer.value[0];
2086 return 0;
2087}
2088
2089static int tasha_get_anc_func(struct snd_kcontrol *kcontrol,
2090 struct snd_ctl_elem_value *ucontrol)
2091{
2092 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
2093 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
2094
2095 ucontrol->value.integer.value[0] = (tasha->anc_func == true ? 1 : 0);
2096 return 0;
2097}
2098
2099static int tasha_put_anc_func(struct snd_kcontrol *kcontrol,
2100 struct snd_ctl_elem_value *ucontrol)
2101{
2102 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
2103 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
2104 struct snd_soc_dapm_context *dapm = snd_soc_codec_get_dapm(codec);
2105
2106 mutex_lock(&tasha->codec_mutex);
2107 tasha->anc_func = (!ucontrol->value.integer.value[0] ? false : true);
2108
2109 dev_dbg(codec->dev, "%s: anc_func %x", __func__, tasha->anc_func);
2110
2111 if (tasha->anc_func == true) {
2112 snd_soc_dapm_enable_pin(dapm, "ANC LINEOUT2 PA");
2113 snd_soc_dapm_enable_pin(dapm, "ANC LINEOUT2");
2114 snd_soc_dapm_enable_pin(dapm, "ANC LINEOUT1 PA");
2115 snd_soc_dapm_enable_pin(dapm, "ANC LINEOUT1");
2116 snd_soc_dapm_enable_pin(dapm, "ANC HPHR PA");
2117 snd_soc_dapm_enable_pin(dapm, "ANC HPHR");
2118 snd_soc_dapm_enable_pin(dapm, "ANC HPHL PA");
2119 snd_soc_dapm_enable_pin(dapm, "ANC HPHL");
2120 snd_soc_dapm_enable_pin(dapm, "ANC EAR PA");
2121 snd_soc_dapm_enable_pin(dapm, "ANC EAR");
2122 snd_soc_dapm_enable_pin(dapm, "ANC SPK1 PA");
2123 snd_soc_dapm_disable_pin(dapm, "LINEOUT2");
2124 snd_soc_dapm_disable_pin(dapm, "LINEOUT2 PA");
2125 snd_soc_dapm_disable_pin(dapm, "LINEOUT1");
2126 snd_soc_dapm_disable_pin(dapm, "LINEOUT1 PA");
2127 snd_soc_dapm_disable_pin(dapm, "HPHR");
2128 snd_soc_dapm_disable_pin(dapm, "HPHL");
2129 snd_soc_dapm_disable_pin(dapm, "HPHR PA");
2130 snd_soc_dapm_disable_pin(dapm, "HPHL PA");
2131 snd_soc_dapm_disable_pin(dapm, "EAR PA");
2132 snd_soc_dapm_disable_pin(dapm, "EAR");
2133 } else {
2134 snd_soc_dapm_disable_pin(dapm, "ANC LINEOUT2 PA");
2135 snd_soc_dapm_disable_pin(dapm, "ANC LINEOUT2");
2136 snd_soc_dapm_disable_pin(dapm, "ANC LINEOUT1 PA");
2137 snd_soc_dapm_disable_pin(dapm, "ANC LINEOUT1");
2138 snd_soc_dapm_disable_pin(dapm, "ANC HPHR");
2139 snd_soc_dapm_disable_pin(dapm, "ANC HPHL");
2140 snd_soc_dapm_disable_pin(dapm, "ANC HPHR PA");
2141 snd_soc_dapm_disable_pin(dapm, "ANC HPHL PA");
2142 snd_soc_dapm_disable_pin(dapm, "ANC EAR PA");
2143 snd_soc_dapm_disable_pin(dapm, "ANC EAR");
2144 snd_soc_dapm_disable_pin(dapm, "ANC SPK1 PA");
2145 snd_soc_dapm_enable_pin(dapm, "LINEOUT2");
2146 snd_soc_dapm_enable_pin(dapm, "LINEOUT2 PA");
2147 snd_soc_dapm_enable_pin(dapm, "LINEOUT1");
2148 snd_soc_dapm_enable_pin(dapm, "LINEOUT1 PA");
2149 snd_soc_dapm_enable_pin(dapm, "HPHR");
2150 snd_soc_dapm_enable_pin(dapm, "HPHL");
2151 snd_soc_dapm_enable_pin(dapm, "HPHR PA");
2152 snd_soc_dapm_enable_pin(dapm, "HPHL PA");
2153 snd_soc_dapm_enable_pin(dapm, "EAR PA");
2154 snd_soc_dapm_enable_pin(dapm, "EAR");
2155 }
2156 mutex_unlock(&tasha->codec_mutex);
2157 snd_soc_dapm_sync(dapm);
2158 return 0;
2159}
2160
2161static int tasha_get_clkmode(struct snd_kcontrol *kcontrol,
2162 struct snd_ctl_elem_value *ucontrol)
2163{
2164 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
2165 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
2166
2167 ucontrol->value.enumerated.item[0] = tasha->clk_mode;
2168 dev_dbg(codec->dev, "%s: clk_mode: %d\n", __func__, tasha->clk_mode);
2169
2170 return 0;
2171}
2172
2173static int tasha_put_clkmode(struct snd_kcontrol *kcontrol,
2174 struct snd_ctl_elem_value *ucontrol)
2175{
2176 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
2177 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
2178
2179 tasha->clk_mode = ucontrol->value.enumerated.item[0];
2180 dev_dbg(codec->dev, "%s: clk_mode: %d\n", __func__, tasha->clk_mode);
2181
2182 return 0;
2183}
2184
2185static int tasha_get_iir_enable_audio_mixer(
2186 struct snd_kcontrol *kcontrol,
2187 struct snd_ctl_elem_value *ucontrol)
2188{
2189 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
2190 int iir_idx = ((struct soc_multi_mixer_control *)
2191 kcontrol->private_value)->reg;
2192 int band_idx = ((struct soc_multi_mixer_control *)
2193 kcontrol->private_value)->shift;
2194 /* IIR filter band registers are at integer multiples of 16 */
2195 u16 iir_reg = WCD9335_CDC_SIDETONE_IIR0_IIR_CTL + 16 * iir_idx;
2196
2197 ucontrol->value.integer.value[0] = (snd_soc_read(codec, iir_reg) &
2198 (1 << band_idx)) != 0;
2199
2200 dev_dbg(codec->dev, "%s: IIR #%d band #%d enable %d\n", __func__,
2201 iir_idx, band_idx,
2202 (uint32_t)ucontrol->value.integer.value[0]);
2203 return 0;
2204}
2205
2206static int tasha_hph_impedance_get(struct snd_kcontrol *kcontrol,
2207 struct snd_ctl_elem_value *ucontrol)
2208{
2209 uint32_t zl, zr;
2210 bool hphr;
2211 struct soc_multi_mixer_control *mc;
2212 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
2213 struct tasha_priv *priv = snd_soc_codec_get_drvdata(codec);
2214
2215 mc = (struct soc_multi_mixer_control *)(kcontrol->private_value);
2216 hphr = mc->shift;
2217 wcd_mbhc_get_impedance(&priv->mbhc, &zl, &zr);
2218 dev_dbg(codec->dev, "%s: zl=%u(ohms), zr=%u(ohms)\n", __func__, zl, zr);
2219 ucontrol->value.integer.value[0] = hphr ? zr : zl;
2220
2221 return 0;
2222}
2223
2224static const struct snd_kcontrol_new impedance_detect_controls[] = {
2225 SOC_SINGLE_EXT("HPHL Impedance", 0, 0, UINT_MAX, 0,
2226 tasha_hph_impedance_get, NULL),
2227 SOC_SINGLE_EXT("HPHR Impedance", 0, 1, UINT_MAX, 0,
2228 tasha_hph_impedance_get, NULL),
2229};
2230
2231static int tasha_get_hph_type(struct snd_kcontrol *kcontrol,
2232 struct snd_ctl_elem_value *ucontrol)
2233{
2234 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
2235 struct tasha_priv *priv = snd_soc_codec_get_drvdata(codec);
2236 struct wcd_mbhc *mbhc;
2237
2238 if (!priv) {
2239 dev_dbg(codec->dev, "%s: wcd9335 private data is NULL\n",
2240 __func__);
2241 return 0;
2242 }
2243
2244 mbhc = &priv->mbhc;
2245 if (!mbhc) {
2246 dev_dbg(codec->dev, "%s: mbhc not initialized\n", __func__);
2247 return 0;
2248 }
2249
2250 ucontrol->value.integer.value[0] = (u32) mbhc->hph_type;
2251 dev_dbg(codec->dev, "%s: hph_type = %u\n", __func__, mbhc->hph_type);
2252
2253 return 0;
2254}
2255
2256static const struct snd_kcontrol_new hph_type_detect_controls[] = {
2257 SOC_SINGLE_EXT("HPH Type", 0, 0, UINT_MAX, 0,
2258 tasha_get_hph_type, NULL),
2259};
2260
2261static int tasha_vi_feed_mixer_get(struct snd_kcontrol *kcontrol,
2262 struct snd_ctl_elem_value *ucontrol)
2263{
Banajit Goswami8b3579b2017-07-21 01:11:17 -07002264 struct snd_soc_dapm_widget *widget =
2265 snd_soc_dapm_kcontrol_widget(kcontrol);
Banajit Goswamide8271c2017-01-18 00:28:59 -08002266 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
2267 struct tasha_priv *tasha_p = snd_soc_codec_get_drvdata(codec);
2268
2269 ucontrol->value.integer.value[0] = tasha_p->vi_feed_value;
2270
2271 return 0;
2272}
2273
2274static int tasha_vi_feed_mixer_put(struct snd_kcontrol *kcontrol,
2275 struct snd_ctl_elem_value *ucontrol)
2276{
Banajit Goswami8b3579b2017-07-21 01:11:17 -07002277 struct snd_soc_dapm_widget *widget =
2278 snd_soc_dapm_kcontrol_widget(kcontrol);
Banajit Goswamide8271c2017-01-18 00:28:59 -08002279 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
2280 struct tasha_priv *tasha_p = snd_soc_codec_get_drvdata(codec);
2281 struct wcd9xxx *core = tasha_p->wcd9xxx;
2282 struct soc_multi_mixer_control *mixer =
2283 ((struct soc_multi_mixer_control *)kcontrol->private_value);
2284 u32 dai_id = widget->shift;
2285 u32 port_id = mixer->shift;
2286 u32 enable = ucontrol->value.integer.value[0];
2287
2288 dev_dbg(codec->dev, "%s: enable: %d, port_id:%d, dai_id: %d\n",
2289 __func__, enable, port_id, dai_id);
2290
2291 tasha_p->vi_feed_value = ucontrol->value.integer.value[0];
2292
2293 mutex_lock(&tasha_p->codec_mutex);
2294 if (enable) {
2295 if (port_id == TASHA_TX14 && !test_bit(VI_SENSE_1,
2296 &tasha_p->status_mask)) {
2297 list_add_tail(&core->tx_chs[TASHA_TX14].list,
2298 &tasha_p->dai[dai_id].wcd9xxx_ch_list);
2299 set_bit(VI_SENSE_1, &tasha_p->status_mask);
2300 }
2301 if (port_id == TASHA_TX15 && !test_bit(VI_SENSE_2,
2302 &tasha_p->status_mask)) {
2303 list_add_tail(&core->tx_chs[TASHA_TX15].list,
2304 &tasha_p->dai[dai_id].wcd9xxx_ch_list);
2305 set_bit(VI_SENSE_2, &tasha_p->status_mask);
2306 }
2307 } else {
2308 if (port_id == TASHA_TX14 && test_bit(VI_SENSE_1,
2309 &tasha_p->status_mask)) {
2310 list_del_init(&core->tx_chs[TASHA_TX14].list);
2311 clear_bit(VI_SENSE_1, &tasha_p->status_mask);
2312 }
2313 if (port_id == TASHA_TX15 && test_bit(VI_SENSE_2,
2314 &tasha_p->status_mask)) {
2315 list_del_init(&core->tx_chs[TASHA_TX15].list);
2316 clear_bit(VI_SENSE_2, &tasha_p->status_mask);
2317 }
2318 }
2319 mutex_unlock(&tasha_p->codec_mutex);
2320 snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, NULL);
2321
2322 return 0;
2323}
2324
2325/* virtual port entries */
2326static int slim_tx_mixer_get(struct snd_kcontrol *kcontrol,
2327 struct snd_ctl_elem_value *ucontrol)
2328{
Banajit Goswami8b3579b2017-07-21 01:11:17 -07002329 struct snd_soc_dapm_widget *widget =
2330 snd_soc_dapm_kcontrol_widget(kcontrol);
Banajit Goswamide8271c2017-01-18 00:28:59 -08002331 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
2332 struct tasha_priv *tasha_p = snd_soc_codec_get_drvdata(codec);
2333
2334 ucontrol->value.integer.value[0] = tasha_p->tx_port_value;
2335 return 0;
2336}
2337
2338static int slim_tx_mixer_put(struct snd_kcontrol *kcontrol,
2339 struct snd_ctl_elem_value *ucontrol)
2340{
Banajit Goswami8b3579b2017-07-21 01:11:17 -07002341 struct snd_soc_dapm_widget *widget =
2342 snd_soc_dapm_kcontrol_widget(kcontrol);
Banajit Goswamide8271c2017-01-18 00:28:59 -08002343 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
2344 struct tasha_priv *tasha_p = snd_soc_codec_get_drvdata(codec);
2345 struct wcd9xxx *core = dev_get_drvdata(codec->dev->parent);
2346 struct snd_soc_dapm_update *update = NULL;
2347 struct soc_multi_mixer_control *mixer =
2348 ((struct soc_multi_mixer_control *)kcontrol->private_value);
2349 u32 dai_id = widget->shift;
2350 u32 port_id = mixer->shift;
2351 u32 enable = ucontrol->value.integer.value[0];
2352 u32 vtable;
2353
2354
2355 dev_dbg(codec->dev, "%s: wname %s cname %s value %u shift %d item %ld\n",
2356 __func__,
2357 widget->name, ucontrol->id.name, tasha_p->tx_port_value,
2358 widget->shift, ucontrol->value.integer.value[0]);
2359
2360 mutex_lock(&tasha_p->codec_mutex);
2361
2362 if (tasha_p->intf_type != WCD9XXX_INTERFACE_TYPE_SLIMBUS) {
2363 if (dai_id != AIF1_CAP) {
2364 dev_err(codec->dev, "%s: invalid AIF for I2C mode\n",
2365 __func__);
2366 mutex_unlock(&tasha_p->codec_mutex);
2367 return -EINVAL;
2368 }
2369 vtable = vport_slim_check_table[dai_id];
2370 } else {
2371 if (dai_id >= ARRAY_SIZE(vport_i2s_check_table)) {
2372 dev_err(codec->dev, "%s: dai_id: %d, out of bounds\n",
2373 __func__, dai_id);
2374 return -EINVAL;
2375 }
2376 vtable = vport_i2s_check_table[dai_id];
2377 }
2378 switch (dai_id) {
2379 case AIF1_CAP:
2380 case AIF2_CAP:
2381 case AIF3_CAP:
2382 /* only add to the list if value not set */
2383 if (enable && !(tasha_p->tx_port_value & 1 << port_id)) {
2384
2385 if (wcd9xxx_tx_vport_validation(vtable, port_id,
2386 tasha_p->dai, NUM_CODEC_DAIS)) {
2387 dev_dbg(codec->dev, "%s: TX%u is used by other virtual port\n",
2388 __func__, port_id);
2389 mutex_unlock(&tasha_p->codec_mutex);
2390 return 0;
2391 }
2392 tasha_p->tx_port_value |= 1 << port_id;
2393 list_add_tail(&core->tx_chs[port_id].list,
2394 &tasha_p->dai[dai_id].wcd9xxx_ch_list
2395 );
2396 } else if (!enable && (tasha_p->tx_port_value &
2397 1 << port_id)) {
2398 tasha_p->tx_port_value &= ~(1 << port_id);
2399 list_del_init(&core->tx_chs[port_id].list);
2400 } else {
2401 if (enable)
2402 dev_dbg(codec->dev, "%s: TX%u port is used by\n"
2403 "this virtual port\n",
2404 __func__, port_id);
2405 else
2406 dev_dbg(codec->dev, "%s: TX%u port is not used by\n"
2407 "this virtual port\n",
2408 __func__, port_id);
2409 /* avoid update power function */
2410 mutex_unlock(&tasha_p->codec_mutex);
2411 return 0;
2412 }
2413 break;
2414 case AIF4_MAD_TX:
2415 case AIF5_CPE_TX:
2416 break;
2417 default:
2418 pr_err("Unknown AIF %d\n", dai_id);
2419 mutex_unlock(&tasha_p->codec_mutex);
2420 return -EINVAL;
2421 }
2422 pr_debug("%s: name %s sname %s updated value %u shift %d\n", __func__,
2423 widget->name, widget->sname, tasha_p->tx_port_value,
2424 widget->shift);
2425
2426 mutex_unlock(&tasha_p->codec_mutex);
2427 snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, update);
2428
2429 return 0;
2430}
2431
2432static int slim_rx_mux_get(struct snd_kcontrol *kcontrol,
2433 struct snd_ctl_elem_value *ucontrol)
2434{
Banajit Goswami8b3579b2017-07-21 01:11:17 -07002435 struct snd_soc_dapm_widget *widget =
2436 snd_soc_dapm_kcontrol_widget(kcontrol);
Banajit Goswamide8271c2017-01-18 00:28:59 -08002437 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
2438 struct tasha_priv *tasha_p = snd_soc_codec_get_drvdata(codec);
2439
2440 ucontrol->value.enumerated.item[0] =
2441 tasha_p->rx_port_value[widget->shift];
2442 return 0;
2443}
2444
2445static const char *const slim_rx_mux_text[] = {
2446 "ZERO", "AIF1_PB", "AIF2_PB", "AIF3_PB", "AIF4_PB", "AIF_MIX1_PB"
2447};
2448
2449static int slim_rx_mux_put(struct snd_kcontrol *kcontrol,
2450 struct snd_ctl_elem_value *ucontrol)
2451{
Banajit Goswami8b3579b2017-07-21 01:11:17 -07002452 struct snd_soc_dapm_widget *widget =
2453 snd_soc_dapm_kcontrol_widget(kcontrol);
Banajit Goswamide8271c2017-01-18 00:28:59 -08002454 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
2455 struct tasha_priv *tasha_p = snd_soc_codec_get_drvdata(codec);
2456 struct wcd9xxx *core = dev_get_drvdata(codec->dev->parent);
2457 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
2458 struct snd_soc_dapm_update *update = NULL;
2459 unsigned int rx_port_value;
2460 u32 port_id = widget->shift;
2461
2462 tasha_p->rx_port_value[port_id] = ucontrol->value.enumerated.item[0];
2463 rx_port_value = tasha_p->rx_port_value[port_id];
2464
2465 pr_debug("%s: wname %s cname %s value %u shift %d item %ld\n", __func__,
2466 widget->name, ucontrol->id.name, rx_port_value,
2467 widget->shift, ucontrol->value.integer.value[0]);
2468
2469 mutex_lock(&tasha_p->codec_mutex);
2470
2471 if (tasha_p->intf_type != WCD9XXX_INTERFACE_TYPE_SLIMBUS) {
2472 if (rx_port_value > 2) {
2473 dev_err(codec->dev, "%s: invalid AIF for I2C mode\n",
2474 __func__);
2475 goto err;
2476 }
2477 }
2478 /* value need to match the Virtual port and AIF number */
2479 switch (rx_port_value) {
2480 case 0:
2481 list_del_init(&core->rx_chs[port_id].list);
2482 break;
2483 case 1:
2484 if (wcd9xxx_rx_vport_validation(port_id +
2485 TASHA_RX_PORT_START_NUMBER,
2486 &tasha_p->dai[AIF1_PB].wcd9xxx_ch_list)) {
2487 dev_dbg(codec->dev, "%s: RX%u is used by current requesting AIF_PB itself\n",
2488 __func__, port_id);
2489 goto rtn;
2490 }
2491 list_add_tail(&core->rx_chs[port_id].list,
2492 &tasha_p->dai[AIF1_PB].wcd9xxx_ch_list);
2493 break;
2494 case 2:
2495 if (wcd9xxx_rx_vport_validation(port_id +
2496 TASHA_RX_PORT_START_NUMBER,
2497 &tasha_p->dai[AIF2_PB].wcd9xxx_ch_list)) {
2498 dev_dbg(codec->dev, "%s: RX%u is used by current requesting AIF_PB itself\n",
2499 __func__, port_id);
2500 goto rtn;
2501 }
2502 list_add_tail(&core->rx_chs[port_id].list,
2503 &tasha_p->dai[AIF2_PB].wcd9xxx_ch_list);
2504 break;
2505 case 3:
2506 if (wcd9xxx_rx_vport_validation(port_id +
2507 TASHA_RX_PORT_START_NUMBER,
2508 &tasha_p->dai[AIF3_PB].wcd9xxx_ch_list)) {
2509 dev_dbg(codec->dev, "%s: RX%u is used by current requesting AIF_PB itself\n",
2510 __func__, port_id);
2511 goto rtn;
2512 }
2513 list_add_tail(&core->rx_chs[port_id].list,
2514 &tasha_p->dai[AIF3_PB].wcd9xxx_ch_list);
2515 break;
2516 case 4:
2517 if (wcd9xxx_rx_vport_validation(port_id +
2518 TASHA_RX_PORT_START_NUMBER,
2519 &tasha_p->dai[AIF4_PB].wcd9xxx_ch_list)) {
2520 dev_dbg(codec->dev, "%s: RX%u is used by current requesting AIF_PB itself\n",
2521 __func__, port_id);
2522 goto rtn;
2523 }
2524 list_add_tail(&core->rx_chs[port_id].list,
2525 &tasha_p->dai[AIF4_PB].wcd9xxx_ch_list);
2526 break;
2527 case 5:
2528 if (wcd9xxx_rx_vport_validation(port_id +
2529 TASHA_RX_PORT_START_NUMBER,
2530 &tasha_p->dai[AIF_MIX1_PB].wcd9xxx_ch_list)) {
2531 dev_dbg(codec->dev, "%s: RX%u is used by current requesting AIF_PB itself\n",
2532 __func__, port_id);
2533 goto rtn;
2534 }
2535 list_add_tail(&core->rx_chs[port_id].list,
2536 &tasha_p->dai[AIF_MIX1_PB].wcd9xxx_ch_list);
2537 break;
2538 default:
2539 pr_err("Unknown AIF %d\n", rx_port_value);
2540 goto err;
2541 }
2542rtn:
2543 mutex_unlock(&tasha_p->codec_mutex);
2544 snd_soc_dapm_mux_update_power(widget->dapm, kcontrol,
2545 rx_port_value, e, update);
2546
2547 return 0;
2548err:
2549 mutex_unlock(&tasha_p->codec_mutex);
2550 return -EINVAL;
2551}
2552
2553static const struct soc_enum slim_rx_mux_enum =
2554 SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(slim_rx_mux_text), slim_rx_mux_text);
2555
2556static const struct snd_kcontrol_new slim_rx_mux[TASHA_RX_MAX] = {
2557 SOC_DAPM_ENUM_EXT("SLIM RX0 Mux", slim_rx_mux_enum,
2558 slim_rx_mux_get, slim_rx_mux_put),
2559 SOC_DAPM_ENUM_EXT("SLIM RX1 Mux", slim_rx_mux_enum,
2560 slim_rx_mux_get, slim_rx_mux_put),
2561 SOC_DAPM_ENUM_EXT("SLIM RX2 Mux", slim_rx_mux_enum,
2562 slim_rx_mux_get, slim_rx_mux_put),
2563 SOC_DAPM_ENUM_EXT("SLIM RX3 Mux", slim_rx_mux_enum,
2564 slim_rx_mux_get, slim_rx_mux_put),
2565 SOC_DAPM_ENUM_EXT("SLIM RX4 Mux", slim_rx_mux_enum,
2566 slim_rx_mux_get, slim_rx_mux_put),
2567 SOC_DAPM_ENUM_EXT("SLIM RX5 Mux", slim_rx_mux_enum,
2568 slim_rx_mux_get, slim_rx_mux_put),
2569 SOC_DAPM_ENUM_EXT("SLIM RX6 Mux", slim_rx_mux_enum,
2570 slim_rx_mux_get, slim_rx_mux_put),
2571 SOC_DAPM_ENUM_EXT("SLIM RX7 Mux", slim_rx_mux_enum,
2572 slim_rx_mux_get, slim_rx_mux_put),
2573};
2574
2575static const struct snd_kcontrol_new aif4_vi_mixer[] = {
2576 SOC_SINGLE_EXT("SPKR_VI_1", SND_SOC_NOPM, TASHA_TX14, 1, 0,
2577 tasha_vi_feed_mixer_get, tasha_vi_feed_mixer_put),
2578 SOC_SINGLE_EXT("SPKR_VI_2", SND_SOC_NOPM, TASHA_TX15, 1, 0,
2579 tasha_vi_feed_mixer_get, tasha_vi_feed_mixer_put),
2580};
2581
2582static const struct snd_kcontrol_new aif1_cap_mixer[] = {
2583 SOC_SINGLE_EXT("SLIM TX0", SND_SOC_NOPM, TASHA_TX0, 1, 0,
2584 slim_tx_mixer_get, slim_tx_mixer_put),
2585 SOC_SINGLE_EXT("SLIM TX1", SND_SOC_NOPM, TASHA_TX1, 1, 0,
2586 slim_tx_mixer_get, slim_tx_mixer_put),
2587 SOC_SINGLE_EXT("SLIM TX2", SND_SOC_NOPM, TASHA_TX2, 1, 0,
2588 slim_tx_mixer_get, slim_tx_mixer_put),
2589 SOC_SINGLE_EXT("SLIM TX3", SND_SOC_NOPM, TASHA_TX3, 1, 0,
2590 slim_tx_mixer_get, slim_tx_mixer_put),
2591 SOC_SINGLE_EXT("SLIM TX4", SND_SOC_NOPM, TASHA_TX4, 1, 0,
2592 slim_tx_mixer_get, slim_tx_mixer_put),
2593 SOC_SINGLE_EXT("SLIM TX5", SND_SOC_NOPM, TASHA_TX5, 1, 0,
2594 slim_tx_mixer_get, slim_tx_mixer_put),
2595 SOC_SINGLE_EXT("SLIM TX6", SND_SOC_NOPM, TASHA_TX6, 1, 0,
2596 slim_tx_mixer_get, slim_tx_mixer_put),
2597 SOC_SINGLE_EXT("SLIM TX7", SND_SOC_NOPM, TASHA_TX7, 1, 0,
2598 slim_tx_mixer_get, slim_tx_mixer_put),
2599 SOC_SINGLE_EXT("SLIM TX8", SND_SOC_NOPM, TASHA_TX8, 1, 0,
2600 slim_tx_mixer_get, slim_tx_mixer_put),
2601 SOC_SINGLE_EXT("SLIM TX9", SND_SOC_NOPM, TASHA_TX9, 1, 0,
2602 slim_tx_mixer_get, slim_tx_mixer_put),
2603 SOC_SINGLE_EXT("SLIM TX10", SND_SOC_NOPM, TASHA_TX10, 1, 0,
2604 slim_tx_mixer_get, slim_tx_mixer_put),
2605 SOC_SINGLE_EXT("SLIM TX11", SND_SOC_NOPM, TASHA_TX11, 1, 0,
2606 slim_tx_mixer_get, slim_tx_mixer_put),
2607 SOC_SINGLE_EXT("SLIM TX13", SND_SOC_NOPM, TASHA_TX13, 1, 0,
2608 slim_tx_mixer_get, slim_tx_mixer_put),
2609};
2610
2611static const struct snd_kcontrol_new aif2_cap_mixer[] = {
2612 SOC_SINGLE_EXT("SLIM TX0", SND_SOC_NOPM, TASHA_TX0, 1, 0,
2613 slim_tx_mixer_get, slim_tx_mixer_put),
2614 SOC_SINGLE_EXT("SLIM TX1", SND_SOC_NOPM, TASHA_TX1, 1, 0,
2615 slim_tx_mixer_get, slim_tx_mixer_put),
2616 SOC_SINGLE_EXT("SLIM TX2", SND_SOC_NOPM, TASHA_TX2, 1, 0,
2617 slim_tx_mixer_get, slim_tx_mixer_put),
2618 SOC_SINGLE_EXT("SLIM TX3", SND_SOC_NOPM, TASHA_TX3, 1, 0,
2619 slim_tx_mixer_get, slim_tx_mixer_put),
2620 SOC_SINGLE_EXT("SLIM TX4", SND_SOC_NOPM, TASHA_TX4, 1, 0,
2621 slim_tx_mixer_get, slim_tx_mixer_put),
2622 SOC_SINGLE_EXT("SLIM TX5", SND_SOC_NOPM, TASHA_TX5, 1, 0,
2623 slim_tx_mixer_get, slim_tx_mixer_put),
2624 SOC_SINGLE_EXT("SLIM TX6", SND_SOC_NOPM, TASHA_TX6, 1, 0,
2625 slim_tx_mixer_get, slim_tx_mixer_put),
2626 SOC_SINGLE_EXT("SLIM TX7", SND_SOC_NOPM, TASHA_TX7, 1, 0,
2627 slim_tx_mixer_get, slim_tx_mixer_put),
2628 SOC_SINGLE_EXT("SLIM TX8", SND_SOC_NOPM, TASHA_TX8, 1, 0,
2629 slim_tx_mixer_get, slim_tx_mixer_put),
2630 SOC_SINGLE_EXT("SLIM TX9", SND_SOC_NOPM, TASHA_TX9, 1, 0,
2631 slim_tx_mixer_get, slim_tx_mixer_put),
2632 SOC_SINGLE_EXT("SLIM TX10", SND_SOC_NOPM, TASHA_TX10, 1, 0,
2633 slim_tx_mixer_get, slim_tx_mixer_put),
2634 SOC_SINGLE_EXT("SLIM TX11", SND_SOC_NOPM, TASHA_TX11, 1, 0,
2635 slim_tx_mixer_get, slim_tx_mixer_put),
2636 SOC_SINGLE_EXT("SLIM TX13", SND_SOC_NOPM, TASHA_TX13, 1, 0,
2637 slim_tx_mixer_get, slim_tx_mixer_put),
2638};
2639
2640static const struct snd_kcontrol_new aif3_cap_mixer[] = {
2641 SOC_SINGLE_EXT("SLIM TX0", SND_SOC_NOPM, TASHA_TX0, 1, 0,
2642 slim_tx_mixer_get, slim_tx_mixer_put),
2643 SOC_SINGLE_EXT("SLIM TX1", SND_SOC_NOPM, TASHA_TX1, 1, 0,
2644 slim_tx_mixer_get, slim_tx_mixer_put),
2645 SOC_SINGLE_EXT("SLIM TX2", SND_SOC_NOPM, TASHA_TX2, 1, 0,
2646 slim_tx_mixer_get, slim_tx_mixer_put),
2647 SOC_SINGLE_EXT("SLIM TX3", SND_SOC_NOPM, TASHA_TX3, 1, 0,
2648 slim_tx_mixer_get, slim_tx_mixer_put),
2649 SOC_SINGLE_EXT("SLIM TX4", SND_SOC_NOPM, TASHA_TX4, 1, 0,
2650 slim_tx_mixer_get, slim_tx_mixer_put),
2651 SOC_SINGLE_EXT("SLIM TX5", SND_SOC_NOPM, TASHA_TX5, 1, 0,
2652 slim_tx_mixer_get, slim_tx_mixer_put),
2653 SOC_SINGLE_EXT("SLIM TX6", SND_SOC_NOPM, TASHA_TX6, 1, 0,
2654 slim_tx_mixer_get, slim_tx_mixer_put),
2655 SOC_SINGLE_EXT("SLIM TX7", SND_SOC_NOPM, TASHA_TX7, 1, 0,
2656 slim_tx_mixer_get, slim_tx_mixer_put),
2657 SOC_SINGLE_EXT("SLIM TX8", SND_SOC_NOPM, TASHA_TX8, 1, 0,
2658 slim_tx_mixer_get, slim_tx_mixer_put),
2659 SOC_SINGLE_EXT("SLIM TX9", SND_SOC_NOPM, TASHA_TX9, 1, 0,
2660 slim_tx_mixer_get, slim_tx_mixer_put),
2661 SOC_SINGLE_EXT("SLIM TX10", SND_SOC_NOPM, TASHA_TX10, 1, 0,
2662 slim_tx_mixer_get, slim_tx_mixer_put),
2663 SOC_SINGLE_EXT("SLIM TX11", SND_SOC_NOPM, TASHA_TX11, 1, 0,
2664 slim_tx_mixer_get, slim_tx_mixer_put),
2665 SOC_SINGLE_EXT("SLIM TX13", SND_SOC_NOPM, TASHA_TX13, 1, 0,
2666 slim_tx_mixer_get, slim_tx_mixer_put),
2667};
2668
2669static const struct snd_kcontrol_new aif4_mad_mixer[] = {
2670 SOC_SINGLE_EXT("SLIM TX12", SND_SOC_NOPM, TASHA_TX12, 1, 0,
2671 slim_tx_mixer_get, slim_tx_mixer_put),
2672 SOC_SINGLE_EXT("SLIM TX13", SND_SOC_NOPM, TASHA_TX13, 1, 0,
2673 slim_tx_mixer_get, slim_tx_mixer_put),
2674 SOC_SINGLE_EXT("SLIM TX1", SND_SOC_NOPM, 0, 1, 0,
2675 slim_tx_mixer_get, slim_tx_mixer_put),
2676
2677};
2678
2679static const struct snd_kcontrol_new rx_int1_spline_mix_switch[] = {
2680 SOC_DAPM_SINGLE("HPHL Switch", SND_SOC_NOPM, 0, 1, 0)
2681};
2682
2683static const struct snd_kcontrol_new rx_int2_spline_mix_switch[] = {
2684 SOC_DAPM_SINGLE("HPHR Switch", SND_SOC_NOPM, 0, 1, 0)
2685};
2686
2687static const struct snd_kcontrol_new rx_int3_spline_mix_switch[] = {
2688 SOC_DAPM_SINGLE("LO1 Switch", SND_SOC_NOPM, 0, 1, 0)
2689};
2690
2691static const struct snd_kcontrol_new rx_int4_spline_mix_switch[] = {
2692 SOC_DAPM_SINGLE("LO2 Switch", SND_SOC_NOPM, 0, 1, 0)
2693};
2694
2695static const struct snd_kcontrol_new rx_int5_spline_mix_switch[] = {
2696 SOC_DAPM_SINGLE("LO3 Switch", SND_SOC_NOPM, 0, 1, 0)
2697};
2698
2699static const struct snd_kcontrol_new rx_int6_spline_mix_switch[] = {
2700 SOC_DAPM_SINGLE("LO4 Switch", SND_SOC_NOPM, 0, 1, 0)
2701};
2702
2703static const struct snd_kcontrol_new rx_int7_spline_mix_switch[] = {
2704 SOC_DAPM_SINGLE("SPKRL Switch", SND_SOC_NOPM, 0, 1, 0)
2705};
2706
2707static const struct snd_kcontrol_new rx_int8_spline_mix_switch[] = {
2708 SOC_DAPM_SINGLE("SPKRR Switch", SND_SOC_NOPM, 0, 1, 0)
2709};
2710
2711static const struct snd_kcontrol_new rx_int5_vbat_mix_switch[] = {
2712 SOC_DAPM_SINGLE("LO3 VBAT Enable", SND_SOC_NOPM, 0, 1, 0)
2713};
2714
2715static const struct snd_kcontrol_new rx_int6_vbat_mix_switch[] = {
2716 SOC_DAPM_SINGLE("LO4 VBAT Enable", SND_SOC_NOPM, 0, 1, 0)
2717};
2718
2719static const struct snd_kcontrol_new rx_int7_vbat_mix_switch[] = {
2720 SOC_DAPM_SINGLE("SPKRL VBAT Enable", SND_SOC_NOPM, 0, 1, 0)
2721};
2722
2723static const struct snd_kcontrol_new rx_int8_vbat_mix_switch[] = {
2724 SOC_DAPM_SINGLE("SPKRR VBAT Enable", SND_SOC_NOPM, 0, 1, 0)
2725};
2726
2727static const struct snd_kcontrol_new cpe_in_mix_switch[] = {
2728 SOC_DAPM_SINGLE("MAD_BYPASS", SND_SOC_NOPM, 0, 1, 0)
2729};
2730
2731
2732
2733static int tasha_put_iir_enable_audio_mixer(
2734 struct snd_kcontrol *kcontrol,
2735 struct snd_ctl_elem_value *ucontrol)
2736{
2737 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
2738 int iir_idx = ((struct soc_multi_mixer_control *)
2739 kcontrol->private_value)->reg;
2740 int band_idx = ((struct soc_multi_mixer_control *)
2741 kcontrol->private_value)->shift;
2742 bool iir_band_en_status;
2743 int value = ucontrol->value.integer.value[0];
2744 u16 iir_reg = WCD9335_CDC_SIDETONE_IIR0_IIR_CTL + 16 * iir_idx;
2745
2746 /* Mask first 5 bits, 6-8 are reserved */
2747 snd_soc_update_bits(codec, iir_reg, (1 << band_idx),
2748 (value << band_idx));
2749
2750 iir_band_en_status = ((snd_soc_read(codec, iir_reg) &
2751 (1 << band_idx)) != 0);
2752 pr_debug("%s: IIR #%d band #%d enable %d\n", __func__,
2753 iir_idx, band_idx, iir_band_en_status);
2754 return 0;
2755}
2756
2757static uint32_t get_iir_band_coeff(struct snd_soc_codec *codec,
2758 int iir_idx, int band_idx,
2759 int coeff_idx)
2760{
2761 uint32_t value = 0;
2762
2763 /* Address does not automatically update if reading */
2764 snd_soc_write(codec,
2765 (WCD9335_CDC_SIDETONE_IIR0_IIR_COEF_B1_CTL + 16 * iir_idx),
2766 ((band_idx * BAND_MAX + coeff_idx)
2767 * sizeof(uint32_t)) & 0x7F);
2768
2769 value |= snd_soc_read(codec,
2770 (WCD9335_CDC_SIDETONE_IIR0_IIR_COEF_B2_CTL + 16 * iir_idx));
2771
2772 snd_soc_write(codec,
2773 (WCD9335_CDC_SIDETONE_IIR0_IIR_COEF_B1_CTL + 16 * iir_idx),
2774 ((band_idx * BAND_MAX + coeff_idx)
2775 * sizeof(uint32_t) + 1) & 0x7F);
2776
2777 value |= (snd_soc_read(codec,
2778 (WCD9335_CDC_SIDETONE_IIR0_IIR_COEF_B2_CTL +
2779 16 * iir_idx)) << 8);
2780
2781 snd_soc_write(codec,
2782 (WCD9335_CDC_SIDETONE_IIR0_IIR_COEF_B1_CTL + 16 * iir_idx),
2783 ((band_idx * BAND_MAX + coeff_idx)
2784 * sizeof(uint32_t) + 2) & 0x7F);
2785
2786 value |= (snd_soc_read(codec,
2787 (WCD9335_CDC_SIDETONE_IIR0_IIR_COEF_B2_CTL +
2788 16 * iir_idx)) << 16);
2789
2790 snd_soc_write(codec,
2791 (WCD9335_CDC_SIDETONE_IIR0_IIR_COEF_B1_CTL + 16 * iir_idx),
2792 ((band_idx * BAND_MAX + coeff_idx)
2793 * sizeof(uint32_t) + 3) & 0x7F);
2794
2795 /* Mask bits top 2 bits since they are reserved */
2796 value |= ((snd_soc_read(codec,
2797 (WCD9335_CDC_SIDETONE_IIR0_IIR_COEF_B2_CTL +
2798 16 * iir_idx)) & 0x3F) << 24);
2799
2800 return value;
2801}
2802
2803static int tasha_get_iir_band_audio_mixer(
2804 struct snd_kcontrol *kcontrol,
2805 struct snd_ctl_elem_value *ucontrol)
2806{
2807 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
2808 int iir_idx = ((struct soc_multi_mixer_control *)
2809 kcontrol->private_value)->reg;
2810 int band_idx = ((struct soc_multi_mixer_control *)
2811 kcontrol->private_value)->shift;
2812
2813 ucontrol->value.integer.value[0] =
2814 get_iir_band_coeff(codec, iir_idx, band_idx, 0);
2815 ucontrol->value.integer.value[1] =
2816 get_iir_band_coeff(codec, iir_idx, band_idx, 1);
2817 ucontrol->value.integer.value[2] =
2818 get_iir_band_coeff(codec, iir_idx, band_idx, 2);
2819 ucontrol->value.integer.value[3] =
2820 get_iir_band_coeff(codec, iir_idx, band_idx, 3);
2821 ucontrol->value.integer.value[4] =
2822 get_iir_band_coeff(codec, iir_idx, band_idx, 4);
2823
2824 pr_debug("%s: IIR #%d band #%d b0 = 0x%x\n"
2825 "%s: IIR #%d band #%d b1 = 0x%x\n"
2826 "%s: IIR #%d band #%d b2 = 0x%x\n"
2827 "%s: IIR #%d band #%d a1 = 0x%x\n"
2828 "%s: IIR #%d band #%d a2 = 0x%x\n",
2829 __func__, iir_idx, band_idx,
2830 (uint32_t)ucontrol->value.integer.value[0],
2831 __func__, iir_idx, band_idx,
2832 (uint32_t)ucontrol->value.integer.value[1],
2833 __func__, iir_idx, band_idx,
2834 (uint32_t)ucontrol->value.integer.value[2],
2835 __func__, iir_idx, band_idx,
2836 (uint32_t)ucontrol->value.integer.value[3],
2837 __func__, iir_idx, band_idx,
2838 (uint32_t)ucontrol->value.integer.value[4]);
2839 return 0;
2840}
2841
2842static void set_iir_band_coeff(struct snd_soc_codec *codec,
2843 int iir_idx, int band_idx,
2844 uint32_t value)
2845{
2846 snd_soc_write(codec,
2847 (WCD9335_CDC_SIDETONE_IIR0_IIR_COEF_B2_CTL + 16 * iir_idx),
2848 (value & 0xFF));
2849
2850 snd_soc_write(codec,
2851 (WCD9335_CDC_SIDETONE_IIR0_IIR_COEF_B2_CTL + 16 * iir_idx),
2852 (value >> 8) & 0xFF);
2853
2854 snd_soc_write(codec,
2855 (WCD9335_CDC_SIDETONE_IIR0_IIR_COEF_B2_CTL + 16 * iir_idx),
2856 (value >> 16) & 0xFF);
2857
2858 /* Mask top 2 bits, 7-8 are reserved */
2859 snd_soc_write(codec,
2860 (WCD9335_CDC_SIDETONE_IIR0_IIR_COEF_B2_CTL + 16 * iir_idx),
2861 (value >> 24) & 0x3F);
2862}
2863
2864static void tasha_codec_enable_int_port(struct wcd9xxx_codec_dai_data *dai,
2865 struct snd_soc_codec *codec)
2866{
2867 struct wcd9xxx_ch *ch;
2868 int port_num = 0;
2869 unsigned short reg = 0;
2870 u8 val = 0;
2871 struct tasha_priv *tasha_p;
2872
2873 if (!dai || !codec) {
2874 pr_err("%s: Invalid params\n", __func__);
2875 return;
2876 }
2877
2878 tasha_p = snd_soc_codec_get_drvdata(codec);
2879 list_for_each_entry(ch, &dai->wcd9xxx_ch_list, list) {
2880 if (ch->port >= TASHA_RX_PORT_START_NUMBER) {
2881 port_num = ch->port - TASHA_RX_PORT_START_NUMBER;
2882 reg = TASHA_SLIM_PGD_PORT_INT_EN0 + (port_num / 8);
2883 val = wcd9xxx_interface_reg_read(tasha_p->wcd9xxx,
2884 reg);
2885 if (!(val & BYTE_BIT_MASK(port_num))) {
2886 val |= BYTE_BIT_MASK(port_num);
2887 wcd9xxx_interface_reg_write(
2888 tasha_p->wcd9xxx, reg, val);
2889 val = wcd9xxx_interface_reg_read(
2890 tasha_p->wcd9xxx, reg);
2891 }
2892 } else {
2893 port_num = ch->port;
2894 reg = TASHA_SLIM_PGD_PORT_INT_TX_EN0 + (port_num / 8);
2895 val = wcd9xxx_interface_reg_read(tasha_p->wcd9xxx,
2896 reg);
2897 if (!(val & BYTE_BIT_MASK(port_num))) {
2898 val |= BYTE_BIT_MASK(port_num);
2899 wcd9xxx_interface_reg_write(tasha_p->wcd9xxx,
2900 reg, val);
2901 val = wcd9xxx_interface_reg_read(
2902 tasha_p->wcd9xxx, reg);
2903 }
2904 }
2905 }
2906}
2907
2908static int tasha_codec_enable_slim_chmask(struct wcd9xxx_codec_dai_data *dai,
2909 bool up)
2910{
2911 int ret = 0;
2912 struct wcd9xxx_ch *ch;
2913
2914 if (up) {
2915 list_for_each_entry(ch, &dai->wcd9xxx_ch_list, list) {
2916 ret = wcd9xxx_get_slave_port(ch->ch_num);
2917 if (ret < 0) {
2918 pr_err("%s: Invalid slave port ID: %d\n",
2919 __func__, ret);
2920 ret = -EINVAL;
2921 } else {
2922 set_bit(ret, &dai->ch_mask);
2923 }
2924 }
2925 } else {
2926 ret = wait_event_timeout(dai->dai_wait, (dai->ch_mask == 0),
2927 msecs_to_jiffies(
2928 TASHA_SLIM_CLOSE_TIMEOUT));
2929 if (!ret) {
2930 pr_err("%s: Slim close tx/rx wait timeout, ch_mask:0x%lx\n",
2931 __func__, dai->ch_mask);
2932 ret = -ETIMEDOUT;
2933 } else {
2934 ret = 0;
2935 }
2936 }
2937 return ret;
2938}
2939
2940static int tasha_codec_enable_slimrx(struct snd_soc_dapm_widget *w,
2941 struct snd_kcontrol *kcontrol,
2942 int event)
2943{
2944 struct wcd9xxx *core;
2945 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
2946 struct tasha_priv *tasha_p = snd_soc_codec_get_drvdata(codec);
2947 int ret = 0;
2948 struct wcd9xxx_codec_dai_data *dai;
2949
2950 core = dev_get_drvdata(codec->dev->parent);
2951
2952 dev_dbg(codec->dev, "%s: event called! codec name %s num_dai %d\n"
2953 "stream name %s event %d\n",
2954 __func__, codec->component.name,
2955 codec->component.num_dai, w->sname, event);
2956
2957 /* Execute the callback only if interface type is slimbus */
2958 if (tasha_p->intf_type != WCD9XXX_INTERFACE_TYPE_SLIMBUS)
2959 return 0;
2960
2961 dai = &tasha_p->dai[w->shift];
2962 dev_dbg(codec->dev, "%s: w->name %s w->shift %d event %d\n",
2963 __func__, w->name, w->shift, event);
2964
2965 switch (event) {
2966 case SND_SOC_DAPM_POST_PMU:
2967 dai->bus_down_in_recovery = false;
2968 tasha_codec_enable_int_port(dai, codec);
2969 (void) tasha_codec_enable_slim_chmask(dai, true);
2970 ret = wcd9xxx_cfg_slim_sch_rx(core, &dai->wcd9xxx_ch_list,
2971 dai->rate, dai->bit_width,
2972 &dai->grph);
2973 break;
2974 case SND_SOC_DAPM_PRE_PMD:
Vatsal Buchad9960022017-05-18 11:37:39 +05302975 tasha_codec_vote_max_bw(codec, true);
Banajit Goswamide8271c2017-01-18 00:28:59 -08002976 break;
2977 case SND_SOC_DAPM_POST_PMD:
2978 ret = wcd9xxx_disconnect_port(core, &dai->wcd9xxx_ch_list,
2979 dai->grph);
2980 dev_dbg(codec->dev, "%s: Disconnect RX port, ret = %d\n",
2981 __func__, ret);
2982
2983 if (!dai->bus_down_in_recovery)
2984 ret = tasha_codec_enable_slim_chmask(dai, false);
2985 else
2986 dev_dbg(codec->dev,
2987 "%s: bus in recovery skip enable slim_chmask",
2988 __func__);
2989 ret = wcd9xxx_close_slim_sch_rx(core, &dai->wcd9xxx_ch_list,
2990 dai->grph);
2991 break;
2992 }
2993 return ret;
2994}
2995
2996static int tasha_codec_enable_slimvi_feedback(struct snd_soc_dapm_widget *w,
2997 struct snd_kcontrol *kcontrol,
2998 int event)
2999{
3000 struct wcd9xxx *core = NULL;
3001 struct snd_soc_codec *codec = NULL;
3002 struct tasha_priv *tasha_p = NULL;
3003 int ret = 0;
3004 struct wcd9xxx_codec_dai_data *dai = NULL;
3005
3006 if (!w) {
3007 pr_err("%s invalid params\n", __func__);
3008 return -EINVAL;
3009 }
3010 codec = snd_soc_dapm_to_codec(w->dapm);
3011 tasha_p = snd_soc_codec_get_drvdata(codec);
3012 core = tasha_p->wcd9xxx;
3013
3014 dev_dbg(codec->dev, "%s: num_dai %d stream name %s\n",
3015 __func__, codec->component.num_dai, w->sname);
3016
3017 /* Execute the callback only if interface type is slimbus */
3018 if (tasha_p->intf_type != WCD9XXX_INTERFACE_TYPE_SLIMBUS) {
3019 dev_err(codec->dev, "%s Interface is not correct", __func__);
3020 return 0;
3021 }
3022
3023 dev_dbg(codec->dev, "%s(): w->name %s event %d w->shift %d\n",
3024 __func__, w->name, event, w->shift);
3025 if (w->shift != AIF4_VIFEED) {
3026 pr_err("%s Error in enabling the tx path\n", __func__);
3027 ret = -EINVAL;
3028 goto out_vi;
3029 }
3030 dai = &tasha_p->dai[w->shift];
3031 switch (event) {
3032 case SND_SOC_DAPM_POST_PMU:
3033 if (test_bit(VI_SENSE_1, &tasha_p->status_mask)) {
3034 dev_dbg(codec->dev, "%s: spkr1 enabled\n", __func__);
3035 /* Enable V&I sensing */
3036 snd_soc_update_bits(codec,
3037 WCD9335_CDC_TX9_SPKR_PROT_PATH_CTL, 0x20, 0x20);
3038 snd_soc_update_bits(codec,
3039 WCD9335_CDC_TX10_SPKR_PROT_PATH_CTL, 0x20,
3040 0x20);
3041 snd_soc_update_bits(codec,
3042 WCD9335_CDC_TX9_SPKR_PROT_PATH_CTL, 0x0F, 0x00);
3043 snd_soc_update_bits(codec,
3044 WCD9335_CDC_TX10_SPKR_PROT_PATH_CTL, 0x0F,
3045 0x00);
3046 snd_soc_update_bits(codec,
3047 WCD9335_CDC_TX9_SPKR_PROT_PATH_CTL, 0x10, 0x10);
3048 snd_soc_update_bits(codec,
3049 WCD9335_CDC_TX10_SPKR_PROT_PATH_CTL, 0x10,
3050 0x10);
3051 snd_soc_update_bits(codec,
3052 WCD9335_CDC_TX9_SPKR_PROT_PATH_CTL, 0x20, 0x00);
3053 snd_soc_update_bits(codec,
3054 WCD9335_CDC_TX10_SPKR_PROT_PATH_CTL, 0x20,
3055 0x00);
3056 }
3057 if (test_bit(VI_SENSE_2, &tasha_p->status_mask)) {
3058 pr_debug("%s: spkr2 enabled\n", __func__);
3059 /* Enable V&I sensing */
3060 snd_soc_update_bits(codec,
3061 WCD9335_CDC_TX11_SPKR_PROT_PATH_CTL, 0x20,
3062 0x20);
3063 snd_soc_update_bits(codec,
3064 WCD9335_CDC_TX12_SPKR_PROT_PATH_CTL, 0x20,
3065 0x20);
3066 snd_soc_update_bits(codec,
3067 WCD9335_CDC_TX11_SPKR_PROT_PATH_CTL, 0x0F,
3068 0x00);
3069 snd_soc_update_bits(codec,
3070 WCD9335_CDC_TX12_SPKR_PROT_PATH_CTL, 0x0F,
3071 0x00);
3072 snd_soc_update_bits(codec,
3073 WCD9335_CDC_TX11_SPKR_PROT_PATH_CTL, 0x10,
3074 0x10);
3075 snd_soc_update_bits(codec,
3076 WCD9335_CDC_TX12_SPKR_PROT_PATH_CTL, 0x10,
3077 0x10);
3078 snd_soc_update_bits(codec,
3079 WCD9335_CDC_TX11_SPKR_PROT_PATH_CTL, 0x20,
3080 0x00);
3081 snd_soc_update_bits(codec,
3082 WCD9335_CDC_TX12_SPKR_PROT_PATH_CTL, 0x20,
3083 0x00);
3084 }
3085 dai->bus_down_in_recovery = false;
3086 tasha_codec_enable_int_port(dai, codec);
3087 (void) tasha_codec_enable_slim_chmask(dai, true);
3088 ret = wcd9xxx_cfg_slim_sch_tx(core, &dai->wcd9xxx_ch_list,
3089 dai->rate, dai->bit_width,
3090 &dai->grph);
3091 break;
3092 case SND_SOC_DAPM_POST_PMD:
3093 ret = wcd9xxx_close_slim_sch_tx(core, &dai->wcd9xxx_ch_list,
3094 dai->grph);
3095 if (ret)
3096 dev_err(codec->dev, "%s error in close_slim_sch_tx %d\n",
3097 __func__, ret);
3098 if (!dai->bus_down_in_recovery)
3099 ret = tasha_codec_enable_slim_chmask(dai, false);
3100 if (ret < 0) {
3101 ret = wcd9xxx_disconnect_port(core,
3102 &dai->wcd9xxx_ch_list,
3103 dai->grph);
3104 dev_dbg(codec->dev, "%s: Disconnect TX port, ret = %d\n",
3105 __func__, ret);
3106 }
3107 if (test_bit(VI_SENSE_1, &tasha_p->status_mask)) {
3108 /* Disable V&I sensing */
3109 dev_dbg(codec->dev, "%s: spkr1 disabled\n", __func__);
3110 snd_soc_update_bits(codec,
3111 WCD9335_CDC_TX9_SPKR_PROT_PATH_CTL, 0x20, 0x20);
3112 snd_soc_update_bits(codec,
3113 WCD9335_CDC_TX10_SPKR_PROT_PATH_CTL, 0x20,
3114 0x20);
3115 snd_soc_update_bits(codec,
3116 WCD9335_CDC_TX9_SPKR_PROT_PATH_CTL, 0x10, 0x00);
3117 snd_soc_update_bits(codec,
3118 WCD9335_CDC_TX10_SPKR_PROT_PATH_CTL, 0x10,
3119 0x00);
3120 }
3121 if (test_bit(VI_SENSE_2, &tasha_p->status_mask)) {
3122 /* Disable V&I sensing */
3123 dev_dbg(codec->dev, "%s: spkr2 disabled\n", __func__);
3124 snd_soc_update_bits(codec,
3125 WCD9335_CDC_TX11_SPKR_PROT_PATH_CTL, 0x20,
3126 0x20);
3127 snd_soc_update_bits(codec,
3128 WCD9335_CDC_TX12_SPKR_PROT_PATH_CTL, 0x20,
3129 0x20);
3130 snd_soc_update_bits(codec,
3131 WCD9335_CDC_TX11_SPKR_PROT_PATH_CTL, 0x10,
3132 0x00);
3133 snd_soc_update_bits(codec,
3134 WCD9335_CDC_TX12_SPKR_PROT_PATH_CTL, 0x10,
3135 0x00);
3136 }
3137 break;
3138 }
3139out_vi:
3140 return ret;
3141}
3142
3143/*
3144 * __tasha_codec_enable_slimtx: Enable the slimbus slave port
3145 * for TX path
3146 * @codec: Handle to the codec for which the slave port is to be
3147 * enabled.
3148 * @dai_data: The dai specific data for dai which is enabled.
3149 */
3150static int __tasha_codec_enable_slimtx(struct snd_soc_codec *codec,
3151 int event, struct wcd9xxx_codec_dai_data *dai)
3152{
3153 struct wcd9xxx *core;
3154 struct tasha_priv *tasha_p = snd_soc_codec_get_drvdata(codec);
3155 int ret = 0;
3156
3157 /* Execute the callback only if interface type is slimbus */
3158 if (tasha_p->intf_type != WCD9XXX_INTERFACE_TYPE_SLIMBUS)
3159 return 0;
3160
3161 dev_dbg(codec->dev,
3162 "%s: event = %d\n", __func__, event);
3163 core = dev_get_drvdata(codec->dev->parent);
3164
3165 switch (event) {
3166 case SND_SOC_DAPM_POST_PMU:
3167 dai->bus_down_in_recovery = false;
3168 tasha_codec_enable_int_port(dai, codec);
3169 (void) tasha_codec_enable_slim_chmask(dai, true);
3170 ret = wcd9xxx_cfg_slim_sch_tx(core, &dai->wcd9xxx_ch_list,
3171 dai->rate, dai->bit_width,
3172 &dai->grph);
3173 break;
3174 case SND_SOC_DAPM_POST_PMD:
3175 ret = wcd9xxx_close_slim_sch_tx(core, &dai->wcd9xxx_ch_list,
3176 dai->grph);
3177 if (!dai->bus_down_in_recovery)
3178 ret = tasha_codec_enable_slim_chmask(dai, false);
3179 if (ret < 0) {
3180 ret = wcd9xxx_disconnect_port(core,
3181 &dai->wcd9xxx_ch_list,
3182 dai->grph);
3183 pr_debug("%s: Disconnect TX port, ret = %d\n",
3184 __func__, ret);
3185 }
3186
3187 break;
3188 }
3189
3190 return ret;
3191}
3192
3193static int tasha_codec_enable_slimtx(struct snd_soc_dapm_widget *w,
3194 struct snd_kcontrol *kcontrol,
3195 int event)
3196{
3197 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
3198 struct tasha_priv *tasha_p = snd_soc_codec_get_drvdata(codec);
3199 struct wcd9xxx_codec_dai_data *dai;
3200
3201 dev_dbg(codec->dev,
3202 "%s: w->name %s, w->shift = %d, num_dai %d stream name %s\n",
3203 __func__, w->name, w->shift,
3204 codec->component.num_dai, w->sname);
3205
3206 dai = &tasha_p->dai[w->shift];
3207 return __tasha_codec_enable_slimtx(codec, event, dai);
3208}
3209
3210static void tasha_codec_cpe_pp_set_cfg(struct snd_soc_codec *codec, int event)
3211{
3212 struct tasha_priv *tasha_p = snd_soc_codec_get_drvdata(codec);
3213 struct wcd9xxx_codec_dai_data *dai;
3214 u8 bit_width, rate, buf_period;
3215
3216 dai = &tasha_p->dai[AIF4_MAD_TX];
3217 switch (event) {
3218 case SND_SOC_DAPM_POST_PMU:
3219 switch (dai->bit_width) {
3220 case 32:
3221 bit_width = 0xF;
3222 break;
3223 case 24:
3224 bit_width = 0xE;
3225 break;
3226 case 20:
3227 bit_width = 0xD;
3228 break;
3229 case 16:
3230 default:
3231 bit_width = 0x0;
3232 break;
3233 }
3234 snd_soc_update_bits(codec, WCD9335_CPE_SS_TX_PP_CFG, 0x0F,
3235 bit_width);
3236
3237 switch (dai->rate) {
3238 case 384000:
3239 rate = 0x30;
3240 break;
3241 case 192000:
3242 rate = 0x20;
3243 break;
3244 case 48000:
3245 rate = 0x10;
3246 break;
3247 case 16000:
3248 default:
3249 rate = 0x00;
3250 break;
3251 }
3252 snd_soc_update_bits(codec, WCD9335_CPE_SS_TX_PP_CFG, 0x70,
3253 rate);
3254
3255 buf_period = (dai->rate * (dai->bit_width/8)) / (16*1000);
3256 snd_soc_update_bits(codec, WCD9335_CPE_SS_TX_PP_BUF_INT_PERIOD,
3257 0xFF, buf_period);
3258 dev_dbg(codec->dev, "%s: PP buffer period= 0x%x\n",
3259 __func__, buf_period);
3260 break;
3261
3262 case SND_SOC_DAPM_POST_PMD:
3263 snd_soc_write(codec, WCD9335_CPE_SS_TX_PP_CFG, 0x3C);
3264 snd_soc_write(codec, WCD9335_CPE_SS_TX_PP_BUF_INT_PERIOD, 0x60);
3265 break;
3266
3267 default:
3268 break;
3269 }
3270}
3271
3272/*
3273 * tasha_codec_get_mad_port_id: Callback function that will be invoked
3274 * to get the port ID for MAD.
3275 * @codec: Handle to the codec
3276 * @port_id: cpe port_id needs to enable
3277 */
3278static int tasha_codec_get_mad_port_id(struct snd_soc_codec *codec,
3279 u16 *port_id)
3280{
3281 struct tasha_priv *tasha_p;
3282 struct wcd9xxx_codec_dai_data *dai;
3283 struct wcd9xxx_ch *ch;
3284
3285 if (!port_id || !codec)
3286 return -EINVAL;
3287
3288 tasha_p = snd_soc_codec_get_drvdata(codec);
3289 if (!tasha_p)
3290 return -EINVAL;
3291
3292 dai = &tasha_p->dai[AIF4_MAD_TX];
3293 list_for_each_entry(ch, &dai->wcd9xxx_ch_list, list) {
3294 if (ch->port == TASHA_TX12)
3295 *port_id = WCD_CPE_AFE_OUT_PORT_2;
3296 else if (ch->port == TASHA_TX13)
3297 *port_id = WCD_CPE_AFE_OUT_PORT_4;
3298 else {
3299 dev_err(codec->dev, "%s: invalid mad_port = %d\n",
3300 __func__, ch->port);
3301 return -EINVAL;
3302 }
3303 }
3304 dev_dbg(codec->dev, "%s: port_id = %d\n", __func__, *port_id);
3305
3306 return 0;
3307}
3308
3309/*
3310 * tasha_codec_enable_slimtx_mad: Callback function that will be invoked
3311 * to setup the slave port for MAD.
3312 * @codec: Handle to the codec
3313 * @event: Indicates whether to enable or disable the slave port
3314 */
3315static int tasha_codec_enable_slimtx_mad(struct snd_soc_codec *codec,
3316 u8 event)
3317{
3318 struct tasha_priv *tasha_p = snd_soc_codec_get_drvdata(codec);
3319 struct wcd9xxx_codec_dai_data *dai;
3320 struct wcd9xxx_ch *ch;
3321 int dapm_event = SND_SOC_DAPM_POST_PMU;
3322 u16 port = 0;
3323 int ret = 0;
3324
3325 dai = &tasha_p->dai[AIF4_MAD_TX];
3326
3327 if (event == 0)
3328 dapm_event = SND_SOC_DAPM_POST_PMD;
3329
3330 dev_dbg(codec->dev,
3331 "%s: mad_channel, event = 0x%x\n",
3332 __func__, event);
3333
3334 list_for_each_entry(ch, &dai->wcd9xxx_ch_list, list) {
3335 dev_dbg(codec->dev, "%s: mad_port = %d, event = 0x%x\n",
3336 __func__, ch->port, event);
3337 if (ch->port == TASHA_TX13) {
3338 tasha_codec_cpe_pp_set_cfg(codec, dapm_event);
3339 port = TASHA_TX13;
3340 break;
3341 }
3342 }
3343
3344 ret = __tasha_codec_enable_slimtx(codec, dapm_event, dai);
3345
3346 if (port == TASHA_TX13) {
3347 switch (dapm_event) {
3348 case SND_SOC_DAPM_POST_PMU:
3349 snd_soc_update_bits(codec,
3350 WCD9335_CODEC_RPM_PWR_CPE_DRAM1_SHUTDOWN,
3351 0x20, 0x00);
3352 snd_soc_update_bits(codec,
3353 WCD9335_DATA_HUB_DATA_HUB_SB_TX13_INP_CFG,
3354 0x03, 0x02);
3355 snd_soc_update_bits(codec, WCD9335_CPE_SS_CFG,
3356 0x80, 0x80);
3357 break;
3358 case SND_SOC_DAPM_POST_PMD:
3359 snd_soc_update_bits(codec,
3360 WCD9335_CODEC_RPM_PWR_CPE_DRAM1_SHUTDOWN,
3361 0x20, 0x20);
3362 snd_soc_update_bits(codec,
3363 WCD9335_DATA_HUB_DATA_HUB_SB_TX13_INP_CFG,
3364 0x03, 0x00);
3365 snd_soc_update_bits(codec, WCD9335_CPE_SS_CFG,
3366 0x80, 0x00);
3367 break;
3368 }
3369 }
3370
3371 return ret;
3372}
3373
3374static int tasha_put_iir_band_audio_mixer(
3375 struct snd_kcontrol *kcontrol,
3376 struct snd_ctl_elem_value *ucontrol)
3377{
3378 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
3379 int iir_idx = ((struct soc_multi_mixer_control *)
3380 kcontrol->private_value)->reg;
3381 int band_idx = ((struct soc_multi_mixer_control *)
3382 kcontrol->private_value)->shift;
3383
3384 /*
3385 * Mask top bit it is reserved
3386 * Updates addr automatically for each B2 write
3387 */
3388 snd_soc_write(codec,
3389 (WCD9335_CDC_SIDETONE_IIR0_IIR_COEF_B1_CTL + 16 * iir_idx),
3390 (band_idx * BAND_MAX * sizeof(uint32_t)) & 0x7F);
3391
3392 set_iir_band_coeff(codec, iir_idx, band_idx,
3393 ucontrol->value.integer.value[0]);
3394 set_iir_band_coeff(codec, iir_idx, band_idx,
3395 ucontrol->value.integer.value[1]);
3396 set_iir_band_coeff(codec, iir_idx, band_idx,
3397 ucontrol->value.integer.value[2]);
3398 set_iir_band_coeff(codec, iir_idx, band_idx,
3399 ucontrol->value.integer.value[3]);
3400 set_iir_band_coeff(codec, iir_idx, band_idx,
3401 ucontrol->value.integer.value[4]);
3402
3403 pr_debug("%s: IIR #%d band #%d b0 = 0x%x\n"
3404 "%s: IIR #%d band #%d b1 = 0x%x\n"
3405 "%s: IIR #%d band #%d b2 = 0x%x\n"
3406 "%s: IIR #%d band #%d a1 = 0x%x\n"
3407 "%s: IIR #%d band #%d a2 = 0x%x\n",
3408 __func__, iir_idx, band_idx,
3409 get_iir_band_coeff(codec, iir_idx, band_idx, 0),
3410 __func__, iir_idx, band_idx,
3411 get_iir_band_coeff(codec, iir_idx, band_idx, 1),
3412 __func__, iir_idx, band_idx,
3413 get_iir_band_coeff(codec, iir_idx, band_idx, 2),
3414 __func__, iir_idx, band_idx,
3415 get_iir_band_coeff(codec, iir_idx, band_idx, 3),
3416 __func__, iir_idx, band_idx,
3417 get_iir_band_coeff(codec, iir_idx, band_idx, 4));
3418 return 0;
3419}
3420
3421static int tasha_get_compander(struct snd_kcontrol *kcontrol,
3422 struct snd_ctl_elem_value *ucontrol)
3423{
3424
3425 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
3426 int comp = ((struct soc_multi_mixer_control *)
3427 kcontrol->private_value)->shift;
3428 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
3429
3430 ucontrol->value.integer.value[0] = tasha->comp_enabled[comp];
3431 return 0;
3432}
3433
3434static int tasha_set_compander(struct snd_kcontrol *kcontrol,
3435 struct snd_ctl_elem_value *ucontrol)
3436{
3437 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
3438 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
3439 int comp = ((struct soc_multi_mixer_control *)
3440 kcontrol->private_value)->shift;
3441 int value = ucontrol->value.integer.value[0];
3442
3443 pr_debug("%s: Compander %d enable current %d, new %d\n",
3444 __func__, comp + 1, tasha->comp_enabled[comp], value);
3445 tasha->comp_enabled[comp] = value;
3446
3447 /* Any specific register configuration for compander */
3448 switch (comp) {
3449 case COMPANDER_1:
3450 /* Set Gain Source Select based on compander enable/disable */
3451 snd_soc_update_bits(codec, WCD9335_HPH_L_EN, 0x20,
3452 (value ? 0x00:0x20));
3453 break;
3454 case COMPANDER_2:
3455 snd_soc_update_bits(codec, WCD9335_HPH_R_EN, 0x20,
3456 (value ? 0x00:0x20));
3457 break;
3458 case COMPANDER_3:
3459 break;
3460 case COMPANDER_4:
3461 break;
3462 case COMPANDER_5:
3463 snd_soc_update_bits(codec, WCD9335_SE_LO_LO3_GAIN, 0x20,
3464 (value ? 0x00:0x20));
3465 break;
3466 case COMPANDER_6:
3467 snd_soc_update_bits(codec, WCD9335_SE_LO_LO4_GAIN, 0x20,
3468 (value ? 0x00:0x20));
3469 break;
3470 case COMPANDER_7:
3471 break;
3472 case COMPANDER_8:
3473 break;
3474 default:
3475 /*
3476 * if compander is not enabled for any interpolator,
3477 * it does not cause any audio failure, so do not
3478 * return error in this case, but just print a log
3479 */
3480 dev_warn(codec->dev, "%s: unknown compander: %d\n",
3481 __func__, comp);
3482 };
3483 return 0;
3484}
3485
3486static void tasha_codec_init_flyback(struct snd_soc_codec *codec)
3487{
3488 snd_soc_update_bits(codec, WCD9335_HPH_L_EN, 0xC0, 0x00);
3489 snd_soc_update_bits(codec, WCD9335_HPH_R_EN, 0xC0, 0x00);
3490 snd_soc_update_bits(codec, WCD9335_RX_BIAS_FLYB_BUFF, 0x0F, 0x00);
3491 snd_soc_update_bits(codec, WCD9335_RX_BIAS_FLYB_BUFF, 0xF0, 0x00);
3492}
3493
3494static int tasha_codec_enable_rx_bias(struct snd_soc_dapm_widget *w,
3495 struct snd_kcontrol *kcontrol, int event)
3496{
3497 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
3498 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
3499
3500 dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
3501
3502 switch (event) {
3503 case SND_SOC_DAPM_PRE_PMU:
3504 tasha->rx_bias_count++;
3505 if (tasha->rx_bias_count == 1) {
3506 if (TASHA_IS_2_0(tasha->wcd9xxx))
3507 tasha_codec_init_flyback(codec);
3508 snd_soc_update_bits(codec, WCD9335_ANA_RX_SUPPLIES,
3509 0x01, 0x01);
3510 }
3511 break;
3512 case SND_SOC_DAPM_POST_PMD:
3513 tasha->rx_bias_count--;
3514 if (!tasha->rx_bias_count)
3515 snd_soc_update_bits(codec, WCD9335_ANA_RX_SUPPLIES,
3516 0x01, 0x00);
3517 break;
3518 };
3519 dev_dbg(codec->dev, "%s: Current RX BIAS user count: %d\n", __func__,
3520 tasha->rx_bias_count);
3521
3522 return 0;
3523}
3524
3525static void tasha_realign_anc_coeff(struct snd_soc_codec *codec,
3526 u16 reg1, u16 reg2)
3527{
3528 u8 val1, val2, tmpval1, tmpval2;
3529
3530 snd_soc_write(codec, reg1, 0x00);
3531 tmpval1 = snd_soc_read(codec, reg2);
3532 tmpval2 = snd_soc_read(codec, reg2);
3533 snd_soc_write(codec, reg1, 0x00);
3534 snd_soc_write(codec, reg2, 0xFF);
3535 snd_soc_write(codec, reg1, 0x01);
3536 snd_soc_write(codec, reg2, 0xFF);
3537
3538 snd_soc_write(codec, reg1, 0x00);
3539 val1 = snd_soc_read(codec, reg2);
3540 val2 = snd_soc_read(codec, reg2);
3541
3542 if (val1 == 0x0F && val2 == 0xFF) {
3543 dev_dbg(codec->dev, "%s: ANC0 co-eff index re-aligned\n",
3544 __func__);
3545 snd_soc_read(codec, reg2);
3546 snd_soc_write(codec, reg1, 0x00);
3547 snd_soc_write(codec, reg2, tmpval2);
3548 snd_soc_write(codec, reg1, 0x01);
3549 snd_soc_write(codec, reg2, tmpval1);
3550 } else if (val1 == 0xFF && val2 == 0x0F) {
3551 dev_dbg(codec->dev, "%s: ANC1 co-eff index already aligned\n",
3552 __func__);
3553 snd_soc_write(codec, reg1, 0x00);
3554 snd_soc_write(codec, reg2, tmpval1);
3555 snd_soc_write(codec, reg1, 0x01);
3556 snd_soc_write(codec, reg2, tmpval2);
3557 } else {
3558 dev_err(codec->dev, "%s: ANC0 co-eff index not aligned\n",
3559 __func__);
3560 }
3561}
3562
3563static int tasha_codec_enable_anc(struct snd_soc_dapm_widget *w,
3564 struct snd_kcontrol *kcontrol, int event)
3565{
3566 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
3567 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
3568 const char *filename;
3569 const struct firmware *fw;
3570 int i;
3571 int ret = 0;
3572 int num_anc_slots;
3573 struct wcd9xxx_anc_header *anc_head;
3574 struct firmware_cal *hwdep_cal = NULL;
3575 u32 anc_writes_size = 0;
3576 u32 anc_cal_size = 0;
3577 int anc_size_remaining;
3578 u32 *anc_ptr;
3579 u16 reg;
3580 u8 mask, val;
3581 size_t cal_size;
3582 const void *data;
3583
3584 if (!tasha->anc_func)
3585 return 0;
3586
3587 switch (event) {
3588 case SND_SOC_DAPM_PRE_PMU:
3589 hwdep_cal = wcdcal_get_fw_cal(tasha->fw_data, WCD9XXX_ANC_CAL);
3590 if (hwdep_cal) {
3591 data = hwdep_cal->data;
3592 cal_size = hwdep_cal->size;
3593 dev_dbg(codec->dev, "%s: using hwdep calibration\n",
3594 __func__);
3595 } else {
3596 filename = "wcd9335/wcd9335_anc.bin";
3597 ret = request_firmware(&fw, filename, codec->dev);
3598 if (ret != 0) {
3599 dev_err(codec->dev,
3600 "Failed to acquire ANC data: %d\n", ret);
3601 return -ENODEV;
3602 }
3603 if (!fw) {
3604 dev_err(codec->dev, "failed to get anc fw");
3605 return -ENODEV;
3606 }
3607 data = fw->data;
3608 cal_size = fw->size;
3609 dev_dbg(codec->dev,
3610 "%s: using request_firmware calibration\n", __func__);
3611 }
3612 if (cal_size < sizeof(struct wcd9xxx_anc_header)) {
3613 dev_err(codec->dev, "Not enough data\n");
3614 ret = -ENOMEM;
3615 goto err;
3616 }
3617 /* First number is the number of register writes */
3618 anc_head = (struct wcd9xxx_anc_header *)(data);
3619 anc_ptr = (u32 *)(data +
3620 sizeof(struct wcd9xxx_anc_header));
3621 anc_size_remaining = cal_size -
3622 sizeof(struct wcd9xxx_anc_header);
3623 num_anc_slots = anc_head->num_anc_slots;
3624
3625 if (tasha->anc_slot >= num_anc_slots) {
3626 dev_err(codec->dev, "Invalid ANC slot selected\n");
3627 ret = -EINVAL;
3628 goto err;
3629 }
3630 for (i = 0; i < num_anc_slots; i++) {
3631 if (anc_size_remaining < TASHA_PACKED_REG_SIZE) {
3632 dev_err(codec->dev,
3633 "Invalid register format\n");
3634 ret = -EINVAL;
3635 goto err;
3636 }
3637 anc_writes_size = (u32)(*anc_ptr);
3638 anc_size_remaining -= sizeof(u32);
3639 anc_ptr += 1;
3640
3641 if (anc_writes_size * TASHA_PACKED_REG_SIZE
3642 > anc_size_remaining) {
3643 dev_err(codec->dev,
3644 "Invalid register format\n");
3645 ret = -EINVAL;
3646 goto err;
3647 }
3648
3649 if (tasha->anc_slot == i)
3650 break;
3651
3652 anc_size_remaining -= (anc_writes_size *
3653 TASHA_PACKED_REG_SIZE);
3654 anc_ptr += anc_writes_size;
3655 }
3656 if (i == num_anc_slots) {
3657 dev_err(codec->dev, "Selected ANC slot not present\n");
3658 ret = -EINVAL;
3659 goto err;
3660 }
3661
3662 i = 0;
3663 anc_cal_size = anc_writes_size;
3664
3665 if (!strcmp(w->name, "RX INT0 DAC") ||
3666 !strcmp(w->name, "ANC SPK1 PA"))
3667 tasha_realign_anc_coeff(codec,
3668 WCD9335_CDC_ANC0_IIR_COEFF_1_CTL,
3669 WCD9335_CDC_ANC0_IIR_COEFF_2_CTL);
3670
3671 if (!strcmp(w->name, "RX INT1 DAC") ||
3672 !strcmp(w->name, "RX INT3 DAC")) {
3673 tasha_realign_anc_coeff(codec,
3674 WCD9335_CDC_ANC0_IIR_COEFF_1_CTL,
3675 WCD9335_CDC_ANC0_IIR_COEFF_2_CTL);
3676 anc_writes_size = anc_cal_size / 2;
3677 snd_soc_update_bits(codec,
3678 WCD9335_CDC_ANC0_CLK_RESET_CTL, 0x39, 0x39);
3679 } else if (!strcmp(w->name, "RX INT2 DAC") ||
3680 !strcmp(w->name, "RX INT4 DAC")) {
3681 tasha_realign_anc_coeff(codec,
3682 WCD9335_CDC_ANC1_IIR_COEFF_1_CTL,
3683 WCD9335_CDC_ANC1_IIR_COEFF_2_CTL);
3684 i = anc_cal_size / 2;
3685 snd_soc_update_bits(codec,
3686 WCD9335_CDC_ANC1_CLK_RESET_CTL, 0x39, 0x39);
3687 }
3688
3689 for (; i < anc_writes_size; i++) {
3690 TASHA_CODEC_UNPACK_ENTRY(anc_ptr[i], reg, mask, val);
3691 snd_soc_write(codec, reg, (val & mask));
3692 }
3693 if (!strcmp(w->name, "RX INT1 DAC") ||
3694 !strcmp(w->name, "RX INT3 DAC")) {
3695 snd_soc_update_bits(codec,
3696 WCD9335_CDC_ANC0_CLK_RESET_CTL, 0x08, 0x08);
3697 } else if (!strcmp(w->name, "RX INT2 DAC") ||
3698 !strcmp(w->name, "RX INT4 DAC")) {
3699 snd_soc_update_bits(codec,
3700 WCD9335_CDC_ANC1_CLK_RESET_CTL, 0x08, 0x08);
3701 }
3702
3703 if (!hwdep_cal)
3704 release_firmware(fw);
3705 break;
3706 case SND_SOC_DAPM_POST_PMU:
3707 /* Remove ANC Rx from reset */
3708 snd_soc_update_bits(codec, WCD9335_CDC_ANC0_CLK_RESET_CTL,
3709 0x08, 0x00);
3710 snd_soc_update_bits(codec, WCD9335_CDC_ANC1_CLK_RESET_CTL,
3711 0x08, 0x00);
3712 break;
3713 case SND_SOC_DAPM_POST_PMD:
3714 if (!strcmp(w->name, "ANC HPHL PA") ||
3715 !strcmp(w->name, "ANC EAR PA") ||
3716 !strcmp(w->name, "ANC SPK1 PA") ||
3717 !strcmp(w->name, "ANC LINEOUT1 PA")) {
3718 snd_soc_update_bits(codec,
3719 WCD9335_CDC_ANC0_MODE_1_CTL, 0x30, 0x00);
3720 msleep(50);
3721 snd_soc_update_bits(codec,
3722 WCD9335_CDC_ANC0_MODE_1_CTL, 0x01, 0x00);
3723 snd_soc_update_bits(codec,
3724 WCD9335_CDC_ANC0_CLK_RESET_CTL, 0x38, 0x38);
3725 snd_soc_update_bits(codec,
3726 WCD9335_CDC_ANC0_CLK_RESET_CTL, 0x07, 0x00);
3727 snd_soc_update_bits(codec,
3728 WCD9335_CDC_ANC0_CLK_RESET_CTL, 0x38, 0x00);
3729 } else if (!strcmp(w->name, "ANC HPHR PA") ||
3730 !strcmp(w->name, "ANC LINEOUT2 PA")) {
3731 snd_soc_update_bits(codec,
3732 WCD9335_CDC_ANC1_MODE_1_CTL, 0x30, 0x00);
3733 msleep(50);
3734 snd_soc_update_bits(codec,
3735 WCD9335_CDC_ANC1_MODE_1_CTL, 0x01, 0x00);
3736 snd_soc_update_bits(codec,
3737 WCD9335_CDC_ANC1_CLK_RESET_CTL, 0x38, 0x38);
3738 snd_soc_update_bits(codec,
3739 WCD9335_CDC_ANC1_CLK_RESET_CTL, 0x07, 0x00);
3740 snd_soc_update_bits(codec,
3741 WCD9335_CDC_ANC1_CLK_RESET_CTL, 0x38, 0x00);
3742 }
3743 break;
3744 }
3745
3746 return 0;
3747err:
3748 if (!hwdep_cal)
3749 release_firmware(fw);
3750 return ret;
3751}
3752
3753static void tasha_codec_clear_anc_tx_hold(struct tasha_priv *tasha)
3754{
3755 if (test_and_clear_bit(ANC_MIC_AMIC1, &tasha->status_mask))
3756 tasha_codec_set_tx_hold(tasha->codec, WCD9335_ANA_AMIC1, false);
3757 if (test_and_clear_bit(ANC_MIC_AMIC2, &tasha->status_mask))
3758 tasha_codec_set_tx_hold(tasha->codec, WCD9335_ANA_AMIC2, false);
3759 if (test_and_clear_bit(ANC_MIC_AMIC3, &tasha->status_mask))
3760 tasha_codec_set_tx_hold(tasha->codec, WCD9335_ANA_AMIC3, false);
3761 if (test_and_clear_bit(ANC_MIC_AMIC4, &tasha->status_mask))
3762 tasha_codec_set_tx_hold(tasha->codec, WCD9335_ANA_AMIC4, false);
3763 if (test_and_clear_bit(ANC_MIC_AMIC5, &tasha->status_mask))
3764 tasha_codec_set_tx_hold(tasha->codec, WCD9335_ANA_AMIC5, false);
3765 if (test_and_clear_bit(ANC_MIC_AMIC6, &tasha->status_mask))
3766 tasha_codec_set_tx_hold(tasha->codec, WCD9335_ANA_AMIC6, false);
3767}
3768
3769static void tasha_codec_hph_post_pa_config(struct tasha_priv *tasha,
3770 int mode, int event)
3771{
3772 u8 scale_val = 0;
3773
3774 if (!TASHA_IS_2_0(tasha->wcd9xxx))
3775 return;
3776
3777 switch (event) {
3778 case SND_SOC_DAPM_POST_PMU:
3779 switch (mode) {
3780 case CLS_H_HIFI:
3781 scale_val = 0x3;
3782 break;
3783 case CLS_H_LOHIFI:
3784 scale_val = 0x1;
3785 break;
3786 }
3787 if (tasha->anc_func) {
3788 /* Clear Tx FE HOLD if both PAs are enabled */
3789 if ((snd_soc_read(tasha->codec, WCD9335_ANA_HPH) &
3790 0xC0) == 0xC0) {
3791 tasha_codec_clear_anc_tx_hold(tasha);
3792 }
3793 }
3794 break;
3795 case SND_SOC_DAPM_PRE_PMD:
3796 scale_val = 0x6;
3797 break;
3798 }
3799
3800 if (scale_val)
3801 snd_soc_update_bits(tasha->codec, WCD9335_HPH_PA_CTL1, 0x0E,
3802 scale_val << 1);
3803 if (SND_SOC_DAPM_EVENT_ON(event)) {
3804 if (tasha->comp_enabled[COMPANDER_1] ||
3805 tasha->comp_enabled[COMPANDER_2]) {
3806 snd_soc_update_bits(tasha->codec, WCD9335_HPH_L_EN,
3807 0x20, 0x00);
3808 snd_soc_update_bits(tasha->codec, WCD9335_HPH_R_EN,
3809 0x20, 0x00);
3810 snd_soc_update_bits(tasha->codec, WCD9335_HPH_AUTO_CHOP,
3811 0x20, 0x20);
3812 }
3813 snd_soc_update_bits(tasha->codec, WCD9335_HPH_L_EN, 0x1F,
3814 tasha->hph_l_gain);
3815 snd_soc_update_bits(tasha->codec, WCD9335_HPH_R_EN, 0x1F,
3816 tasha->hph_r_gain);
3817 }
3818
3819 if (SND_SOC_DAPM_EVENT_OFF(event)) {
3820 snd_soc_update_bits(tasha->codec, WCD9335_HPH_AUTO_CHOP, 0x20,
3821 0x00);
3822 }
3823}
3824
3825static void tasha_codec_override(struct snd_soc_codec *codec,
3826 int mode,
3827 int event)
3828{
3829 if (mode == CLS_AB) {
3830 switch (event) {
3831 case SND_SOC_DAPM_POST_PMU:
3832 if (!(snd_soc_read(codec,
3833 WCD9335_CDC_RX2_RX_PATH_CTL) & 0x10) &&
3834 (!(snd_soc_read(codec,
3835 WCD9335_CDC_RX1_RX_PATH_CTL) & 0x10)))
3836 snd_soc_update_bits(codec,
3837 WCD9XXX_A_ANA_RX_SUPPLIES, 0x02, 0x02);
3838 break;
3839 case SND_SOC_DAPM_POST_PMD:
3840 snd_soc_update_bits(codec,
3841 WCD9XXX_A_ANA_RX_SUPPLIES, 0x02, 0x00);
3842 break;
3843 }
3844 }
3845}
3846
3847static int tasha_codec_enable_hphr_pa(struct snd_soc_dapm_widget *w,
3848 struct snd_kcontrol *kcontrol,
3849 int event)
3850{
3851 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
3852 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
3853 int hph_mode = tasha->hph_mode;
3854 int ret = 0;
3855
3856 dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
3857
3858 switch (event) {
3859 case SND_SOC_DAPM_PRE_PMU:
3860 if ((!(strcmp(w->name, "ANC HPHR PA"))) &&
3861 (test_bit(HPH_PA_DELAY, &tasha->status_mask))) {
3862 snd_soc_update_bits(codec, WCD9335_ANA_HPH, 0xC0, 0xC0);
3863 }
3864 set_bit(HPH_PA_DELAY, &tasha->status_mask);
3865 break;
3866 case SND_SOC_DAPM_POST_PMU:
3867 if (!(strcmp(w->name, "ANC HPHR PA"))) {
3868 if ((snd_soc_read(codec, WCD9335_ANA_HPH) & 0xC0)
3869 != 0xC0)
3870 /*
3871 * If PA_EN is not set (potentially in ANC case)
3872 * then do nothing for POST_PMU and let left
3873 * channel handle everything.
3874 */
3875 break;
3876 }
3877 /*
3878 * 7ms sleep is required after PA is enabled as per
3879 * HW requirement
3880 */
3881 if (test_bit(HPH_PA_DELAY, &tasha->status_mask)) {
3882 usleep_range(7000, 7100);
3883 clear_bit(HPH_PA_DELAY, &tasha->status_mask);
3884 }
3885 tasha_codec_hph_post_pa_config(tasha, hph_mode, event);
3886 snd_soc_update_bits(codec, WCD9335_CDC_RX2_RX_PATH_CTL,
3887 0x10, 0x00);
3888 /* Remove mix path mute if it is enabled */
3889 if ((snd_soc_read(codec, WCD9335_CDC_RX2_RX_PATH_MIX_CTL)) &
3890 0x10)
3891 snd_soc_update_bits(codec,
3892 WCD9335_CDC_RX2_RX_PATH_MIX_CTL,
3893 0x10, 0x00);
3894
3895 if (!(strcmp(w->name, "ANC HPHR PA"))) {
3896 /* Do everything needed for left channel */
3897 snd_soc_update_bits(codec, WCD9335_CDC_RX1_RX_PATH_CTL,
3898 0x10, 0x00);
3899 /* Remove mix path mute if it is enabled */
3900 if ((snd_soc_read(codec,
3901 WCD9335_CDC_RX1_RX_PATH_MIX_CTL)) &
3902 0x10)
3903 snd_soc_update_bits(codec,
3904 WCD9335_CDC_RX1_RX_PATH_MIX_CTL,
3905 0x10, 0x00);
3906 /* Remove ANC Rx from reset */
3907 ret = tasha_codec_enable_anc(w, kcontrol, event);
3908 }
3909 tasha_codec_override(codec, hph_mode, event);
3910 break;
3911
3912 case SND_SOC_DAPM_PRE_PMD:
3913 blocking_notifier_call_chain(&tasha->notifier,
3914 WCD_EVENT_PRE_HPHR_PA_OFF,
3915 &tasha->mbhc);
3916 tasha_codec_hph_post_pa_config(tasha, hph_mode, event);
3917 if (!(strcmp(w->name, "ANC HPHR PA")))
3918 snd_soc_update_bits(codec, WCD9335_ANA_HPH, 0x40, 0x00);
3919 break;
3920 case SND_SOC_DAPM_POST_PMD:
3921 /* 5ms sleep is required after PA is disabled as per
3922 * HW requirement
3923 */
3924 usleep_range(5000, 5500);
3925 tasha_codec_override(codec, hph_mode, event);
3926 blocking_notifier_call_chain(&tasha->notifier,
3927 WCD_EVENT_POST_HPHR_PA_OFF,
3928 &tasha->mbhc);
3929
3930 if (!(strcmp(w->name, "ANC HPHR PA"))) {
3931 ret = tasha_codec_enable_anc(w, kcontrol, event);
3932 snd_soc_update_bits(codec,
3933 WCD9335_CDC_RX2_RX_PATH_CFG0, 0x10, 0x00);
3934 }
3935 break;
3936 };
3937
3938 return ret;
3939}
3940
3941static int tasha_codec_enable_hphl_pa(struct snd_soc_dapm_widget *w,
3942 struct snd_kcontrol *kcontrol,
3943 int event)
3944{
3945 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
3946 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
3947 int hph_mode = tasha->hph_mode;
3948 int ret = 0;
3949
3950 dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
3951
3952 switch (event) {
3953 case SND_SOC_DAPM_PRE_PMU:
3954 if ((!(strcmp(w->name, "ANC HPHL PA"))) &&
3955 (test_bit(HPH_PA_DELAY, &tasha->status_mask))) {
3956 snd_soc_update_bits(codec, WCD9335_ANA_HPH, 0xC0, 0xC0);
3957 }
3958 set_bit(HPH_PA_DELAY, &tasha->status_mask);
3959 break;
3960 case SND_SOC_DAPM_POST_PMU:
3961 if (!(strcmp(w->name, "ANC HPHL PA"))) {
3962 if ((snd_soc_read(codec, WCD9335_ANA_HPH) & 0xC0)
3963 != 0xC0)
3964 /*
3965 * If PA_EN is not set (potentially in ANC case)
3966 * then do nothing for POST_PMU and let right
3967 * channel handle everything.
3968 */
3969 break;
3970 }
3971 /*
3972 * 7ms sleep is required after PA is enabled as per
3973 * HW requirement
3974 */
3975 if (test_bit(HPH_PA_DELAY, &tasha->status_mask)) {
3976 usleep_range(7000, 7100);
3977 clear_bit(HPH_PA_DELAY, &tasha->status_mask);
3978 }
3979
3980 tasha_codec_hph_post_pa_config(tasha, hph_mode, event);
3981 snd_soc_update_bits(codec, WCD9335_CDC_RX1_RX_PATH_CTL,
3982 0x10, 0x00);
3983 /* Remove mix path mute if it is enabled */
3984 if ((snd_soc_read(codec, WCD9335_CDC_RX1_RX_PATH_MIX_CTL)) &
3985 0x10)
3986 snd_soc_update_bits(codec,
3987 WCD9335_CDC_RX1_RX_PATH_MIX_CTL,
3988 0x10, 0x00);
3989
3990 if (!(strcmp(w->name, "ANC HPHL PA"))) {
3991 /* Do everything needed for right channel */
3992 snd_soc_update_bits(codec, WCD9335_CDC_RX2_RX_PATH_CTL,
3993 0x10, 0x00);
3994 /* Remove mix path mute if it is enabled */
3995 if ((snd_soc_read(codec,
3996 WCD9335_CDC_RX2_RX_PATH_MIX_CTL)) &
3997 0x10)
3998 snd_soc_update_bits(codec,
3999 WCD9335_CDC_RX2_RX_PATH_MIX_CTL,
4000 0x10, 0x00);
4001
4002 /* Remove ANC Rx from reset */
4003 ret = tasha_codec_enable_anc(w, kcontrol, event);
4004 }
4005 tasha_codec_override(codec, hph_mode, event);
4006 break;
4007 case SND_SOC_DAPM_PRE_PMD:
4008 blocking_notifier_call_chain(&tasha->notifier,
4009 WCD_EVENT_PRE_HPHL_PA_OFF,
4010 &tasha->mbhc);
4011 tasha_codec_hph_post_pa_config(tasha, hph_mode, event);
4012 if (!(strcmp(w->name, "ANC HPHL PA")))
4013 snd_soc_update_bits(codec, WCD9335_ANA_HPH, 0x80, 0x00);
4014 break;
4015 case SND_SOC_DAPM_POST_PMD:
4016 /* 5ms sleep is required after PA is disabled as per
4017 * HW requirement
4018 */
4019 usleep_range(5000, 5500);
4020 tasha_codec_override(codec, hph_mode, event);
4021 blocking_notifier_call_chain(&tasha->notifier,
4022 WCD_EVENT_POST_HPHL_PA_OFF,
4023 &tasha->mbhc);
4024
4025 if (!(strcmp(w->name, "ANC HPHL PA"))) {
4026 ret = tasha_codec_enable_anc(w, kcontrol, event);
4027 snd_soc_update_bits(codec,
4028 WCD9335_CDC_RX1_RX_PATH_CFG0, 0x10, 0x00);
4029 }
4030 break;
4031 };
4032
4033 return ret;
4034}
4035
4036static int tasha_codec_enable_lineout_pa(struct snd_soc_dapm_widget *w,
4037 struct snd_kcontrol *kcontrol,
4038 int event)
4039{
4040 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
4041 u16 lineout_vol_reg = 0, lineout_mix_vol_reg = 0;
4042 int ret = 0;
4043
4044 dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
4045
4046 if (w->reg == WCD9335_ANA_LO_1_2) {
4047 if (w->shift == 7) {
4048 lineout_vol_reg = WCD9335_CDC_RX3_RX_PATH_CTL;
4049 lineout_mix_vol_reg = WCD9335_CDC_RX3_RX_PATH_MIX_CTL;
4050 } else if (w->shift == 6) {
4051 lineout_vol_reg = WCD9335_CDC_RX4_RX_PATH_CTL;
4052 lineout_mix_vol_reg = WCD9335_CDC_RX4_RX_PATH_MIX_CTL;
4053 }
4054 } else if (w->reg == WCD9335_ANA_LO_3_4) {
4055 if (w->shift == 7) {
4056 lineout_vol_reg = WCD9335_CDC_RX5_RX_PATH_CTL;
4057 lineout_mix_vol_reg = WCD9335_CDC_RX5_RX_PATH_MIX_CTL;
4058 } else if (w->shift == 6) {
4059 lineout_vol_reg = WCD9335_CDC_RX6_RX_PATH_CTL;
4060 lineout_mix_vol_reg = WCD9335_CDC_RX6_RX_PATH_MIX_CTL;
4061 }
4062 } else {
4063 dev_err(codec->dev, "%s: Error enabling lineout PA\n",
4064 __func__);
4065 return -EINVAL;
4066 }
4067
4068 switch (event) {
4069 case SND_SOC_DAPM_POST_PMU:
4070 /* 5ms sleep is required after PA is enabled as per
4071 * HW requirement
4072 */
4073 usleep_range(5000, 5500);
4074 snd_soc_update_bits(codec, lineout_vol_reg,
4075 0x10, 0x00);
4076 /* Remove mix path mute if it is enabled */
4077 if ((snd_soc_read(codec, lineout_mix_vol_reg)) & 0x10)
4078 snd_soc_update_bits(codec,
4079 lineout_mix_vol_reg,
4080 0x10, 0x00);
4081 if (!(strcmp(w->name, "ANC LINEOUT1 PA")) ||
4082 !(strcmp(w->name, "ANC LINEOUT2 PA")))
4083 ret = tasha_codec_enable_anc(w, kcontrol, event);
4084 tasha_codec_override(codec, CLS_AB, event);
4085 break;
4086 case SND_SOC_DAPM_POST_PMD:
4087 /* 5ms sleep is required after PA is disabled as per
4088 * HW requirement
4089 */
4090 usleep_range(5000, 5500);
4091 tasha_codec_override(codec, CLS_AB, event);
4092 if (!(strcmp(w->name, "ANC LINEOUT1 PA")) ||
4093 !(strcmp(w->name, "ANC LINEOUT2 PA"))) {
4094 ret = tasha_codec_enable_anc(w, kcontrol, event);
4095 if (!(strcmp(w->name, "ANC LINEOUT1 PA")))
4096 snd_soc_update_bits(codec,
4097 WCD9335_CDC_RX3_RX_PATH_CFG0, 0x10, 0x10);
4098 else
4099 snd_soc_update_bits(codec,
4100 WCD9335_CDC_RX4_RX_PATH_CFG0, 0x10, 0x10);
4101 }
4102 break;
4103 };
4104
4105 return ret;
4106}
4107
4108static void tasha_spk_anc_update_callback(struct work_struct *work)
4109{
4110 struct spk_anc_work *spk_anc_dwork;
4111 struct tasha_priv *tasha;
4112 struct delayed_work *delayed_work;
4113 struct snd_soc_codec *codec;
4114
4115 delayed_work = to_delayed_work(work);
4116 spk_anc_dwork = container_of(delayed_work, struct spk_anc_work, dwork);
4117 tasha = spk_anc_dwork->tasha;
4118 codec = tasha->codec;
4119
4120 snd_soc_update_bits(codec, WCD9335_CDC_RX7_RX_PATH_CFG0, 0x10, 0x10);
4121}
4122
4123static int tasha_codec_enable_spk_anc(struct snd_soc_dapm_widget *w,
4124 struct snd_kcontrol *kcontrol,
4125 int event)
4126{
4127 int ret = 0;
4128 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
4129 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
4130
4131 dev_dbg(codec->dev, "%s %s %d %d\n", __func__, w->name, event,
4132 tasha->anc_func);
4133
4134 if (!tasha->anc_func)
4135 return 0;
4136
4137 switch (event) {
4138 case SND_SOC_DAPM_PRE_PMU:
4139 ret = tasha_codec_enable_anc(w, kcontrol, event);
4140 schedule_delayed_work(&tasha->spk_anc_dwork.dwork,
4141 msecs_to_jiffies(spk_anc_en_delay));
4142 break;
4143 case SND_SOC_DAPM_POST_PMD:
4144 cancel_delayed_work_sync(&tasha->spk_anc_dwork.dwork);
4145 snd_soc_update_bits(codec, WCD9335_CDC_RX7_RX_PATH_CFG0,
4146 0x10, 0x00);
4147 ret = tasha_codec_enable_anc(w, kcontrol, event);
4148 break;
4149 }
4150 return ret;
4151}
4152
4153static int tasha_codec_enable_ear_pa(struct snd_soc_dapm_widget *w,
4154 struct snd_kcontrol *kcontrol,
4155 int event)
4156{
4157 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
4158 int ret = 0;
4159
4160 dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
4161
4162 switch (event) {
4163 case SND_SOC_DAPM_POST_PMU:
4164 /* 5ms sleep is required after PA is enabled as per
4165 * HW requirement
4166 */
4167 usleep_range(5000, 5500);
4168 snd_soc_update_bits(codec, WCD9335_CDC_RX0_RX_PATH_CTL,
4169 0x10, 0x00);
4170 /* Remove mix path mute if it is enabled */
4171 if ((snd_soc_read(codec, WCD9335_CDC_RX0_RX_PATH_MIX_CTL)) &
4172 0x10)
4173 snd_soc_update_bits(codec,
4174 WCD9335_CDC_RX0_RX_PATH_MIX_CTL,
4175 0x10, 0x00);
4176 break;
4177 case SND_SOC_DAPM_POST_PMD:
4178 /* 5ms sleep is required after PA is disabled as per
4179 * HW requirement
4180 */
4181 usleep_range(5000, 5500);
4182
4183 if (!(strcmp(w->name, "ANC EAR PA"))) {
4184 ret = tasha_codec_enable_anc(w, kcontrol, event);
4185 snd_soc_update_bits(codec,
4186 WCD9335_CDC_RX0_RX_PATH_CFG0, 0x10, 0x00);
4187 }
4188 break;
4189 };
4190
4191 return ret;
4192}
4193
4194static void tasha_codec_hph_mode_gain_opt(struct snd_soc_codec *codec,
4195 u8 gain)
4196{
4197 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
4198 u8 hph_l_en, hph_r_en;
4199 u8 l_val, r_val;
4200 u8 hph_pa_status;
4201 bool is_hphl_pa, is_hphr_pa;
4202
4203 hph_pa_status = snd_soc_read(codec, WCD9335_ANA_HPH);
4204 is_hphl_pa = hph_pa_status >> 7;
4205 is_hphr_pa = (hph_pa_status & 0x40) >> 6;
4206
4207 hph_l_en = snd_soc_read(codec, WCD9335_HPH_L_EN);
4208 hph_r_en = snd_soc_read(codec, WCD9335_HPH_R_EN);
4209
4210 l_val = (hph_l_en & 0xC0) | 0x20 | gain;
4211 r_val = (hph_r_en & 0xC0) | 0x20 | gain;
4212
4213 /*
4214 * Set HPH_L & HPH_R gain source selection to REGISTER
4215 * for better click and pop only if corresponding PAs are
4216 * not enabled. Also cache the values of the HPHL/R
4217 * PA gains to be applied after PAs are enabled
4218 */
4219 if ((l_val != hph_l_en) && !is_hphl_pa) {
4220 snd_soc_write(codec, WCD9335_HPH_L_EN, l_val);
4221 tasha->hph_l_gain = hph_l_en & 0x1F;
4222 }
4223
4224 if ((r_val != hph_r_en) && !is_hphr_pa) {
4225 snd_soc_write(codec, WCD9335_HPH_R_EN, r_val);
4226 tasha->hph_r_gain = hph_r_en & 0x1F;
4227 }
4228}
4229
4230static void tasha_codec_hph_lohifi_config(struct snd_soc_codec *codec,
4231 int event)
4232{
4233 if (SND_SOC_DAPM_EVENT_ON(event)) {
4234 snd_soc_update_bits(codec, WCD9335_RX_BIAS_HPH_PA, 0x0F, 0x06);
4235 snd_soc_update_bits(codec, WCD9335_RX_BIAS_HPH_RDACBUFF_CNP2,
4236 0xF0, 0x40);
4237 snd_soc_update_bits(codec, WCD9335_HPH_CNP_WG_CTL, 0x07, 0x03);
4238 snd_soc_update_bits(codec, WCD9335_HPH_PA_CTL2, 0x08, 0x08);
4239 snd_soc_update_bits(codec, WCD9335_HPH_PA_CTL1, 0x0E, 0x0C);
4240 tasha_codec_hph_mode_gain_opt(codec, 0x11);
4241 }
4242
4243 if (SND_SOC_DAPM_EVENT_OFF(event)) {
4244 snd_soc_update_bits(codec, WCD9335_HPH_PA_CTL2, 0x08, 0x00);
4245 snd_soc_update_bits(codec, WCD9335_HPH_CNP_WG_CTL, 0x07, 0x02);
4246 snd_soc_write(codec, WCD9335_RX_BIAS_HPH_RDACBUFF_CNP2, 0x8A);
4247 snd_soc_update_bits(codec, WCD9335_RX_BIAS_HPH_PA, 0x0F, 0x0A);
4248 }
4249}
4250
4251static void tasha_codec_hph_lp_config(struct snd_soc_codec *codec,
4252 int event)
4253{
4254 if (SND_SOC_DAPM_EVENT_ON(event)) {
4255 snd_soc_update_bits(codec, WCD9335_HPH_PA_CTL1, 0x0E, 0x0C);
4256 tasha_codec_hph_mode_gain_opt(codec, 0x10);
4257 snd_soc_update_bits(codec, WCD9335_HPH_CNP_WG_CTL, 0x07, 0x03);
4258 snd_soc_update_bits(codec, WCD9335_HPH_PA_CTL2, 0x08, 0x08);
4259 snd_soc_update_bits(codec, WCD9335_HPH_PA_CTL2, 0x04, 0x04);
4260 snd_soc_update_bits(codec, WCD9335_HPH_PA_CTL2, 0x20, 0x20);
4261 snd_soc_update_bits(codec, WCD9335_HPH_RDAC_LDO_CTL, 0x07,
4262 0x01);
4263 snd_soc_update_bits(codec, WCD9335_HPH_RDAC_LDO_CTL, 0x70,
4264 0x10);
4265 snd_soc_update_bits(codec, WCD9335_RX_BIAS_HPH_RDAC_LDO,
4266 0x0F, 0x01);
4267 snd_soc_update_bits(codec, WCD9335_RX_BIAS_HPH_RDAC_LDO,
4268 0xF0, 0x10);
4269 }
4270
4271 if (SND_SOC_DAPM_EVENT_OFF(event)) {
4272 snd_soc_write(codec, WCD9335_RX_BIAS_HPH_RDAC_LDO, 0x88);
4273 snd_soc_write(codec, WCD9335_HPH_RDAC_LDO_CTL, 0x33);
4274 snd_soc_update_bits(codec, WCD9335_HPH_PA_CTL2, 0x20, 0x00);
4275 snd_soc_update_bits(codec, WCD9335_HPH_PA_CTL2, 0x04, 0x00);
4276 snd_soc_update_bits(codec, WCD9335_HPH_PA_CTL2, 0x08, 0x00);
4277 snd_soc_update_bits(codec, WCD9335_HPH_CNP_WG_CTL, 0x07, 0x02);
4278 snd_soc_update_bits(codec, WCD9335_HPH_R_EN, 0xC0, 0x80);
4279 snd_soc_update_bits(codec, WCD9335_HPH_L_EN, 0xC0, 0x80);
4280 }
4281}
4282
4283static void tasha_codec_hph_hifi_config(struct snd_soc_codec *codec,
4284 int event)
4285{
4286 if (SND_SOC_DAPM_EVENT_ON(event)) {
4287 snd_soc_update_bits(codec, WCD9335_HPH_CNP_WG_CTL, 0x07, 0x03);
4288 snd_soc_update_bits(codec, WCD9335_HPH_PA_CTL2, 0x08, 0x08);
4289 snd_soc_update_bits(codec, WCD9335_HPH_PA_CTL1, 0x0E, 0x0C);
4290 tasha_codec_hph_mode_gain_opt(codec, 0x11);
4291 }
4292
4293 if (SND_SOC_DAPM_EVENT_OFF(event)) {
4294 snd_soc_update_bits(codec, WCD9335_HPH_PA_CTL2, 0x08, 0x00);
4295 snd_soc_update_bits(codec, WCD9335_HPH_CNP_WG_CTL, 0x07, 0x02);
4296 }
4297}
4298
4299static void tasha_codec_hph_mode_config(struct snd_soc_codec *codec,
4300 int event, int mode)
4301{
4302 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
4303
4304 if (!TASHA_IS_2_0(tasha->wcd9xxx))
4305 return;
4306
4307 switch (mode) {
4308 case CLS_H_LP:
4309 tasha_codec_hph_lp_config(codec, event);
4310 break;
4311 case CLS_H_LOHIFI:
4312 tasha_codec_hph_lohifi_config(codec, event);
4313 break;
4314 case CLS_H_HIFI:
4315 tasha_codec_hph_hifi_config(codec, event);
4316 break;
4317 }
4318}
4319
4320static int tasha_codec_hphr_dac_event(struct snd_soc_dapm_widget *w,
4321 struct snd_kcontrol *kcontrol,
4322 int event)
4323{
4324 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
4325 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
4326 struct wcd9xxx *wcd9xxx = dev_get_drvdata(codec->dev->parent);
4327 int hph_mode = tasha->hph_mode;
4328 u8 dem_inp;
4329 int ret = 0;
4330
4331 dev_dbg(codec->dev, "%s wname: %s event: %d hph_mode: %d\n", __func__,
4332 w->name, event, hph_mode);
4333
4334 switch (event) {
4335 case SND_SOC_DAPM_PRE_PMU:
4336 if (tasha->anc_func) {
4337 ret = tasha_codec_enable_anc(w, kcontrol, event);
4338 /* 40 msec delay is needed to avoid click and pop */
4339 msleep(40);
4340 }
4341
4342 /* Read DEM INP Select */
4343 dem_inp = snd_soc_read(codec, WCD9335_CDC_RX2_RX_PATH_SEC0) &
4344 0x03;
4345 if (((hph_mode == CLS_H_HIFI) || (hph_mode == CLS_H_LOHIFI) ||
4346 (hph_mode == CLS_H_LP)) && (dem_inp != 0x01)) {
4347 dev_err(codec->dev, "%s: DEM Input not set correctly, hph_mode: %d\n",
4348 __func__, hph_mode);
4349 return -EINVAL;
4350 }
4351 wcd_clsh_fsm(codec, &tasha->clsh_d,
4352 WCD_CLSH_EVENT_PRE_DAC,
4353 WCD_CLSH_STATE_HPHR,
4354 ((hph_mode == CLS_H_LOHIFI) ?
4355 CLS_H_HIFI : hph_mode));
4356
4357 tasha_codec_hph_mode_config(codec, event, hph_mode);
4358
4359 if (tasha->anc_func)
4360 snd_soc_update_bits(codec,
4361 WCD9335_CDC_RX2_RX_PATH_CFG0, 0x10, 0x10);
4362
4363 break;
4364 case SND_SOC_DAPM_POST_PMU:
4365 /* 1000us required as per HW requirement */
4366 usleep_range(1000, 1100);
4367 if ((hph_mode == CLS_H_LP) &&
4368 (TASHA_IS_1_1(wcd9xxx))) {
4369 snd_soc_update_bits(codec, WCD9335_HPH_L_DAC_CTL,
4370 0x03, 0x03);
4371 }
4372 break;
4373 case SND_SOC_DAPM_PRE_PMD:
4374 if ((hph_mode == CLS_H_LP) &&
4375 (TASHA_IS_1_1(wcd9xxx))) {
4376 snd_soc_update_bits(codec, WCD9335_HPH_L_DAC_CTL,
4377 0x03, 0x00);
4378 }
4379 break;
4380 case SND_SOC_DAPM_POST_PMD:
4381 /* 1000us required as per HW requirement */
4382 usleep_range(1000, 1100);
4383
4384 if (!(wcd_clsh_get_clsh_state(&tasha->clsh_d) &
4385 WCD_CLSH_STATE_HPHL))
4386 tasha_codec_hph_mode_config(codec, event, hph_mode);
4387
4388 wcd_clsh_fsm(codec, &tasha->clsh_d,
4389 WCD_CLSH_EVENT_POST_PA,
4390 WCD_CLSH_STATE_HPHR,
4391 ((hph_mode == CLS_H_LOHIFI) ?
4392 CLS_H_HIFI : hph_mode));
4393 break;
4394 };
4395
4396 return ret;
4397}
4398
4399static int tasha_codec_hphl_dac_event(struct snd_soc_dapm_widget *w,
4400 struct snd_kcontrol *kcontrol,
4401 int event)
4402{
4403 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
4404 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
4405 struct wcd9xxx *wcd9xxx = dev_get_drvdata(codec->dev->parent);
4406 int hph_mode = tasha->hph_mode;
4407 u8 dem_inp;
4408 int ret = 0;
4409 uint32_t impedl = 0, impedr = 0;
4410
4411 dev_dbg(codec->dev, "%s wname: %s event: %d hph_mode: %d\n", __func__,
4412 w->name, event, hph_mode);
4413
4414 switch (event) {
4415 case SND_SOC_DAPM_PRE_PMU:
4416 if (tasha->anc_func) {
4417 ret = tasha_codec_enable_anc(w, kcontrol, event);
4418 /* 40 msec delay is needed to avoid click and pop */
4419 msleep(40);
4420 }
4421
4422 /* Read DEM INP Select */
4423 dem_inp = snd_soc_read(codec, WCD9335_CDC_RX1_RX_PATH_SEC0) &
4424 0x03;
4425 if (((hph_mode == CLS_H_HIFI) || (hph_mode == CLS_H_LOHIFI) ||
4426 (hph_mode == CLS_H_LP)) && (dem_inp != 0x01)) {
4427 dev_err(codec->dev, "%s: DEM Input not set correctly, hph_mode: %d\n",
4428 __func__, hph_mode);
4429 return -EINVAL;
4430 }
4431 wcd_clsh_fsm(codec, &tasha->clsh_d,
4432 WCD_CLSH_EVENT_PRE_DAC,
4433 WCD_CLSH_STATE_HPHL,
4434 ((hph_mode == CLS_H_LOHIFI) ?
4435 CLS_H_HIFI : hph_mode));
4436
4437 tasha_codec_hph_mode_config(codec, event, hph_mode);
4438
4439 if (tasha->anc_func)
4440 snd_soc_update_bits(codec,
4441 WCD9335_CDC_RX1_RX_PATH_CFG0, 0x10, 0x10);
4442
4443 ret = wcd_mbhc_get_impedance(&tasha->mbhc,
4444 &impedl, &impedr);
4445 if (!ret) {
4446 wcd_clsh_imped_config(codec, impedl, false);
4447 set_bit(CLASSH_CONFIG, &tasha->status_mask);
4448 } else {
4449 dev_dbg(codec->dev, "%s: Failed to get mbhc impedance %d\n",
4450 __func__, ret);
4451 ret = 0;
4452 }
4453
4454
4455 break;
4456 case SND_SOC_DAPM_POST_PMU:
4457 /* 1000us required as per HW requirement */
4458 usleep_range(1000, 1100);
4459 if ((hph_mode == CLS_H_LP) &&
4460 (TASHA_IS_1_1(wcd9xxx))) {
4461 snd_soc_update_bits(codec, WCD9335_HPH_L_DAC_CTL,
4462 0x03, 0x03);
4463 }
4464 break;
4465 case SND_SOC_DAPM_PRE_PMD:
4466 if ((hph_mode == CLS_H_LP) &&
4467 (TASHA_IS_1_1(wcd9xxx))) {
4468 snd_soc_update_bits(codec, WCD9335_HPH_L_DAC_CTL,
4469 0x03, 0x00);
4470 }
4471 break;
4472 case SND_SOC_DAPM_POST_PMD:
4473 /* 1000us required as per HW requirement */
4474 usleep_range(1000, 1100);
4475
4476 if (!(wcd_clsh_get_clsh_state(&tasha->clsh_d) &
4477 WCD_CLSH_STATE_HPHR))
4478 tasha_codec_hph_mode_config(codec, event, hph_mode);
4479 wcd_clsh_fsm(codec, &tasha->clsh_d,
4480 WCD_CLSH_EVENT_POST_PA,
4481 WCD_CLSH_STATE_HPHL,
4482 ((hph_mode == CLS_H_LOHIFI) ?
4483 CLS_H_HIFI : hph_mode));
4484
4485 if (test_bit(CLASSH_CONFIG, &tasha->status_mask)) {
4486 wcd_clsh_imped_config(codec, impedl, true);
4487 clear_bit(CLASSH_CONFIG, &tasha->status_mask);
4488 } else
4489 dev_dbg(codec->dev, "%s: Failed to get mbhc impedance %d\n",
4490 __func__, ret);
4491
4492
4493 break;
4494 };
4495
4496 return ret;
4497}
4498
4499static int tasha_codec_lineout_dac_event(struct snd_soc_dapm_widget *w,
4500 struct snd_kcontrol *kcontrol,
4501 int event)
4502{
4503 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
4504 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
4505 int ret = 0;
4506
4507 dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
4508
4509 switch (event) {
4510 case SND_SOC_DAPM_PRE_PMU:
4511 if (tasha->anc_func &&
4512 (!strcmp(w->name, "RX INT3 DAC") ||
4513 !strcmp(w->name, "RX INT4 DAC")))
4514 ret = tasha_codec_enable_anc(w, kcontrol, event);
4515
4516 wcd_clsh_fsm(codec, &tasha->clsh_d,
4517 WCD_CLSH_EVENT_PRE_DAC,
4518 WCD_CLSH_STATE_LO,
4519 CLS_AB);
4520
4521 if (tasha->anc_func) {
4522 if (!strcmp(w->name, "RX INT3 DAC"))
4523 snd_soc_update_bits(codec,
4524 WCD9335_CDC_RX3_RX_PATH_CFG0, 0x10, 0x10);
4525 else if (!strcmp(w->name, "RX INT4 DAC"))
4526 snd_soc_update_bits(codec,
4527 WCD9335_CDC_RX4_RX_PATH_CFG0, 0x10, 0x10);
4528 }
4529 break;
4530 case SND_SOC_DAPM_POST_PMD:
4531 wcd_clsh_fsm(codec, &tasha->clsh_d,
4532 WCD_CLSH_EVENT_POST_PA,
4533 WCD_CLSH_STATE_LO,
4534 CLS_AB);
4535 break;
4536 }
4537
4538 return 0;
4539}
4540
4541static const struct snd_soc_dapm_widget tasha_dapm_i2s_widgets[] = {
4542 SND_SOC_DAPM_SUPPLY("RX_I2S_CTL", WCD9335_DATA_HUB_DATA_HUB_RX_I2S_CTL,
4543 0, 0, NULL, 0),
4544 SND_SOC_DAPM_SUPPLY("TX_I2S_CTL", WCD9335_DATA_HUB_DATA_HUB_TX_I2S_CTL,
4545 0, 0, NULL, 0),
4546};
4547
4548static int tasha_codec_ear_dac_event(struct snd_soc_dapm_widget *w,
4549 struct snd_kcontrol *kcontrol,
4550 int event)
4551{
4552 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
4553 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
4554 int ret = 0;
4555
4556 dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
4557
4558 switch (event) {
4559 case SND_SOC_DAPM_PRE_PMU:
4560 if (tasha->anc_func)
4561 ret = tasha_codec_enable_anc(w, kcontrol, event);
4562
4563 wcd_clsh_fsm(codec, &tasha->clsh_d,
4564 WCD_CLSH_EVENT_PRE_DAC,
4565 WCD_CLSH_STATE_EAR,
4566 CLS_H_NORMAL);
4567 if (tasha->anc_func)
4568 snd_soc_update_bits(codec,
4569 WCD9335_CDC_RX0_RX_PATH_CFG0, 0x10, 0x10);
4570
4571 break;
4572 case SND_SOC_DAPM_POST_PMU:
4573 break;
4574 case SND_SOC_DAPM_PRE_PMD:
4575 break;
4576 case SND_SOC_DAPM_POST_PMD:
4577 wcd_clsh_fsm(codec, &tasha->clsh_d,
4578 WCD_CLSH_EVENT_POST_PA,
4579 WCD_CLSH_STATE_EAR,
4580 CLS_H_NORMAL);
4581 break;
4582 };
4583
4584 return ret;
4585}
4586
4587static int tasha_codec_spk_boost_event(struct snd_soc_dapm_widget *w,
4588 struct snd_kcontrol *kcontrol,
4589 int event)
4590{
4591 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
4592 u16 boost_path_ctl, boost_path_cfg1;
4593 u16 reg, reg_mix;
4594
4595 dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
4596
4597 if (!strcmp(w->name, "RX INT7 CHAIN")) {
4598 boost_path_ctl = WCD9335_CDC_BOOST0_BOOST_PATH_CTL;
4599 boost_path_cfg1 = WCD9335_CDC_RX7_RX_PATH_CFG1;
4600 reg = WCD9335_CDC_RX7_RX_PATH_CTL;
4601 reg_mix = WCD9335_CDC_RX7_RX_PATH_MIX_CTL;
4602 } else if (!strcmp(w->name, "RX INT8 CHAIN")) {
4603 boost_path_ctl = WCD9335_CDC_BOOST1_BOOST_PATH_CTL;
4604 boost_path_cfg1 = WCD9335_CDC_RX8_RX_PATH_CFG1;
4605 reg = WCD9335_CDC_RX8_RX_PATH_CTL;
4606 reg_mix = WCD9335_CDC_RX8_RX_PATH_MIX_CTL;
4607 } else {
4608 dev_err(codec->dev, "%s: unknown widget: %s\n",
4609 __func__, w->name);
4610 return -EINVAL;
4611 }
4612
4613 switch (event) {
4614 case SND_SOC_DAPM_PRE_PMU:
4615 snd_soc_update_bits(codec, boost_path_ctl, 0x10, 0x10);
4616 snd_soc_update_bits(codec, boost_path_cfg1, 0x01, 0x01);
4617 snd_soc_update_bits(codec, reg, 0x10, 0x00);
4618 if ((snd_soc_read(codec, reg_mix)) & 0x10)
4619 snd_soc_update_bits(codec, reg_mix, 0x10, 0x00);
4620 break;
4621 case SND_SOC_DAPM_POST_PMD:
4622 snd_soc_update_bits(codec, boost_path_cfg1, 0x01, 0x00);
4623 snd_soc_update_bits(codec, boost_path_ctl, 0x10, 0x00);
4624 break;
4625 };
4626
4627 return 0;
4628}
4629
4630static u16 tasha_interp_get_primary_reg(u16 reg, u16 *ind)
4631{
4632 u16 prim_int_reg = 0;
4633
4634 switch (reg) {
4635 case WCD9335_CDC_RX0_RX_PATH_CTL:
4636 case WCD9335_CDC_RX0_RX_PATH_MIX_CTL:
4637 prim_int_reg = WCD9335_CDC_RX0_RX_PATH_CTL;
4638 *ind = 0;
4639 break;
4640 case WCD9335_CDC_RX1_RX_PATH_CTL:
4641 case WCD9335_CDC_RX1_RX_PATH_MIX_CTL:
4642 prim_int_reg = WCD9335_CDC_RX1_RX_PATH_CTL;
4643 *ind = 1;
4644 break;
4645 case WCD9335_CDC_RX2_RX_PATH_CTL:
4646 case WCD9335_CDC_RX2_RX_PATH_MIX_CTL:
4647 prim_int_reg = WCD9335_CDC_RX2_RX_PATH_CTL;
4648 *ind = 2;
4649 break;
4650 case WCD9335_CDC_RX3_RX_PATH_CTL:
4651 case WCD9335_CDC_RX3_RX_PATH_MIX_CTL:
4652 prim_int_reg = WCD9335_CDC_RX3_RX_PATH_CTL;
4653 *ind = 3;
4654 break;
4655 case WCD9335_CDC_RX4_RX_PATH_CTL:
4656 case WCD9335_CDC_RX4_RX_PATH_MIX_CTL:
4657 prim_int_reg = WCD9335_CDC_RX4_RX_PATH_CTL;
4658 *ind = 4;
4659 break;
4660 case WCD9335_CDC_RX5_RX_PATH_CTL:
4661 case WCD9335_CDC_RX5_RX_PATH_MIX_CTL:
4662 prim_int_reg = WCD9335_CDC_RX5_RX_PATH_CTL;
4663 *ind = 5;
4664 break;
4665 case WCD9335_CDC_RX6_RX_PATH_CTL:
4666 case WCD9335_CDC_RX6_RX_PATH_MIX_CTL:
4667 prim_int_reg = WCD9335_CDC_RX6_RX_PATH_CTL;
4668 *ind = 6;
4669 break;
4670 case WCD9335_CDC_RX7_RX_PATH_CTL:
4671 case WCD9335_CDC_RX7_RX_PATH_MIX_CTL:
4672 prim_int_reg = WCD9335_CDC_RX7_RX_PATH_CTL;
4673 *ind = 7;
4674 break;
4675 case WCD9335_CDC_RX8_RX_PATH_CTL:
4676 case WCD9335_CDC_RX8_RX_PATH_MIX_CTL:
4677 prim_int_reg = WCD9335_CDC_RX8_RX_PATH_CTL;
4678 *ind = 8;
4679 break;
4680 };
4681
4682 return prim_int_reg;
4683}
4684
4685static void tasha_codec_hd2_control(struct snd_soc_codec *codec,
4686 u16 prim_int_reg, int event)
4687{
4688 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
4689 u16 hd2_scale_reg;
4690 u16 hd2_enable_reg = 0;
4691
4692 if (!TASHA_IS_2_0(tasha->wcd9xxx))
4693 return;
4694
4695 if (prim_int_reg == WCD9335_CDC_RX1_RX_PATH_CTL) {
4696 hd2_scale_reg = WCD9335_CDC_RX1_RX_PATH_SEC3;
4697 hd2_enable_reg = WCD9335_CDC_RX1_RX_PATH_CFG0;
4698 }
4699 if (prim_int_reg == WCD9335_CDC_RX2_RX_PATH_CTL) {
4700 hd2_scale_reg = WCD9335_CDC_RX2_RX_PATH_SEC3;
4701 hd2_enable_reg = WCD9335_CDC_RX2_RX_PATH_CFG0;
4702 }
4703
4704 if (hd2_enable_reg && SND_SOC_DAPM_EVENT_ON(event)) {
4705 snd_soc_update_bits(codec, hd2_scale_reg, 0x3C, 0x10);
4706 snd_soc_update_bits(codec, hd2_scale_reg, 0x03, 0x01);
4707 snd_soc_update_bits(codec, hd2_enable_reg, 0x04, 0x04);
4708 }
4709
4710 if (hd2_enable_reg && SND_SOC_DAPM_EVENT_OFF(event)) {
4711 snd_soc_update_bits(codec, hd2_enable_reg, 0x04, 0x00);
4712 snd_soc_update_bits(codec, hd2_scale_reg, 0x03, 0x00);
4713 snd_soc_update_bits(codec, hd2_scale_reg, 0x3C, 0x00);
4714 }
4715}
4716
4717static int tasha_codec_enable_prim_interpolator(
4718 struct snd_soc_codec *codec,
4719 u16 reg, int event)
4720{
4721 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
4722 u16 prim_int_reg;
4723 u16 ind = 0;
4724
4725 prim_int_reg = tasha_interp_get_primary_reg(reg, &ind);
4726
4727 switch (event) {
4728 case SND_SOC_DAPM_PRE_PMU:
4729 tasha->prim_int_users[ind]++;
4730 if (tasha->prim_int_users[ind] == 1) {
4731 snd_soc_update_bits(codec, prim_int_reg,
4732 0x10, 0x10);
4733 tasha_codec_hd2_control(codec, prim_int_reg, event);
4734 snd_soc_update_bits(codec, prim_int_reg,
4735 1 << 0x5, 1 << 0x5);
4736 }
4737 if ((reg != prim_int_reg) &&
4738 ((snd_soc_read(codec, prim_int_reg)) & 0x10))
4739 snd_soc_update_bits(codec, reg, 0x10, 0x10);
4740 break;
4741 case SND_SOC_DAPM_POST_PMD:
4742 tasha->prim_int_users[ind]--;
4743 if (tasha->prim_int_users[ind] == 0) {
4744 snd_soc_update_bits(codec, prim_int_reg,
4745 1 << 0x5, 0 << 0x5);
4746 snd_soc_update_bits(codec, prim_int_reg,
4747 0x40, 0x40);
4748 snd_soc_update_bits(codec, prim_int_reg,
4749 0x40, 0x00);
4750 tasha_codec_hd2_control(codec, prim_int_reg, event);
4751 }
4752 break;
4753 };
4754
4755 dev_dbg(codec->dev, "%s: primary interpolator: INT%d, users: %d\n",
4756 __func__, ind, tasha->prim_int_users[ind]);
4757 return 0;
4758}
4759
4760static int tasha_codec_enable_spline_src(struct snd_soc_codec *codec,
4761 int src_num,
4762 int event)
4763{
Karthikeyan Mani1b0a7de2017-04-12 15:42:18 -07004764 u16 src_paired_reg = 0;
Banajit Goswamide8271c2017-01-18 00:28:59 -08004765 struct tasha_priv *tasha;
4766 u16 rx_path_cfg_reg = WCD9335_CDC_RX1_RX_PATH_CFG0;
4767 u16 rx_path_ctl_reg = WCD9335_CDC_RX1_RX_PATH_CTL;
4768 int *src_users, count, spl_src = SPLINE_SRC0;
4769 u16 src_clk_reg = WCD9335_SPLINE_SRC0_CLK_RST_CTL_0;
4770
4771 tasha = snd_soc_codec_get_drvdata(codec);
4772
4773 switch (src_num) {
4774 case SRC_IN_HPHL:
4775 rx_path_cfg_reg = WCD9335_CDC_RX1_RX_PATH_CFG0;
4776 src_clk_reg = WCD9335_SPLINE_SRC0_CLK_RST_CTL_0;
4777 src_paired_reg = WCD9335_SPLINE_SRC1_CLK_RST_CTL_0;
4778 rx_path_ctl_reg = WCD9335_CDC_RX1_RX_PATH_CTL;
4779 spl_src = SPLINE_SRC0;
4780 break;
4781 case SRC_IN_LO1:
4782 rx_path_cfg_reg = WCD9335_CDC_RX3_RX_PATH_CFG0;
4783 src_clk_reg = WCD9335_SPLINE_SRC0_CLK_RST_CTL_0;
4784 src_paired_reg = WCD9335_SPLINE_SRC1_CLK_RST_CTL_0;
4785 rx_path_ctl_reg = WCD9335_CDC_RX3_RX_PATH_CTL;
4786 spl_src = SPLINE_SRC0;
4787 break;
4788 case SRC_IN_HPHR:
4789 rx_path_cfg_reg = WCD9335_CDC_RX2_RX_PATH_CFG0;
4790 src_clk_reg = WCD9335_SPLINE_SRC1_CLK_RST_CTL_0;
4791 src_paired_reg = WCD9335_SPLINE_SRC0_CLK_RST_CTL_0;
4792 rx_path_ctl_reg = WCD9335_CDC_RX2_RX_PATH_CTL;
4793 spl_src = SPLINE_SRC1;
4794 break;
4795 case SRC_IN_LO2:
4796 rx_path_cfg_reg = WCD9335_CDC_RX4_RX_PATH_CFG0;
4797 src_clk_reg = WCD9335_SPLINE_SRC1_CLK_RST_CTL_0;
4798 src_paired_reg = WCD9335_SPLINE_SRC0_CLK_RST_CTL_0;
4799 rx_path_ctl_reg = WCD9335_CDC_RX4_RX_PATH_CTL;
4800 spl_src = SPLINE_SRC1;
4801 break;
4802 case SRC_IN_SPKRL:
4803 rx_path_cfg_reg = WCD9335_CDC_RX7_RX_PATH_CFG0;
4804 src_clk_reg = WCD9335_SPLINE_SRC2_CLK_RST_CTL_0;
4805 src_paired_reg = WCD9335_SPLINE_SRC3_CLK_RST_CTL_0;
4806 rx_path_ctl_reg = WCD9335_CDC_RX7_RX_PATH_CTL;
4807 spl_src = SPLINE_SRC2;
4808 break;
4809 case SRC_IN_LO3:
4810 rx_path_cfg_reg = WCD9335_CDC_RX5_RX_PATH_CFG0;
4811 src_clk_reg = WCD9335_SPLINE_SRC2_CLK_RST_CTL_0;
4812 src_paired_reg = WCD9335_SPLINE_SRC3_CLK_RST_CTL_0;
4813 rx_path_ctl_reg = WCD9335_CDC_RX5_RX_PATH_CTL;
4814 spl_src = SPLINE_SRC2;
4815 break;
4816 case SRC_IN_SPKRR:
4817 rx_path_cfg_reg = WCD9335_CDC_RX8_RX_PATH_CFG0;
4818 src_clk_reg = WCD9335_SPLINE_SRC3_CLK_RST_CTL_0;
4819 src_paired_reg = WCD9335_SPLINE_SRC2_CLK_RST_CTL_0;
4820 rx_path_ctl_reg = WCD9335_CDC_RX8_RX_PATH_CTL;
4821 spl_src = SPLINE_SRC3;
4822 break;
4823 case SRC_IN_LO4:
4824 rx_path_cfg_reg = WCD9335_CDC_RX6_RX_PATH_CFG0;
4825 src_clk_reg = WCD9335_SPLINE_SRC3_CLK_RST_CTL_0;
4826 src_paired_reg = WCD9335_SPLINE_SRC2_CLK_RST_CTL_0;
4827 rx_path_ctl_reg = WCD9335_CDC_RX6_RX_PATH_CTL;
4828 spl_src = SPLINE_SRC3;
4829 break;
4830 };
4831
4832 src_users = &tasha->spl_src_users[spl_src];
4833
4834 switch (event) {
4835 case SND_SOC_DAPM_PRE_PMU:
4836 count = *src_users;
4837 count++;
4838 if (count == 1) {
4839 if ((snd_soc_read(codec, src_clk_reg) & 0x02) ||
4840 (snd_soc_read(codec, src_paired_reg) & 0x02)) {
4841 snd_soc_update_bits(codec, src_clk_reg, 0x02,
4842 0x00);
4843 snd_soc_update_bits(codec, src_paired_reg,
4844 0x02, 0x00);
4845 }
4846 snd_soc_update_bits(codec, src_clk_reg, 0x01, 0x01);
4847 snd_soc_update_bits(codec, rx_path_cfg_reg, 0x80,
4848 0x80);
4849 }
4850 *src_users = count;
4851 break;
4852 case SND_SOC_DAPM_POST_PMD:
4853 count = *src_users;
4854 count--;
4855 if (count == 0) {
4856 snd_soc_update_bits(codec, rx_path_cfg_reg, 0x80,
4857 0x00);
4858 snd_soc_update_bits(codec, src_clk_reg, 0x03, 0x02);
4859 /* default sample rate */
4860 snd_soc_update_bits(codec, rx_path_ctl_reg, 0x0f,
4861 0x04);
4862 }
4863 *src_users = count;
4864 break;
4865 };
4866
4867 dev_dbg(codec->dev, "%s: Spline SRC%d, users: %d\n",
4868 __func__, spl_src, *src_users);
4869 return 0;
4870}
4871
4872static int tasha_codec_enable_spline_resampler(struct snd_soc_dapm_widget *w,
4873 struct snd_kcontrol *kcontrol,
4874 int event)
4875{
4876 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
4877 int ret = 0;
4878 u8 src_in;
4879
4880 src_in = snd_soc_read(codec, WCD9335_CDC_RX_INP_MUX_SPLINE_SRC_CFG0);
4881 if (!(src_in & 0xFF)) {
4882 dev_err(codec->dev, "%s: Spline SRC%u input not selected\n",
4883 __func__, w->shift);
4884 return -EINVAL;
4885 }
4886
4887 switch (w->shift) {
4888 case SPLINE_SRC0:
4889 ret = tasha_codec_enable_spline_src(codec,
4890 ((src_in & 0x03) == 1) ? SRC_IN_HPHL : SRC_IN_LO1,
4891 event);
4892 break;
4893 case SPLINE_SRC1:
4894 ret = tasha_codec_enable_spline_src(codec,
4895 ((src_in & 0x0C) == 4) ? SRC_IN_HPHR : SRC_IN_LO2,
4896 event);
4897 break;
4898 case SPLINE_SRC2:
4899 ret = tasha_codec_enable_spline_src(codec,
4900 ((src_in & 0x30) == 0x10) ? SRC_IN_LO3 : SRC_IN_SPKRL,
4901 event);
4902 break;
4903 case SPLINE_SRC3:
4904 ret = tasha_codec_enable_spline_src(codec,
4905 ((src_in & 0xC0) == 0x40) ? SRC_IN_LO4 : SRC_IN_SPKRR,
4906 event);
4907 break;
4908 default:
4909 dev_err(codec->dev, "%s: Invalid spline src:%u\n", __func__,
4910 w->shift);
4911 ret = -EINVAL;
4912 };
4913
4914 return ret;
4915}
4916
4917static int tasha_codec_enable_swr(struct snd_soc_dapm_widget *w,
4918 struct snd_kcontrol *kcontrol, int event)
4919{
4920 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
4921 struct tasha_priv *tasha;
4922 int i, ch_cnt;
4923
4924 tasha = snd_soc_codec_get_drvdata(codec);
4925
4926 if (!tasha->nr)
4927 return 0;
4928
4929 switch (event) {
4930 case SND_SOC_DAPM_PRE_PMU:
4931 if ((strnstr(w->name, "INT7_", sizeof("RX INT7_"))) &&
4932 !tasha->rx_7_count)
4933 tasha->rx_7_count++;
4934 if ((strnstr(w->name, "INT8_", sizeof("RX INT8_"))) &&
4935 !tasha->rx_8_count)
4936 tasha->rx_8_count++;
4937 ch_cnt = tasha->rx_7_count + tasha->rx_8_count;
4938
4939 for (i = 0; i < tasha->nr; i++) {
4940 swrm_wcd_notify(tasha->swr_ctrl_data[i].swr_pdev,
4941 SWR_DEVICE_UP, NULL);
4942 swrm_wcd_notify(tasha->swr_ctrl_data[i].swr_pdev,
4943 SWR_SET_NUM_RX_CH, &ch_cnt);
4944 }
4945 break;
4946 case SND_SOC_DAPM_POST_PMD:
4947 if ((strnstr(w->name, "INT7_", sizeof("RX INT7_"))) &&
4948 tasha->rx_7_count)
4949 tasha->rx_7_count--;
4950 if ((strnstr(w->name, "INT8_", sizeof("RX INT8_"))) &&
4951 tasha->rx_8_count)
4952 tasha->rx_8_count--;
4953 ch_cnt = tasha->rx_7_count + tasha->rx_8_count;
4954
4955 for (i = 0; i < tasha->nr; i++)
4956 swrm_wcd_notify(tasha->swr_ctrl_data[i].swr_pdev,
4957 SWR_SET_NUM_RX_CH, &ch_cnt);
4958
4959 break;
4960 }
4961 dev_dbg(tasha->dev, "%s: current swr ch cnt: %d\n",
4962 __func__, tasha->rx_7_count + tasha->rx_8_count);
4963
4964 return 0;
4965}
4966
4967static int tasha_codec_config_ear_spkr_gain(struct snd_soc_codec *codec,
4968 int event, int gain_reg)
4969{
4970 int comp_gain_offset, val;
4971 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
4972
4973 switch (tasha->spkr_mode) {
4974 /* Compander gain in SPKR_MODE1 case is 12 dB */
4975 case SPKR_MODE_1:
4976 comp_gain_offset = -12;
4977 break;
4978 /* Default case compander gain is 15 dB */
4979 default:
4980 comp_gain_offset = -15;
4981 break;
4982 }
4983
4984 switch (event) {
4985 case SND_SOC_DAPM_POST_PMU:
4986 /* Apply ear spkr gain only if compander is enabled */
4987 if (tasha->comp_enabled[COMPANDER_7] &&
4988 (gain_reg == WCD9335_CDC_RX7_RX_VOL_CTL ||
4989 gain_reg == WCD9335_CDC_RX7_RX_VOL_MIX_CTL) &&
4990 (tasha->ear_spkr_gain != 0)) {
4991 /* For example, val is -8(-12+5-1) for 4dB of gain */
4992 val = comp_gain_offset + tasha->ear_spkr_gain - 1;
4993 snd_soc_write(codec, gain_reg, val);
4994
4995 dev_dbg(codec->dev, "%s: RX7 Volume %d dB\n",
4996 __func__, val);
4997 }
4998 break;
4999 case SND_SOC_DAPM_POST_PMD:
5000 /*
5001 * Reset RX7 volume to 0 dB if compander is enabled and
5002 * ear_spkr_gain is non-zero.
5003 */
5004 if (tasha->comp_enabled[COMPANDER_7] &&
5005 (gain_reg == WCD9335_CDC_RX7_RX_VOL_CTL ||
5006 gain_reg == WCD9335_CDC_RX7_RX_VOL_MIX_CTL) &&
5007 (tasha->ear_spkr_gain != 0)) {
5008 snd_soc_write(codec, gain_reg, 0x0);
5009
5010 dev_dbg(codec->dev, "%s: Reset RX7 Volume to 0 dB\n",
5011 __func__);
5012 }
5013 break;
5014 }
5015
5016 return 0;
5017}
5018
5019static int tasha_codec_enable_mix_path(struct snd_soc_dapm_widget *w,
5020 struct snd_kcontrol *kcontrol, int event)
5021{
5022 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
5023 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
5024 u16 gain_reg;
5025 int offset_val = 0;
5026 int val = 0;
5027
5028 dev_dbg(codec->dev, "%s %d %s\n", __func__, event, w->name);
5029
5030 switch (w->reg) {
5031 case WCD9335_CDC_RX0_RX_PATH_MIX_CTL:
5032 gain_reg = WCD9335_CDC_RX0_RX_VOL_MIX_CTL;
5033 break;
5034 case WCD9335_CDC_RX1_RX_PATH_MIX_CTL:
5035 gain_reg = WCD9335_CDC_RX1_RX_VOL_MIX_CTL;
5036 break;
5037 case WCD9335_CDC_RX2_RX_PATH_MIX_CTL:
5038 gain_reg = WCD9335_CDC_RX2_RX_VOL_MIX_CTL;
5039 break;
5040 case WCD9335_CDC_RX3_RX_PATH_MIX_CTL:
5041 gain_reg = WCD9335_CDC_RX3_RX_VOL_MIX_CTL;
5042 break;
5043 case WCD9335_CDC_RX4_RX_PATH_MIX_CTL:
5044 gain_reg = WCD9335_CDC_RX4_RX_VOL_MIX_CTL;
5045 break;
5046 case WCD9335_CDC_RX5_RX_PATH_MIX_CTL:
5047 gain_reg = WCD9335_CDC_RX5_RX_VOL_MIX_CTL;
5048 break;
5049 case WCD9335_CDC_RX6_RX_PATH_MIX_CTL:
5050 gain_reg = WCD9335_CDC_RX6_RX_VOL_MIX_CTL;
5051 break;
5052 case WCD9335_CDC_RX7_RX_PATH_MIX_CTL:
5053 gain_reg = WCD9335_CDC_RX7_RX_VOL_MIX_CTL;
5054 break;
5055 case WCD9335_CDC_RX8_RX_PATH_MIX_CTL:
5056 gain_reg = WCD9335_CDC_RX8_RX_VOL_MIX_CTL;
5057 break;
5058 default:
5059 dev_err(codec->dev, "%s: No gain register avail for %s\n",
5060 __func__, w->name);
5061 return 0;
5062 };
5063
5064 switch (event) {
5065 case SND_SOC_DAPM_POST_PMU:
5066 if ((tasha->spkr_gain_offset == RX_GAIN_OFFSET_M1P5_DB) &&
5067 (tasha->comp_enabled[COMPANDER_7] ||
5068 tasha->comp_enabled[COMPANDER_8]) &&
5069 (gain_reg == WCD9335_CDC_RX7_RX_VOL_MIX_CTL ||
5070 gain_reg == WCD9335_CDC_RX8_RX_VOL_MIX_CTL)) {
5071 snd_soc_update_bits(codec, WCD9335_CDC_RX7_RX_PATH_SEC1,
5072 0x01, 0x01);
5073 snd_soc_update_bits(codec,
5074 WCD9335_CDC_RX7_RX_PATH_MIX_SEC0,
5075 0x01, 0x01);
5076 snd_soc_update_bits(codec, WCD9335_CDC_RX8_RX_PATH_SEC1,
5077 0x01, 0x01);
5078 snd_soc_update_bits(codec,
5079 WCD9335_CDC_RX8_RX_PATH_MIX_SEC0,
5080 0x01, 0x01);
5081 offset_val = -2;
5082 }
5083 val = snd_soc_read(codec, gain_reg);
5084 val += offset_val;
5085 snd_soc_write(codec, gain_reg, val);
5086 tasha_codec_config_ear_spkr_gain(codec, event, gain_reg);
5087 break;
5088 case SND_SOC_DAPM_POST_PMD:
5089 if ((tasha->spkr_gain_offset == RX_GAIN_OFFSET_M1P5_DB) &&
5090 (tasha->comp_enabled[COMPANDER_7] ||
5091 tasha->comp_enabled[COMPANDER_8]) &&
5092 (gain_reg == WCD9335_CDC_RX7_RX_VOL_MIX_CTL ||
5093 gain_reg == WCD9335_CDC_RX8_RX_VOL_MIX_CTL)) {
5094 snd_soc_update_bits(codec, WCD9335_CDC_RX7_RX_PATH_SEC1,
5095 0x01, 0x00);
5096 snd_soc_update_bits(codec,
5097 WCD9335_CDC_RX7_RX_PATH_MIX_SEC0,
5098 0x01, 0x00);
5099 snd_soc_update_bits(codec, WCD9335_CDC_RX8_RX_PATH_SEC1,
5100 0x01, 0x00);
5101 snd_soc_update_bits(codec,
5102 WCD9335_CDC_RX8_RX_PATH_MIX_SEC0,
5103 0x01, 0x00);
5104 offset_val = 2;
5105 val = snd_soc_read(codec, gain_reg);
5106 val += offset_val;
5107 snd_soc_write(codec, gain_reg, val);
5108 }
5109 tasha_codec_config_ear_spkr_gain(codec, event, gain_reg);
5110 break;
5111 };
5112
5113 return 0;
5114}
5115
5116static int __tasha_cdc_native_clk_enable(struct tasha_priv *tasha,
5117 bool enable)
5118{
5119 int ret = 0;
5120 struct snd_soc_codec *codec = tasha->codec;
5121
5122 if (!tasha->wcd_native_clk) {
5123 dev_err(tasha->dev, "%s: wcd native clock is NULL\n", __func__);
5124 return -EINVAL;
5125 }
5126
5127 dev_dbg(tasha->dev, "%s: native_clk_enable = %u\n", __func__, enable);
5128
5129 if (enable) {
5130 ret = clk_prepare_enable(tasha->wcd_native_clk);
5131 if (ret) {
5132 dev_err(tasha->dev, "%s: native clk enable failed\n",
5133 __func__);
5134 goto err;
5135 }
5136 if (++tasha->native_clk_users == 1) {
5137 snd_soc_update_bits(codec, WCD9335_CLOCK_TEST_CTL,
5138 0x10, 0x10);
5139 snd_soc_update_bits(codec, WCD9335_CLOCK_TEST_CTL,
5140 0x80, 0x80);
5141 snd_soc_update_bits(codec, WCD9335_CODEC_RPM_CLK_GATE,
5142 0x04, 0x00);
5143 snd_soc_update_bits(codec,
5144 WCD9335_CDC_CLK_RST_CTRL_MCLK_CONTROL,
5145 0x02, 0x02);
5146 }
5147 } else {
5148 if (tasha->native_clk_users &&
5149 (--tasha->native_clk_users == 0)) {
5150 snd_soc_update_bits(codec,
5151 WCD9335_CDC_CLK_RST_CTRL_MCLK_CONTROL,
5152 0x02, 0x00);
5153 snd_soc_update_bits(codec, WCD9335_CODEC_RPM_CLK_GATE,
5154 0x04, 0x04);
5155 snd_soc_update_bits(codec, WCD9335_CLOCK_TEST_CTL,
5156 0x80, 0x00);
5157 snd_soc_update_bits(codec, WCD9335_CLOCK_TEST_CTL,
5158 0x10, 0x00);
5159 }
5160 clk_disable_unprepare(tasha->wcd_native_clk);
5161 }
5162
5163 dev_dbg(codec->dev, "%s: native_clk_users: %d\n", __func__,
5164 tasha->native_clk_users);
5165err:
5166 return ret;
5167}
5168
5169static int tasha_codec_get_native_fifo_sync_mask(struct snd_soc_codec *codec,
5170 int interp_n)
5171{
5172 int mask = 0;
5173 u16 reg;
5174 u8 val1, val2, inp0 = 0;
5175 u8 inp1 = 0, inp2 = 0;
5176
5177 reg = WCD9335_CDC_RX_INP_MUX_RX_INT1_CFG0 + (2 * interp_n) - 2;
5178
5179 val1 = snd_soc_read(codec, reg);
5180 val2 = snd_soc_read(codec, reg + 1);
5181
5182 inp0 = val1 & 0x0F;
5183 inp1 = (val1 >> 4) & 0x0F;
5184 inp2 = (val2 >> 4) & 0x0F;
5185
5186 if (IS_VALID_NATIVE_FIFO_PORT(inp0))
5187 mask |= (1 << (inp0 - 5));
5188 if (IS_VALID_NATIVE_FIFO_PORT(inp1))
5189 mask |= (1 << (inp1 - 5));
5190 if (IS_VALID_NATIVE_FIFO_PORT(inp2))
5191 mask |= (1 << (inp2 - 5));
5192
5193 dev_dbg(codec->dev, "%s: native fifo mask: 0x%x\n", __func__, mask);
5194 if (!mask)
5195 dev_err(codec->dev, "native fifo err,int:%d,inp0:%d,inp1:%d,inp2:%d\n",
5196 interp_n, inp0, inp1, inp2);
5197 return mask;
5198}
5199
5200static int tasha_enable_native_supply(struct snd_soc_dapm_widget *w,
5201 struct snd_kcontrol *kcontrol, int event)
5202{
5203 int mask;
5204 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
5205 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
5206 u16 interp_reg;
5207
5208 dev_dbg(codec->dev, "%s: event: %d, shift:%d\n", __func__, event,
5209 w->shift);
5210
5211 if (w->shift < INTERP_HPHL || w->shift > INTERP_LO2)
5212 return -EINVAL;
5213
5214 interp_reg = WCD9335_CDC_RX1_RX_PATH_CTL + 20 * (w->shift - 1);
5215
5216 mask = tasha_codec_get_native_fifo_sync_mask(codec, w->shift);
5217 if (!mask)
5218 return -EINVAL;
5219
5220 switch (event) {
5221 case SND_SOC_DAPM_PRE_PMU:
5222 /* Adjust interpolator rate to 44P1_NATIVE */
5223 snd_soc_update_bits(codec, interp_reg, 0x0F, 0x09);
5224 __tasha_cdc_native_clk_enable(tasha, true);
5225 snd_soc_update_bits(codec, WCD9335_DATA_HUB_NATIVE_FIFO_SYNC,
5226 mask, mask);
5227 break;
5228 case SND_SOC_DAPM_PRE_PMD:
5229 snd_soc_update_bits(codec, WCD9335_DATA_HUB_NATIVE_FIFO_SYNC,
5230 mask, 0x0);
5231 __tasha_cdc_native_clk_enable(tasha, false);
5232 /* Adjust interpolator rate to default */
5233 snd_soc_update_bits(codec, interp_reg, 0x0F, 0x04);
5234 break;
5235 }
5236
5237 return 0;
5238}
5239
5240static int tasha_codec_enable_interpolator(struct snd_soc_dapm_widget *w,
5241 struct snd_kcontrol *kcontrol, int event)
5242{
5243 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
5244 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
5245 u16 gain_reg;
5246 u16 reg;
5247 int val;
5248 int offset_val = 0;
5249
5250 dev_dbg(codec->dev, "%s %d %s\n", __func__, event, w->name);
5251
5252 if (!(strcmp(w->name, "RX INT0 INTERP"))) {
5253 reg = WCD9335_CDC_RX0_RX_PATH_CTL;
5254 gain_reg = WCD9335_CDC_RX0_RX_VOL_CTL;
5255 } else if (!(strcmp(w->name, "RX INT1 INTERP"))) {
5256 reg = WCD9335_CDC_RX1_RX_PATH_CTL;
5257 gain_reg = WCD9335_CDC_RX1_RX_VOL_CTL;
5258 } else if (!(strcmp(w->name, "RX INT2 INTERP"))) {
5259 reg = WCD9335_CDC_RX2_RX_PATH_CTL;
5260 gain_reg = WCD9335_CDC_RX2_RX_VOL_CTL;
5261 } else if (!(strcmp(w->name, "RX INT3 INTERP"))) {
5262 reg = WCD9335_CDC_RX3_RX_PATH_CTL;
5263 gain_reg = WCD9335_CDC_RX3_RX_VOL_CTL;
5264 } else if (!(strcmp(w->name, "RX INT4 INTERP"))) {
5265 reg = WCD9335_CDC_RX4_RX_PATH_CTL;
5266 gain_reg = WCD9335_CDC_RX4_RX_VOL_CTL;
5267 } else if (!(strcmp(w->name, "RX INT5 INTERP"))) {
5268 reg = WCD9335_CDC_RX5_RX_PATH_CTL;
5269 gain_reg = WCD9335_CDC_RX5_RX_VOL_CTL;
5270 } else if (!(strcmp(w->name, "RX INT6 INTERP"))) {
5271 reg = WCD9335_CDC_RX6_RX_PATH_CTL;
5272 gain_reg = WCD9335_CDC_RX6_RX_VOL_CTL;
5273 } else if (!(strcmp(w->name, "RX INT7 INTERP"))) {
5274 reg = WCD9335_CDC_RX7_RX_PATH_CTL;
5275 gain_reg = WCD9335_CDC_RX7_RX_VOL_CTL;
5276 } else if (!(strcmp(w->name, "RX INT8 INTERP"))) {
5277 reg = WCD9335_CDC_RX8_RX_PATH_CTL;
5278 gain_reg = WCD9335_CDC_RX8_RX_VOL_CTL;
5279 } else {
5280 dev_err(codec->dev, "%s: Interpolator reg not found\n",
5281 __func__);
5282 return -EINVAL;
5283 }
5284
5285 switch (event) {
5286 case SND_SOC_DAPM_PRE_PMU:
Vatsal Buchad9960022017-05-18 11:37:39 +05305287 tasha_codec_vote_max_bw(codec, true);
Banajit Goswamide8271c2017-01-18 00:28:59 -08005288 /* Reset if needed */
5289 tasha_codec_enable_prim_interpolator(codec, reg, event);
5290 break;
5291 case SND_SOC_DAPM_POST_PMU:
5292 tasha_config_compander(codec, w->shift, event);
5293 /* apply gain after int clk is enabled */
5294 if ((tasha->spkr_gain_offset == RX_GAIN_OFFSET_M1P5_DB) &&
5295 (tasha->comp_enabled[COMPANDER_7] ||
5296 tasha->comp_enabled[COMPANDER_8]) &&
5297 (gain_reg == WCD9335_CDC_RX7_RX_VOL_CTL ||
5298 gain_reg == WCD9335_CDC_RX8_RX_VOL_CTL)) {
5299 snd_soc_update_bits(codec, WCD9335_CDC_RX7_RX_PATH_SEC1,
5300 0x01, 0x01);
5301 snd_soc_update_bits(codec,
5302 WCD9335_CDC_RX7_RX_PATH_MIX_SEC0,
5303 0x01, 0x01);
5304 snd_soc_update_bits(codec, WCD9335_CDC_RX8_RX_PATH_SEC1,
5305 0x01, 0x01);
5306 snd_soc_update_bits(codec,
5307 WCD9335_CDC_RX8_RX_PATH_MIX_SEC0,
5308 0x01, 0x01);
5309 offset_val = -2;
5310 }
5311 val = snd_soc_read(codec, gain_reg);
5312 val += offset_val;
5313 snd_soc_write(codec, gain_reg, val);
5314 tasha_codec_config_ear_spkr_gain(codec, event, gain_reg);
5315 break;
5316 case SND_SOC_DAPM_POST_PMD:
5317 tasha_config_compander(codec, w->shift, event);
5318 tasha_codec_enable_prim_interpolator(codec, reg, event);
5319 if ((tasha->spkr_gain_offset == RX_GAIN_OFFSET_M1P5_DB) &&
5320 (tasha->comp_enabled[COMPANDER_7] ||
5321 tasha->comp_enabled[COMPANDER_8]) &&
5322 (gain_reg == WCD9335_CDC_RX7_RX_VOL_CTL ||
5323 gain_reg == WCD9335_CDC_RX8_RX_VOL_CTL)) {
5324 snd_soc_update_bits(codec, WCD9335_CDC_RX7_RX_PATH_SEC1,
5325 0x01, 0x00);
5326 snd_soc_update_bits(codec,
5327 WCD9335_CDC_RX7_RX_PATH_MIX_SEC0,
5328 0x01, 0x00);
5329 snd_soc_update_bits(codec, WCD9335_CDC_RX8_RX_PATH_SEC1,
5330 0x01, 0x00);
5331 snd_soc_update_bits(codec,
5332 WCD9335_CDC_RX8_RX_PATH_MIX_SEC0,
5333 0x01, 0x00);
5334 offset_val = 2;
5335 val = snd_soc_read(codec, gain_reg);
5336 val += offset_val;
5337 snd_soc_write(codec, gain_reg, val);
5338 }
5339 tasha_codec_config_ear_spkr_gain(codec, event, gain_reg);
5340 break;
5341 };
5342
5343 return 0;
5344}
5345
5346static int tasha_codec_set_iir_gain(struct snd_soc_dapm_widget *w,
5347 struct snd_kcontrol *kcontrol, int event)
5348{
5349 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
5350
5351 dev_dbg(codec->dev, "%s: event = %d\n", __func__, event);
5352
5353 switch (event) {
5354 case SND_SOC_DAPM_POST_PMU: /* fall through */
5355 case SND_SOC_DAPM_PRE_PMD:
5356 if (strnstr(w->name, "IIR0", sizeof("IIR0"))) {
5357 snd_soc_write(codec,
5358 WCD9335_CDC_SIDETONE_IIR0_IIR_GAIN_B1_CTL,
5359 snd_soc_read(codec,
5360 WCD9335_CDC_SIDETONE_IIR0_IIR_GAIN_B1_CTL));
5361 snd_soc_write(codec,
5362 WCD9335_CDC_SIDETONE_IIR0_IIR_GAIN_B2_CTL,
5363 snd_soc_read(codec,
5364 WCD9335_CDC_SIDETONE_IIR0_IIR_GAIN_B2_CTL));
5365 snd_soc_write(codec,
5366 WCD9335_CDC_SIDETONE_IIR0_IIR_GAIN_B3_CTL,
5367 snd_soc_read(codec,
5368 WCD9335_CDC_SIDETONE_IIR0_IIR_GAIN_B3_CTL));
5369 snd_soc_write(codec,
5370 WCD9335_CDC_SIDETONE_IIR0_IIR_GAIN_B4_CTL,
5371 snd_soc_read(codec,
5372 WCD9335_CDC_SIDETONE_IIR0_IIR_GAIN_B4_CTL));
5373 } else {
5374 snd_soc_write(codec,
5375 WCD9335_CDC_SIDETONE_IIR1_IIR_GAIN_B1_CTL,
5376 snd_soc_read(codec,
5377 WCD9335_CDC_SIDETONE_IIR1_IIR_GAIN_B1_CTL));
5378 snd_soc_write(codec,
5379 WCD9335_CDC_SIDETONE_IIR1_IIR_GAIN_B2_CTL,
5380 snd_soc_read(codec,
5381 WCD9335_CDC_SIDETONE_IIR1_IIR_GAIN_B2_CTL));
5382 snd_soc_write(codec,
5383 WCD9335_CDC_SIDETONE_IIR1_IIR_GAIN_B3_CTL,
5384 snd_soc_read(codec,
5385 WCD9335_CDC_SIDETONE_IIR1_IIR_GAIN_B3_CTL));
5386 }
5387 break;
5388 }
5389 return 0;
5390}
5391
5392static int tasha_codec_enable_on_demand_supply(
5393 struct snd_soc_dapm_widget *w,
5394 struct snd_kcontrol *kcontrol, int event)
5395{
5396 int ret = 0;
5397 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
5398 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
5399 struct on_demand_supply *supply;
5400
5401 if (w->shift >= ON_DEMAND_SUPPLIES_MAX) {
5402 dev_err(codec->dev, "%s: error index > MAX Demand supplies",
5403 __func__);
5404 ret = -EINVAL;
5405 goto out;
5406 }
5407
5408 dev_dbg(codec->dev, "%s: supply: %s event: %d\n",
5409 __func__, on_demand_supply_name[w->shift], event);
5410
5411 supply = &tasha->on_demand_list[w->shift];
5412 WARN_ONCE(!supply->supply, "%s isn't defined\n",
5413 on_demand_supply_name[w->shift]);
5414 if (!supply->supply) {
5415 dev_err(codec->dev, "%s: err supply not present ond for %d",
5416 __func__, w->shift);
5417 goto out;
5418 }
5419
5420 switch (event) {
5421 case SND_SOC_DAPM_PRE_PMU:
5422 ret = regulator_enable(supply->supply);
5423 if (ret)
5424 dev_err(codec->dev, "%s: Failed to enable %s\n",
5425 __func__,
5426 on_demand_supply_name[w->shift]);
5427 break;
5428 case SND_SOC_DAPM_POST_PMD:
5429 ret = regulator_disable(supply->supply);
5430 if (ret)
5431 dev_err(codec->dev, "%s: Failed to disable %s\n",
5432 __func__,
5433 on_demand_supply_name[w->shift]);
5434 break;
5435 default:
5436 break;
5437 };
5438
5439out:
5440 return ret;
5441}
5442
5443static int tasha_codec_find_amic_input(struct snd_soc_codec *codec,
5444 int adc_mux_n)
5445{
5446 u16 mask, shift, adc_mux_in_reg;
5447 u16 amic_mux_sel_reg;
5448 bool is_amic;
5449
5450 if (adc_mux_n < 0 || adc_mux_n > WCD9335_MAX_VALID_ADC_MUX ||
5451 adc_mux_n == WCD9335_INVALID_ADC_MUX)
5452 return 0;
5453
5454 /* Check whether adc mux input is AMIC or DMIC */
5455 if (adc_mux_n < 4) {
5456 adc_mux_in_reg = WCD9335_CDC_TX_INP_MUX_ADC_MUX0_CFG1 +
5457 2 * adc_mux_n;
5458 amic_mux_sel_reg = WCD9335_CDC_TX_INP_MUX_ADC_MUX0_CFG0 +
5459 2 * adc_mux_n;
5460 mask = 0x03;
5461 shift = 0;
5462 } else {
5463 adc_mux_in_reg = WCD9335_CDC_TX_INP_MUX_ADC_MUX4_CFG0 +
5464 adc_mux_n - 4;
5465 amic_mux_sel_reg = adc_mux_in_reg;
5466 mask = 0xC0;
5467 shift = 6;
5468 }
5469 is_amic = (((snd_soc_read(codec, adc_mux_in_reg) & mask) >> shift)
5470 == 1);
5471 if (!is_amic)
5472 return 0;
5473
5474 return snd_soc_read(codec, amic_mux_sel_reg) & 0x07;
5475}
5476
5477static void tasha_codec_set_tx_hold(struct snd_soc_codec *codec,
5478 u16 amic_reg, bool set)
5479{
5480 u8 mask = 0x20;
5481 u8 val;
5482
5483 if (amic_reg == WCD9335_ANA_AMIC1 ||
5484 amic_reg == WCD9335_ANA_AMIC3 ||
5485 amic_reg == WCD9335_ANA_AMIC5)
5486 mask = 0x40;
5487
5488 val = set ? mask : 0x00;
5489
5490 switch (amic_reg) {
5491 case WCD9335_ANA_AMIC1:
5492 case WCD9335_ANA_AMIC2:
5493 snd_soc_update_bits(codec, WCD9335_ANA_AMIC2, mask, val);
5494 break;
5495 case WCD9335_ANA_AMIC3:
5496 case WCD9335_ANA_AMIC4:
5497 snd_soc_update_bits(codec, WCD9335_ANA_AMIC4, mask, val);
5498 break;
5499 case WCD9335_ANA_AMIC5:
5500 case WCD9335_ANA_AMIC6:
5501 snd_soc_update_bits(codec, WCD9335_ANA_AMIC6, mask, val);
5502 break;
5503 default:
5504 dev_dbg(codec->dev, "%s: invalid amic: %d\n",
5505 __func__, amic_reg);
5506 break;
5507 }
5508}
5509
5510static int tasha_codec_tx_adc_cfg(struct snd_soc_dapm_widget *w,
5511 struct snd_kcontrol *kcontrol, int event)
5512{
5513 int adc_mux_n = w->shift;
5514 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
5515 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
5516 int amic_n;
5517
5518 dev_dbg(codec->dev, "%s: event: %d\n", __func__, event);
5519
5520 switch (event) {
5521 case SND_SOC_DAPM_POST_PMU:
5522 amic_n = tasha_codec_find_amic_input(codec, adc_mux_n);
5523 if (amic_n) {
5524 /*
5525 * Prevent ANC Rx pop by leaving Tx FE in HOLD
5526 * state until PA is up. Track AMIC being used
5527 * so we can release the HOLD later.
5528 */
5529 set_bit(ANC_MIC_AMIC1 + amic_n - 1,
5530 &tasha->status_mask);
5531 }
5532 break;
5533 default:
5534 break;
5535 }
5536
5537 return 0;
5538}
5539
5540static u16 tasha_codec_get_amic_pwlvl_reg(struct snd_soc_codec *codec, int amic)
5541{
5542 u16 pwr_level_reg = 0;
5543
5544 switch (amic) {
5545 case 1:
5546 case 2:
5547 pwr_level_reg = WCD9335_ANA_AMIC1;
5548 break;
5549
5550 case 3:
5551 case 4:
5552 pwr_level_reg = WCD9335_ANA_AMIC3;
5553 break;
5554
5555 case 5:
5556 case 6:
5557 pwr_level_reg = WCD9335_ANA_AMIC5;
5558 break;
5559 default:
5560 dev_dbg(codec->dev, "%s: invalid amic: %d\n",
5561 __func__, amic);
5562 break;
5563 }
5564
5565 return pwr_level_reg;
5566}
5567
5568#define TX_HPF_CUT_OFF_FREQ_MASK 0x60
5569#define CF_MIN_3DB_4HZ 0x0
5570#define CF_MIN_3DB_75HZ 0x1
5571#define CF_MIN_3DB_150HZ 0x2
5572
5573static void tasha_tx_hpf_corner_freq_callback(struct work_struct *work)
5574{
5575 struct delayed_work *hpf_delayed_work;
5576 struct hpf_work *hpf_work;
5577 struct tasha_priv *tasha;
5578 struct snd_soc_codec *codec;
5579 u16 dec_cfg_reg, amic_reg;
5580 u8 hpf_cut_off_freq;
5581 int amic_n;
5582
5583 hpf_delayed_work = to_delayed_work(work);
5584 hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
5585 tasha = hpf_work->tasha;
5586 codec = tasha->codec;
5587 hpf_cut_off_freq = hpf_work->hpf_cut_off_freq;
5588
5589 dec_cfg_reg = WCD9335_CDC_TX0_TX_PATH_CFG0 + 16 * hpf_work->decimator;
5590
5591 dev_dbg(codec->dev, "%s: decimator %u hpf_cut_of_freq 0x%x\n",
5592 __func__, hpf_work->decimator, hpf_cut_off_freq);
5593
5594 amic_n = tasha_codec_find_amic_input(codec, hpf_work->decimator);
5595 if (amic_n) {
5596 amic_reg = WCD9335_ANA_AMIC1 + amic_n - 1;
5597 tasha_codec_set_tx_hold(codec, amic_reg, false);
5598 }
5599 tasha_codec_vote_max_bw(codec, true);
5600 snd_soc_update_bits(codec, dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
5601 hpf_cut_off_freq << 5);
5602 tasha_codec_vote_max_bw(codec, false);
5603}
5604
5605static void tasha_tx_mute_update_callback(struct work_struct *work)
5606{
5607 struct tx_mute_work *tx_mute_dwork;
5608 struct tasha_priv *tasha;
5609 struct delayed_work *delayed_work;
5610 struct snd_soc_codec *codec;
5611 u16 tx_vol_ctl_reg, hpf_gate_reg;
5612
5613 delayed_work = to_delayed_work(work);
5614 tx_mute_dwork = container_of(delayed_work, struct tx_mute_work, dwork);
5615 tasha = tx_mute_dwork->tasha;
5616 codec = tasha->codec;
5617
5618 tx_vol_ctl_reg = WCD9335_CDC_TX0_TX_PATH_CTL +
5619 16 * tx_mute_dwork->decimator;
5620 hpf_gate_reg = WCD9335_CDC_TX0_TX_PATH_SEC2 +
5621 16 * tx_mute_dwork->decimator;
5622 snd_soc_update_bits(codec, hpf_gate_reg, 0x01, 0x01);
5623 snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x10, 0x00);
5624}
5625
5626static int tasha_codec_enable_dec(struct snd_soc_dapm_widget *w,
5627 struct snd_kcontrol *kcontrol, int event)
5628{
5629 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
5630 unsigned int decimator;
5631 char *dec_adc_mux_name = NULL;
5632 char *widget_name = NULL;
5633 char *wname;
5634 int ret = 0, amic_n;
5635 u16 tx_vol_ctl_reg, pwr_level_reg = 0, dec_cfg_reg, hpf_gate_reg;
5636 u16 tx_gain_ctl_reg;
5637 char *dec;
5638 u8 hpf_cut_off_freq;
5639 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
5640
5641 dev_dbg(codec->dev, "%s %d\n", __func__, event);
5642
5643 widget_name = kstrndup(w->name, 15, GFP_KERNEL);
5644 if (!widget_name)
5645 return -ENOMEM;
5646
5647 wname = widget_name;
5648 dec_adc_mux_name = strsep(&widget_name, " ");
5649 if (!dec_adc_mux_name) {
5650 dev_err(codec->dev, "%s: Invalid decimator = %s\n",
5651 __func__, w->name);
5652 ret = -EINVAL;
5653 goto out;
5654 }
5655 dec_adc_mux_name = widget_name;
5656
5657 dec = strpbrk(dec_adc_mux_name, "012345678");
5658 if (!dec) {
5659 dev_err(codec->dev, "%s: decimator index not found\n",
5660 __func__);
5661 ret = -EINVAL;
5662 goto out;
5663 }
5664
5665 ret = kstrtouint(dec, 10, &decimator);
5666 if (ret < 0) {
5667 dev_err(codec->dev, "%s: Invalid decimator = %s\n",
5668 __func__, wname);
5669 ret = -EINVAL;
5670 goto out;
5671 }
5672
5673 dev_dbg(codec->dev, "%s(): widget = %s decimator = %u\n", __func__,
5674 w->name, decimator);
5675
5676 tx_vol_ctl_reg = WCD9335_CDC_TX0_TX_PATH_CTL + 16 * decimator;
5677 hpf_gate_reg = WCD9335_CDC_TX0_TX_PATH_SEC2 + 16 * decimator;
5678 dec_cfg_reg = WCD9335_CDC_TX0_TX_PATH_CFG0 + 16 * decimator;
5679 tx_gain_ctl_reg = WCD9335_CDC_TX0_TX_VOL_CTL + 16 * decimator;
5680
5681 switch (event) {
5682 case SND_SOC_DAPM_PRE_PMU:
5683 amic_n = tasha_codec_find_amic_input(codec, decimator);
5684 if (amic_n)
5685 pwr_level_reg = tasha_codec_get_amic_pwlvl_reg(codec,
5686 amic_n);
5687
5688 if (pwr_level_reg) {
5689 switch ((snd_soc_read(codec, pwr_level_reg) &
5690 WCD9335_AMIC_PWR_LVL_MASK) >>
5691 WCD9335_AMIC_PWR_LVL_SHIFT) {
5692 case WCD9335_AMIC_PWR_LEVEL_LP:
5693 snd_soc_update_bits(codec, dec_cfg_reg,
5694 WCD9335_DEC_PWR_LVL_MASK,
5695 WCD9335_DEC_PWR_LVL_LP);
5696 break;
5697
5698 case WCD9335_AMIC_PWR_LEVEL_HP:
5699 snd_soc_update_bits(codec, dec_cfg_reg,
5700 WCD9335_DEC_PWR_LVL_MASK,
5701 WCD9335_DEC_PWR_LVL_HP);
5702 break;
5703 case WCD9335_AMIC_PWR_LEVEL_DEFAULT:
5704 default:
5705 snd_soc_update_bits(codec, dec_cfg_reg,
5706 WCD9335_DEC_PWR_LVL_MASK,
5707 WCD9335_DEC_PWR_LVL_DF);
5708 break;
5709 }
5710 }
5711 hpf_cut_off_freq = (snd_soc_read(codec, dec_cfg_reg) &
5712 TX_HPF_CUT_OFF_FREQ_MASK) >> 5;
5713 tasha->tx_hpf_work[decimator].hpf_cut_off_freq =
5714 hpf_cut_off_freq;
5715
5716 if (hpf_cut_off_freq != CF_MIN_3DB_150HZ)
5717 snd_soc_update_bits(codec, dec_cfg_reg,
5718 TX_HPF_CUT_OFF_FREQ_MASK,
5719 CF_MIN_3DB_150HZ << 5);
5720 /* Enable TX PGA Mute */
5721 snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x10, 0x10);
Banajit Goswamide8271c2017-01-18 00:28:59 -08005722 break;
5723 case SND_SOC_DAPM_POST_PMU:
5724 snd_soc_update_bits(codec, hpf_gate_reg, 0x01, 0x00);
5725
5726 if (decimator == 0) {
5727 snd_soc_write(codec, WCD9335_MBHC_ZDET_RAMP_CTL, 0x83);
5728 snd_soc_write(codec, WCD9335_MBHC_ZDET_RAMP_CTL, 0xA3);
5729 snd_soc_write(codec, WCD9335_MBHC_ZDET_RAMP_CTL, 0x83);
5730 snd_soc_write(codec, WCD9335_MBHC_ZDET_RAMP_CTL, 0x03);
5731 }
5732 /* schedule work queue to Remove Mute */
5733 schedule_delayed_work(&tasha->tx_mute_dwork[decimator].dwork,
5734 msecs_to_jiffies(tx_unmute_delay));
5735 if (tasha->tx_hpf_work[decimator].hpf_cut_off_freq !=
5736 CF_MIN_3DB_150HZ)
5737 schedule_delayed_work(
5738 &tasha->tx_hpf_work[decimator].dwork,
5739 msecs_to_jiffies(300));
5740 /* apply gain after decimator is enabled */
5741 snd_soc_write(codec, tx_gain_ctl_reg,
5742 snd_soc_read(codec, tx_gain_ctl_reg));
5743 break;
5744 case SND_SOC_DAPM_PRE_PMD:
5745 hpf_cut_off_freq =
5746 tasha->tx_hpf_work[decimator].hpf_cut_off_freq;
5747 snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x10, 0x10);
Banajit Goswamide8271c2017-01-18 00:28:59 -08005748 if (cancel_delayed_work_sync(
5749 &tasha->tx_hpf_work[decimator].dwork)) {
5750 if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
5751 tasha_codec_vote_max_bw(codec, true);
5752 snd_soc_update_bits(codec, dec_cfg_reg,
5753 TX_HPF_CUT_OFF_FREQ_MASK,
5754 hpf_cut_off_freq << 5);
5755 tasha_codec_vote_max_bw(codec, false);
5756 }
5757 }
5758 cancel_delayed_work_sync(
5759 &tasha->tx_mute_dwork[decimator].dwork);
5760 break;
5761 case SND_SOC_DAPM_POST_PMD:
5762 snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x10, 0x00);
5763 break;
5764 };
5765out:
5766 kfree(wname);
5767 return ret;
5768}
5769
5770static u32 tasha_get_dmic_sample_rate(struct snd_soc_codec *codec,
5771 unsigned int dmic, struct wcd9xxx_pdata *pdata)
5772{
5773 u8 tx_stream_fs;
5774 u8 adc_mux_index = 0, adc_mux_sel = 0;
5775 bool dec_found = false;
5776 u16 adc_mux_ctl_reg, tx_fs_reg;
5777 u32 dmic_fs;
5778
5779 while (dec_found == 0 && adc_mux_index < WCD9335_MAX_VALID_ADC_MUX) {
5780 if (adc_mux_index < 4) {
5781 adc_mux_ctl_reg = WCD9335_CDC_TX_INP_MUX_ADC_MUX0_CFG0 +
5782 (adc_mux_index * 2);
5783 adc_mux_sel = ((snd_soc_read(codec, adc_mux_ctl_reg) &
5784 0x78) >> 3) - 1;
5785 } else if (adc_mux_index < 9) {
5786 adc_mux_ctl_reg = WCD9335_CDC_TX_INP_MUX_ADC_MUX4_CFG0 +
5787 ((adc_mux_index - 4) * 1);
5788 adc_mux_sel = ((snd_soc_read(codec, adc_mux_ctl_reg) &
5789 0x38) >> 3) - 1;
5790 } else if (adc_mux_index == 9) {
5791 ++adc_mux_index;
5792 continue;
5793 }
5794 if (adc_mux_sel == dmic)
5795 dec_found = true;
5796 else
5797 ++adc_mux_index;
5798 }
5799
5800 if (dec_found == true && adc_mux_index <= 8) {
5801 tx_fs_reg = WCD9335_CDC_TX0_TX_PATH_CTL + (16 * adc_mux_index);
5802 tx_stream_fs = snd_soc_read(codec, tx_fs_reg) & 0x0F;
5803 dmic_fs = tx_stream_fs <= 4 ? WCD9XXX_DMIC_SAMPLE_RATE_2P4MHZ :
5804 WCD9XXX_DMIC_SAMPLE_RATE_4P8MHZ;
5805
5806 /*
5807 * Check for ECPP path selection and DEC1 not connected to
5808 * any other audio path to apply ECPP DMIC sample rate
5809 */
5810 if ((adc_mux_index == 1) &&
5811 ((snd_soc_read(codec, WCD9335_CPE_SS_US_EC_MUX_CFG)
5812 & 0x0F) == 0x0A) &&
5813 ((snd_soc_read(codec, WCD9335_CDC_IF_ROUTER_TX_MUX_CFG0)
5814 & 0x0C) == 0x00)) {
5815 dmic_fs = pdata->ecpp_dmic_sample_rate;
5816 }
5817 } else {
5818 dmic_fs = pdata->dmic_sample_rate;
5819 }
5820
5821 return dmic_fs;
5822}
5823
5824static u8 tasha_get_dmic_clk_val(struct snd_soc_codec *codec,
5825 u32 mclk_rate, u32 dmic_clk_rate)
5826{
5827 u32 div_factor;
5828 u8 dmic_ctl_val;
5829
5830 dev_dbg(codec->dev,
5831 "%s: mclk_rate = %d, dmic_sample_rate = %d\n",
5832 __func__, mclk_rate, dmic_clk_rate);
5833
5834 /* Default value to return in case of error */
5835 if (mclk_rate == TASHA_MCLK_CLK_9P6MHZ)
5836 dmic_ctl_val = WCD9335_DMIC_CLK_DIV_2;
5837 else
5838 dmic_ctl_val = WCD9335_DMIC_CLK_DIV_3;
5839
5840 if (dmic_clk_rate == 0) {
5841 dev_err(codec->dev,
5842 "%s: dmic_sample_rate cannot be 0\n",
5843 __func__);
5844 goto done;
5845 }
5846
5847 div_factor = mclk_rate / dmic_clk_rate;
5848 switch (div_factor) {
5849 case 2:
5850 dmic_ctl_val = WCD9335_DMIC_CLK_DIV_2;
5851 break;
5852 case 3:
5853 dmic_ctl_val = WCD9335_DMIC_CLK_DIV_3;
5854 break;
5855 case 4:
5856 dmic_ctl_val = WCD9335_DMIC_CLK_DIV_4;
5857 break;
5858 case 6:
5859 dmic_ctl_val = WCD9335_DMIC_CLK_DIV_6;
5860 break;
5861 case 8:
5862 dmic_ctl_val = WCD9335_DMIC_CLK_DIV_8;
5863 break;
5864 case 16:
5865 dmic_ctl_val = WCD9335_DMIC_CLK_DIV_16;
5866 break;
5867 default:
5868 dev_err(codec->dev,
5869 "%s: Invalid div_factor %u, clk_rate(%u), dmic_rate(%u)\n",
5870 __func__, div_factor, mclk_rate, dmic_clk_rate);
5871 break;
5872 }
5873
5874done:
5875 return dmic_ctl_val;
5876}
5877
5878static int tasha_codec_enable_adc(struct snd_soc_dapm_widget *w,
5879 struct snd_kcontrol *kcontrol, int event)
5880{
5881 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
5882
5883 dev_dbg(codec->dev, "%s: event:%d\n", __func__, event);
5884
5885 switch (event) {
5886 case SND_SOC_DAPM_PRE_PMU:
5887 tasha_codec_set_tx_hold(codec, w->reg, true);
5888 break;
5889 default:
5890 break;
5891 }
5892
5893 return 0;
5894}
5895
5896static int tasha_codec_enable_dmic(struct snd_soc_dapm_widget *w,
5897 struct snd_kcontrol *kcontrol, int event)
5898{
5899 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
5900 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
5901 struct wcd9xxx_pdata *pdata = dev_get_platdata(codec->dev->parent);
5902 u8 dmic_clk_en = 0x01;
5903 u16 dmic_clk_reg;
5904 s32 *dmic_clk_cnt;
5905 u8 dmic_rate_val, dmic_rate_shift = 1;
5906 unsigned int dmic;
5907 u32 dmic_sample_rate;
5908 int ret;
5909 char *wname;
5910
5911 wname = strpbrk(w->name, "012345");
5912 if (!wname) {
5913 dev_err(codec->dev, "%s: widget not found\n", __func__);
5914 return -EINVAL;
5915 }
5916
5917 ret = kstrtouint(wname, 10, &dmic);
5918 if (ret < 0) {
5919 dev_err(codec->dev, "%s: Invalid DMIC line on the codec\n",
5920 __func__);
5921 return -EINVAL;
5922 }
5923
5924 switch (dmic) {
5925 case 0:
5926 case 1:
5927 dmic_clk_cnt = &(tasha->dmic_0_1_clk_cnt);
5928 dmic_clk_reg = WCD9335_CPE_SS_DMIC0_CTL;
5929 break;
5930 case 2:
5931 case 3:
5932 dmic_clk_cnt = &(tasha->dmic_2_3_clk_cnt);
5933 dmic_clk_reg = WCD9335_CPE_SS_DMIC1_CTL;
5934 break;
5935 case 4:
5936 case 5:
5937 dmic_clk_cnt = &(tasha->dmic_4_5_clk_cnt);
5938 dmic_clk_reg = WCD9335_CPE_SS_DMIC2_CTL;
5939 break;
5940 default:
5941 dev_err(codec->dev, "%s: Invalid DMIC Selection\n",
5942 __func__);
5943 return -EINVAL;
5944 };
5945 dev_dbg(codec->dev, "%s: event %d DMIC%d dmic_clk_cnt %d\n",
5946 __func__, event, dmic, *dmic_clk_cnt);
5947
5948 switch (event) {
5949 case SND_SOC_DAPM_PRE_PMU:
5950 dmic_sample_rate = tasha_get_dmic_sample_rate(codec, dmic,
5951 pdata);
5952 dmic_rate_val =
5953 tasha_get_dmic_clk_val(codec,
5954 pdata->mclk_rate,
5955 dmic_sample_rate);
5956
5957 (*dmic_clk_cnt)++;
5958 if (*dmic_clk_cnt == 1) {
5959 snd_soc_update_bits(codec, dmic_clk_reg,
5960 0x07 << dmic_rate_shift,
5961 dmic_rate_val << dmic_rate_shift);
5962 snd_soc_update_bits(codec, dmic_clk_reg,
5963 dmic_clk_en, dmic_clk_en);
5964 }
5965
5966 break;
5967 case SND_SOC_DAPM_POST_PMD:
5968 dmic_rate_val =
5969 tasha_get_dmic_clk_val(codec,
5970 pdata->mclk_rate,
5971 pdata->mad_dmic_sample_rate);
5972 (*dmic_clk_cnt)--;
5973 if (*dmic_clk_cnt == 0) {
5974 snd_soc_update_bits(codec, dmic_clk_reg,
5975 dmic_clk_en, 0);
5976 snd_soc_update_bits(codec, dmic_clk_reg,
5977 0x07 << dmic_rate_shift,
5978 dmic_rate_val << dmic_rate_shift);
5979 }
5980 break;
5981 };
5982
5983 return 0;
5984}
5985
5986static int __tasha_codec_enable_micbias(struct snd_soc_dapm_widget *w,
5987 int event)
5988{
5989 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
5990 int micb_num;
5991
5992 dev_dbg(codec->dev, "%s: wname: %s, event: %d\n",
5993 __func__, w->name, event);
5994
5995 if (strnstr(w->name, "MIC BIAS1", sizeof("MIC BIAS1")))
5996 micb_num = MIC_BIAS_1;
5997 else if (strnstr(w->name, "MIC BIAS2", sizeof("MIC BIAS2")))
5998 micb_num = MIC_BIAS_2;
5999 else if (strnstr(w->name, "MIC BIAS3", sizeof("MIC BIAS3")))
6000 micb_num = MIC_BIAS_3;
6001 else if (strnstr(w->name, "MIC BIAS4", sizeof("MIC BIAS4")))
6002 micb_num = MIC_BIAS_4;
6003 else
6004 return -EINVAL;
6005
6006 switch (event) {
6007 case SND_SOC_DAPM_PRE_PMU:
6008 /*
6009 * MIC BIAS can also be requested by MBHC,
6010 * so use ref count to handle micbias pullup
6011 * and enable requests
6012 */
6013 tasha_micbias_control(codec, micb_num, MICB_ENABLE, true);
6014 break;
6015 case SND_SOC_DAPM_POST_PMU:
6016 /* wait for cnp time */
6017 usleep_range(1000, 1100);
6018 break;
6019 case SND_SOC_DAPM_POST_PMD:
6020 tasha_micbias_control(codec, micb_num, MICB_DISABLE, true);
6021 break;
6022 };
6023
6024 return 0;
6025}
6026
6027static int tasha_codec_ldo_h_control(struct snd_soc_dapm_widget *w,
6028 int event)
6029{
6030 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
6031 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
6032
6033 if (SND_SOC_DAPM_EVENT_ON(event)) {
6034 tasha->ldo_h_users++;
6035
6036 if (tasha->ldo_h_users == 1)
6037 snd_soc_update_bits(codec, WCD9335_LDOH_MODE,
6038 0x80, 0x80);
6039 }
6040
6041 if (SND_SOC_DAPM_EVENT_OFF(event)) {
6042 tasha->ldo_h_users--;
6043
6044 if (tasha->ldo_h_users < 0)
6045 tasha->ldo_h_users = 0;
6046
6047 if (tasha->ldo_h_users == 0)
6048 snd_soc_update_bits(codec, WCD9335_LDOH_MODE,
6049 0x80, 0x00);
6050 }
6051
6052 return 0;
6053}
6054
6055static int tasha_codec_force_enable_ldo_h(struct snd_soc_dapm_widget *w,
6056 struct snd_kcontrol *kcontrol,
6057 int event)
6058{
6059 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
6060 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
6061
6062 switch (event) {
6063 case SND_SOC_DAPM_PRE_PMU:
6064 wcd_resmgr_enable_master_bias(tasha->resmgr);
6065 tasha_codec_ldo_h_control(w, event);
6066 break;
6067 case SND_SOC_DAPM_POST_PMD:
6068 tasha_codec_ldo_h_control(w, event);
6069 wcd_resmgr_disable_master_bias(tasha->resmgr);
6070 break;
6071 }
6072
6073 return 0;
6074}
6075
6076static int tasha_codec_force_enable_micbias(struct snd_soc_dapm_widget *w,
6077 struct snd_kcontrol *kcontrol,
6078 int event)
6079{
6080 int ret = 0;
6081 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
6082 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
6083
6084 switch (event) {
6085 case SND_SOC_DAPM_PRE_PMU:
6086 wcd_resmgr_enable_master_bias(tasha->resmgr);
6087 tasha_cdc_mclk_enable(codec, true, true);
6088 ret = __tasha_codec_enable_micbias(w, SND_SOC_DAPM_PRE_PMU);
6089 /* Wait for 1ms for better cnp */
6090 usleep_range(1000, 1100);
6091 tasha_cdc_mclk_enable(codec, false, true);
6092 break;
6093 case SND_SOC_DAPM_POST_PMD:
6094 ret = __tasha_codec_enable_micbias(w, SND_SOC_DAPM_POST_PMD);
6095 wcd_resmgr_disable_master_bias(tasha->resmgr);
6096 break;
6097 }
6098
6099 return ret;
6100}
6101
6102static int tasha_codec_enable_micbias(struct snd_soc_dapm_widget *w,
6103 struct snd_kcontrol *kcontrol, int event)
6104{
6105 return __tasha_codec_enable_micbias(w, event);
6106}
6107
6108static int tasha_codec_enable_standalone_ldo_h(struct snd_soc_codec *codec,
6109 bool enable)
6110{
6111 int rc;
6112
6113 if (enable)
6114 rc = snd_soc_dapm_force_enable_pin(
6115 snd_soc_codec_get_dapm(codec),
6116 DAPM_LDO_H_STANDALONE);
6117 else
6118 rc = snd_soc_dapm_disable_pin(
6119 snd_soc_codec_get_dapm(codec),
6120 DAPM_LDO_H_STANDALONE);
6121
6122 if (!rc)
6123 snd_soc_dapm_sync(snd_soc_codec_get_dapm(codec));
6124 else
6125 dev_err(codec->dev, "%s: ldo_h force %s pin failed\n",
6126 __func__, (enable ? "enable" : "disable"));
6127
6128 return rc;
6129}
6130
6131/*
6132 * tasha_codec_enable_standalone_micbias - enable micbias standalone
6133 * @codec: pointer to codec instance
6134 * @micb_num: number of micbias to be enabled
6135 * @enable: true to enable micbias or false to disable
6136 *
6137 * This function is used to enable micbias (1, 2, 3 or 4) during
6138 * standalone independent of whether TX use-case is running or not
6139 *
6140 * Return: error code in case of failure or 0 for success
6141 */
6142int tasha_codec_enable_standalone_micbias(struct snd_soc_codec *codec,
6143 int micb_num,
6144 bool enable)
6145{
6146 const char * const micb_names[] = {
6147 DAPM_MICBIAS1_STANDALONE, DAPM_MICBIAS2_STANDALONE,
6148 DAPM_MICBIAS3_STANDALONE, DAPM_MICBIAS4_STANDALONE
6149 };
6150 int micb_index = micb_num - 1;
6151 int rc;
6152
6153 if (!codec) {
6154 pr_err("%s: Codec memory is NULL\n", __func__);
6155 return -EINVAL;
6156 }
6157
6158 if ((micb_index < 0) || (micb_index > TASHA_MAX_MICBIAS - 1)) {
6159 dev_err(codec->dev, "%s: Invalid micbias index, micb_ind:%d\n",
6160 __func__, micb_index);
6161 return -EINVAL;
6162 }
6163
6164 if (enable)
6165 rc = snd_soc_dapm_force_enable_pin(
6166 snd_soc_codec_get_dapm(codec),
6167 micb_names[micb_index]);
6168 else
6169 rc = snd_soc_dapm_disable_pin(snd_soc_codec_get_dapm(codec),
6170 micb_names[micb_index]);
6171
6172 if (!rc)
6173 snd_soc_dapm_sync(snd_soc_codec_get_dapm(codec));
6174 else
6175 dev_err(codec->dev, "%s: micbias%d force %s pin failed\n",
6176 __func__, micb_num, (enable ? "enable" : "disable"));
6177
6178 return rc;
6179}
6180EXPORT_SYMBOL(tasha_codec_enable_standalone_micbias);
6181
6182static const char *const tasha_anc_func_text[] = {"OFF", "ON"};
6183static const struct soc_enum tasha_anc_func_enum =
6184 SOC_ENUM_SINGLE_EXT(2, tasha_anc_func_text);
6185
6186static const char *const tasha_clkmode_text[] = {"EXTERNAL", "INTERNAL"};
6187static SOC_ENUM_SINGLE_EXT_DECL(tasha_clkmode_enum, tasha_clkmode_text);
6188
6189/* Cutoff frequency for high pass filter */
6190static const char * const cf_text[] = {
6191 "CF_NEG_3DB_4HZ", "CF_NEG_3DB_75HZ", "CF_NEG_3DB_150HZ"
6192};
6193
6194static const char * const rx_cf_text[] = {
6195 "CF_NEG_3DB_4HZ", "CF_NEG_3DB_75HZ", "CF_NEG_3DB_150HZ",
6196 "CF_NEG_3DB_0P48HZ"
6197};
6198
6199static const struct soc_enum cf_dec0_enum =
6200 SOC_ENUM_SINGLE(WCD9335_CDC_TX0_TX_PATH_CFG0, 5, 3, cf_text);
6201
6202static const struct soc_enum cf_dec1_enum =
6203 SOC_ENUM_SINGLE(WCD9335_CDC_TX1_TX_PATH_CFG0, 5, 3, cf_text);
6204
6205static const struct soc_enum cf_dec2_enum =
6206 SOC_ENUM_SINGLE(WCD9335_CDC_TX2_TX_PATH_CFG0, 5, 3, cf_text);
6207
6208static const struct soc_enum cf_dec3_enum =
6209 SOC_ENUM_SINGLE(WCD9335_CDC_TX3_TX_PATH_CFG0, 5, 3, cf_text);
6210
6211static const struct soc_enum cf_dec4_enum =
6212 SOC_ENUM_SINGLE(WCD9335_CDC_TX4_TX_PATH_CFG0, 5, 3, cf_text);
6213
6214static const struct soc_enum cf_dec5_enum =
6215 SOC_ENUM_SINGLE(WCD9335_CDC_TX5_TX_PATH_CFG0, 5, 3, cf_text);
6216
6217static const struct soc_enum cf_dec6_enum =
6218 SOC_ENUM_SINGLE(WCD9335_CDC_TX6_TX_PATH_CFG0, 5, 3, cf_text);
6219
6220static const struct soc_enum cf_dec7_enum =
6221 SOC_ENUM_SINGLE(WCD9335_CDC_TX7_TX_PATH_CFG0, 5, 3, cf_text);
6222
6223static const struct soc_enum cf_dec8_enum =
6224 SOC_ENUM_SINGLE(WCD9335_CDC_TX8_TX_PATH_CFG0, 5, 3, cf_text);
6225
6226static const struct soc_enum cf_int0_1_enum =
6227 SOC_ENUM_SINGLE(WCD9335_CDC_RX0_RX_PATH_CFG2, 0, 4, rx_cf_text);
6228
6229static SOC_ENUM_SINGLE_DECL(cf_int0_2_enum, WCD9335_CDC_RX0_RX_PATH_MIX_CFG, 2,
6230 rx_cf_text);
6231
6232static const struct soc_enum cf_int1_1_enum =
6233 SOC_ENUM_SINGLE(WCD9335_CDC_RX1_RX_PATH_CFG2, 0, 4, rx_cf_text);
6234
6235static SOC_ENUM_SINGLE_DECL(cf_int1_2_enum, WCD9335_CDC_RX1_RX_PATH_MIX_CFG, 2,
6236 rx_cf_text);
6237
6238static const struct soc_enum cf_int2_1_enum =
6239 SOC_ENUM_SINGLE(WCD9335_CDC_RX2_RX_PATH_CFG2, 0, 4, rx_cf_text);
6240
6241static SOC_ENUM_SINGLE_DECL(cf_int2_2_enum, WCD9335_CDC_RX2_RX_PATH_MIX_CFG, 2,
6242 rx_cf_text);
6243
6244static const struct soc_enum cf_int3_1_enum =
6245 SOC_ENUM_SINGLE(WCD9335_CDC_RX3_RX_PATH_CFG2, 0, 4, rx_cf_text);
6246
6247static SOC_ENUM_SINGLE_DECL(cf_int3_2_enum, WCD9335_CDC_RX3_RX_PATH_MIX_CFG, 2,
6248 rx_cf_text);
6249
6250static const struct soc_enum cf_int4_1_enum =
6251 SOC_ENUM_SINGLE(WCD9335_CDC_RX4_RX_PATH_CFG2, 0, 4, rx_cf_text);
6252
6253static SOC_ENUM_SINGLE_DECL(cf_int4_2_enum, WCD9335_CDC_RX4_RX_PATH_MIX_CFG, 2,
6254 rx_cf_text);
6255
6256static const struct soc_enum cf_int5_1_enum =
6257 SOC_ENUM_SINGLE(WCD9335_CDC_RX5_RX_PATH_CFG2, 0, 4, rx_cf_text);
6258
6259static SOC_ENUM_SINGLE_DECL(cf_int5_2_enum, WCD9335_CDC_RX5_RX_PATH_MIX_CFG, 2,
6260 rx_cf_text);
6261
6262static const struct soc_enum cf_int6_1_enum =
6263 SOC_ENUM_SINGLE(WCD9335_CDC_RX6_RX_PATH_CFG2, 0, 4, rx_cf_text);
6264
6265static SOC_ENUM_SINGLE_DECL(cf_int6_2_enum, WCD9335_CDC_RX6_RX_PATH_MIX_CFG, 2,
6266 rx_cf_text);
6267
6268static const struct soc_enum cf_int7_1_enum =
6269 SOC_ENUM_SINGLE(WCD9335_CDC_RX7_RX_PATH_CFG2, 0, 4, rx_cf_text);
6270
6271static SOC_ENUM_SINGLE_DECL(cf_int7_2_enum, WCD9335_CDC_RX7_RX_PATH_MIX_CFG, 2,
6272 rx_cf_text);
6273
6274static const struct soc_enum cf_int8_1_enum =
6275 SOC_ENUM_SINGLE(WCD9335_CDC_RX8_RX_PATH_CFG2, 0, 4, rx_cf_text);
6276
6277static SOC_ENUM_SINGLE_DECL(cf_int8_2_enum, WCD9335_CDC_RX8_RX_PATH_MIX_CFG, 2,
6278 rx_cf_text);
6279
6280static const struct snd_soc_dapm_route audio_i2s_map[] = {
6281 {"SLIM RX0 MUX", NULL, "RX_I2S_CTL"},
6282 {"SLIM RX1 MUX", NULL, "RX_I2S_CTL"},
6283 {"SLIM RX2 MUX", NULL, "RX_I2S_CTL"},
6284 {"SLIM RX3 MUX", NULL, "RX_I2S_CTL"},
6285
6286 {"SLIM TX6 MUX", NULL, "TX_I2S_CTL"},
6287 {"SLIM TX7 MUX", NULL, "TX_I2S_CTL"},
6288 {"SLIM TX8 MUX", NULL, "TX_I2S_CTL"},
6289 {"SLIM TX11 MUX", NULL, "TX_I2S_CTL"},
6290};
6291
6292static const struct snd_soc_dapm_route audio_map[] = {
6293
6294 /* MAD */
6295 {"MAD_SEL MUX", "SPE", "MAD_CPE_INPUT"},
6296 {"MAD_SEL MUX", "MSM", "MADINPUT"},
6297 {"MADONOFF", "Switch", "MAD_SEL MUX"},
6298 {"MAD_BROADCAST", "Switch", "MAD_SEL MUX"},
6299 {"TX13 INP MUX", "CPE_TX_PP", "MADONOFF"},
6300
6301 /* CPE HW MAD bypass */
6302 {"CPE IN Mixer", "MAD_BYPASS", "SLIM TX1 MUX"},
6303
6304 {"AIF4_MAD Mixer", "SLIM TX1", "CPE IN Mixer"},
6305 {"AIF4_MAD Mixer", "SLIM TX12", "MADONOFF"},
6306 {"AIF4_MAD Mixer", "SLIM TX13", "TX13 INP MUX"},
6307 {"AIF4 MAD", NULL, "AIF4_MAD Mixer"},
6308 {"AIF4 MAD", NULL, "AIF4"},
6309
6310 {"EC BUF MUX INP", "DEC1", "ADC MUX1"},
6311 {"AIF5 CPE", NULL, "EC BUF MUX INP"},
6312
6313 /* SLIMBUS Connections */
6314 {"AIF1 CAP", NULL, "AIF1_CAP Mixer"},
6315 {"AIF2 CAP", NULL, "AIF2_CAP Mixer"},
6316 {"AIF3 CAP", NULL, "AIF3_CAP Mixer"},
6317
6318 /* VI Feedback */
6319 {"AIF4_VI Mixer", "SPKR_VI_1", "VIINPUT"},
6320 {"AIF4_VI Mixer", "SPKR_VI_2", "VIINPUT"},
6321 {"AIF4 VI", NULL, "AIF4_VI Mixer"},
6322
6323 /* SLIM_MIXER("AIF1_CAP Mixer"),*/
6324 {"AIF1_CAP Mixer", "SLIM TX0", "SLIM TX0 MUX"},
6325 {"AIF1_CAP Mixer", "SLIM TX1", "SLIM TX1 MUX"},
6326 {"AIF1_CAP Mixer", "SLIM TX2", "SLIM TX2 MUX"},
6327 {"AIF1_CAP Mixer", "SLIM TX3", "SLIM TX3 MUX"},
6328 {"AIF1_CAP Mixer", "SLIM TX4", "SLIM TX4 MUX"},
6329 {"AIF1_CAP Mixer", "SLIM TX5", "SLIM TX5 MUX"},
6330 {"AIF1_CAP Mixer", "SLIM TX6", "SLIM TX6 MUX"},
6331 {"AIF1_CAP Mixer", "SLIM TX7", "SLIM TX7 MUX"},
6332 {"AIF1_CAP Mixer", "SLIM TX8", "SLIM TX8 MUX"},
6333 {"AIF1_CAP Mixer", "SLIM TX9", "SLIM TX9 MUX"},
6334 {"AIF1_CAP Mixer", "SLIM TX10", "SLIM TX10 MUX"},
6335 {"AIF1_CAP Mixer", "SLIM TX11", "SLIM TX11 MUX"},
6336 {"AIF1_CAP Mixer", "SLIM TX13", "TX13 INP MUX"},
6337 /* SLIM_MIXER("AIF2_CAP Mixer"),*/
6338 {"AIF2_CAP Mixer", "SLIM TX0", "SLIM TX0 MUX"},
6339 {"AIF2_CAP Mixer", "SLIM TX1", "SLIM TX1 MUX"},
6340 {"AIF2_CAP Mixer", "SLIM TX2", "SLIM TX2 MUX"},
6341 {"AIF2_CAP Mixer", "SLIM TX3", "SLIM TX3 MUX"},
6342 {"AIF2_CAP Mixer", "SLIM TX4", "SLIM TX4 MUX"},
6343 {"AIF2_CAP Mixer", "SLIM TX5", "SLIM TX5 MUX"},
6344 {"AIF2_CAP Mixer", "SLIM TX6", "SLIM TX6 MUX"},
6345 {"AIF2_CAP Mixer", "SLIM TX7", "SLIM TX7 MUX"},
6346 {"AIF2_CAP Mixer", "SLIM TX8", "SLIM TX8 MUX"},
6347 {"AIF2_CAP Mixer", "SLIM TX9", "SLIM TX9 MUX"},
6348 {"AIF2_CAP Mixer", "SLIM TX10", "SLIM TX10 MUX"},
6349 {"AIF2_CAP Mixer", "SLIM TX11", "SLIM TX11 MUX"},
6350 {"AIF2_CAP Mixer", "SLIM TX13", "TX13 INP MUX"},
6351 /* SLIM_MIXER("AIF3_CAP Mixer"),*/
6352 {"AIF3_CAP Mixer", "SLIM TX0", "SLIM TX0 MUX"},
6353 {"AIF3_CAP Mixer", "SLIM TX1", "SLIM TX1 MUX"},
6354 {"AIF3_CAP Mixer", "SLIM TX2", "SLIM TX2 MUX"},
6355 {"AIF3_CAP Mixer", "SLIM TX3", "SLIM TX3 MUX"},
6356 {"AIF3_CAP Mixer", "SLIM TX4", "SLIM TX4 MUX"},
6357 {"AIF3_CAP Mixer", "SLIM TX5", "SLIM TX5 MUX"},
6358 {"AIF3_CAP Mixer", "SLIM TX6", "SLIM TX6 MUX"},
6359 {"AIF3_CAP Mixer", "SLIM TX7", "SLIM TX7 MUX"},
6360 {"AIF3_CAP Mixer", "SLIM TX8", "SLIM TX8 MUX"},
6361 {"AIF3_CAP Mixer", "SLIM TX9", "SLIM TX9 MUX"},
6362 {"AIF3_CAP Mixer", "SLIM TX10", "SLIM TX10 MUX"},
6363 {"AIF3_CAP Mixer", "SLIM TX11", "SLIM TX11 MUX"},
6364 {"AIF3_CAP Mixer", "SLIM TX13", "TX13 INP MUX"},
6365
6366 {"SLIM TX0 MUX", "DEC0", "ADC MUX0"},
6367 {"SLIM TX0 MUX", "RX_MIX_TX0", "RX MIX TX0 MUX"},
6368 {"SLIM TX0 MUX", "DEC0_192", "ADC US MUX0"},
6369
6370 {"SLIM TX1 MUX", "DEC1", "ADC MUX1"},
6371 {"SLIM TX1 MUX", "RX_MIX_TX1", "RX MIX TX1 MUX"},
6372 {"SLIM TX1 MUX", "DEC1_192", "ADC US MUX1"},
6373
6374 {"SLIM TX2 MUX", "DEC2", "ADC MUX2"},
6375 {"SLIM TX2 MUX", "RX_MIX_TX2", "RX MIX TX2 MUX"},
6376 {"SLIM TX2 MUX", "DEC2_192", "ADC US MUX2"},
6377
6378 {"SLIM TX3 MUX", "DEC3", "ADC MUX3"},
6379 {"SLIM TX3 MUX", "RX_MIX_TX3", "RX MIX TX3 MUX"},
6380 {"SLIM TX3 MUX", "DEC3_192", "ADC US MUX3"},
6381
6382 {"SLIM TX4 MUX", "DEC4", "ADC MUX4"},
6383 {"SLIM TX4 MUX", "RX_MIX_TX4", "RX MIX TX4 MUX"},
6384 {"SLIM TX4 MUX", "DEC4_192", "ADC US MUX4"},
6385
6386 {"SLIM TX5 MUX", "DEC5", "ADC MUX5"},
6387 {"SLIM TX5 MUX", "RX_MIX_TX5", "RX MIX TX5 MUX"},
6388 {"SLIM TX5 MUX", "DEC5_192", "ADC US MUX5"},
6389
6390 {"SLIM TX6 MUX", "DEC6", "ADC MUX6"},
6391 {"SLIM TX6 MUX", "RX_MIX_TX6", "RX MIX TX6 MUX"},
6392 {"SLIM TX6 MUX", "DEC6_192", "ADC US MUX6"},
6393
6394 {"SLIM TX7 MUX", "DEC7", "ADC MUX7"},
6395 {"SLIM TX7 MUX", "RX_MIX_TX7", "RX MIX TX7 MUX"},
6396 {"SLIM TX7 MUX", "DEC7_192", "ADC US MUX7"},
6397
6398 {"SLIM TX8 MUX", "DEC8", "ADC MUX8"},
6399 {"SLIM TX8 MUX", "RX_MIX_TX8", "RX MIX TX8 MUX"},
6400 {"SLIM TX8 MUX", "DEC8_192", "ADC US MUX8"},
6401
6402 {"SLIM TX9 MUX", "DEC7", "ADC MUX7"},
6403 {"SLIM TX9 MUX", "DEC7_192", "ADC US MUX7"},
6404 {"SLIM TX10 MUX", "DEC6", "ADC MUX6"},
6405 {"SLIM TX10 MUX", "DEC6_192", "ADC US MUX6"},
6406
6407 {"SLIM TX11 MUX", "DEC_0_5", "SLIM TX11 INP1 MUX"},
6408 {"SLIM TX11 MUX", "DEC_9_12", "SLIM TX11 INP1 MUX"},
6409 {"SLIM TX11 INP1 MUX", "DEC0", "ADC MUX0"},
6410 {"SLIM TX11 INP1 MUX", "DEC1", "ADC MUX1"},
6411 {"SLIM TX11 INP1 MUX", "DEC2", "ADC MUX2"},
6412 {"SLIM TX11 INP1 MUX", "DEC3", "ADC MUX3"},
6413 {"SLIM TX11 INP1 MUX", "DEC4", "ADC MUX4"},
6414 {"SLIM TX11 INP1 MUX", "DEC5", "ADC MUX5"},
6415 {"SLIM TX11 INP1 MUX", "RX_MIX_TX5", "RX MIX TX5 MUX"},
6416
6417 {"TX13 INP MUX", "MAD_BRDCST", "MAD_BROADCAST"},
6418 {"TX13 INP MUX", "CDC_DEC_5", "SLIM TX13 MUX"},
6419 {"SLIM TX13 MUX", "DEC5", "ADC MUX5"},
6420
6421 {"RX MIX TX0 MUX", "RX_MIX0", "RX INT0 SEC MIX"},
6422 {"RX MIX TX0 MUX", "RX_MIX1", "RX INT1 SEC MIX"},
6423 {"RX MIX TX0 MUX", "RX_MIX2", "RX INT2 SEC MIX"},
6424 {"RX MIX TX0 MUX", "RX_MIX3", "RX INT3 SEC MIX"},
6425 {"RX MIX TX0 MUX", "RX_MIX4", "RX INT4 SEC MIX"},
6426 {"RX MIX TX0 MUX", "RX_MIX5", "RX INT5 SEC MIX"},
6427 {"RX MIX TX0 MUX", "RX_MIX6", "RX INT6 SEC MIX"},
6428 {"RX MIX TX0 MUX", "RX_MIX7", "RX INT7 SEC MIX"},
6429 {"RX MIX TX0 MUX", "RX_MIX8", "RX INT8 SEC MIX"},
6430 {"RX MIX TX0 MUX", "RX_MIX_VBAT5", "RX INT5 VBAT"},
6431 {"RX MIX TX0 MUX", "RX_MIX_VBAT6", "RX INT6 VBAT"},
6432 {"RX MIX TX0 MUX", "RX_MIX_VBAT7", "RX INT7 VBAT"},
6433 {"RX MIX TX0 MUX", "RX_MIX_VBAT8", "RX INT8 VBAT"},
6434
6435 {"RX MIX TX1 MUX", "RX_MIX0", "RX INT0 SEC MIX"},
6436 {"RX MIX TX1 MUX", "RX_MIX1", "RX INT1 SEC MIX"},
6437 {"RX MIX TX1 MUX", "RX_MIX2", "RX INT2 SEC MIX"},
6438 {"RX MIX TX1 MUX", "RX_MIX3", "RX INT3 SEC MIX"},
6439 {"RX MIX TX1 MUX", "RX_MIX4", "RX INT4 SEC MIX"},
6440 {"RX MIX TX1 MUX", "RX_MIX5", "RX INT5 SEC MIX"},
6441 {"RX MIX TX1 MUX", "RX_MIX6", "RX INT6 SEC MIX"},
6442 {"RX MIX TX1 MUX", "RX_MIX7", "RX INT7 SEC MIX"},
6443 {"RX MIX TX1 MUX", "RX_MIX8", "RX INT8 SEC MIX"},
6444 {"RX MIX TX1 MUX", "RX_MIX_VBAT5", "RX INT5 VBAT"},
6445 {"RX MIX TX1 MUX", "RX_MIX_VBAT6", "RX INT6 VBAT"},
6446 {"RX MIX TX1 MUX", "RX_MIX_VBAT7", "RX INT7 VBAT"},
6447 {"RX MIX TX1 MUX", "RX_MIX_VBAT8", "RX INT8 VBAT"},
6448
6449 {"RX MIX TX2 MUX", "RX_MIX0", "RX INT0 SEC MIX"},
6450 {"RX MIX TX2 MUX", "RX_MIX1", "RX INT1 SEC MIX"},
6451 {"RX MIX TX2 MUX", "RX_MIX2", "RX INT2 SEC MIX"},
6452 {"RX MIX TX2 MUX", "RX_MIX3", "RX INT3 SEC MIX"},
6453 {"RX MIX TX2 MUX", "RX_MIX4", "RX INT4 SEC MIX"},
6454 {"RX MIX TX2 MUX", "RX_MIX5", "RX INT5 SEC MIX"},
6455 {"RX MIX TX2 MUX", "RX_MIX6", "RX INT6 SEC MIX"},
6456 {"RX MIX TX2 MUX", "RX_MIX7", "RX INT7 SEC MIX"},
6457 {"RX MIX TX2 MUX", "RX_MIX8", "RX INT8 SEC MIX"},
6458 {"RX MIX TX2 MUX", "RX_MIX_VBAT5", "RX INT5 VBAT"},
6459 {"RX MIX TX2 MUX", "RX_MIX_VBAT6", "RX INT6 VBAT"},
6460 {"RX MIX TX2 MUX", "RX_MIX_VBAT7", "RX INT7 VBAT"},
6461 {"RX MIX TX2 MUX", "RX_MIX_VBAT8", "RX INT8 VBAT"},
6462
6463 {"RX MIX TX3 MUX", "RX_MIX0", "RX INT0 SEC MIX"},
6464 {"RX MIX TX3 MUX", "RX_MIX1", "RX INT1 SEC MIX"},
6465 {"RX MIX TX3 MUX", "RX_MIX2", "RX INT2 SEC MIX"},
6466 {"RX MIX TX3 MUX", "RX_MIX3", "RX INT3 SEC MIX"},
6467 {"RX MIX TX3 MUX", "RX_MIX4", "RX INT4 SEC MIX"},
6468 {"RX MIX TX3 MUX", "RX_MIX5", "RX INT5 SEC MIX"},
6469 {"RX MIX TX3 MUX", "RX_MIX6", "RX INT6 SEC MIX"},
6470 {"RX MIX TX3 MUX", "RX_MIX7", "RX INT7 SEC MIX"},
6471 {"RX MIX TX3 MUX", "RX_MIX8", "RX INT8 SEC MIX"},
6472 {"RX MIX TX3 MUX", "RX_MIX_VBAT5", "RX INT5 VBAT"},
6473 {"RX MIX TX3 MUX", "RX_MIX_VBAT6", "RX INT6 VBAT"},
6474 {"RX MIX TX3 MUX", "RX_MIX_VBAT7", "RX INT7 VBAT"},
6475 {"RX MIX TX3 MUX", "RX_MIX_VBAT8", "RX INT8 VBAT"},
6476
6477 {"RX MIX TX4 MUX", "RX_MIX0", "RX INT0 SEC MIX"},
6478 {"RX MIX TX4 MUX", "RX_MIX1", "RX INT1 SEC MIX"},
6479 {"RX MIX TX4 MUX", "RX_MIX2", "RX INT2 SEC MIX"},
6480 {"RX MIX TX4 MUX", "RX_MIX3", "RX INT3 SEC MIX"},
6481 {"RX MIX TX4 MUX", "RX_MIX4", "RX INT4 SEC MIX"},
6482 {"RX MIX TX4 MUX", "RX_MIX5", "RX INT5 SEC MIX"},
6483 {"RX MIX TX4 MUX", "RX_MIX6", "RX INT6 SEC MIX"},
6484 {"RX MIX TX4 MUX", "RX_MIX7", "RX INT7 SEC MIX"},
6485 {"RX MIX TX4 MUX", "RX_MIX8", "RX INT8 SEC MIX"},
6486 {"RX MIX TX4 MUX", "RX_MIX_VBAT5", "RX INT5 VBAT"},
6487 {"RX MIX TX4 MUX", "RX_MIX_VBAT6", "RX INT6 VBAT"},
6488 {"RX MIX TX4 MUX", "RX_MIX_VBAT7", "RX INT7 VBAT"},
6489 {"RX MIX TX4 MUX", "RX_MIX_VBAT8", "RX INT8 VBAT"},
6490
6491 {"RX MIX TX5 MUX", "RX_MIX0", "RX INT0 SEC MIX"},
6492 {"RX MIX TX5 MUX", "RX_MIX1", "RX INT1 SEC MIX"},
6493 {"RX MIX TX5 MUX", "RX_MIX2", "RX INT2 SEC MIX"},
6494 {"RX MIX TX5 MUX", "RX_MIX3", "RX INT3 SEC MIX"},
6495 {"RX MIX TX5 MUX", "RX_MIX4", "RX INT4 SEC MIX"},
6496 {"RX MIX TX5 MUX", "RX_MIX5", "RX INT5 SEC MIX"},
6497 {"RX MIX TX5 MUX", "RX_MIX6", "RX INT6 SEC MIX"},
6498 {"RX MIX TX5 MUX", "RX_MIX7", "RX INT7 SEC MIX"},
6499 {"RX MIX TX5 MUX", "RX_MIX8", "RX INT8 SEC MIX"},
6500 {"RX MIX TX5 MUX", "RX_MIX_VBAT5", "RX INT5 VBAT"},
6501 {"RX MIX TX5 MUX", "RX_MIX_VBAT6", "RX INT6 VBAT"},
6502 {"RX MIX TX5 MUX", "RX_MIX_VBAT7", "RX INT7 VBAT"},
6503 {"RX MIX TX5 MUX", "RX_MIX_VBAT8", "RX INT8 VBAT"},
6504
6505 {"RX MIX TX6 MUX", "RX_MIX0", "RX INT0 SEC MIX"},
6506 {"RX MIX TX6 MUX", "RX_MIX1", "RX INT1 SEC MIX"},
6507 {"RX MIX TX6 MUX", "RX_MIX2", "RX INT2 SEC MIX"},
6508 {"RX MIX TX6 MUX", "RX_MIX3", "RX INT3 SEC MIX"},
6509 {"RX MIX TX6 MUX", "RX_MIX4", "RX INT4 SEC MIX"},
6510 {"RX MIX TX6 MUX", "RX_MIX5", "RX INT5 SEC MIX"},
6511 {"RX MIX TX6 MUX", "RX_MIX6", "RX INT6 SEC MIX"},
6512 {"RX MIX TX6 MUX", "RX_MIX7", "RX INT7 SEC MIX"},
6513 {"RX MIX TX6 MUX", "RX_MIX8", "RX INT8 SEC MIX"},
6514 {"RX MIX TX6 MUX", "RX_MIX_VBAT5", "RX INT5 VBAT"},
6515 {"RX MIX TX6 MUX", "RX_MIX_VBAT6", "RX INT6 VBAT"},
6516 {"RX MIX TX6 MUX", "RX_MIX_VBAT7", "RX INT7 VBAT"},
6517 {"RX MIX TX6 MUX", "RX_MIX_VBAT8", "RX INT8 VBAT"},
6518
6519 {"RX MIX TX7 MUX", "RX_MIX0", "RX INT0 SEC MIX"},
6520 {"RX MIX TX7 MUX", "RX_MIX1", "RX INT1 SEC MIX"},
6521 {"RX MIX TX7 MUX", "RX_MIX2", "RX INT2 SEC MIX"},
6522 {"RX MIX TX7 MUX", "RX_MIX3", "RX INT3 SEC MIX"},
6523 {"RX MIX TX7 MUX", "RX_MIX4", "RX INT4 SEC MIX"},
6524 {"RX MIX TX7 MUX", "RX_MIX5", "RX INT5 SEC MIX"},
6525 {"RX MIX TX7 MUX", "RX_MIX6", "RX INT6 SEC MIX"},
6526 {"RX MIX TX7 MUX", "RX_MIX7", "RX INT7 SEC MIX"},
6527 {"RX MIX TX7 MUX", "RX_MIX8", "RX INT8 SEC MIX"},
6528 {"RX MIX TX7 MUX", "RX_MIX_VBAT5", "RX INT5 VBAT"},
6529 {"RX MIX TX7 MUX", "RX_MIX_VBAT6", "RX INT6 VBAT"},
6530 {"RX MIX TX7 MUX", "RX_MIX_VBAT7", "RX INT7 VBAT"},
6531 {"RX MIX TX7 MUX", "RX_MIX_VBAT8", "RX INT8 VBAT"},
6532
6533 {"RX MIX TX8 MUX", "RX_MIX0", "RX INT0 SEC MIX"},
6534 {"RX MIX TX8 MUX", "RX_MIX1", "RX INT1 SEC MIX"},
6535 {"RX MIX TX8 MUX", "RX_MIX2", "RX INT2 SEC MIX"},
6536 {"RX MIX TX8 MUX", "RX_MIX3", "RX INT3 SEC MIX"},
6537 {"RX MIX TX8 MUX", "RX_MIX4", "RX INT4 SEC MIX"},
6538 {"RX MIX TX8 MUX", "RX_MIX5", "RX INT5 SEC MIX"},
6539 {"RX MIX TX8 MUX", "RX_MIX6", "RX INT6 SEC MIX"},
6540 {"RX MIX TX8 MUX", "RX_MIX7", "RX INT7 SEC MIX"},
6541 {"RX MIX TX8 MUX", "RX_MIX8", "RX INT8 SEC MIX"},
6542 {"RX MIX TX8 MUX", "RX_MIX_VBAT5", "RX INT5 VBAT"},
6543 {"RX MIX TX8 MUX", "RX_MIX_VBAT6", "RX INT6 VBAT"},
6544 {"RX MIX TX8 MUX", "RX_MIX_VBAT7", "RX INT7 VBAT"},
6545 {"RX MIX TX8 MUX", "RX_MIX_VBAT8", "RX INT8 VBAT"},
6546
6547 {"ADC US MUX0", "US_Switch", "ADC MUX0"},
6548 {"ADC US MUX1", "US_Switch", "ADC MUX1"},
6549 {"ADC US MUX2", "US_Switch", "ADC MUX2"},
6550 {"ADC US MUX3", "US_Switch", "ADC MUX3"},
6551 {"ADC US MUX4", "US_Switch", "ADC MUX4"},
6552 {"ADC US MUX5", "US_Switch", "ADC MUX5"},
6553 {"ADC US MUX6", "US_Switch", "ADC MUX6"},
6554 {"ADC US MUX7", "US_Switch", "ADC MUX7"},
6555 {"ADC US MUX8", "US_Switch", "ADC MUX8"},
6556 {"ADC MUX0", "DMIC", "DMIC MUX0"},
6557 {"ADC MUX0", "AMIC", "AMIC MUX0"},
6558 {"ADC MUX1", "DMIC", "DMIC MUX1"},
6559 {"ADC MUX1", "AMIC", "AMIC MUX1"},
6560 {"ADC MUX2", "DMIC", "DMIC MUX2"},
6561 {"ADC MUX2", "AMIC", "AMIC MUX2"},
6562 {"ADC MUX3", "DMIC", "DMIC MUX3"},
6563 {"ADC MUX3", "AMIC", "AMIC MUX3"},
6564 {"ADC MUX4", "DMIC", "DMIC MUX4"},
6565 {"ADC MUX4", "AMIC", "AMIC MUX4"},
6566 {"ADC MUX5", "DMIC", "DMIC MUX5"},
6567 {"ADC MUX5", "AMIC", "AMIC MUX5"},
6568 {"ADC MUX6", "DMIC", "DMIC MUX6"},
6569 {"ADC MUX6", "AMIC", "AMIC MUX6"},
6570 {"ADC MUX7", "DMIC", "DMIC MUX7"},
6571 {"ADC MUX7", "AMIC", "AMIC MUX7"},
6572 {"ADC MUX8", "DMIC", "DMIC MUX8"},
6573 {"ADC MUX8", "AMIC", "AMIC MUX8"},
6574 {"ADC MUX10", "DMIC", "DMIC MUX10"},
6575 {"ADC MUX10", "AMIC", "AMIC MUX10"},
6576 {"ADC MUX11", "DMIC", "DMIC MUX11"},
6577 {"ADC MUX11", "AMIC", "AMIC MUX11"},
6578 {"ADC MUX12", "DMIC", "DMIC MUX12"},
6579 {"ADC MUX12", "AMIC", "AMIC MUX12"},
6580 {"ADC MUX13", "DMIC", "DMIC MUX13"},
6581 {"ADC MUX13", "AMIC", "AMIC MUX13"},
6582
6583 {"ADC MUX0", "ANC_FB_TUNE1", "ADC MUX10"},
6584 {"ADC MUX0", "ANC_FB_TUNE1", "ADC MUX11"},
6585 {"ADC MUX0", "ANC_FB_TUNE2", "ADC MUX12"},
6586 {"ADC MUX0", "ANC_FB_TUNE2", "ADC MUX13"},
6587 {"ADC MUX1", "ANC_FB_TUNE1", "ADC MUX10"},
6588 {"ADC MUX1", "ANC_FB_TUNE1", "ADC MUX11"},
6589 {"ADC MUX1", "ANC_FB_TUNE2", "ADC MUX12"},
6590 {"ADC MUX1", "ANC_FB_TUNE2", "ADC MUX13"},
6591 {"ADC MUX2", "ANC_FB_TUNE1", "ADC MUX10"},
6592 {"ADC MUX2", "ANC_FB_TUNE1", "ADC MUX11"},
6593 {"ADC MUX2", "ANC_FB_TUNE2", "ADC MUX12"},
6594 {"ADC MUX2", "ANC_FB_TUNE2", "ADC MUX13"},
6595 {"ADC MUX3", "ANC_FB_TUNE1", "ADC MUX10"},
6596 {"ADC MUX3", "ANC_FB_TUNE1", "ADC MUX11"},
6597 {"ADC MUX3", "ANC_FB_TUNE2", "ADC MUX12"},
6598 {"ADC MUX3", "ANC_FB_TUNE2", "ADC MUX13"},
6599 {"ADC MUX4", "ANC_FB_TUNE1", "ADC MUX10"},
6600 {"ADC MUX4", "ANC_FB_TUNE1", "ADC MUX11"},
6601 {"ADC MUX4", "ANC_FB_TUNE2", "ADC MUX12"},
6602 {"ADC MUX4", "ANC_FB_TUNE2", "ADC MUX13"},
6603 {"ADC MUX5", "ANC_FB_TUNE1", "ADC MUX10"},
6604 {"ADC MUX5", "ANC_FB_TUNE1", "ADC MUX11"},
6605 {"ADC MUX5", "ANC_FB_TUNE2", "ADC MUX12"},
6606 {"ADC MUX5", "ANC_FB_TUNE2", "ADC MUX13"},
6607 {"ADC MUX6", "ANC_FB_TUNE1", "ADC MUX10"},
6608 {"ADC MUX6", "ANC_FB_TUNE1", "ADC MUX11"},
6609 {"ADC MUX6", "ANC_FB_TUNE2", "ADC MUX12"},
6610 {"ADC MUX6", "ANC_FB_TUNE2", "ADC MUX13"},
6611 {"ADC MUX7", "ANC_FB_TUNE1", "ADC MUX10"},
6612 {"ADC MUX7", "ANC_FB_TUNE1", "ADC MUX11"},
6613 {"ADC MUX7", "ANC_FB_TUNE2", "ADC MUX12"},
6614 {"ADC MUX7", "ANC_FB_TUNE2", "ADC MUX13"},
6615 {"ADC MUX8", "ANC_FB_TUNE1", "ADC MUX10"},
6616 {"ADC MUX8", "ANC_FB_TUNE1", "ADC MUX11"},
6617 {"ADC MUX8", "ANC_FB_TUNE2", "ADC MUX12"},
6618 {"ADC MUX8", "ANC_FB_TUNE2", "ADC MUX13"},
6619
6620 {"DMIC MUX0", "DMIC0", "DMIC0"},
6621 {"DMIC MUX0", "DMIC1", "DMIC1"},
6622 {"DMIC MUX0", "DMIC2", "DMIC2"},
6623 {"DMIC MUX0", "DMIC3", "DMIC3"},
6624 {"DMIC MUX0", "DMIC4", "DMIC4"},
6625 {"DMIC MUX0", "DMIC5", "DMIC5"},
6626 {"AMIC MUX0", "ADC1", "ADC1"},
6627 {"AMIC MUX0", "ADC2", "ADC2"},
6628 {"AMIC MUX0", "ADC3", "ADC3"},
6629 {"AMIC MUX0", "ADC4", "ADC4"},
6630 {"AMIC MUX0", "ADC5", "ADC5"},
6631 {"AMIC MUX0", "ADC6", "ADC6"},
6632
6633 {"DMIC MUX1", "DMIC0", "DMIC0"},
6634 {"DMIC MUX1", "DMIC1", "DMIC1"},
6635 {"DMIC MUX1", "DMIC2", "DMIC2"},
6636 {"DMIC MUX1", "DMIC3", "DMIC3"},
6637 {"DMIC MUX1", "DMIC4", "DMIC4"},
6638 {"DMIC MUX1", "DMIC5", "DMIC5"},
6639 {"AMIC MUX1", "ADC1", "ADC1"},
6640 {"AMIC MUX1", "ADC2", "ADC2"},
6641 {"AMIC MUX1", "ADC3", "ADC3"},
6642 {"AMIC MUX1", "ADC4", "ADC4"},
6643 {"AMIC MUX1", "ADC5", "ADC5"},
6644 {"AMIC MUX1", "ADC6", "ADC6"},
6645
6646 {"DMIC MUX2", "DMIC0", "DMIC0"},
6647 {"DMIC MUX2", "DMIC1", "DMIC1"},
6648 {"DMIC MUX2", "DMIC2", "DMIC2"},
6649 {"DMIC MUX2", "DMIC3", "DMIC3"},
6650 {"DMIC MUX2", "DMIC4", "DMIC4"},
6651 {"DMIC MUX2", "DMIC5", "DMIC5"},
6652 {"AMIC MUX2", "ADC1", "ADC1"},
6653 {"AMIC MUX2", "ADC2", "ADC2"},
6654 {"AMIC MUX2", "ADC3", "ADC3"},
6655 {"AMIC MUX2", "ADC4", "ADC4"},
6656 {"AMIC MUX2", "ADC5", "ADC5"},
6657 {"AMIC MUX2", "ADC6", "ADC6"},
6658
6659 {"DMIC MUX3", "DMIC0", "DMIC0"},
6660 {"DMIC MUX3", "DMIC1", "DMIC1"},
6661 {"DMIC MUX3", "DMIC2", "DMIC2"},
6662 {"DMIC MUX3", "DMIC3", "DMIC3"},
6663 {"DMIC MUX3", "DMIC4", "DMIC4"},
6664 {"DMIC MUX3", "DMIC5", "DMIC5"},
6665 {"AMIC MUX3", "ADC1", "ADC1"},
6666 {"AMIC MUX3", "ADC2", "ADC2"},
6667 {"AMIC MUX3", "ADC3", "ADC3"},
6668 {"AMIC MUX3", "ADC4", "ADC4"},
6669 {"AMIC MUX3", "ADC5", "ADC5"},
6670 {"AMIC MUX3", "ADC6", "ADC6"},
6671
6672 {"DMIC MUX4", "DMIC0", "DMIC0"},
6673 {"DMIC MUX4", "DMIC1", "DMIC1"},
6674 {"DMIC MUX4", "DMIC2", "DMIC2"},
6675 {"DMIC MUX4", "DMIC3", "DMIC3"},
6676 {"DMIC MUX4", "DMIC4", "DMIC4"},
6677 {"DMIC MUX4", "DMIC5", "DMIC5"},
6678 {"AMIC MUX4", "ADC1", "ADC1"},
6679 {"AMIC MUX4", "ADC2", "ADC2"},
6680 {"AMIC MUX4", "ADC3", "ADC3"},
6681 {"AMIC MUX4", "ADC4", "ADC4"},
6682 {"AMIC MUX4", "ADC5", "ADC5"},
6683 {"AMIC MUX4", "ADC6", "ADC6"},
6684
6685 {"DMIC MUX5", "DMIC0", "DMIC0"},
6686 {"DMIC MUX5", "DMIC1", "DMIC1"},
6687 {"DMIC MUX5", "DMIC2", "DMIC2"},
6688 {"DMIC MUX5", "DMIC3", "DMIC3"},
6689 {"DMIC MUX5", "DMIC4", "DMIC4"},
6690 {"DMIC MUX5", "DMIC5", "DMIC5"},
6691 {"AMIC MUX5", "ADC1", "ADC1"},
6692 {"AMIC MUX5", "ADC2", "ADC2"},
6693 {"AMIC MUX5", "ADC3", "ADC3"},
6694 {"AMIC MUX5", "ADC4", "ADC4"},
6695 {"AMIC MUX5", "ADC5", "ADC5"},
6696 {"AMIC MUX5", "ADC6", "ADC6"},
6697
6698 {"DMIC MUX6", "DMIC0", "DMIC0"},
6699 {"DMIC MUX6", "DMIC1", "DMIC1"},
6700 {"DMIC MUX6", "DMIC2", "DMIC2"},
6701 {"DMIC MUX6", "DMIC3", "DMIC3"},
6702 {"DMIC MUX6", "DMIC4", "DMIC4"},
6703 {"DMIC MUX6", "DMIC5", "DMIC5"},
6704 {"AMIC MUX6", "ADC1", "ADC1"},
6705 {"AMIC MUX6", "ADC2", "ADC2"},
6706 {"AMIC MUX6", "ADC3", "ADC3"},
6707 {"AMIC MUX6", "ADC4", "ADC4"},
6708 {"AMIC MUX6", "ADC5", "ADC5"},
6709 {"AMIC MUX6", "ADC6", "ADC6"},
6710
6711 {"DMIC MUX7", "DMIC0", "DMIC0"},
6712 {"DMIC MUX7", "DMIC1", "DMIC1"},
6713 {"DMIC MUX7", "DMIC2", "DMIC2"},
6714 {"DMIC MUX7", "DMIC3", "DMIC3"},
6715 {"DMIC MUX7", "DMIC4", "DMIC4"},
6716 {"DMIC MUX7", "DMIC5", "DMIC5"},
6717 {"AMIC MUX7", "ADC1", "ADC1"},
6718 {"AMIC MUX7", "ADC2", "ADC2"},
6719 {"AMIC MUX7", "ADC3", "ADC3"},
6720 {"AMIC MUX7", "ADC4", "ADC4"},
6721 {"AMIC MUX7", "ADC5", "ADC5"},
6722 {"AMIC MUX7", "ADC6", "ADC6"},
6723
6724 {"DMIC MUX8", "DMIC0", "DMIC0"},
6725 {"DMIC MUX8", "DMIC1", "DMIC1"},
6726 {"DMIC MUX8", "DMIC2", "DMIC2"},
6727 {"DMIC MUX8", "DMIC3", "DMIC3"},
6728 {"DMIC MUX8", "DMIC4", "DMIC4"},
6729 {"DMIC MUX8", "DMIC5", "DMIC5"},
6730 {"AMIC MUX8", "ADC1", "ADC1"},
6731 {"AMIC MUX8", "ADC2", "ADC2"},
6732 {"AMIC MUX8", "ADC3", "ADC3"},
6733 {"AMIC MUX8", "ADC4", "ADC4"},
6734 {"AMIC MUX8", "ADC5", "ADC5"},
6735 {"AMIC MUX8", "ADC6", "ADC6"},
6736
6737 {"DMIC MUX10", "DMIC0", "DMIC0"},
6738 {"DMIC MUX10", "DMIC1", "DMIC1"},
6739 {"DMIC MUX10", "DMIC2", "DMIC2"},
6740 {"DMIC MUX10", "DMIC3", "DMIC3"},
6741 {"DMIC MUX10", "DMIC4", "DMIC4"},
6742 {"DMIC MUX10", "DMIC5", "DMIC5"},
6743 {"AMIC MUX10", "ADC1", "ADC1"},
6744 {"AMIC MUX10", "ADC2", "ADC2"},
6745 {"AMIC MUX10", "ADC3", "ADC3"},
6746 {"AMIC MUX10", "ADC4", "ADC4"},
6747 {"AMIC MUX10", "ADC5", "ADC5"},
6748 {"AMIC MUX10", "ADC6", "ADC6"},
6749
6750 {"DMIC MUX11", "DMIC0", "DMIC0"},
6751 {"DMIC MUX11", "DMIC1", "DMIC1"},
6752 {"DMIC MUX11", "DMIC2", "DMIC2"},
6753 {"DMIC MUX11", "DMIC3", "DMIC3"},
6754 {"DMIC MUX11", "DMIC4", "DMIC4"},
6755 {"DMIC MUX11", "DMIC5", "DMIC5"},
6756 {"AMIC MUX11", "ADC1", "ADC1"},
6757 {"AMIC MUX11", "ADC2", "ADC2"},
6758 {"AMIC MUX11", "ADC3", "ADC3"},
6759 {"AMIC MUX11", "ADC4", "ADC4"},
6760 {"AMIC MUX11", "ADC5", "ADC5"},
6761 {"AMIC MUX11", "ADC6", "ADC6"},
6762
6763 {"DMIC MUX12", "DMIC0", "DMIC0"},
6764 {"DMIC MUX12", "DMIC1", "DMIC1"},
6765 {"DMIC MUX12", "DMIC2", "DMIC2"},
6766 {"DMIC MUX12", "DMIC3", "DMIC3"},
6767 {"DMIC MUX12", "DMIC4", "DMIC4"},
6768 {"DMIC MUX12", "DMIC5", "DMIC5"},
6769 {"AMIC MUX12", "ADC1", "ADC1"},
6770 {"AMIC MUX12", "ADC2", "ADC2"},
6771 {"AMIC MUX12", "ADC3", "ADC3"},
6772 {"AMIC MUX12", "ADC4", "ADC4"},
6773 {"AMIC MUX12", "ADC5", "ADC5"},
6774 {"AMIC MUX12", "ADC6", "ADC6"},
6775
6776 {"DMIC MUX13", "DMIC0", "DMIC0"},
6777 {"DMIC MUX13", "DMIC1", "DMIC1"},
6778 {"DMIC MUX13", "DMIC2", "DMIC2"},
6779 {"DMIC MUX13", "DMIC3", "DMIC3"},
6780 {"DMIC MUX13", "DMIC4", "DMIC4"},
6781 {"DMIC MUX13", "DMIC5", "DMIC5"},
6782 {"AMIC MUX13", "ADC1", "ADC1"},
6783 {"AMIC MUX13", "ADC2", "ADC2"},
6784 {"AMIC MUX13", "ADC3", "ADC3"},
6785 {"AMIC MUX13", "ADC4", "ADC4"},
6786 {"AMIC MUX13", "ADC5", "ADC5"},
6787 {"AMIC MUX13", "ADC6", "ADC6"},
6788 /* ADC Connections */
6789 {"ADC1", NULL, "AMIC1"},
6790 {"ADC2", NULL, "AMIC2"},
6791 {"ADC3", NULL, "AMIC3"},
6792 {"ADC4", NULL, "AMIC4"},
6793 {"ADC5", NULL, "AMIC5"},
6794 {"ADC6", NULL, "AMIC6"},
6795
6796 {"RX INT0_1 MIX1", NULL, "RX INT0_1 MIX1 INP0"},
6797 {"RX INT0_1 MIX1", NULL, "RX INT0_1 MIX1 INP1"},
6798 {"RX INT0_1 MIX1", NULL, "RX INT0_1 MIX1 INP2"},
6799 {"RX INT1_1 MIX1", NULL, "RX INT1_1 MIX1 INP0"},
6800 {"RX INT1_1 MIX1", NULL, "RX INT1_1 MIX1 INP1"},
6801 {"RX INT1_1 MIX1", NULL, "RX INT1_1 MIX1 INP2"},
6802 {"RX INT2_1 MIX1", NULL, "RX INT2_1 MIX1 INP0"},
6803 {"RX INT2_1 MIX1", NULL, "RX INT2_1 MIX1 INP1"},
6804 {"RX INT2_1 MIX1", NULL, "RX INT2_1 MIX1 INP2"},
6805 {"RX INT3_1 MIX1", NULL, "RX INT3_1 MIX1 INP0"},
6806 {"RX INT3_1 MIX1", NULL, "RX INT3_1 MIX1 INP1"},
6807 {"RX INT3_1 MIX1", NULL, "RX INT3_1 MIX1 INP2"},
6808 {"RX INT4_1 MIX1", NULL, "RX INT4_1 MIX1 INP0"},
6809 {"RX INT4_1 MIX1", NULL, "RX INT4_1 MIX1 INP1"},
6810 {"RX INT4_1 MIX1", NULL, "RX INT4_1 MIX1 INP2"},
6811 {"RX INT5_1 MIX1", NULL, "RX INT5_1 MIX1 INP0"},
6812 {"RX INT5_1 MIX1", NULL, "RX INT5_1 MIX1 INP1"},
6813 {"RX INT5_1 MIX1", NULL, "RX INT5_1 MIX1 INP2"},
6814 {"RX INT6_1 MIX1", NULL, "RX INT6_1 MIX1 INP0"},
6815 {"RX INT6_1 MIX1", NULL, "RX INT6_1 MIX1 INP1"},
6816 {"RX INT6_1 MIX1", NULL, "RX INT6_1 MIX1 INP2"},
6817 {"RX INT7_1 MIX1", NULL, "RX INT7_1 MIX1 INP0"},
6818 {"RX INT7_1 MIX1", NULL, "RX INT7_1 MIX1 INP1"},
6819 {"RX INT7_1 MIX1", NULL, "RX INT7_1 MIX1 INP2"},
6820 {"RX INT8_1 MIX1", NULL, "RX INT8_1 MIX1 INP0"},
6821 {"RX INT8_1 MIX1", NULL, "RX INT8_1 MIX1 INP1"},
6822 {"RX INT8_1 MIX1", NULL, "RX INT8_1 MIX1 INP2"},
6823
6824 {"RX INT0 SEC MIX", NULL, "RX INT0_1 MIX1"},
6825 {"RX INT0 MIX2", NULL, "RX INT0 SEC MIX"},
6826 {"RX INT0 MIX2", NULL, "RX INT0 MIX2 INP"},
6827 {"RX INT0 INTERP", NULL, "RX INT0 MIX2"},
6828 {"RX INT0 DEM MUX", "CLSH_DSM_OUT", "RX INT0 INTERP"},
6829 {"RX INT0 DAC", NULL, "RX INT0 DEM MUX"},
6830 {"RX INT0 DAC", NULL, "RX_BIAS"},
6831 {"EAR PA", NULL, "RX INT0 DAC"},
6832 {"EAR", NULL, "EAR PA"},
6833
6834 {"SPL SRC0 MUX", "SRC_IN_HPHL", "RX INT1_1 MIX1"},
6835 {"RX INT1 SPLINE MIX", NULL, "RX INT1_1 MIX1"},
6836 {"RX INT1 SPLINE MIX", "HPHL Switch", "SPL SRC0 MUX"},
6837 {"RX INT1_1 NATIVE MUX", "ON", "RX INT1_1 MIX1"},
6838 {"RX INT1 SPLINE MIX", NULL, "RX INT1_1 NATIVE MUX"},
6839 {"RX INT1_1 NATIVE MUX", NULL, "RX INT1 NATIVE SUPPLY"},
6840 {"RX INT1 SEC MIX", NULL, "RX INT1 SPLINE MIX"},
6841 {"RX INT1 MIX2", NULL, "RX INT1 SEC MIX"},
6842 {"RX INT1 MIX2", NULL, "RX INT1 MIX2 INP"},
6843 {"RX INT1 INTERP", NULL, "RX INT1 MIX2"},
6844 {"RX INT1 DEM MUX", "CLSH_DSM_OUT", "RX INT1 INTERP"},
6845 {"RX INT1 DAC", NULL, "RX INT1 DEM MUX"},
6846 {"RX INT1 DAC", NULL, "RX_BIAS"},
6847 {"HPHL PA", NULL, "RX INT1 DAC"},
6848 {"HPHL", NULL, "HPHL PA"},
6849
6850 {"SPL SRC1 MUX", "SRC_IN_HPHR", "RX INT2_1 MIX1"},
6851 {"RX INT2 SPLINE MIX", NULL, "RX INT2_1 MIX1"},
6852 {"RX INT2 SPLINE MIX", "HPHR Switch", "SPL SRC1 MUX"},
6853 {"RX INT2_1 NATIVE MUX", "ON", "RX INT2_1 MIX1"},
6854 {"RX INT2 SPLINE MIX", NULL, "RX INT2_1 NATIVE MUX"},
6855 {"RX INT2_1 NATIVE MUX", NULL, "RX INT2 NATIVE SUPPLY"},
6856 {"RX INT2 SEC MIX", NULL, "RX INT2 SPLINE MIX"},
6857 {"RX INT2 MIX2", NULL, "RX INT2 SEC MIX"},
6858 {"RX INT2 MIX2", NULL, "RX INT2 MIX2 INP"},
6859 {"RX INT2 INTERP", NULL, "RX INT2 MIX2"},
6860 {"RX INT2 DEM MUX", "CLSH_DSM_OUT", "RX INT2 INTERP"},
6861 {"RX INT2 DAC", NULL, "RX INT2 DEM MUX"},
6862 {"RX INT2 DAC", NULL, "RX_BIAS"},
6863 {"HPHR PA", NULL, "RX INT2 DAC"},
6864 {"HPHR", NULL, "HPHR PA"},
6865
6866 {"SPL SRC0 MUX", "SRC_IN_LO1", "RX INT3_1 MIX1"},
6867 {"RX INT3 SPLINE MIX", NULL, "RX INT3_1 MIX1"},
6868 {"RX INT3 SPLINE MIX", "LO1 Switch", "SPL SRC0 MUX"},
6869 {"RX INT3_1 NATIVE MUX", "ON", "RX INT3_1 MIX1"},
6870 {"RX INT3 SPLINE MIX", NULL, "RX INT3_1 NATIVE MUX"},
6871 {"RX INT3_1 NATIVE MUX", NULL, "RX INT3 NATIVE SUPPLY"},
6872 {"RX INT3 SEC MIX", NULL, "RX INT3 SPLINE MIX"},
6873 {"RX INT3 MIX2", NULL, "RX INT3 SEC MIX"},
6874 {"RX INT3 MIX2", NULL, "RX INT3 MIX2 INP"},
6875 {"RX INT3 INTERP", NULL, "RX INT3 MIX2"},
6876 {"RX INT3 DAC", NULL, "RX INT3 INTERP"},
6877 {"RX INT3 DAC", NULL, "RX_BIAS"},
6878 {"LINEOUT1 PA", NULL, "RX INT3 DAC"},
6879 {"LINEOUT1", NULL, "LINEOUT1 PA"},
6880
6881 {"SPL SRC1 MUX", "SRC_IN_LO2", "RX INT4_1 MIX1"},
6882 {"RX INT4 SPLINE MIX", NULL, "RX INT4_1 MIX1"},
6883 {"RX INT4 SPLINE MIX", "LO2 Switch", "SPL SRC1 MUX"},
6884 {"RX INT4_1 NATIVE MUX", "ON", "RX INT4_1 MIX1"},
6885 {"RX INT4 SPLINE MIX", NULL, "RX INT4_1 NATIVE MUX"},
6886 {"RX INT4_1 NATIVE MUX", NULL, "RX INT4 NATIVE SUPPLY"},
6887 {"RX INT4 SEC MIX", NULL, "RX INT4 SPLINE MIX"},
6888 {"RX INT4 MIX2", NULL, "RX INT4 SEC MIX"},
6889 {"RX INT4 MIX2", NULL, "RX INT4 MIX2 INP"},
6890 {"RX INT4 INTERP", NULL, "RX INT4 MIX2"},
6891 {"RX INT4 DAC", NULL, "RX INT4 INTERP"},
6892 {"RX INT4 DAC", NULL, "RX_BIAS"},
6893 {"LINEOUT2 PA", NULL, "RX INT4 DAC"},
6894 {"LINEOUT2", NULL, "LINEOUT2 PA"},
6895
6896 {"SPL SRC2 MUX", "SRC_IN_LO3", "RX INT5_1 MIX1"},
6897 {"RX INT5 SPLINE MIX", NULL, "RX INT5_1 MIX1"},
6898 {"RX INT5 SPLINE MIX", "LO3 Switch", "SPL SRC2 MUX"},
6899 {"RX INT5 SEC MIX", NULL, "RX INT5 SPLINE MIX"},
6900 {"RX INT5 MIX2", NULL, "RX INT5 SEC MIX"},
6901 {"RX INT5 INTERP", NULL, "RX INT5 MIX2"},
6902
6903 {"RX INT5 VBAT", "LO3 VBAT Enable", "RX INT5 INTERP"},
6904 {"RX INT5 DAC", NULL, "RX INT5 VBAT"},
6905
6906 {"RX INT5 DAC", NULL, "RX INT5 INTERP"},
6907 {"RX INT5 DAC", NULL, "RX_BIAS"},
6908 {"LINEOUT3 PA", NULL, "RX INT5 DAC"},
6909 {"LINEOUT3", NULL, "LINEOUT3 PA"},
6910
6911 {"SPL SRC3 MUX", "SRC_IN_LO4", "RX INT6_1 MIX1"},
6912 {"RX INT6 SPLINE MIX", NULL, "RX INT6_1 MIX1"},
6913 {"RX INT6 SPLINE MIX", "LO4 Switch", "SPL SRC3 MUX"},
6914 {"RX INT6 SEC MIX", NULL, "RX INT6 SPLINE MIX"},
6915 {"RX INT6 MIX2", NULL, "RX INT6 SEC MIX"},
6916 {"RX INT6 INTERP", NULL, "RX INT6 MIX2"},
6917
6918 {"RX INT6 VBAT", "LO4 VBAT Enable", "RX INT6 INTERP"},
6919 {"RX INT6 DAC", NULL, "RX INT6 VBAT"},
6920
6921 {"RX INT6 DAC", NULL, "RX INT6 INTERP"},
6922 {"RX INT6 DAC", NULL, "RX_BIAS"},
6923 {"LINEOUT4 PA", NULL, "RX INT6 DAC"},
6924 {"LINEOUT4", NULL, "LINEOUT4 PA"},
6925
6926 {"SPL SRC2 MUX", "SRC_IN_SPKRL", "RX INT7_1 MIX1"},
6927 {"RX INT7 SPLINE MIX", NULL, "RX INT7_1 MIX1"},
6928 {"RX INT7 SPLINE MIX", "SPKRL Switch", "SPL SRC2 MUX"},
6929 {"RX INT7 SEC MIX", NULL, "RX INT7 SPLINE MIX"},
6930 {"RX INT7 MIX2", NULL, "RX INT7 SEC MIX"},
6931 {"RX INT7 MIX2", NULL, "RX INT7 MIX2 INP"},
6932
6933 {"RX INT7 INTERP", NULL, "RX INT7 MIX2"},
6934
6935 {"RX INT7 VBAT", "SPKRL VBAT Enable", "RX INT7 INTERP"},
6936 {"RX INT7 CHAIN", NULL, "RX INT7 VBAT"},
6937
6938 {"RX INT7 CHAIN", NULL, "RX INT7 INTERP"},
6939 {"RX INT7 CHAIN", NULL, "RX_BIAS"},
6940 {"SPK1 OUT", NULL, "RX INT7 CHAIN"},
6941
6942 {"ANC SPKR PA Enable", "Switch", "RX INT7 CHAIN"},
6943 {"ANC SPK1 PA", NULL, "ANC SPKR PA Enable"},
6944 {"SPK1 OUT", NULL, "ANC SPK1 PA"},
6945
6946 {"SPL SRC3 MUX", "SRC_IN_SPKRR", "RX INT8_1 MIX1"},
6947 {"RX INT8 SPLINE MIX", NULL, "RX INT8_1 MIX1"},
6948 {"RX INT8 SPLINE MIX", "SPKRR Switch", "SPL SRC3 MUX"},
6949 {"RX INT8 SEC MIX", NULL, "RX INT8 SPLINE MIX"},
6950 {"RX INT8 INTERP", NULL, "RX INT8 SEC MIX"},
6951
6952 {"RX INT8 VBAT", "SPKRR VBAT Enable", "RX INT8 INTERP"},
6953 {"RX INT8 CHAIN", NULL, "RX INT8 VBAT"},
6954
6955 {"RX INT8 CHAIN", NULL, "RX INT8 INTERP"},
6956 {"RX INT8 CHAIN", NULL, "RX_BIAS"},
6957 {"SPK2 OUT", NULL, "RX INT8 CHAIN"},
6958
6959 {"ANC0 FB MUX", "ANC_IN_EAR", "RX INT0 MIX2"},
6960 {"ANC0 FB MUX", "ANC_IN_HPHL", "RX INT1 MIX2"},
6961 {"ANC0 FB MUX", "ANC_IN_LO1", "RX INT3 MIX2"},
6962 {"ANC0 FB MUX", "ANC_IN_EAR_SPKR", "RX INT7 MIX2"},
6963 {"ANC1 FB MUX", "ANC_IN_HPHR", "RX INT2 MIX2"},
6964 {"ANC1 FB MUX", "ANC_IN_LO2", "RX INT4 MIX2"},
6965
6966 {"ANC HPHL Enable", "Switch", "ADC MUX10"},
6967 {"ANC HPHL Enable", "Switch", "ADC MUX11"},
6968 {"RX INT1 MIX2", NULL, "ANC HPHL Enable"},
6969
6970 {"ANC HPHR Enable", "Switch", "ADC MUX12"},
6971 {"ANC HPHR Enable", "Switch", "ADC MUX13"},
6972 {"RX INT2 MIX2", NULL, "ANC HPHR Enable"},
6973
6974 {"ANC EAR Enable", "Switch", "ADC MUX10"},
6975 {"ANC EAR Enable", "Switch", "ADC MUX11"},
6976 {"RX INT0 MIX2", NULL, "ANC EAR Enable"},
6977
6978 {"ANC OUT EAR SPKR Enable", "Switch", "ADC MUX10"},
6979 {"ANC OUT EAR SPKR Enable", "Switch", "ADC MUX11"},
6980 {"RX INT7 MIX2", NULL, "ANC OUT EAR SPKR Enable"},
6981
6982 {"ANC LINEOUT1 Enable", "Switch", "ADC MUX10"},
6983 {"ANC LINEOUT1 Enable", "Switch", "ADC MUX11"},
6984 {"RX INT3 MIX2", NULL, "ANC LINEOUT1 Enable"},
6985
6986 {"ANC LINEOUT2 Enable", "Switch", "ADC MUX12"},
6987 {"ANC LINEOUT2 Enable", "Switch", "ADC MUX13"},
6988 {"RX INT4 MIX2", NULL, "ANC LINEOUT2 Enable"},
6989
6990 {"ANC EAR PA", NULL, "RX INT0 DAC"},
6991 {"ANC EAR", NULL, "ANC EAR PA"},
6992 {"ANC HPHL PA", NULL, "RX INT1 DAC"},
6993 {"ANC HPHL", NULL, "ANC HPHL PA"},
6994 {"ANC HPHR PA", NULL, "RX INT2 DAC"},
6995 {"ANC HPHR", NULL, "ANC HPHR PA"},
6996 {"ANC LINEOUT1 PA", NULL, "RX INT3 DAC"},
6997 {"ANC LINEOUT1", NULL, "ANC LINEOUT1 PA"},
6998 {"ANC LINEOUT2 PA", NULL, "RX INT4 DAC"},
6999 {"ANC LINEOUT2", NULL, "ANC LINEOUT2 PA"},
7000
7001 /* SLIM_MUX("AIF1_PB", "AIF1 PB"),*/
7002 {"SLIM RX0 MUX", "AIF1_PB", "AIF1 PB"},
7003 {"SLIM RX1 MUX", "AIF1_PB", "AIF1 PB"},
7004 {"SLIM RX2 MUX", "AIF1_PB", "AIF1 PB"},
7005 {"SLIM RX3 MUX", "AIF1_PB", "AIF1 PB"},
7006 {"SLIM RX4 MUX", "AIF1_PB", "AIF1 PB"},
7007 {"SLIM RX5 MUX", "AIF1_PB", "AIF1 PB"},
7008 {"SLIM RX6 MUX", "AIF1_PB", "AIF1 PB"},
7009 {"SLIM RX7 MUX", "AIF1_PB", "AIF1 PB"},
7010 /* SLIM_MUX("AIF2_PB", "AIF2 PB"),*/
7011 {"SLIM RX0 MUX", "AIF2_PB", "AIF2 PB"},
7012 {"SLIM RX1 MUX", "AIF2_PB", "AIF2 PB"},
7013 {"SLIM RX2 MUX", "AIF2_PB", "AIF2 PB"},
7014 {"SLIM RX3 MUX", "AIF2_PB", "AIF2 PB"},
7015 {"SLIM RX4 MUX", "AIF2_PB", "AIF2 PB"},
7016 {"SLIM RX5 MUX", "AIF2_PB", "AIF2 PB"},
7017 {"SLIM RX6 MUX", "AIF2_PB", "AIF2 PB"},
7018 {"SLIM RX7 MUX", "AIF2_PB", "AIF2 PB"},
7019 /* SLIM_MUX("AIF3_PB", "AIF3 PB"),*/
7020 {"SLIM RX0 MUX", "AIF3_PB", "AIF3 PB"},
7021 {"SLIM RX1 MUX", "AIF3_PB", "AIF3 PB"},
7022 {"SLIM RX2 MUX", "AIF3_PB", "AIF3 PB"},
7023 {"SLIM RX3 MUX", "AIF3_PB", "AIF3 PB"},
7024 {"SLIM RX4 MUX", "AIF3_PB", "AIF3 PB"},
7025 {"SLIM RX5 MUX", "AIF3_PB", "AIF3 PB"},
7026 {"SLIM RX6 MUX", "AIF3_PB", "AIF3 PB"},
7027 {"SLIM RX7 MUX", "AIF3_PB", "AIF3 PB"},
7028 /* SLIM_MUX("AIF4_PB", "AIF4 PB"),*/
7029 {"SLIM RX0 MUX", "AIF4_PB", "AIF4 PB"},
7030 {"SLIM RX1 MUX", "AIF4_PB", "AIF4 PB"},
7031 {"SLIM RX2 MUX", "AIF4_PB", "AIF4 PB"},
7032 {"SLIM RX3 MUX", "AIF4_PB", "AIF4 PB"},
7033 {"SLIM RX4 MUX", "AIF4_PB", "AIF4 PB"},
7034 {"SLIM RX5 MUX", "AIF4_PB", "AIF4 PB"},
7035 {"SLIM RX6 MUX", "AIF4_PB", "AIF4 PB"},
7036 {"SLIM RX7 MUX", "AIF4_PB", "AIF4 PB"},
7037
7038 /* SLIM_MUX("AIF_MIX1_PB", "AIF MIX1 PB"),*/
7039 {"SLIM RX0 MUX", "AIF_MIX1_PB", "AIF MIX1 PB"},
7040 {"SLIM RX1 MUX", "AIF_MIX1_PB", "AIF MIX1 PB"},
7041 {"SLIM RX2 MUX", "AIF_MIX1_PB", "AIF MIX1 PB"},
7042 {"SLIM RX3 MUX", "AIF_MIX1_PB", "AIF MIX1 PB"},
7043 {"SLIM RX4 MUX", "AIF_MIX1_PB", "AIF MIX1 PB"},
7044 {"SLIM RX5 MUX", "AIF_MIX1_PB", "AIF MIX1 PB"},
7045 {"SLIM RX6 MUX", "AIF_MIX1_PB", "AIF MIX1 PB"},
7046 {"SLIM RX7 MUX", "AIF_MIX1_PB", "AIF MIX1 PB"},
7047
7048 {"SLIM RX0", NULL, "SLIM RX0 MUX"},
7049 {"SLIM RX1", NULL, "SLIM RX1 MUX"},
7050 {"SLIM RX2", NULL, "SLIM RX2 MUX"},
7051 {"SLIM RX3", NULL, "SLIM RX3 MUX"},
7052 {"SLIM RX4", NULL, "SLIM RX4 MUX"},
7053 {"SLIM RX5", NULL, "SLIM RX5 MUX"},
7054 {"SLIM RX6", NULL, "SLIM RX6 MUX"},
7055 {"SLIM RX7", NULL, "SLIM RX7 MUX"},
7056
7057 {"RX INT0_1 MIX1 INP0", "RX0", "SLIM RX0"},
7058 {"RX INT0_1 MIX1 INP0", "RX1", "SLIM RX1"},
7059 {"RX INT0_1 MIX1 INP0", "RX2", "SLIM RX2"},
7060 {"RX INT0_1 MIX1 INP0", "RX3", "SLIM RX3"},
7061 {"RX INT0_1 MIX1 INP0", "RX4", "SLIM RX4"},
7062 {"RX INT0_1 MIX1 INP0", "RX5", "SLIM RX5"},
7063 {"RX INT0_1 MIX1 INP0", "RX6", "SLIM RX6"},
7064 {"RX INT0_1 MIX1 INP0", "RX7", "SLIM RX7"},
7065 {"RX INT0_1 MIX1 INP0", "IIR0", "IIR0"},
7066 {"RX INT0_1 MIX1 INP0", "IIR1", "IIR1"},
7067 {"RX INT0_1 MIX1 INP1", "RX0", "SLIM RX0"},
7068 {"RX INT0_1 MIX1 INP1", "RX1", "SLIM RX1"},
7069 {"RX INT0_1 MIX1 INP1", "RX2", "SLIM RX2"},
7070 {"RX INT0_1 MIX1 INP1", "RX3", "SLIM RX3"},
7071 {"RX INT0_1 MIX1 INP1", "RX4", "SLIM RX4"},
7072 {"RX INT0_1 MIX1 INP1", "RX5", "SLIM RX5"},
7073 {"RX INT0_1 MIX1 INP1", "RX6", "SLIM RX6"},
7074 {"RX INT0_1 MIX1 INP1", "RX7", "SLIM RX7"},
7075 {"RX INT0_1 MIX1 INP1", "IIR0", "IIR0"},
7076 {"RX INT0_1 MIX1 INP1", "IIR1", "IIR1"},
7077 {"RX INT0_1 MIX1 INP2", "RX0", "SLIM RX0"},
7078 {"RX INT0_1 MIX1 INP2", "RX1", "SLIM RX1"},
7079 {"RX INT0_1 MIX1 INP2", "RX2", "SLIM RX2"},
7080 {"RX INT0_1 MIX1 INP2", "RX3", "SLIM RX3"},
7081 {"RX INT0_1 MIX1 INP2", "RX4", "SLIM RX4"},
7082 {"RX INT0_1 MIX1 INP2", "RX5", "SLIM RX5"},
7083 {"RX INT0_1 MIX1 INP2", "RX6", "SLIM RX6"},
7084 {"RX INT0_1 MIX1 INP2", "RX7", "SLIM RX7"},
7085 {"RX INT0_1 MIX1 INP2", "IIR0", "IIR0"},
7086 {"RX INT0_1 MIX1 INP2", "IIR1", "IIR1"},
7087
7088 /* MIXing path INT0 */
7089 {"RX INT0_2 MUX", "RX0", "SLIM RX0"},
7090 {"RX INT0_2 MUX", "RX1", "SLIM RX1"},
7091 {"RX INT0_2 MUX", "RX2", "SLIM RX2"},
7092 {"RX INT0_2 MUX", "RX3", "SLIM RX3"},
7093 {"RX INT0_2 MUX", "RX4", "SLIM RX4"},
7094 {"RX INT0_2 MUX", "RX5", "SLIM RX5"},
7095 {"RX INT0_2 MUX", "RX6", "SLIM RX6"},
7096 {"RX INT0_2 MUX", "RX7", "SLIM RX7"},
7097 {"RX INT0 SEC MIX", NULL, "RX INT0_2 MUX"},
7098
7099 /* MIXing path INT1 */
7100 {"RX INT1_2 MUX", "RX0", "SLIM RX0"},
7101 {"RX INT1_2 MUX", "RX1", "SLIM RX1"},
7102 {"RX INT1_2 MUX", "RX2", "SLIM RX2"},
7103 {"RX INT1_2 MUX", "RX3", "SLIM RX3"},
7104 {"RX INT1_2 MUX", "RX4", "SLIM RX4"},
7105 {"RX INT1_2 MUX", "RX5", "SLIM RX5"},
7106 {"RX INT1_2 MUX", "RX6", "SLIM RX6"},
7107 {"RX INT1_2 MUX", "RX7", "SLIM RX7"},
7108 {"RX INT1 SEC MIX", NULL, "RX INT1_2 MUX"},
7109
7110 /* MIXing path INT2 */
7111 {"RX INT2_2 MUX", "RX0", "SLIM RX0"},
7112 {"RX INT2_2 MUX", "RX1", "SLIM RX1"},
7113 {"RX INT2_2 MUX", "RX2", "SLIM RX2"},
7114 {"RX INT2_2 MUX", "RX3", "SLIM RX3"},
7115 {"RX INT2_2 MUX", "RX4", "SLIM RX4"},
7116 {"RX INT2_2 MUX", "RX5", "SLIM RX5"},
7117 {"RX INT2_2 MUX", "RX6", "SLIM RX6"},
7118 {"RX INT2_2 MUX", "RX7", "SLIM RX7"},
7119 {"RX INT2 SEC MIX", NULL, "RX INT2_2 MUX"},
7120
7121 /* MIXing path INT3 */
7122 {"RX INT3_2 MUX", "RX0", "SLIM RX0"},
7123 {"RX INT3_2 MUX", "RX1", "SLIM RX1"},
7124 {"RX INT3_2 MUX", "RX2", "SLIM RX2"},
7125 {"RX INT3_2 MUX", "RX3", "SLIM RX3"},
7126 {"RX INT3_2 MUX", "RX4", "SLIM RX4"},
7127 {"RX INT3_2 MUX", "RX5", "SLIM RX5"},
7128 {"RX INT3_2 MUX", "RX6", "SLIM RX6"},
7129 {"RX INT3_2 MUX", "RX7", "SLIM RX7"},
7130 {"RX INT3 SEC MIX", NULL, "RX INT3_2 MUX"},
7131
7132 /* MIXing path INT4 */
7133 {"RX INT4_2 MUX", "RX0", "SLIM RX0"},
7134 {"RX INT4_2 MUX", "RX1", "SLIM RX1"},
7135 {"RX INT4_2 MUX", "RX2", "SLIM RX2"},
7136 {"RX INT4_2 MUX", "RX3", "SLIM RX3"},
7137 {"RX INT4_2 MUX", "RX4", "SLIM RX4"},
7138 {"RX INT4_2 MUX", "RX5", "SLIM RX5"},
7139 {"RX INT4_2 MUX", "RX6", "SLIM RX6"},
7140 {"RX INT4_2 MUX", "RX7", "SLIM RX7"},
7141 {"RX INT4 SEC MIX", NULL, "RX INT4_2 MUX"},
7142
7143 /* MIXing path INT5 */
7144 {"RX INT5_2 MUX", "RX0", "SLIM RX0"},
7145 {"RX INT5_2 MUX", "RX1", "SLIM RX1"},
7146 {"RX INT5_2 MUX", "RX2", "SLIM RX2"},
7147 {"RX INT5_2 MUX", "RX3", "SLIM RX3"},
7148 {"RX INT5_2 MUX", "RX4", "SLIM RX4"},
7149 {"RX INT5_2 MUX", "RX5", "SLIM RX5"},
7150 {"RX INT5_2 MUX", "RX6", "SLIM RX6"},
7151 {"RX INT5_2 MUX", "RX7", "SLIM RX7"},
7152 {"RX INT5 SEC MIX", NULL, "RX INT5_2 MUX"},
7153
7154 /* MIXing path INT6 */
7155 {"RX INT6_2 MUX", "RX0", "SLIM RX0"},
7156 {"RX INT6_2 MUX", "RX1", "SLIM RX1"},
7157 {"RX INT6_2 MUX", "RX2", "SLIM RX2"},
7158 {"RX INT6_2 MUX", "RX3", "SLIM RX3"},
7159 {"RX INT6_2 MUX", "RX4", "SLIM RX4"},
7160 {"RX INT6_2 MUX", "RX5", "SLIM RX5"},
7161 {"RX INT6_2 MUX", "RX6", "SLIM RX6"},
7162 {"RX INT6_2 MUX", "RX7", "SLIM RX7"},
7163 {"RX INT6 SEC MIX", NULL, "RX INT6_2 MUX"},
7164
7165 /* MIXing path INT7 */
7166 {"RX INT7_2 MUX", "RX0", "SLIM RX0"},
7167 {"RX INT7_2 MUX", "RX1", "SLIM RX1"},
7168 {"RX INT7_2 MUX", "RX2", "SLIM RX2"},
7169 {"RX INT7_2 MUX", "RX3", "SLIM RX3"},
7170 {"RX INT7_2 MUX", "RX4", "SLIM RX4"},
7171 {"RX INT7_2 MUX", "RX5", "SLIM RX5"},
7172 {"RX INT7_2 MUX", "RX6", "SLIM RX6"},
7173 {"RX INT7_2 MUX", "RX7", "SLIM RX7"},
7174 {"RX INT7 SEC MIX", NULL, "RX INT7_2 MUX"},
7175
7176 /* MIXing path INT8 */
7177 {"RX INT8_2 MUX", "RX0", "SLIM RX0"},
7178 {"RX INT8_2 MUX", "RX1", "SLIM RX1"},
7179 {"RX INT8_2 MUX", "RX2", "SLIM RX2"},
7180 {"RX INT8_2 MUX", "RX3", "SLIM RX3"},
7181 {"RX INT8_2 MUX", "RX4", "SLIM RX4"},
7182 {"RX INT8_2 MUX", "RX5", "SLIM RX5"},
7183 {"RX INT8_2 MUX", "RX6", "SLIM RX6"},
7184 {"RX INT8_2 MUX", "RX7", "SLIM RX7"},
7185 {"RX INT8 SEC MIX", NULL, "RX INT8_2 MUX"},
7186
7187 {"RX INT1_1 MIX1 INP0", "RX0", "SLIM RX0"},
7188 {"RX INT1_1 MIX1 INP0", "RX1", "SLIM RX1"},
7189 {"RX INT1_1 MIX1 INP0", "RX2", "SLIM RX2"},
7190 {"RX INT1_1 MIX1 INP0", "RX3", "SLIM RX3"},
7191 {"RX INT1_1 MIX1 INP0", "RX4", "SLIM RX4"},
7192 {"RX INT1_1 MIX1 INP0", "RX5", "SLIM RX5"},
7193 {"RX INT1_1 MIX1 INP0", "RX6", "SLIM RX6"},
7194 {"RX INT1_1 MIX1 INP0", "RX7", "SLIM RX7"},
7195 {"RX INT1_1 MIX1 INP0", "IIR0", "IIR0"},
7196 {"RX INT1_1 MIX1 INP0", "IIR1", "IIR1"},
7197 {"RX INT1_1 MIX1 INP1", "RX0", "SLIM RX0"},
7198 {"RX INT1_1 MIX1 INP1", "RX1", "SLIM RX1"},
7199 {"RX INT1_1 MIX1 INP1", "RX2", "SLIM RX2"},
7200 {"RX INT1_1 MIX1 INP1", "RX3", "SLIM RX3"},
7201 {"RX INT1_1 MIX1 INP1", "RX4", "SLIM RX4"},
7202 {"RX INT1_1 MIX1 INP1", "RX5", "SLIM RX5"},
7203 {"RX INT1_1 MIX1 INP1", "RX6", "SLIM RX6"},
7204 {"RX INT1_1 MIX1 INP1", "RX7", "SLIM RX7"},
7205 {"RX INT1_1 MIX1 INP1", "IIR0", "IIR0"},
7206 {"RX INT1_1 MIX1 INP1", "IIR1", "IIR1"},
7207 {"RX INT1_1 MIX1 INP2", "RX0", "SLIM RX0"},
7208 {"RX INT1_1 MIX1 INP2", "RX1", "SLIM RX1"},
7209 {"RX INT1_1 MIX1 INP2", "RX2", "SLIM RX2"},
7210 {"RX INT1_1 MIX1 INP2", "RX3", "SLIM RX3"},
7211 {"RX INT1_1 MIX1 INP2", "RX4", "SLIM RX4"},
7212 {"RX INT1_1 MIX1 INP2", "RX5", "SLIM RX5"},
7213 {"RX INT1_1 MIX1 INP2", "RX6", "SLIM RX6"},
7214 {"RX INT1_1 MIX1 INP2", "RX7", "SLIM RX7"},
7215 {"RX INT1_1 MIX1 INP2", "IIR0", "IIR0"},
7216 {"RX INT1_1 MIX1 INP2", "IIR1", "IIR1"},
7217 {"RX INT2_1 MIX1 INP0", "RX0", "SLIM RX0"},
7218 {"RX INT2_1 MIX1 INP0", "RX1", "SLIM RX1"},
7219 {"RX INT2_1 MIX1 INP0", "RX2", "SLIM RX2"},
7220 {"RX INT2_1 MIX1 INP0", "RX3", "SLIM RX3"},
7221 {"RX INT2_1 MIX1 INP0", "RX4", "SLIM RX4"},
7222 {"RX INT2_1 MIX1 INP0", "RX5", "SLIM RX5"},
7223 {"RX INT2_1 MIX1 INP0", "RX6", "SLIM RX6"},
7224 {"RX INT2_1 MIX1 INP0", "RX7", "SLIM RX7"},
7225 {"RX INT2_1 MIX1 INP0", "IIR0", "IIR0"},
7226 {"RX INT2_1 MIX1 INP0", "IIR1", "IIR1"},
7227 {"RX INT2_1 MIX1 INP1", "RX0", "SLIM RX0"},
7228 {"RX INT2_1 MIX1 INP1", "RX1", "SLIM RX1"},
7229 {"RX INT2_1 MIX1 INP1", "RX2", "SLIM RX2"},
7230 {"RX INT2_1 MIX1 INP1", "RX3", "SLIM RX3"},
7231 {"RX INT2_1 MIX1 INP1", "RX4", "SLIM RX4"},
7232 {"RX INT2_1 MIX1 INP1", "RX5", "SLIM RX5"},
7233 {"RX INT2_1 MIX1 INP1", "RX6", "SLIM RX6"},
7234 {"RX INT2_1 MIX1 INP1", "RX7", "SLIM RX7"},
7235 {"RX INT2_1 MIX1 INP1", "IIR0", "IIR0"},
7236 {"RX INT2_1 MIX1 INP1", "IIR1", "IIR1"},
7237 {"RX INT2_1 MIX1 INP2", "RX0", "SLIM RX0"},
7238 {"RX INT2_1 MIX1 INP2", "RX1", "SLIM RX1"},
7239 {"RX INT2_1 MIX1 INP2", "RX2", "SLIM RX2"},
7240 {"RX INT2_1 MIX1 INP2", "RX3", "SLIM RX3"},
7241 {"RX INT2_1 MIX1 INP2", "RX4", "SLIM RX4"},
7242 {"RX INT2_1 MIX1 INP2", "RX5", "SLIM RX5"},
7243 {"RX INT2_1 MIX1 INP2", "RX6", "SLIM RX6"},
7244 {"RX INT2_1 MIX1 INP2", "RX7", "SLIM RX7"},
7245 {"RX INT2_1 MIX1 INP2", "IIR0", "IIR0"},
7246 {"RX INT2_1 MIX1 INP2", "IIR1", "IIR1"},
7247
7248 {"RX INT3_1 MIX1 INP0", "RX0", "SLIM RX0"},
7249 {"RX INT3_1 MIX1 INP0", "RX1", "SLIM RX1"},
7250 {"RX INT3_1 MIX1 INP0", "RX2", "SLIM RX2"},
7251 {"RX INT3_1 MIX1 INP0", "RX3", "SLIM RX3"},
7252 {"RX INT3_1 MIX1 INP0", "RX4", "SLIM RX4"},
7253 {"RX INT3_1 MIX1 INP0", "RX5", "SLIM RX5"},
7254 {"RX INT3_1 MIX1 INP0", "RX6", "SLIM RX6"},
7255 {"RX INT3_1 MIX1 INP0", "RX7", "SLIM RX7"},
7256 {"RX INT3_1 MIX1 INP0", "IIR0", "IIR0"},
7257 {"RX INT3_1 MIX1 INP0", "IIR1", "IIR1"},
7258 {"RX INT3_1 MIX1 INP1", "RX0", "SLIM RX0"},
7259 {"RX INT3_1 MIX1 INP1", "RX1", "SLIM RX1"},
7260 {"RX INT3_1 MIX1 INP1", "RX2", "SLIM RX2"},
7261 {"RX INT3_1 MIX1 INP1", "RX3", "SLIM RX3"},
7262 {"RX INT3_1 MIX1 INP1", "RX4", "SLIM RX4"},
7263 {"RX INT3_1 MIX1 INP1", "RX5", "SLIM RX5"},
7264 {"RX INT3_1 MIX1 INP1", "RX6", "SLIM RX6"},
7265 {"RX INT3_1 MIX1 INP1", "RX7", "SLIM RX7"},
7266 {"RX INT3_1 MIX1 INP1", "IIR0", "IIR0"},
7267 {"RX INT3_1 MIX1 INP1", "IIR1", "IIR1"},
7268 {"RX INT3_1 MIX1 INP2", "RX0", "SLIM RX0"},
7269 {"RX INT3_1 MIX1 INP2", "RX1", "SLIM RX1"},
7270 {"RX INT3_1 MIX1 INP2", "RX2", "SLIM RX2"},
7271 {"RX INT3_1 MIX1 INP2", "RX3", "SLIM RX3"},
7272 {"RX INT3_1 MIX1 INP2", "RX4", "SLIM RX4"},
7273 {"RX INT3_1 MIX1 INP2", "RX5", "SLIM RX5"},
7274 {"RX INT3_1 MIX1 INP2", "RX6", "SLIM RX6"},
7275 {"RX INT3_1 MIX1 INP2", "RX7", "SLIM RX7"},
7276 {"RX INT3_1 MIX1 INP2", "IIR0", "IIR0"},
7277 {"RX INT3_1 MIX1 INP2", "IIR1", "IIR1"},
7278
7279 {"RX INT4_1 MIX1 INP0", "RX0", "SLIM RX0"},
7280 {"RX INT4_1 MIX1 INP0", "RX1", "SLIM RX1"},
7281 {"RX INT4_1 MIX1 INP0", "RX2", "SLIM RX2"},
7282 {"RX INT4_1 MIX1 INP0", "RX3", "SLIM RX3"},
7283 {"RX INT4_1 MIX1 INP0", "RX4", "SLIM RX4"},
7284 {"RX INT4_1 MIX1 INP0", "RX5", "SLIM RX5"},
7285 {"RX INT4_1 MIX1 INP0", "RX6", "SLIM RX6"},
7286 {"RX INT4_1 MIX1 INP0", "RX7", "SLIM RX7"},
7287 {"RX INT4_1 MIX1 INP0", "IIR0", "IIR0"},
7288 {"RX INT4_1 MIX1 INP0", "IIR1", "IIR1"},
7289 {"RX INT4_1 MIX1 INP1", "RX0", "SLIM RX0"},
7290 {"RX INT4_1 MIX1 INP1", "RX1", "SLIM RX1"},
7291 {"RX INT4_1 MIX1 INP1", "RX2", "SLIM RX2"},
7292 {"RX INT4_1 MIX1 INP1", "RX3", "SLIM RX3"},
7293 {"RX INT4_1 MIX1 INP1", "RX4", "SLIM RX4"},
7294 {"RX INT4_1 MIX1 INP1", "RX5", "SLIM RX5"},
7295 {"RX INT4_1 MIX1 INP1", "RX6", "SLIM RX6"},
7296 {"RX INT4_1 MIX1 INP1", "RX7", "SLIM RX7"},
7297 {"RX INT4_1 MIX1 INP1", "IIR0", "IIR0"},
7298 {"RX INT4_1 MIX1 INP1", "IIR1", "IIR1"},
7299 {"RX INT4_1 MIX1 INP2", "RX0", "SLIM RX0"},
7300 {"RX INT4_1 MIX1 INP2", "RX1", "SLIM RX1"},
7301 {"RX INT4_1 MIX1 INP2", "RX2", "SLIM RX2"},
7302 {"RX INT4_1 MIX1 INP2", "RX3", "SLIM RX3"},
7303 {"RX INT4_1 MIX1 INP2", "RX4", "SLIM RX4"},
7304 {"RX INT4_1 MIX1 INP2", "RX5", "SLIM RX5"},
7305 {"RX INT4_1 MIX1 INP2", "RX6", "SLIM RX6"},
7306 {"RX INT4_1 MIX1 INP2", "RX7", "SLIM RX7"},
7307 {"RX INT4_1 MIX1 INP2", "IIR0", "IIR0"},
7308 {"RX INT4_1 MIX1 INP2", "IIR1", "IIR1"},
7309
7310 {"RX INT5_1 MIX1 INP0", "RX0", "SLIM RX0"},
7311 {"RX INT5_1 MIX1 INP0", "RX1", "SLIM RX1"},
7312 {"RX INT5_1 MIX1 INP0", "RX2", "SLIM RX2"},
7313 {"RX INT5_1 MIX1 INP0", "RX3", "SLIM RX3"},
7314 {"RX INT5_1 MIX1 INP0", "RX4", "SLIM RX4"},
7315 {"RX INT5_1 MIX1 INP0", "RX5", "SLIM RX5"},
7316 {"RX INT5_1 MIX1 INP0", "RX6", "SLIM RX6"},
7317 {"RX INT5_1 MIX1 INP0", "RX7", "SLIM RX7"},
7318 {"RX INT5_1 MIX1 INP0", "IIR0", "IIR0"},
7319 {"RX INT5_1 MIX1 INP0", "IIR1", "IIR1"},
7320 {"RX INT5_1 MIX1 INP1", "RX0", "SLIM RX0"},
7321 {"RX INT5_1 MIX1 INP1", "RX1", "SLIM RX1"},
7322 {"RX INT5_1 MIX1 INP1", "RX2", "SLIM RX2"},
7323 {"RX INT5_1 MIX1 INP1", "RX3", "SLIM RX3"},
7324 {"RX INT5_1 MIX1 INP1", "RX4", "SLIM RX4"},
7325 {"RX INT5_1 MIX1 INP1", "RX5", "SLIM RX5"},
7326 {"RX INT5_1 MIX1 INP1", "RX6", "SLIM RX6"},
7327 {"RX INT5_1 MIX1 INP1", "RX7", "SLIM RX7"},
7328 {"RX INT5_1 MIX1 INP1", "IIR0", "IIR0"},
7329 {"RX INT5_1 MIX1 INP1", "IIR1", "IIR1"},
7330 {"RX INT5_1 MIX1 INP2", "RX0", "SLIM RX0"},
7331 {"RX INT5_1 MIX1 INP2", "RX1", "SLIM RX1"},
7332 {"RX INT5_1 MIX1 INP2", "RX2", "SLIM RX2"},
7333 {"RX INT5_1 MIX1 INP2", "RX3", "SLIM RX3"},
7334 {"RX INT5_1 MIX1 INP2", "RX4", "SLIM RX4"},
7335 {"RX INT5_1 MIX1 INP2", "RX5", "SLIM RX5"},
7336 {"RX INT5_1 MIX1 INP2", "RX6", "SLIM RX6"},
7337 {"RX INT5_1 MIX1 INP2", "RX7", "SLIM RX7"},
7338 {"RX INT5_1 MIX1 INP2", "IIR0", "IIR0"},
7339 {"RX INT5_1 MIX1 INP2", "IIR1", "IIR1"},
7340
7341 {"RX INT6_1 MIX1 INP0", "RX0", "SLIM RX0"},
7342 {"RX INT6_1 MIX1 INP0", "RX1", "SLIM RX1"},
7343 {"RX INT6_1 MIX1 INP0", "RX2", "SLIM RX2"},
7344 {"RX INT6_1 MIX1 INP0", "RX3", "SLIM RX3"},
7345 {"RX INT6_1 MIX1 INP0", "RX4", "SLIM RX4"},
7346 {"RX INT6_1 MIX1 INP0", "RX5", "SLIM RX5"},
7347 {"RX INT6_1 MIX1 INP0", "RX6", "SLIM RX6"},
7348 {"RX INT6_1 MIX1 INP0", "RX7", "SLIM RX7"},
7349 {"RX INT6_1 MIX1 INP0", "IIR0", "IIR0"},
7350 {"RX INT6_1 MIX1 INP0", "IIR1", "IIR1"},
7351 {"RX INT6_1 MIX1 INP1", "RX0", "SLIM RX0"},
7352 {"RX INT6_1 MIX1 INP1", "RX1", "SLIM RX1"},
7353 {"RX INT6_1 MIX1 INP1", "RX2", "SLIM RX2"},
7354 {"RX INT6_1 MIX1 INP1", "RX3", "SLIM RX3"},
7355 {"RX INT6_1 MIX1 INP1", "RX4", "SLIM RX4"},
7356 {"RX INT6_1 MIX1 INP1", "RX5", "SLIM RX5"},
7357 {"RX INT6_1 MIX1 INP1", "RX6", "SLIM RX6"},
7358 {"RX INT6_1 MIX1 INP1", "RX7", "SLIM RX7"},
7359 {"RX INT6_1 MIX1 INP1", "IIR0", "IIR0"},
7360 {"RX INT6_1 MIX1 INP1", "IIR1", "IIR1"},
7361 {"RX INT6_1 MIX1 INP2", "RX0", "SLIM RX0"},
7362 {"RX INT6_1 MIX1 INP2", "RX1", "SLIM RX1"},
7363 {"RX INT6_1 MIX1 INP2", "RX2", "SLIM RX2"},
7364 {"RX INT6_1 MIX1 INP2", "RX3", "SLIM RX3"},
7365 {"RX INT6_1 MIX1 INP2", "RX4", "SLIM RX4"},
7366 {"RX INT6_1 MIX1 INP2", "RX5", "SLIM RX5"},
7367 {"RX INT6_1 MIX1 INP2", "RX6", "SLIM RX6"},
7368 {"RX INT6_1 MIX1 INP2", "RX7", "SLIM RX7"},
7369 {"RX INT6_1 MIX1 INP2", "IIR0", "IIR0"},
7370 {"RX INT6_1 MIX1 INP2", "IIR1", "IIR1"},
7371
7372 {"RX INT7_1 MIX1 INP0", "RX0", "SLIM RX0"},
7373 {"RX INT7_1 MIX1 INP0", "RX1", "SLIM RX1"},
7374 {"RX INT7_1 MIX1 INP0", "RX2", "SLIM RX2"},
7375 {"RX INT7_1 MIX1 INP0", "RX3", "SLIM RX3"},
7376 {"RX INT7_1 MIX1 INP0", "RX4", "SLIM RX4"},
7377 {"RX INT7_1 MIX1 INP0", "RX5", "SLIM RX5"},
7378 {"RX INT7_1 MIX1 INP0", "RX6", "SLIM RX6"},
7379 {"RX INT7_1 MIX1 INP0", "RX7", "SLIM RX7"},
7380 {"RX INT7_1 MIX1 INP0", "IIR0", "IIR0"},
7381 {"RX INT7_1 MIX1 INP0", "IIR1", "IIR1"},
7382 {"RX INT7_1 MIX1 INP1", "RX0", "SLIM RX0"},
7383 {"RX INT7_1 MIX1 INP1", "RX1", "SLIM RX1"},
7384 {"RX INT7_1 MIX1 INP1", "RX2", "SLIM RX2"},
7385 {"RX INT7_1 MIX1 INP1", "RX3", "SLIM RX3"},
7386 {"RX INT7_1 MIX1 INP1", "RX4", "SLIM RX4"},
7387 {"RX INT7_1 MIX1 INP1", "RX5", "SLIM RX5"},
7388 {"RX INT7_1 MIX1 INP1", "RX6", "SLIM RX6"},
7389 {"RX INT7_1 MIX1 INP1", "RX7", "SLIM RX7"},
7390 {"RX INT7_1 MIX1 INP1", "IIR0", "IIR0"},
7391 {"RX INT7_1 MIX1 INP1", "IIR1", "IIR1"},
7392 {"RX INT7_1 MIX1 INP2", "RX0", "SLIM RX0"},
7393 {"RX INT7_1 MIX1 INP2", "RX1", "SLIM RX1"},
7394 {"RX INT7_1 MIX1 INP2", "RX2", "SLIM RX2"},
7395 {"RX INT7_1 MIX1 INP2", "RX3", "SLIM RX3"},
7396 {"RX INT7_1 MIX1 INP2", "RX4", "SLIM RX4"},
7397 {"RX INT7_1 MIX1 INP2", "RX5", "SLIM RX5"},
7398 {"RX INT7_1 MIX1 INP2", "RX6", "SLIM RX6"},
7399 {"RX INT7_1 MIX1 INP2", "RX7", "SLIM RX7"},
7400 {"RX INT7_1 MIX1 INP2", "IIR0", "IIR0"},
7401 {"RX INT7_1 MIX1 INP2", "IIR1", "IIR1"},
7402
7403 {"RX INT8_1 MIX1 INP0", "RX0", "SLIM RX0"},
7404 {"RX INT8_1 MIX1 INP0", "RX1", "SLIM RX1"},
7405 {"RX INT8_1 MIX1 INP0", "RX2", "SLIM RX2"},
7406 {"RX INT8_1 MIX1 INP0", "RX3", "SLIM RX3"},
7407 {"RX INT8_1 MIX1 INP0", "RX4", "SLIM RX4"},
7408 {"RX INT8_1 MIX1 INP0", "RX5", "SLIM RX5"},
7409 {"RX INT8_1 MIX1 INP0", "RX6", "SLIM RX6"},
7410 {"RX INT8_1 MIX1 INP0", "RX7", "SLIM RX7"},
7411 {"RX INT8_1 MIX1 INP0", "IIR0", "IIR0"},
7412 {"RX INT8_1 MIX1 INP0", "IIR1", "IIR1"},
7413 {"RX INT8_1 MIX1 INP1", "RX0", "SLIM RX0"},
7414 {"RX INT8_1 MIX1 INP1", "RX1", "SLIM RX1"},
7415 {"RX INT8_1 MIX1 INP1", "RX2", "SLIM RX2"},
7416 {"RX INT8_1 MIX1 INP1", "RX3", "SLIM RX3"},
7417 {"RX INT8_1 MIX1 INP1", "RX4", "SLIM RX4"},
7418 {"RX INT8_1 MIX1 INP1", "RX5", "SLIM RX5"},
7419 {"RX INT8_1 MIX1 INP1", "RX6", "SLIM RX6"},
7420 {"RX INT8_1 MIX1 INP1", "RX7", "SLIM RX7"},
7421 {"RX INT8_1 MIX1 INP1", "IIR0", "IIR0"},
7422 {"RX INT8_1 MIX1 INP1", "IIR1", "IIR1"},
7423 {"RX INT8_1 MIX1 INP2", "RX0", "SLIM RX0"},
7424 {"RX INT8_1 MIX1 INP2", "RX1", "SLIM RX1"},
7425 {"RX INT8_1 MIX1 INP2", "RX2", "SLIM RX2"},
7426 {"RX INT8_1 MIX1 INP2", "RX3", "SLIM RX3"},
7427 {"RX INT8_1 MIX1 INP2", "RX4", "SLIM RX4"},
7428 {"RX INT8_1 MIX1 INP2", "RX5", "SLIM RX5"},
7429 {"RX INT8_1 MIX1 INP2", "RX6", "SLIM RX6"},
7430 {"RX INT8_1 MIX1 INP2", "RX7", "SLIM RX7"},
7431 {"RX INT8_1 MIX1 INP2", "IIR0", "IIR0"},
7432 {"RX INT8_1 MIX1 INP2", "IIR1", "IIR1"},
7433
7434 /* SRC0, SRC1 inputs to Sidetone RX Mixer
7435 * on RX0, RX1, RX2, RX3, RX4 and RX7 chains
7436 */
7437 {"IIR0", NULL, "IIR0 INP0 MUX"},
7438 {"IIR0 INP0 MUX", "DEC0", "ADC MUX0"},
7439 {"IIR0 INP0 MUX", "DEC1", "ADC MUX1"},
7440 {"IIR0 INP0 MUX", "DEC2", "ADC MUX2"},
7441 {"IIR0 INP0 MUX", "DEC3", "ADC MUX3"},
7442 {"IIR0 INP0 MUX", "DEC4", "ADC MUX4"},
7443 {"IIR0 INP0 MUX", "DEC5", "ADC MUX5"},
7444 {"IIR0 INP0 MUX", "DEC6", "ADC MUX6"},
7445 {"IIR0 INP0 MUX", "DEC7", "ADC MUX7"},
7446 {"IIR0 INP0 MUX", "DEC8", "ADC MUX8"},
7447 {"IIR0 INP0 MUX", "RX0", "SLIM RX0"},
7448 {"IIR0 INP0 MUX", "RX1", "SLIM RX1"},
7449 {"IIR0 INP0 MUX", "RX2", "SLIM RX2"},
7450 {"IIR0 INP0 MUX", "RX3", "SLIM RX3"},
7451 {"IIR0 INP0 MUX", "RX4", "SLIM RX4"},
7452 {"IIR0 INP0 MUX", "RX5", "SLIM RX5"},
7453 {"IIR0 INP0 MUX", "RX6", "SLIM RX6"},
7454 {"IIR0 INP0 MUX", "RX7", "SLIM RX7"},
7455 {"IIR0", NULL, "IIR0 INP1 MUX"},
7456 {"IIR0 INP1 MUX", "DEC0", "ADC MUX0"},
7457 {"IIR0 INP1 MUX", "DEC1", "ADC MUX1"},
7458 {"IIR0 INP1 MUX", "DEC2", "ADC MUX2"},
7459 {"IIR0 INP1 MUX", "DEC3", "ADC MUX3"},
7460 {"IIR0 INP1 MUX", "DEC4", "ADC MUX4"},
7461 {"IIR0 INP1 MUX", "DEC5", "ADC MUX5"},
7462 {"IIR0 INP1 MUX", "DEC6", "ADC MUX6"},
7463 {"IIR0 INP1 MUX", "DEC7", "ADC MUX7"},
7464 {"IIR0 INP1 MUX", "DEC8", "ADC MUX8"},
7465 {"IIR0 INP1 MUX", "RX0", "SLIM RX0"},
7466 {"IIR0 INP1 MUX", "RX1", "SLIM RX1"},
7467 {"IIR0 INP1 MUX", "RX2", "SLIM RX2"},
7468 {"IIR0 INP1 MUX", "RX3", "SLIM RX3"},
7469 {"IIR0 INP1 MUX", "RX4", "SLIM RX4"},
7470 {"IIR0 INP1 MUX", "RX5", "SLIM RX5"},
7471 {"IIR0 INP1 MUX", "RX6", "SLIM RX6"},
7472 {"IIR0 INP1 MUX", "RX7", "SLIM RX7"},
7473 {"IIR0", NULL, "IIR0 INP2 MUX"},
7474 {"IIR0 INP2 MUX", "DEC0", "ADC MUX0"},
7475 {"IIR0 INP2 MUX", "DEC1", "ADC MUX1"},
7476 {"IIR0 INP2 MUX", "DEC2", "ADC MUX2"},
7477 {"IIR0 INP2 MUX", "DEC3", "ADC MUX3"},
7478 {"IIR0 INP2 MUX", "DEC4", "ADC MUX4"},
7479 {"IIR0 INP2 MUX", "DEC5", "ADC MUX5"},
7480 {"IIR0 INP2 MUX", "DEC6", "ADC MUX6"},
7481 {"IIR0 INP2 MUX", "DEC7", "ADC MUX7"},
7482 {"IIR0 INP2 MUX", "DEC8", "ADC MUX8"},
7483 {"IIR0 INP2 MUX", "RX0", "SLIM RX0"},
7484 {"IIR0 INP2 MUX", "RX1", "SLIM RX1"},
7485 {"IIR0 INP2 MUX", "RX2", "SLIM RX2"},
7486 {"IIR0 INP2 MUX", "RX3", "SLIM RX3"},
7487 {"IIR0 INP2 MUX", "RX4", "SLIM RX4"},
7488 {"IIR0 INP2 MUX", "RX5", "SLIM RX5"},
7489 {"IIR0 INP2 MUX", "RX6", "SLIM RX6"},
7490 {"IIR0 INP2 MUX", "RX7", "SLIM RX7"},
7491 {"IIR0", NULL, "IIR0 INP3 MUX"},
7492 {"IIR0 INP3 MUX", "DEC0", "ADC MUX0"},
7493 {"IIR0 INP3 MUX", "DEC1", "ADC MUX1"},
7494 {"IIR0 INP3 MUX", "DEC2", "ADC MUX2"},
7495 {"IIR0 INP3 MUX", "DEC3", "ADC MUX3"},
7496 {"IIR0 INP3 MUX", "DEC4", "ADC MUX4"},
7497 {"IIR0 INP3 MUX", "DEC5", "ADC MUX5"},
7498 {"IIR0 INP3 MUX", "DEC6", "ADC MUX6"},
7499 {"IIR0 INP3 MUX", "DEC7", "ADC MUX7"},
7500 {"IIR0 INP3 MUX", "DEC8", "ADC MUX8"},
7501 {"IIR0 INP3 MUX", "RX0", "SLIM RX0"},
7502 {"IIR0 INP3 MUX", "RX1", "SLIM RX1"},
7503 {"IIR0 INP3 MUX", "RX2", "SLIM RX2"},
7504 {"IIR0 INP3 MUX", "RX3", "SLIM RX3"},
7505 {"IIR0 INP3 MUX", "RX4", "SLIM RX4"},
7506 {"IIR0 INP3 MUX", "RX5", "SLIM RX5"},
7507 {"IIR0 INP3 MUX", "RX6", "SLIM RX6"},
7508 {"IIR0 INP3 MUX", "RX7", "SLIM RX7"},
7509
7510 {"IIR1", NULL, "IIR1 INP0 MUX"},
7511 {"IIR1 INP0 MUX", "DEC0", "ADC MUX0"},
7512 {"IIR1 INP0 MUX", "DEC1", "ADC MUX1"},
7513 {"IIR1 INP0 MUX", "DEC2", "ADC MUX2"},
7514 {"IIR1 INP0 MUX", "DEC3", "ADC MUX3"},
7515 {"IIR1 INP0 MUX", "DEC4", "ADC MUX4"},
7516 {"IIR1 INP0 MUX", "DEC5", "ADC MUX5"},
7517 {"IIR1 INP0 MUX", "DEC6", "ADC MUX6"},
7518 {"IIR1 INP0 MUX", "DEC7", "ADC MUX7"},
7519 {"IIR1 INP0 MUX", "DEC8", "ADC MUX8"},
7520 {"IIR1 INP0 MUX", "RX0", "SLIM RX0"},
7521 {"IIR1 INP0 MUX", "RX1", "SLIM RX1"},
7522 {"IIR1 INP0 MUX", "RX2", "SLIM RX2"},
7523 {"IIR1 INP0 MUX", "RX3", "SLIM RX3"},
7524 {"IIR1 INP0 MUX", "RX4", "SLIM RX4"},
7525 {"IIR1 INP0 MUX", "RX5", "SLIM RX5"},
7526 {"IIR1 INP0 MUX", "RX6", "SLIM RX6"},
7527 {"IIR1 INP0 MUX", "RX7", "SLIM RX7"},
7528 {"IIR1", NULL, "IIR1 INP1 MUX"},
7529 {"IIR1 INP1 MUX", "DEC0", "ADC MUX0"},
7530 {"IIR1 INP1 MUX", "DEC1", "ADC MUX1"},
7531 {"IIR1 INP1 MUX", "DEC2", "ADC MUX2"},
7532 {"IIR1 INP1 MUX", "DEC3", "ADC MUX3"},
7533 {"IIR1 INP1 MUX", "DEC4", "ADC MUX4"},
7534 {"IIR1 INP1 MUX", "DEC5", "ADC MUX5"},
7535 {"IIR1 INP1 MUX", "DEC6", "ADC MUX6"},
7536 {"IIR1 INP1 MUX", "DEC7", "ADC MUX7"},
7537 {"IIR1 INP1 MUX", "DEC8", "ADC MUX8"},
7538 {"IIR1 INP1 MUX", "RX0", "SLIM RX0"},
7539 {"IIR1 INP1 MUX", "RX1", "SLIM RX1"},
7540 {"IIR1 INP1 MUX", "RX2", "SLIM RX2"},
7541 {"IIR1 INP1 MUX", "RX3", "SLIM RX3"},
7542 {"IIR1 INP1 MUX", "RX4", "SLIM RX4"},
7543 {"IIR1 INP1 MUX", "RX5", "SLIM RX5"},
7544 {"IIR1 INP1 MUX", "RX6", "SLIM RX6"},
7545 {"IIR1 INP1 MUX", "RX7", "SLIM RX7"},
7546 {"IIR1", NULL, "IIR1 INP2 MUX"},
7547 {"IIR1 INP2 MUX", "DEC0", "ADC MUX0"},
7548 {"IIR1 INP2 MUX", "DEC1", "ADC MUX1"},
7549 {"IIR1 INP2 MUX", "DEC2", "ADC MUX2"},
7550 {"IIR1 INP2 MUX", "DEC3", "ADC MUX3"},
7551 {"IIR1 INP2 MUX", "DEC4", "ADC MUX4"},
7552 {"IIR1 INP2 MUX", "DEC5", "ADC MUX5"},
7553 {"IIR1 INP2 MUX", "DEC6", "ADC MUX6"},
7554 {"IIR1 INP2 MUX", "DEC7", "ADC MUX7"},
7555 {"IIR1 INP2 MUX", "DEC8", "ADC MUX8"},
7556 {"IIR1 INP2 MUX", "RX0", "SLIM RX0"},
7557 {"IIR1 INP2 MUX", "RX1", "SLIM RX1"},
7558 {"IIR1 INP2 MUX", "RX2", "SLIM RX2"},
7559 {"IIR1 INP2 MUX", "RX3", "SLIM RX3"},
7560 {"IIR1 INP2 MUX", "RX4", "SLIM RX4"},
7561 {"IIR1 INP2 MUX", "RX5", "SLIM RX5"},
7562 {"IIR1 INP2 MUX", "RX6", "SLIM RX6"},
7563 {"IIR1 INP2 MUX", "RX7", "SLIM RX7"},
7564 {"IIR1", NULL, "IIR1 INP3 MUX"},
7565 {"IIR1 INP3 MUX", "DEC0", "ADC MUX0"},
7566 {"IIR1 INP3 MUX", "DEC1", "ADC MUX1"},
7567 {"IIR1 INP3 MUX", "DEC2", "ADC MUX2"},
7568 {"IIR1 INP3 MUX", "DEC3", "ADC MUX3"},
7569 {"IIR1 INP3 MUX", "DEC4", "ADC MUX4"},
7570 {"IIR1 INP3 MUX", "DEC5", "ADC MUX5"},
7571 {"IIR1 INP3 MUX", "DEC6", "ADC MUX6"},
7572 {"IIR1 INP3 MUX", "DEC7", "ADC MUX7"},
7573 {"IIR1 INP3 MUX", "DEC8", "ADC MUX8"},
7574 {"IIR1 INP3 MUX", "RX0", "SLIM RX0"},
7575 {"IIR1 INP3 MUX", "RX1", "SLIM RX1"},
7576 {"IIR1 INP3 MUX", "RX2", "SLIM RX2"},
7577 {"IIR1 INP3 MUX", "RX3", "SLIM RX3"},
7578 {"IIR1 INP3 MUX", "RX4", "SLIM RX4"},
7579 {"IIR1 INP3 MUX", "RX5", "SLIM RX5"},
7580 {"IIR1 INP3 MUX", "RX6", "SLIM RX6"},
7581 {"IIR1 INP3 MUX", "RX7", "SLIM RX7"},
7582
7583 {"SRC0", NULL, "IIR0"},
7584 {"SRC1", NULL, "IIR1"},
7585 {"RX INT0 MIX2 INP", "SRC0", "SRC0"},
7586 {"RX INT0 MIX2 INP", "SRC1", "SRC1"},
7587 {"RX INT1 MIX2 INP", "SRC0", "SRC0"},
7588 {"RX INT1 MIX2 INP", "SRC1", "SRC1"},
7589 {"RX INT2 MIX2 INP", "SRC0", "SRC0"},
7590 {"RX INT2 MIX2 INP", "SRC1", "SRC1"},
7591 {"RX INT3 MIX2 INP", "SRC0", "SRC0"},
7592 {"RX INT3 MIX2 INP", "SRC1", "SRC1"},
7593 {"RX INT4 MIX2 INP", "SRC0", "SRC0"},
7594 {"RX INT4 MIX2 INP", "SRC1", "SRC1"},
7595 {"RX INT7 MIX2 INP", "SRC0", "SRC0"},
7596 {"RX INT7 MIX2 INP", "SRC1", "SRC1"},
7597};
7598
7599static int tasha_amic_pwr_lvl_get(struct snd_kcontrol *kcontrol,
7600 struct snd_ctl_elem_value *ucontrol)
7601{
7602 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
7603 u16 amic_reg;
7604
7605 if (!strcmp(kcontrol->id.name, "AMIC_1_2 PWR MODE"))
7606 amic_reg = WCD9335_ANA_AMIC1;
7607 if (!strcmp(kcontrol->id.name, "AMIC_3_4 PWR MODE"))
7608 amic_reg = WCD9335_ANA_AMIC3;
7609 if (!strcmp(kcontrol->id.name, "AMIC_5_6 PWR MODE"))
7610 amic_reg = WCD9335_ANA_AMIC5;
7611
7612 ucontrol->value.integer.value[0] =
7613 (snd_soc_read(codec, amic_reg) & WCD9335_AMIC_PWR_LVL_MASK) >>
7614 WCD9335_AMIC_PWR_LVL_SHIFT;
7615
7616 return 0;
7617}
7618
7619static int tasha_amic_pwr_lvl_put(struct snd_kcontrol *kcontrol,
7620 struct snd_ctl_elem_value *ucontrol)
7621{
7622 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
7623 u32 mode_val;
7624 u16 amic_reg;
7625
7626 mode_val = ucontrol->value.enumerated.item[0];
7627
7628 dev_dbg(codec->dev, "%s: mode: %d\n",
7629 __func__, mode_val);
7630
7631 if (!strcmp(kcontrol->id.name, "AMIC_1_2 PWR MODE"))
7632 amic_reg = WCD9335_ANA_AMIC1;
7633 if (!strcmp(kcontrol->id.name, "AMIC_3_4 PWR MODE"))
7634 amic_reg = WCD9335_ANA_AMIC3;
7635 if (!strcmp(kcontrol->id.name, "AMIC_5_6 PWR MODE"))
7636 amic_reg = WCD9335_ANA_AMIC5;
7637
7638 snd_soc_update_bits(codec, amic_reg, WCD9335_AMIC_PWR_LVL_MASK,
7639 mode_val << WCD9335_AMIC_PWR_LVL_SHIFT);
7640
7641 return 0;
7642}
7643
7644static int tasha_rx_hph_mode_get(struct snd_kcontrol *kcontrol,
7645 struct snd_ctl_elem_value *ucontrol)
7646{
7647 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
7648 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
7649
7650 ucontrol->value.integer.value[0] = tasha->hph_mode;
7651 return 0;
7652}
7653
7654static int tasha_rx_hph_mode_put(struct snd_kcontrol *kcontrol,
7655 struct snd_ctl_elem_value *ucontrol)
7656{
7657 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
7658 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
7659 u32 mode_val;
7660
7661 mode_val = ucontrol->value.enumerated.item[0];
7662
7663 dev_dbg(codec->dev, "%s: mode: %d\n",
7664 __func__, mode_val);
7665
7666 if (mode_val == 0) {
7667 dev_warn(codec->dev, "%s:Invalid HPH Mode, default to Cls-H HiFi\n",
7668 __func__);
7669 mode_val = CLS_H_HIFI;
7670 }
7671 tasha->hph_mode = mode_val;
7672 return 0;
7673}
7674
7675static const char *const tasha_conn_mad_text[] = {
7676 "NOTUSED1", "ADC1", "ADC2", "ADC3", "ADC4", "ADC5", "ADC6",
7677 "NOTUSED2", "DMIC0", "DMIC1", "DMIC2", "DMIC3", "DMIC4",
7678 "DMIC5", "NOTUSED3", "NOTUSED4"
7679};
7680
7681static const struct soc_enum tasha_conn_mad_enum =
7682 SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(tasha_conn_mad_text),
7683 tasha_conn_mad_text);
7684
7685static int tasha_enable_ldo_h_get(struct snd_kcontrol *kcontrol,
7686 struct snd_ctl_elem_value *ucontrol)
7687{
7688 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
7689 u8 val = 0;
7690
7691 if (codec)
7692 val = snd_soc_read(codec, WCD9335_LDOH_MODE) & 0x80;
7693
7694 ucontrol->value.integer.value[0] = !!val;
7695
7696 return 0;
7697}
7698
7699static int tasha_enable_ldo_h_put(struct snd_kcontrol *kcontrol,
7700 struct snd_ctl_elem_value *ucontrol)
7701{
7702 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
7703 int value = ucontrol->value.integer.value[0];
7704 bool enable;
7705
7706 enable = !!value;
7707 if (codec)
7708 tasha_codec_enable_standalone_ldo_h(codec, enable);
7709
7710 return 0;
7711}
7712
7713static int tasha_mad_input_get(struct snd_kcontrol *kcontrol,
7714 struct snd_ctl_elem_value *ucontrol)
7715{
7716 u8 tasha_mad_input;
7717 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
7718
7719 tasha_mad_input = snd_soc_read(codec,
7720 WCD9335_SOC_MAD_INP_SEL) & 0x0F;
7721 ucontrol->value.integer.value[0] = tasha_mad_input;
7722
7723 dev_dbg(codec->dev,
7724 "%s: tasha_mad_input = %s\n", __func__,
7725 tasha_conn_mad_text[tasha_mad_input]);
7726 return 0;
7727}
7728
7729static int tasha_mad_input_put(struct snd_kcontrol *kcontrol,
7730 struct snd_ctl_elem_value *ucontrol)
7731{
7732 u8 tasha_mad_input;
7733 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
7734 struct snd_soc_card *card = codec->component.card;
7735 char mad_amic_input_widget[6];
7736 const char *mad_input_widget;
7737 const char *source_widget = NULL;
7738 u32 adc, i, mic_bias_found = 0;
7739 int ret = 0;
7740 char *mad_input;
7741
7742 tasha_mad_input = ucontrol->value.integer.value[0];
7743
Karthikeyan Mani63955b42016-12-14 11:46:35 -08007744 if (tasha_mad_input >= ARRAY_SIZE(tasha_conn_mad_text)) {
7745 dev_err(codec->dev,
7746 "%s: tasha_mad_input = %d out of bounds\n",
7747 __func__, tasha_mad_input);
7748 return -EINVAL;
7749 }
7750
Banajit Goswamide8271c2017-01-18 00:28:59 -08007751 if (!strcmp(tasha_conn_mad_text[tasha_mad_input], "NOTUSED1") ||
7752 !strcmp(tasha_conn_mad_text[tasha_mad_input], "NOTUSED2") ||
7753 !strcmp(tasha_conn_mad_text[tasha_mad_input], "NOTUSED3") ||
7754 !strcmp(tasha_conn_mad_text[tasha_mad_input], "NOTUSED4")) {
7755 dev_err(codec->dev,
7756 "%s: Unsupported tasha_mad_input = %s\n",
7757 __func__, tasha_conn_mad_text[tasha_mad_input]);
7758 return -EINVAL;
7759 }
7760
7761 if (strnstr(tasha_conn_mad_text[tasha_mad_input],
7762 "ADC", sizeof("ADC"))) {
7763 mad_input = strpbrk(tasha_conn_mad_text[tasha_mad_input],
7764 "123456");
7765 if (!mad_input) {
7766 dev_err(codec->dev, "%s: Invalid MAD input %s\n",
7767 __func__,
7768 tasha_conn_mad_text[tasha_mad_input]);
7769 return -EINVAL;
7770 }
7771 ret = kstrtouint(mad_input, 10, &adc);
7772 if ((ret < 0) || (adc > 6)) {
7773 dev_err(codec->dev,
7774 "%s: Invalid ADC = %s\n", __func__,
7775 tasha_conn_mad_text[tasha_mad_input]);
7776 ret = -EINVAL;
7777 }
7778
7779 snprintf(mad_amic_input_widget, 6, "%s%u", "AMIC", adc);
7780
7781 mad_input_widget = mad_amic_input_widget;
7782 } else {
7783 /* DMIC type input widget*/
7784 mad_input_widget = tasha_conn_mad_text[tasha_mad_input];
7785 }
7786
7787 dev_dbg(codec->dev,
7788 "%s: tasha input widget = %s\n", __func__,
7789 mad_input_widget);
7790
7791 for (i = 0; i < card->num_of_dapm_routes; i++) {
7792 if (!strcmp(card->of_dapm_routes[i].sink, mad_input_widget)) {
7793 source_widget = card->of_dapm_routes[i].source;
7794 if (!source_widget) {
7795 dev_err(codec->dev,
7796 "%s: invalid source widget\n",
7797 __func__);
7798 return -EINVAL;
7799 }
7800
7801 if (strnstr(source_widget,
7802 "MIC BIAS1", sizeof("MIC BIAS1"))) {
7803 mic_bias_found = 1;
7804 break;
7805 } else if (strnstr(source_widget,
7806 "MIC BIAS2", sizeof("MIC BIAS2"))) {
7807 mic_bias_found = 2;
7808 break;
7809 } else if (strnstr(source_widget,
7810 "MIC BIAS3", sizeof("MIC BIAS3"))) {
7811 mic_bias_found = 3;
7812 break;
7813 } else if (strnstr(source_widget,
7814 "MIC BIAS4", sizeof("MIC BIAS4"))) {
7815 mic_bias_found = 4;
7816 break;
7817 }
7818 }
7819 }
7820
7821 if (!mic_bias_found) {
7822 dev_err(codec->dev,
7823 "%s: mic bias source not found for input = %s\n",
7824 __func__, mad_input_widget);
7825 return -EINVAL;
7826 }
7827
7828 dev_dbg(codec->dev,
7829 "%s: mic_bias found = %d\n", __func__,
7830 mic_bias_found);
7831
7832 snd_soc_update_bits(codec, WCD9335_SOC_MAD_INP_SEL,
7833 0x0F, tasha_mad_input);
7834 snd_soc_update_bits(codec, WCD9335_ANA_MAD_SETUP,
7835 0x07, mic_bias_found);
7836
7837 return 0;
7838}
7839
7840static int tasha_pinctl_mode_get(struct snd_kcontrol *kcontrol,
7841 struct snd_ctl_elem_value *ucontrol)
7842{
7843 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
7844 u16 ctl_reg;
7845 u8 reg_val, pinctl_position;
7846
7847 pinctl_position = ((struct soc_multi_mixer_control *)
7848 kcontrol->private_value)->shift;
7849 switch (pinctl_position >> 3) {
7850 case 0:
7851 ctl_reg = WCD9335_TEST_DEBUG_PIN_CTL_OE_0;
7852 break;
7853 case 1:
7854 ctl_reg = WCD9335_TEST_DEBUG_PIN_CTL_OE_1;
7855 break;
7856 case 2:
7857 ctl_reg = WCD9335_TEST_DEBUG_PIN_CTL_OE_2;
7858 break;
7859 case 3:
7860 ctl_reg = WCD9335_TEST_DEBUG_PIN_CTL_OE_3;
7861 break;
7862 default:
7863 dev_err(codec->dev, "%s: Invalid pinctl position = %d\n",
7864 __func__, pinctl_position);
7865 return -EINVAL;
7866 }
7867
7868 reg_val = snd_soc_read(codec, ctl_reg);
7869 reg_val = (reg_val >> (pinctl_position & 0x07)) & 0x1;
7870 ucontrol->value.integer.value[0] = reg_val;
7871
7872 return 0;
7873}
7874
7875static int tasha_pinctl_mode_put(struct snd_kcontrol *kcontrol,
7876 struct snd_ctl_elem_value *ucontrol)
7877{
7878 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
7879 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
7880 u16 ctl_reg, cfg_reg;
7881 u8 ctl_val, cfg_val, pinctl_position, pinctl_mode, mask;
7882
7883 /* 1- high or low; 0- high Z */
7884 pinctl_mode = ucontrol->value.integer.value[0];
7885 pinctl_position = ((struct soc_multi_mixer_control *)
7886 kcontrol->private_value)->shift;
7887
7888 switch (pinctl_position >> 3) {
7889 case 0:
7890 ctl_reg = WCD9335_TEST_DEBUG_PIN_CTL_OE_0;
7891 break;
7892 case 1:
7893 ctl_reg = WCD9335_TEST_DEBUG_PIN_CTL_OE_1;
7894 break;
7895 case 2:
7896 ctl_reg = WCD9335_TEST_DEBUG_PIN_CTL_OE_2;
7897 break;
7898 case 3:
7899 ctl_reg = WCD9335_TEST_DEBUG_PIN_CTL_OE_3;
7900 break;
7901 default:
7902 dev_err(codec->dev, "%s: Invalid pinctl position = %d\n",
7903 __func__, pinctl_position);
7904 return -EINVAL;
7905 }
7906
7907 ctl_val = pinctl_mode << (pinctl_position & 0x07);
7908 mask = 1 << (pinctl_position & 0x07);
7909 snd_soc_update_bits(codec, ctl_reg, mask, ctl_val);
7910
7911 cfg_reg = WCD9335_TLMM_BIST_MODE_PINCFG + pinctl_position;
7912 if (!pinctl_mode) {
7913 if (tasha->intf_type == WCD9XXX_INTERFACE_TYPE_SLIMBUS)
7914 cfg_val = 0x4;
7915 else
7916 cfg_val = 0xC;
7917 } else {
7918 cfg_val = 0;
7919 }
7920 snd_soc_update_bits(codec, cfg_reg, 0x07, cfg_val);
7921
7922 dev_dbg(codec->dev, "%s: reg=0x%x mask=0x%x val=%d reg=0x%x val=%d\n",
7923 __func__, ctl_reg, mask, ctl_val, cfg_reg, cfg_val);
7924
7925 return 0;
7926}
7927
7928static void wcd_vbat_adc_out_config_2_0(struct wcd_vbat *vbat,
7929 struct snd_soc_codec *codec)
7930{
7931 u8 val1, val2;
7932
7933 /*
7934 * Measure dcp1 by using "ALT" branch of band gap
7935 * voltage(Vbg) and use it in FAST mode
7936 */
7937 snd_soc_update_bits(codec, WCD9335_BIAS_CTL, 0x82, 0x82);
7938 snd_soc_update_bits(codec, WCD9335_CDC_VBAT_VBAT_PATH_CTL, 0x10, 0x10);
7939 snd_soc_update_bits(codec, WCD9335_CDC_VBAT_VBAT_DEBUG1, 0x01, 0x01);
7940 snd_soc_update_bits(codec, WCD9335_ANA_VBADC, 0x80, 0x80);
7941 snd_soc_update_bits(codec, WCD9335_VBADC_SUBBLOCK_EN, 0x20, 0x00);
7942
7943 snd_soc_update_bits(codec, WCD9335_VBADC_FE_CTRL, 0x20, 0x20);
7944 /* Wait 100 usec after calibration select as Vbg */
7945 usleep_range(100, 110);
7946
7947 snd_soc_update_bits(codec, WCD9335_VBADC_ADC_IO, 0x40, 0x40);
7948 val1 = snd_soc_read(codec, WCD9335_VBADC_ADC_DOUTMSB);
7949 val2 = snd_soc_read(codec, WCD9335_VBADC_ADC_DOUTLSB);
7950 snd_soc_update_bits(codec, WCD9335_VBADC_ADC_IO, 0x40, 0x00);
7951
7952 vbat->dcp1 = (((val1 & 0xFF) << 3) | (val2 & 0x07));
7953
7954 snd_soc_update_bits(codec, WCD9335_BIAS_CTL, 0x40, 0x40);
7955 /* Wait 100 usec after selecting Vbg as 1.05V */
7956 usleep_range(100, 110);
7957
7958 snd_soc_update_bits(codec, WCD9335_VBADC_ADC_IO, 0x40, 0x40);
7959 val1 = snd_soc_read(codec, WCD9335_VBADC_ADC_DOUTMSB);
7960 val2 = snd_soc_read(codec, WCD9335_VBADC_ADC_DOUTLSB);
7961 snd_soc_update_bits(codec, WCD9335_VBADC_ADC_IO, 0x40, 0x00);
7962
7963 vbat->dcp2 = (((val1 & 0xFF) << 3) | (val2 & 0x07));
7964
7965 dev_dbg(codec->dev, "%s: dcp1:0x%x, dcp2:0x%x\n",
7966 __func__, vbat->dcp1, vbat->dcp2);
7967
7968 snd_soc_write(codec, WCD9335_BIAS_CTL, 0x28);
7969 /* Wait 100 usec after selecting Vbg as 0.85V */
7970 usleep_range(100, 110);
7971
7972 snd_soc_update_bits(codec, WCD9335_VBADC_FE_CTRL, 0x20, 0x00);
7973 snd_soc_update_bits(codec, WCD9335_VBADC_SUBBLOCK_EN, 0x20, 0x20);
7974 snd_soc_update_bits(codec, WCD9335_ANA_VBADC, 0x80, 0x00);
7975
7976 snd_soc_update_bits(codec, WCD9335_CDC_VBAT_VBAT_PATH_CTL, 0x10, 0x00);
7977 snd_soc_update_bits(codec, WCD9335_CDC_VBAT_VBAT_DEBUG1, 0x01, 0x00);
7978}
7979
7980static void wcd_vbat_adc_out_config_1_x(struct wcd_vbat *vbat,
7981 struct snd_soc_codec *codec)
7982{
7983 u8 val1, val2;
7984
7985 /*
7986 * Measure dcp1 by applying band gap voltage(Vbg)
7987 * of 0.85V
7988 */
7989 snd_soc_write(codec, WCD9335_ANA_BIAS, 0x20);
7990 snd_soc_write(codec, WCD9335_BIAS_CTL, 0x28);
7991 snd_soc_write(codec, WCD9335_BIAS_VBG_FINE_ADJ, 0x05);
7992 snd_soc_write(codec, WCD9335_ANA_BIAS, 0xA0);
7993 /* Wait 2 sec after enabling band gap bias */
7994 usleep_range(2000000, 2000100);
7995
7996 snd_soc_write(codec, WCD9335_ANA_CLK_TOP, 0x82);
7997 snd_soc_write(codec, WCD9335_ANA_CLK_TOP, 0x87);
7998 snd_soc_update_bits(codec, WCD9335_CDC_VBAT_VBAT_PATH_CTL, 0x10, 0x10);
7999 snd_soc_write(codec, WCD9335_CDC_VBAT_VBAT_CFG, 0x0D);
8000 snd_soc_write(codec, WCD9335_CDC_VBAT_VBAT_DEBUG1, 0x01);
8001
8002 snd_soc_write(codec, WCD9335_ANA_VBADC, 0x80);
8003 snd_soc_write(codec, WCD9335_VBADC_SUBBLOCK_EN, 0xDE);
8004 snd_soc_write(codec, WCD9335_VBADC_FE_CTRL, 0x3C);
8005 /* Wait 1 msec after calibration select as Vbg */
8006 usleep_range(1000, 1100);
8007
8008 snd_soc_write(codec, WCD9335_VBADC_ADC_IO, 0xC0);
8009 val1 = snd_soc_read(codec, WCD9335_VBADC_ADC_DOUTMSB);
8010 val2 = snd_soc_read(codec, WCD9335_VBADC_ADC_DOUTLSB);
8011 snd_soc_write(codec, WCD9335_VBADC_ADC_IO, 0x80);
8012
8013 vbat->dcp1 = (((val1 & 0xFF) << 3) | (val2 & 0x07));
8014
8015 /*
8016 * Measure dcp2 by applying band gap voltage(Vbg)
8017 * of 1.05V
8018 */
8019 snd_soc_write(codec, WCD9335_ANA_BIAS, 0x80);
8020 snd_soc_write(codec, WCD9335_ANA_BIAS, 0xC0);
8021 snd_soc_write(codec, WCD9335_BIAS_CTL, 0x68);
8022 /* Wait 2 msec after selecting Vbg as 1.05V */
8023 usleep_range(2000, 2100);
8024
8025 snd_soc_write(codec, WCD9335_ANA_BIAS, 0x80);
8026 /* Wait 1 sec after enabling band gap bias */
8027 usleep_range(1000000, 1000100);
8028
8029 snd_soc_write(codec, WCD9335_VBADC_ADC_IO, 0xC0);
8030 val1 = snd_soc_read(codec, WCD9335_VBADC_ADC_DOUTMSB);
8031 val2 = snd_soc_read(codec, WCD9335_VBADC_ADC_DOUTLSB);
8032 snd_soc_write(codec, WCD9335_VBADC_ADC_IO, 0x80);
8033
8034 vbat->dcp2 = (((val1 & 0xFF) << 3) | (val2 & 0x07));
8035
8036 dev_dbg(codec->dev, "%s: dcp1:0x%x, dcp2:0x%x\n",
8037 __func__, vbat->dcp1, vbat->dcp2);
8038
8039 /* Reset the Vbat ADC configuration */
8040 snd_soc_write(codec, WCD9335_ANA_BIAS, 0x80);
8041 snd_soc_write(codec, WCD9335_ANA_BIAS, 0xC0);
8042
8043 snd_soc_write(codec, WCD9335_BIAS_CTL, 0x28);
8044 /* Wait 2 msec after selecting Vbg as 0.85V */
8045 usleep_range(2000, 2100);
8046
8047 snd_soc_write(codec, WCD9335_ANA_BIAS, 0xA0);
8048 /* Wait 1 sec after enabling band gap bias */
8049 usleep_range(1000000, 1000100);
8050
8051 snd_soc_write(codec, WCD9335_VBADC_FE_CTRL, 0x1C);
8052 snd_soc_write(codec, WCD9335_VBADC_SUBBLOCK_EN, 0xFE);
8053 snd_soc_write(codec, WCD9335_VBADC_ADC_IO, 0x80);
8054 snd_soc_write(codec, WCD9335_ANA_VBADC, 0x00);
8055
8056 snd_soc_write(codec, WCD9335_CDC_VBAT_VBAT_DEBUG1, 0x00);
8057 snd_soc_write(codec, WCD9335_CDC_VBAT_VBAT_PATH_CTL, 0x00);
8058 snd_soc_write(codec, WCD9335_CDC_VBAT_VBAT_CFG, 0x0A);
8059}
8060
8061static void wcd_vbat_adc_out_config(struct wcd_vbat *vbat,
8062 struct snd_soc_codec *codec)
8063{
8064 struct wcd9xxx *wcd9xxx = dev_get_drvdata(codec->dev->parent);
8065
8066 if (!vbat->adc_config) {
8067 tasha_cdc_mclk_enable(codec, true, false);
8068
8069 if (TASHA_IS_2_0(wcd9xxx))
8070 wcd_vbat_adc_out_config_2_0(vbat, codec);
8071 else
8072 wcd_vbat_adc_out_config_1_x(vbat, codec);
8073
8074 tasha_cdc_mclk_enable(codec, false, false);
8075 vbat->adc_config = true;
8076 }
8077}
8078
8079static int tasha_update_vbat_reg_config(struct snd_soc_codec *codec)
8080{
8081 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
8082 struct firmware_cal *hwdep_cal = NULL;
8083 struct vbat_monitor_reg *vbat_reg_ptr = NULL;
8084 const void *data;
8085 size_t cal_size, vbat_size_remaining;
8086 int ret = 0, i;
8087 u32 vbat_writes_size = 0;
8088 u16 reg;
8089 u8 mask, val, old_val;
8090
8091 hwdep_cal = wcdcal_get_fw_cal(tasha->fw_data, WCD9XXX_VBAT_CAL);
8092 if (hwdep_cal) {
8093 data = hwdep_cal->data;
8094 cal_size = hwdep_cal->size;
8095 dev_dbg(codec->dev, "%s: using hwdep calibration\n",
8096 __func__);
8097 } else {
8098 dev_err(codec->dev, "%s: Vbat cal not received\n",
8099 __func__);
8100 ret = -EINVAL;
8101 goto done;
8102 }
8103
8104 if (cal_size < sizeof(*vbat_reg_ptr)) {
8105 dev_err(codec->dev,
8106 "%s: Incorrect size %zd for Vbat Cal, expected %zd\n",
8107 __func__, cal_size, sizeof(*vbat_reg_ptr));
8108 ret = -EINVAL;
8109 goto done;
8110 }
8111
8112 vbat_reg_ptr = (struct vbat_monitor_reg *) (data);
8113
8114 if (!vbat_reg_ptr) {
8115 dev_err(codec->dev,
8116 "%s: Invalid calibration data for Vbat\n",
8117 __func__);
8118 ret = -EINVAL;
8119 goto done;
8120 }
8121
8122 vbat_writes_size = vbat_reg_ptr->size;
8123 vbat_size_remaining = cal_size - sizeof(u32);
8124 dev_dbg(codec->dev, "%s: vbat_writes_sz: %d, vbat_sz_remaining: %zd\n",
8125 __func__, vbat_writes_size, vbat_size_remaining);
8126
8127 if ((vbat_writes_size * TASHA_PACKED_REG_SIZE)
8128 > vbat_size_remaining) {
8129 pr_err("%s: Incorrect Vbat calibration data\n", __func__);
8130 ret = -EINVAL;
8131 goto done;
8132 }
8133
8134 for (i = 0 ; i < vbat_writes_size; i++) {
8135 TASHA_CODEC_UNPACK_ENTRY(vbat_reg_ptr->writes[i],
8136 reg, mask, val);
8137 old_val = snd_soc_read(codec, reg);
8138 snd_soc_write(codec, reg, (old_val & ~mask) | (val & mask));
8139 }
8140
8141done:
8142 return ret;
8143}
8144
8145static int tasha_vbat_adc_data_get(struct snd_kcontrol *kcontrol,
8146 struct snd_ctl_elem_value *ucontrol)
8147{
8148 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
8149 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
8150
8151 wcd_vbat_adc_out_config(&tasha->vbat, codec);
8152
8153 ucontrol->value.integer.value[0] = tasha->vbat.dcp1;
8154 ucontrol->value.integer.value[1] = tasha->vbat.dcp2;
8155
8156 dev_dbg(codec->dev,
8157 "%s: Vbat ADC output values, Dcp1 : %lu, Dcp2: %lu\n",
8158 __func__, ucontrol->value.integer.value[0],
8159 ucontrol->value.integer.value[1]);
8160
8161 return 0;
8162}
8163
8164static const char * const tasha_vbat_gsm_mode_text[] = {
8165 "OFF", "ON"};
8166
8167static const struct soc_enum tasha_vbat_gsm_mode_enum =
8168 SOC_ENUM_SINGLE_EXT(2, tasha_vbat_gsm_mode_text);
8169
8170static int tasha_vbat_gsm_mode_func_get(struct snd_kcontrol *kcontrol,
8171 struct snd_ctl_elem_value *ucontrol)
8172{
8173 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
8174
8175 ucontrol->value.integer.value[0] =
8176 ((snd_soc_read(codec, WCD9335_CDC_VBAT_VBAT_CFG) & 0x04) ?
8177 1 : 0);
8178
8179 dev_dbg(codec->dev, "%s: value: %lu\n", __func__,
8180 ucontrol->value.integer.value[0]);
8181
8182 return 0;
8183}
8184
8185static int tasha_vbat_gsm_mode_func_put(struct snd_kcontrol *kcontrol,
8186 struct snd_ctl_elem_value *ucontrol)
8187{
8188 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
8189
8190 dev_dbg(codec->dev, "%s: value: %lu\n", __func__,
8191 ucontrol->value.integer.value[0]);
8192
8193 /* Set Vbat register configuration for GSM mode bit based on value */
8194 if (ucontrol->value.integer.value[0])
8195 snd_soc_update_bits(codec, WCD9335_CDC_VBAT_VBAT_CFG,
8196 0x04, 0x04);
8197 else
8198 snd_soc_update_bits(codec, WCD9335_CDC_VBAT_VBAT_CFG,
8199 0x04, 0x00);
8200
8201 return 0;
8202}
8203
8204static int tasha_codec_vbat_enable_event(struct snd_soc_dapm_widget *w,
8205 struct snd_kcontrol *kcontrol,
8206 int event)
8207{
8208 int ret = 0;
8209 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
8210 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
8211 u16 vbat_path_ctl, vbat_cfg, vbat_path_cfg;
8212
8213 vbat_path_ctl = WCD9335_CDC_VBAT_VBAT_PATH_CTL;
8214 vbat_cfg = WCD9335_CDC_VBAT_VBAT_CFG;
8215 vbat_path_cfg = WCD9335_CDC_RX8_RX_PATH_CFG1;
8216
8217 if (!strcmp(w->name, "RX INT8 VBAT"))
8218 vbat_path_cfg = WCD9335_CDC_RX8_RX_PATH_CFG1;
8219 else if (!strcmp(w->name, "RX INT7 VBAT"))
8220 vbat_path_cfg = WCD9335_CDC_RX7_RX_PATH_CFG1;
8221 else if (!strcmp(w->name, "RX INT6 VBAT"))
8222 vbat_path_cfg = WCD9335_CDC_RX6_RX_PATH_CFG1;
8223 else if (!strcmp(w->name, "RX INT5 VBAT"))
8224 vbat_path_cfg = WCD9335_CDC_RX5_RX_PATH_CFG1;
8225
8226 switch (event) {
8227 case SND_SOC_DAPM_PRE_PMU:
8228 ret = tasha_update_vbat_reg_config(codec);
8229 if (ret) {
8230 dev_dbg(codec->dev,
8231 "%s : VBAT isn't calibrated, So not enabling it\n",
8232 __func__);
8233 return 0;
8234 }
8235 snd_soc_write(codec, WCD9335_ANA_VBADC, 0x80);
8236 snd_soc_update_bits(codec, vbat_path_cfg, 0x02, 0x02);
8237 snd_soc_update_bits(codec, vbat_path_ctl, 0x10, 0x10);
8238 snd_soc_update_bits(codec, vbat_cfg, 0x01, 0x01);
8239 tasha->vbat.is_enabled = true;
8240 break;
8241 case SND_SOC_DAPM_POST_PMD:
8242 if (tasha->vbat.is_enabled) {
8243 snd_soc_update_bits(codec, vbat_cfg, 0x01, 0x00);
8244 snd_soc_update_bits(codec, vbat_path_ctl, 0x10, 0x00);
8245 snd_soc_update_bits(codec, vbat_path_cfg, 0x02, 0x00);
8246 snd_soc_write(codec, WCD9335_ANA_VBADC, 0x00);
8247 tasha->vbat.is_enabled = false;
8248 }
8249 break;
8250 };
8251
8252 return ret;
8253}
8254
8255static const char * const rx_hph_mode_mux_text[] = {
8256 "CLS_H_INVALID", "CLS_H_HIFI", "CLS_H_LP", "CLS_AB", "CLS_H_LOHIFI"
8257};
8258
8259static const struct soc_enum rx_hph_mode_mux_enum =
8260 SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(rx_hph_mode_mux_text),
8261 rx_hph_mode_mux_text);
8262
8263static const char * const amic_pwr_lvl_text[] = {
8264 "LOW_PWR", "DEFAULT", "HIGH_PERF"
8265};
8266
8267static const struct soc_enum amic_pwr_lvl_enum =
8268 SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(amic_pwr_lvl_text),
8269 amic_pwr_lvl_text);
8270
8271static const struct snd_kcontrol_new tasha_snd_controls[] = {
8272 SOC_SINGLE_SX_TLV("RX0 Digital Volume", WCD9335_CDC_RX0_RX_VOL_CTL,
8273 0, -84, 40, digital_gain), /* -84dB min - 40dB max */
8274 SOC_SINGLE_SX_TLV("RX1 Digital Volume", WCD9335_CDC_RX1_RX_VOL_CTL,
8275 0, -84, 40, digital_gain),
8276 SOC_SINGLE_SX_TLV("RX2 Digital Volume", WCD9335_CDC_RX2_RX_VOL_CTL,
8277 0, -84, 40, digital_gain),
8278 SOC_SINGLE_SX_TLV("RX3 Digital Volume", WCD9335_CDC_RX3_RX_VOL_CTL,
8279 0, -84, 40, digital_gain),
8280 SOC_SINGLE_SX_TLV("RX4 Digital Volume", WCD9335_CDC_RX4_RX_VOL_CTL,
8281 0, -84, 40, digital_gain),
8282 SOC_SINGLE_SX_TLV("RX5 Digital Volume", WCD9335_CDC_RX5_RX_VOL_CTL,
8283 0, -84, 40, digital_gain),
8284 SOC_SINGLE_SX_TLV("RX6 Digital Volume", WCD9335_CDC_RX6_RX_VOL_CTL,
8285 0, -84, 40, digital_gain),
8286 SOC_SINGLE_SX_TLV("RX7 Digital Volume", WCD9335_CDC_RX7_RX_VOL_CTL,
8287 0, -84, 40, digital_gain),
8288 SOC_SINGLE_SX_TLV("RX8 Digital Volume", WCD9335_CDC_RX8_RX_VOL_CTL,
8289 0, -84, 40, digital_gain),
8290
8291 SOC_SINGLE_SX_TLV("RX0 Mix Digital Volume",
8292 WCD9335_CDC_RX0_RX_VOL_MIX_CTL,
8293 0, -84, 40, digital_gain), /* -84dB min - 40dB max */
8294 SOC_SINGLE_SX_TLV("RX1 Mix Digital Volume",
8295 WCD9335_CDC_RX1_RX_VOL_MIX_CTL,
8296 0, -84, 40, digital_gain), /* -84dB min - 40dB max */
8297 SOC_SINGLE_SX_TLV("RX2 Mix Digital Volume",
8298 WCD9335_CDC_RX2_RX_VOL_MIX_CTL,
8299 0, -84, 40, digital_gain), /* -84dB min - 40dB max */
8300 SOC_SINGLE_SX_TLV("RX3 Mix Digital Volume",
8301 WCD9335_CDC_RX3_RX_VOL_MIX_CTL,
8302 0, -84, 40, digital_gain), /* -84dB min - 40dB max */
8303 SOC_SINGLE_SX_TLV("RX4 Mix Digital Volume",
8304 WCD9335_CDC_RX4_RX_VOL_MIX_CTL,
8305 0, -84, 40, digital_gain), /* -84dB min - 40dB max */
8306 SOC_SINGLE_SX_TLV("RX5 Mix Digital Volume",
8307 WCD9335_CDC_RX5_RX_VOL_MIX_CTL,
8308 0, -84, 40, digital_gain), /* -84dB min - 40dB max */
8309 SOC_SINGLE_SX_TLV("RX6 Mix Digital Volume",
8310 WCD9335_CDC_RX6_RX_VOL_MIX_CTL,
8311 0, -84, 40, digital_gain), /* -84dB min - 40dB max */
8312 SOC_SINGLE_SX_TLV("RX7 Mix Digital Volume",
8313 WCD9335_CDC_RX7_RX_VOL_MIX_CTL,
8314 0, -84, 40, digital_gain), /* -84dB min - 40dB max */
8315 SOC_SINGLE_SX_TLV("RX8 Mix Digital Volume",
8316 WCD9335_CDC_RX8_RX_VOL_MIX_CTL,
8317 0, -84, 40, digital_gain), /* -84dB min - 40dB max */
8318
8319 SOC_SINGLE_SX_TLV("DEC0 Volume", WCD9335_CDC_TX0_TX_VOL_CTL, 0,
8320 -84, 40, digital_gain),
8321 SOC_SINGLE_SX_TLV("DEC1 Volume", WCD9335_CDC_TX1_TX_VOL_CTL, 0,
8322 -84, 40, digital_gain),
8323 SOC_SINGLE_SX_TLV("DEC2 Volume", WCD9335_CDC_TX2_TX_VOL_CTL, 0,
8324 -84, 40, digital_gain),
8325 SOC_SINGLE_SX_TLV("DEC3 Volume", WCD9335_CDC_TX3_TX_VOL_CTL, 0,
8326 -84, 40, digital_gain),
8327 SOC_SINGLE_SX_TLV("DEC4 Volume", WCD9335_CDC_TX4_TX_VOL_CTL, 0,
8328 -84, 40, digital_gain),
8329 SOC_SINGLE_SX_TLV("DEC5 Volume", WCD9335_CDC_TX5_TX_VOL_CTL, 0,
8330 -84, 40, digital_gain),
8331 SOC_SINGLE_SX_TLV("DEC6 Volume", WCD9335_CDC_TX6_TX_VOL_CTL, 0,
8332 -84, 40, digital_gain),
8333 SOC_SINGLE_SX_TLV("DEC7 Volume", WCD9335_CDC_TX7_TX_VOL_CTL, 0,
8334 -84, 40, digital_gain),
8335 SOC_SINGLE_SX_TLV("DEC8 Volume", WCD9335_CDC_TX8_TX_VOL_CTL, 0,
8336 -84, 40, digital_gain),
8337
8338 SOC_SINGLE_SX_TLV("IIR0 INP0 Volume",
8339 WCD9335_CDC_SIDETONE_IIR0_IIR_GAIN_B1_CTL, 0, -84,
8340 40, digital_gain),
8341 SOC_SINGLE_SX_TLV("IIR0 INP1 Volume",
8342 WCD9335_CDC_SIDETONE_IIR0_IIR_GAIN_B2_CTL, 0, -84,
8343 40, digital_gain),
8344 SOC_SINGLE_SX_TLV("IIR0 INP2 Volume",
8345 WCD9335_CDC_SIDETONE_IIR0_IIR_GAIN_B3_CTL, 0, -84,
8346 40, digital_gain),
8347 SOC_SINGLE_SX_TLV("IIR0 INP3 Volume",
8348 WCD9335_CDC_SIDETONE_IIR0_IIR_GAIN_B4_CTL, 0, -84,
8349 40, digital_gain),
8350 SOC_SINGLE_SX_TLV("IIR1 INP0 Volume",
8351 WCD9335_CDC_SIDETONE_IIR1_IIR_GAIN_B1_CTL, 0, -84,
8352 40, digital_gain),
8353 SOC_SINGLE_SX_TLV("IIR1 INP1 Volume",
8354 WCD9335_CDC_SIDETONE_IIR1_IIR_GAIN_B2_CTL, 0, -84,
8355 40, digital_gain),
8356 SOC_SINGLE_SX_TLV("IIR1 INP2 Volume",
8357 WCD9335_CDC_SIDETONE_IIR1_IIR_GAIN_B3_CTL, 0, -84,
8358 40, digital_gain),
8359 SOC_SINGLE_SX_TLV("IIR1 INP3 Volume",
8360 WCD9335_CDC_SIDETONE_IIR1_IIR_GAIN_B4_CTL, 0, -84,
8361 40, digital_gain),
8362
8363 SOC_SINGLE_EXT("ANC Slot", SND_SOC_NOPM, 0, 100, 0, tasha_get_anc_slot,
8364 tasha_put_anc_slot),
8365 SOC_ENUM_EXT("ANC Function", tasha_anc_func_enum, tasha_get_anc_func,
8366 tasha_put_anc_func),
8367
8368 SOC_ENUM_EXT("CLK MODE", tasha_clkmode_enum, tasha_get_clkmode,
8369 tasha_put_clkmode),
8370
8371 SOC_ENUM("TX0 HPF cut off", cf_dec0_enum),
8372 SOC_ENUM("TX1 HPF cut off", cf_dec1_enum),
8373 SOC_ENUM("TX2 HPF cut off", cf_dec2_enum),
8374 SOC_ENUM("TX3 HPF cut off", cf_dec3_enum),
8375 SOC_ENUM("TX4 HPF cut off", cf_dec4_enum),
8376 SOC_ENUM("TX5 HPF cut off", cf_dec5_enum),
8377 SOC_ENUM("TX6 HPF cut off", cf_dec6_enum),
8378 SOC_ENUM("TX7 HPF cut off", cf_dec7_enum),
8379 SOC_ENUM("TX8 HPF cut off", cf_dec8_enum),
8380
8381 SOC_ENUM("RX INT0_1 HPF cut off", cf_int0_1_enum),
8382 SOC_ENUM("RX INT0_2 HPF cut off", cf_int0_2_enum),
8383 SOC_ENUM("RX INT1_1 HPF cut off", cf_int1_1_enum),
8384 SOC_ENUM("RX INT1_2 HPF cut off", cf_int1_2_enum),
8385 SOC_ENUM("RX INT2_1 HPF cut off", cf_int2_1_enum),
8386 SOC_ENUM("RX INT2_2 HPF cut off", cf_int2_2_enum),
8387 SOC_ENUM("RX INT3_1 HPF cut off", cf_int3_1_enum),
8388 SOC_ENUM("RX INT3_2 HPF cut off", cf_int3_2_enum),
8389 SOC_ENUM("RX INT4_1 HPF cut off", cf_int4_1_enum),
8390 SOC_ENUM("RX INT4_2 HPF cut off", cf_int4_2_enum),
8391 SOC_ENUM("RX INT5_1 HPF cut off", cf_int5_1_enum),
8392 SOC_ENUM("RX INT5_2 HPF cut off", cf_int5_2_enum),
8393 SOC_ENUM("RX INT6_1 HPF cut off", cf_int6_1_enum),
8394 SOC_ENUM("RX INT6_2 HPF cut off", cf_int6_2_enum),
8395 SOC_ENUM("RX INT7_1 HPF cut off", cf_int7_1_enum),
8396 SOC_ENUM("RX INT7_2 HPF cut off", cf_int7_2_enum),
8397 SOC_ENUM("RX INT8_1 HPF cut off", cf_int8_1_enum),
8398 SOC_ENUM("RX INT8_2 HPF cut off", cf_int8_2_enum),
8399
8400 SOC_SINGLE_EXT("IIR0 Enable Band1", IIR0, BAND1, 1, 0,
8401 tasha_get_iir_enable_audio_mixer, tasha_put_iir_enable_audio_mixer),
8402 SOC_SINGLE_EXT("IIR0 Enable Band2", IIR0, BAND2, 1, 0,
8403 tasha_get_iir_enable_audio_mixer, tasha_put_iir_enable_audio_mixer),
8404 SOC_SINGLE_EXT("IIR0 Enable Band3", IIR0, BAND3, 1, 0,
8405 tasha_get_iir_enable_audio_mixer, tasha_put_iir_enable_audio_mixer),
8406 SOC_SINGLE_EXT("IIR0 Enable Band4", IIR0, BAND4, 1, 0,
8407 tasha_get_iir_enable_audio_mixer, tasha_put_iir_enable_audio_mixer),
8408 SOC_SINGLE_EXT("IIR0 Enable Band5", IIR0, BAND5, 1, 0,
8409 tasha_get_iir_enable_audio_mixer, tasha_put_iir_enable_audio_mixer),
8410 SOC_SINGLE_EXT("IIR1 Enable Band1", IIR1, BAND1, 1, 0,
8411 tasha_get_iir_enable_audio_mixer, tasha_put_iir_enable_audio_mixer),
8412 SOC_SINGLE_EXT("IIR1 Enable Band2", IIR1, BAND2, 1, 0,
8413 tasha_get_iir_enable_audio_mixer, tasha_put_iir_enable_audio_mixer),
8414 SOC_SINGLE_EXT("IIR1 Enable Band3", IIR1, BAND3, 1, 0,
8415 tasha_get_iir_enable_audio_mixer, tasha_put_iir_enable_audio_mixer),
8416 SOC_SINGLE_EXT("IIR1 Enable Band4", IIR1, BAND4, 1, 0,
8417 tasha_get_iir_enable_audio_mixer, tasha_put_iir_enable_audio_mixer),
8418 SOC_SINGLE_EXT("IIR1 Enable Band5", IIR1, BAND5, 1, 0,
8419 tasha_get_iir_enable_audio_mixer, tasha_put_iir_enable_audio_mixer),
8420
8421 SOC_SINGLE_MULTI_EXT("IIR0 Band1", IIR0, BAND1, 255, 0, 5,
8422 tasha_get_iir_band_audio_mixer, tasha_put_iir_band_audio_mixer),
8423 SOC_SINGLE_MULTI_EXT("IIR0 Band2", IIR0, BAND2, 255, 0, 5,
8424 tasha_get_iir_band_audio_mixer, tasha_put_iir_band_audio_mixer),
8425 SOC_SINGLE_MULTI_EXT("IIR0 Band3", IIR0, BAND3, 255, 0, 5,
8426 tasha_get_iir_band_audio_mixer, tasha_put_iir_band_audio_mixer),
8427 SOC_SINGLE_MULTI_EXT("IIR0 Band4", IIR0, BAND4, 255, 0, 5,
8428 tasha_get_iir_band_audio_mixer, tasha_put_iir_band_audio_mixer),
8429 SOC_SINGLE_MULTI_EXT("IIR0 Band5", IIR0, BAND5, 255, 0, 5,
8430 tasha_get_iir_band_audio_mixer, tasha_put_iir_band_audio_mixer),
8431 SOC_SINGLE_MULTI_EXT("IIR1 Band1", IIR1, BAND1, 255, 0, 5,
8432 tasha_get_iir_band_audio_mixer, tasha_put_iir_band_audio_mixer),
8433 SOC_SINGLE_MULTI_EXT("IIR1 Band2", IIR1, BAND2, 255, 0, 5,
8434 tasha_get_iir_band_audio_mixer, tasha_put_iir_band_audio_mixer),
8435 SOC_SINGLE_MULTI_EXT("IIR1 Band3", IIR1, BAND3, 255, 0, 5,
8436 tasha_get_iir_band_audio_mixer, tasha_put_iir_band_audio_mixer),
8437 SOC_SINGLE_MULTI_EXT("IIR1 Band4", IIR1, BAND4, 255, 0, 5,
8438 tasha_get_iir_band_audio_mixer, tasha_put_iir_band_audio_mixer),
8439 SOC_SINGLE_MULTI_EXT("IIR1 Band5", IIR1, BAND5, 255, 0, 5,
8440 tasha_get_iir_band_audio_mixer, tasha_put_iir_band_audio_mixer),
8441
8442 SOC_SINGLE_EXT("COMP1 Switch", SND_SOC_NOPM, COMPANDER_1, 1, 0,
8443 tasha_get_compander, tasha_set_compander),
8444 SOC_SINGLE_EXT("COMP2 Switch", SND_SOC_NOPM, COMPANDER_2, 1, 0,
8445 tasha_get_compander, tasha_set_compander),
8446 SOC_SINGLE_EXT("COMP3 Switch", SND_SOC_NOPM, COMPANDER_3, 1, 0,
8447 tasha_get_compander, tasha_set_compander),
8448 SOC_SINGLE_EXT("COMP4 Switch", SND_SOC_NOPM, COMPANDER_4, 1, 0,
8449 tasha_get_compander, tasha_set_compander),
8450 SOC_SINGLE_EXT("COMP5 Switch", SND_SOC_NOPM, COMPANDER_5, 1, 0,
8451 tasha_get_compander, tasha_set_compander),
8452 SOC_SINGLE_EXT("COMP6 Switch", SND_SOC_NOPM, COMPANDER_6, 1, 0,
8453 tasha_get_compander, tasha_set_compander),
8454 SOC_SINGLE_EXT("COMP7 Switch", SND_SOC_NOPM, COMPANDER_7, 1, 0,
8455 tasha_get_compander, tasha_set_compander),
8456 SOC_SINGLE_EXT("COMP8 Switch", SND_SOC_NOPM, COMPANDER_8, 1, 0,
8457 tasha_get_compander, tasha_set_compander),
8458
8459 SOC_ENUM_EXT("RX HPH Mode", rx_hph_mode_mux_enum,
8460 tasha_rx_hph_mode_get, tasha_rx_hph_mode_put),
8461
8462 SOC_ENUM_EXT("MAD Input", tasha_conn_mad_enum,
8463 tasha_mad_input_get, tasha_mad_input_put),
8464 SOC_SINGLE_EXT("LDO_H Enable", SND_SOC_NOPM, 0, 1, 0,
8465 tasha_enable_ldo_h_get, tasha_enable_ldo_h_put),
8466
8467 SOC_SINGLE_EXT("DMIC1_CLK_PIN_MODE", SND_SOC_NOPM, 17, 1, 0,
8468 tasha_pinctl_mode_get, tasha_pinctl_mode_put),
8469
8470 SOC_SINGLE_EXT("DMIC1_DATA_PIN_MODE", SND_SOC_NOPM, 18, 1, 0,
8471 tasha_pinctl_mode_get, tasha_pinctl_mode_put),
8472
8473 SOC_SINGLE_EXT("DMIC2_CLK_PIN_MODE", SND_SOC_NOPM, 19, 1, 0,
8474 tasha_pinctl_mode_get, tasha_pinctl_mode_put),
8475
8476 SOC_SINGLE_EXT("DMIC2_DATA_PIN_MODE", SND_SOC_NOPM, 20, 1, 0,
8477 tasha_pinctl_mode_get, tasha_pinctl_mode_put),
8478
8479 SOC_SINGLE_EXT("DMIC3_CLK_PIN_MODE", SND_SOC_NOPM, 21, 1, 0,
8480 tasha_pinctl_mode_get, tasha_pinctl_mode_put),
8481
8482 SOC_SINGLE_EXT("DMIC3_DATA_PIN_MODE", SND_SOC_NOPM, 22, 1, 0,
8483 tasha_pinctl_mode_get, tasha_pinctl_mode_put),
8484 SOC_ENUM_EXT("AMIC_1_2 PWR MODE", amic_pwr_lvl_enum,
8485 tasha_amic_pwr_lvl_get, tasha_amic_pwr_lvl_put),
8486 SOC_ENUM_EXT("AMIC_3_4 PWR MODE", amic_pwr_lvl_enum,
8487 tasha_amic_pwr_lvl_get, tasha_amic_pwr_lvl_put),
8488 SOC_ENUM_EXT("AMIC_5_6 PWR MODE", amic_pwr_lvl_enum,
8489 tasha_amic_pwr_lvl_get, tasha_amic_pwr_lvl_put),
8490
8491 SOC_SINGLE_MULTI_EXT("Vbat ADC data", SND_SOC_NOPM, 0, 0xFFFF, 0, 2,
8492 tasha_vbat_adc_data_get, NULL),
8493
8494 SOC_ENUM_EXT("GSM mode Enable", tasha_vbat_gsm_mode_enum,
8495 tasha_vbat_gsm_mode_func_get,
8496 tasha_vbat_gsm_mode_func_put),
8497};
8498
8499static int tasha_put_dec_enum(struct snd_kcontrol *kcontrol,
8500 struct snd_ctl_elem_value *ucontrol)
8501{
Banajit Goswami8b3579b2017-07-21 01:11:17 -07008502 struct snd_soc_dapm_widget *widget =
8503 snd_soc_dapm_kcontrol_widget(kcontrol);
Banajit Goswamide8271c2017-01-18 00:28:59 -08008504 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
8505 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
8506 unsigned int val;
8507 u16 mic_sel_reg;
8508 u8 mic_sel;
8509
8510 val = ucontrol->value.enumerated.item[0];
8511 if (val > e->items - 1)
8512 return -EINVAL;
8513
8514 dev_dbg(codec->dev, "%s: wname: %s, val: 0x%x\n", __func__,
8515 widget->name, val);
8516
8517 switch (e->reg) {
8518 case WCD9335_CDC_TX_INP_MUX_ADC_MUX0_CFG1:
8519 mic_sel_reg = WCD9335_CDC_TX0_TX_PATH_CFG0;
8520 break;
8521 case WCD9335_CDC_TX_INP_MUX_ADC_MUX1_CFG1:
8522 mic_sel_reg = WCD9335_CDC_TX1_TX_PATH_CFG0;
8523 break;
8524 case WCD9335_CDC_TX_INP_MUX_ADC_MUX2_CFG1:
8525 mic_sel_reg = WCD9335_CDC_TX2_TX_PATH_CFG0;
8526 break;
8527 case WCD9335_CDC_TX_INP_MUX_ADC_MUX3_CFG1:
8528 mic_sel_reg = WCD9335_CDC_TX3_TX_PATH_CFG0;
8529 break;
8530 case WCD9335_CDC_TX_INP_MUX_ADC_MUX4_CFG0:
8531 mic_sel_reg = WCD9335_CDC_TX4_TX_PATH_CFG0;
8532 break;
8533 case WCD9335_CDC_TX_INP_MUX_ADC_MUX5_CFG0:
8534 mic_sel_reg = WCD9335_CDC_TX5_TX_PATH_CFG0;
8535 break;
8536 case WCD9335_CDC_TX_INP_MUX_ADC_MUX6_CFG0:
8537 mic_sel_reg = WCD9335_CDC_TX6_TX_PATH_CFG0;
8538 break;
8539 case WCD9335_CDC_TX_INP_MUX_ADC_MUX7_CFG0:
8540 mic_sel_reg = WCD9335_CDC_TX7_TX_PATH_CFG0;
8541 break;
8542 case WCD9335_CDC_TX_INP_MUX_ADC_MUX8_CFG0:
8543 mic_sel_reg = WCD9335_CDC_TX8_TX_PATH_CFG0;
8544 break;
8545 default:
8546 dev_err(codec->dev, "%s: e->reg: 0x%x not expected\n",
8547 __func__, e->reg);
8548 return -EINVAL;
8549 }
8550
8551 /* ADC: 0, DMIC: 1 */
8552 mic_sel = val ? 0x0 : 0x1;
8553 snd_soc_update_bits(codec, mic_sel_reg, 1 << 7, mic_sel << 7);
8554
8555 return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
8556}
8557
8558static int tasha_int_dem_inp_mux_put(struct snd_kcontrol *kcontrol,
8559 struct snd_ctl_elem_value *ucontrol)
8560{
Banajit Goswami8b3579b2017-07-21 01:11:17 -07008561 struct snd_soc_dapm_widget *widget =
8562 snd_soc_dapm_kcontrol_widget(kcontrol);
Banajit Goswamide8271c2017-01-18 00:28:59 -08008563 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
8564 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
8565 unsigned int val;
8566 unsigned short look_ahead_dly_reg = WCD9335_CDC_RX0_RX_PATH_CFG0;
8567
8568 val = ucontrol->value.enumerated.item[0];
8569 if (val >= e->items)
8570 return -EINVAL;
8571
8572 dev_dbg(codec->dev, "%s: wname: %s, val: 0x%x\n", __func__,
8573 widget->name, val);
8574
8575 if (e->reg == WCD9335_CDC_RX0_RX_PATH_SEC0)
8576 look_ahead_dly_reg = WCD9335_CDC_RX0_RX_PATH_CFG0;
8577 else if (e->reg == WCD9335_CDC_RX1_RX_PATH_SEC0)
8578 look_ahead_dly_reg = WCD9335_CDC_RX1_RX_PATH_CFG0;
8579 else if (e->reg == WCD9335_CDC_RX2_RX_PATH_SEC0)
8580 look_ahead_dly_reg = WCD9335_CDC_RX2_RX_PATH_CFG0;
8581
8582 /* Set Look Ahead Delay */
8583 snd_soc_update_bits(codec, look_ahead_dly_reg,
8584 0x08, (val ? 0x08 : 0x00));
8585 /* Set DEM INP Select */
8586 return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
8587}
8588
8589static int tasha_ear_pa_gain_get(struct snd_kcontrol *kcontrol,
8590 struct snd_ctl_elem_value *ucontrol)
8591{
8592 u8 ear_pa_gain;
8593 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
8594
8595 ear_pa_gain = snd_soc_read(codec, WCD9335_ANA_EAR);
8596
8597 ear_pa_gain = (ear_pa_gain & 0x70) >> 4;
8598
8599 ucontrol->value.integer.value[0] = ear_pa_gain;
8600
8601 dev_dbg(codec->dev, "%s: ear_pa_gain = 0x%x\n", __func__,
8602 ear_pa_gain);
8603
8604 return 0;
8605}
8606
8607static int tasha_ear_pa_gain_put(struct snd_kcontrol *kcontrol,
8608 struct snd_ctl_elem_value *ucontrol)
8609{
8610 u8 ear_pa_gain;
8611 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
8612
8613 dev_dbg(codec->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
8614 __func__, ucontrol->value.integer.value[0]);
8615
8616 ear_pa_gain = ucontrol->value.integer.value[0] << 4;
8617
8618 snd_soc_update_bits(codec, WCD9335_ANA_EAR, 0x70, ear_pa_gain);
8619 return 0;
8620}
8621
8622static int tasha_ear_spkr_pa_gain_get(struct snd_kcontrol *kcontrol,
8623 struct snd_ctl_elem_value *ucontrol)
8624{
8625 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
8626 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
8627
8628 ucontrol->value.integer.value[0] = tasha->ear_spkr_gain;
8629
8630 dev_dbg(codec->dev, "%s: ear_spkr_gain = %ld\n", __func__,
8631 ucontrol->value.integer.value[0]);
8632
8633 return 0;
8634}
8635
8636static int tasha_ear_spkr_pa_gain_put(struct snd_kcontrol *kcontrol,
8637 struct snd_ctl_elem_value *ucontrol)
8638{
8639 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
8640 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
8641
8642 dev_dbg(codec->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
8643 __func__, ucontrol->value.integer.value[0]);
8644
8645 tasha->ear_spkr_gain = ucontrol->value.integer.value[0];
8646
8647 return 0;
8648}
8649
8650static int tasha_config_compander(struct snd_soc_codec *codec, int interp_n,
8651 int event)
8652{
8653 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
8654 int comp;
8655 u16 comp_ctl0_reg, rx_path_cfg0_reg;
8656
8657 /* EAR does not have compander */
8658 if (!interp_n)
8659 return 0;
8660
8661 comp = interp_n - 1;
8662 dev_dbg(codec->dev, "%s: event %d compander %d, enabled %d\n",
8663 __func__, event, comp + 1, tasha->comp_enabled[comp]);
8664
8665 if (!tasha->comp_enabled[comp])
8666 return 0;
8667
8668 comp_ctl0_reg = WCD9335_CDC_COMPANDER1_CTL0 + (comp * 8);
8669 rx_path_cfg0_reg = WCD9335_CDC_RX1_RX_PATH_CFG0 + (comp * 20);
8670
8671 if (SND_SOC_DAPM_EVENT_ON(event)) {
8672 /* Enable Compander Clock */
8673 snd_soc_update_bits(codec, comp_ctl0_reg, 0x01, 0x01);
8674 snd_soc_update_bits(codec, comp_ctl0_reg, 0x02, 0x02);
8675 snd_soc_update_bits(codec, comp_ctl0_reg, 0x02, 0x00);
8676 snd_soc_update_bits(codec, rx_path_cfg0_reg, 0x02, 0x02);
8677 }
8678
8679 if (SND_SOC_DAPM_EVENT_OFF(event)) {
8680 snd_soc_update_bits(codec, comp_ctl0_reg, 0x04, 0x04);
8681 snd_soc_update_bits(codec, rx_path_cfg0_reg, 0x02, 0x00);
8682 snd_soc_update_bits(codec, comp_ctl0_reg, 0x02, 0x02);
8683 snd_soc_update_bits(codec, comp_ctl0_reg, 0x02, 0x00);
8684 snd_soc_update_bits(codec, comp_ctl0_reg, 0x01, 0x00);
8685 snd_soc_update_bits(codec, comp_ctl0_reg, 0x04, 0x00);
8686 }
8687
8688 return 0;
8689}
8690
8691static int tasha_codec_config_mad(struct snd_soc_codec *codec)
8692{
8693 int ret = 0;
8694 int idx;
8695 const struct firmware *fw;
8696 struct firmware_cal *hwdep_cal = NULL;
8697 struct wcd_mad_audio_cal *mad_cal = NULL;
8698 const void *data;
8699 const char *filename = TASHA_MAD_AUDIO_FIRMWARE_PATH;
8700 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
8701 size_t cal_size;
8702
8703 hwdep_cal = wcdcal_get_fw_cal(tasha->fw_data, WCD9XXX_MAD_CAL);
8704 if (hwdep_cal) {
8705 data = hwdep_cal->data;
8706 cal_size = hwdep_cal->size;
8707 dev_dbg(codec->dev, "%s: using hwdep calibration\n",
8708 __func__);
8709 } else {
8710 ret = request_firmware(&fw, filename, codec->dev);
8711 if (ret || !fw) {
8712 dev_err(codec->dev,
8713 "%s: MAD firmware acquire failed, err = %d\n",
8714 __func__, ret);
8715 return -ENODEV;
8716 }
8717 data = fw->data;
8718 cal_size = fw->size;
8719 dev_dbg(codec->dev, "%s: using request_firmware calibration\n",
8720 __func__);
8721 }
8722
8723 if (cal_size < sizeof(*mad_cal)) {
8724 dev_err(codec->dev,
8725 "%s: Incorrect size %zd for MAD Cal, expected %zd\n",
8726 __func__, cal_size, sizeof(*mad_cal));
8727 ret = -ENOMEM;
8728 goto done;
8729 }
8730
8731 mad_cal = (struct wcd_mad_audio_cal *) (data);
8732 if (!mad_cal) {
8733 dev_err(codec->dev,
8734 "%s: Invalid calibration data\n",
8735 __func__);
8736 ret = -EINVAL;
8737 goto done;
8738 }
8739
8740 snd_soc_write(codec, WCD9335_SOC_MAD_MAIN_CTL_2,
8741 mad_cal->microphone_info.cycle_time);
8742 snd_soc_update_bits(codec, WCD9335_SOC_MAD_MAIN_CTL_1, 0xFF << 3,
8743 ((uint16_t)mad_cal->microphone_info.settle_time)
8744 << 3);
8745
8746 /* Audio */
8747 snd_soc_write(codec, WCD9335_SOC_MAD_AUDIO_CTL_8,
8748 mad_cal->audio_info.rms_omit_samples);
8749 snd_soc_update_bits(codec, WCD9335_SOC_MAD_AUDIO_CTL_1,
8750 0x07 << 4, mad_cal->audio_info.rms_comp_time << 4);
8751 snd_soc_update_bits(codec, WCD9335_SOC_MAD_AUDIO_CTL_2, 0x03 << 2,
8752 mad_cal->audio_info.detection_mechanism << 2);
8753 snd_soc_write(codec, WCD9335_SOC_MAD_AUDIO_CTL_7,
8754 mad_cal->audio_info.rms_diff_threshold & 0x3F);
8755 snd_soc_write(codec, WCD9335_SOC_MAD_AUDIO_CTL_5,
8756 mad_cal->audio_info.rms_threshold_lsb);
8757 snd_soc_write(codec, WCD9335_SOC_MAD_AUDIO_CTL_6,
8758 mad_cal->audio_info.rms_threshold_msb);
8759
8760 for (idx = 0; idx < ARRAY_SIZE(mad_cal->audio_info.iir_coefficients);
8761 idx++) {
8762 snd_soc_update_bits(codec, WCD9335_SOC_MAD_AUDIO_IIR_CTL_PTR,
8763 0x3F, idx);
8764 snd_soc_write(codec, WCD9335_SOC_MAD_AUDIO_IIR_CTL_VAL,
8765 mad_cal->audio_info.iir_coefficients[idx]);
8766 dev_dbg(codec->dev, "%s:MAD Audio IIR Coef[%d] = 0X%x",
8767 __func__, idx,
8768 mad_cal->audio_info.iir_coefficients[idx]);
8769 }
8770
8771 /* Beacon */
8772 snd_soc_write(codec, WCD9335_SOC_MAD_BEACON_CTL_8,
8773 mad_cal->beacon_info.rms_omit_samples);
8774 snd_soc_update_bits(codec, WCD9335_SOC_MAD_BEACON_CTL_1,
8775 0x07 << 4, mad_cal->beacon_info.rms_comp_time << 4);
8776 snd_soc_update_bits(codec, WCD9335_SOC_MAD_BEACON_CTL_2, 0x03 << 2,
8777 mad_cal->beacon_info.detection_mechanism << 2);
8778 snd_soc_write(codec, WCD9335_SOC_MAD_BEACON_CTL_7,
8779 mad_cal->beacon_info.rms_diff_threshold & 0x1F);
8780 snd_soc_write(codec, WCD9335_SOC_MAD_BEACON_CTL_5,
8781 mad_cal->beacon_info.rms_threshold_lsb);
8782 snd_soc_write(codec, WCD9335_SOC_MAD_BEACON_CTL_6,
8783 mad_cal->beacon_info.rms_threshold_msb);
8784
8785 for (idx = 0; idx < ARRAY_SIZE(mad_cal->beacon_info.iir_coefficients);
8786 idx++) {
8787 snd_soc_update_bits(codec, WCD9335_SOC_MAD_BEACON_IIR_CTL_PTR,
8788 0x3F, idx);
8789 snd_soc_write(codec, WCD9335_SOC_MAD_BEACON_IIR_CTL_VAL,
8790 mad_cal->beacon_info.iir_coefficients[idx]);
8791 dev_dbg(codec->dev, "%s:MAD Beacon IIR Coef[%d] = 0X%x",
8792 __func__, idx,
8793 mad_cal->beacon_info.iir_coefficients[idx]);
8794 }
8795
8796 /* Ultrasound */
8797 snd_soc_update_bits(codec, WCD9335_SOC_MAD_ULTR_CTL_1,
8798 0x07 << 4,
8799 mad_cal->ultrasound_info.rms_comp_time << 4);
8800 snd_soc_update_bits(codec, WCD9335_SOC_MAD_ULTR_CTL_2, 0x03 << 2,
8801 mad_cal->ultrasound_info.detection_mechanism << 2);
8802 snd_soc_write(codec, WCD9335_SOC_MAD_ULTR_CTL_7,
8803 mad_cal->ultrasound_info.rms_diff_threshold & 0x1F);
8804 snd_soc_write(codec, WCD9335_SOC_MAD_ULTR_CTL_5,
8805 mad_cal->ultrasound_info.rms_threshold_lsb);
8806 snd_soc_write(codec, WCD9335_SOC_MAD_ULTR_CTL_6,
8807 mad_cal->ultrasound_info.rms_threshold_msb);
8808
8809done:
8810 if (!hwdep_cal)
8811 release_firmware(fw);
8812
8813 return ret;
8814}
8815
8816static int tasha_codec_enable_mad(struct snd_soc_dapm_widget *w,
8817 struct snd_kcontrol *kcontrol, int event)
8818{
8819 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
8820 int ret = 0;
8821
8822 dev_dbg(codec->dev,
8823 "%s: event = %d\n", __func__, event);
8824
8825 /* Return if CPE INPUT is DEC1 */
8826 if (snd_soc_read(codec, WCD9335_CPE_SS_SVA_CFG) & 0x01)
8827 return ret;
8828
8829 switch (event) {
8830 case SND_SOC_DAPM_PRE_PMU:
8831
8832 /* Turn on MAD clk */
8833 snd_soc_update_bits(codec, WCD9335_CPE_SS_MAD_CTL,
8834 0x01, 0x01);
8835
8836 /* Undo reset for MAD */
8837 snd_soc_update_bits(codec, WCD9335_CPE_SS_MAD_CTL,
8838 0x02, 0x00);
8839 ret = tasha_codec_config_mad(codec);
8840 if (ret)
8841 dev_err(codec->dev,
8842 "%s: Failed to config MAD, err = %d\n",
8843 __func__, ret);
8844 break;
8845 case SND_SOC_DAPM_POST_PMD:
8846 /* Reset the MAD block */
8847 snd_soc_update_bits(codec, WCD9335_CPE_SS_MAD_CTL,
8848 0x02, 0x02);
8849 /* Turn off MAD clk */
8850 snd_soc_update_bits(codec, WCD9335_CPE_SS_MAD_CTL,
8851 0x01, 0x00);
8852 break;
8853 }
8854
8855 return ret;
8856}
8857
8858static int tasha_codec_configure_cpe_input(struct snd_soc_dapm_widget *w,
8859 struct snd_kcontrol *kcontrol, int event)
8860{
8861 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
8862
8863 dev_dbg(codec->dev,
8864 "%s: event = %d\n", __func__, event);
8865
8866 switch (event) {
8867 case SND_SOC_DAPM_PRE_PMU:
8868 /* Configure CPE input as DEC1 */
8869 snd_soc_update_bits(codec, WCD9335_CPE_SS_SVA_CFG,
8870 0x01, 0x01);
8871
8872 /* Configure DEC1 Tx out with sample rate as 16K */
8873 snd_soc_update_bits(codec, WCD9335_CDC_TX1_TX_PATH_CTL,
8874 0x0F, 0x01);
8875
8876 break;
8877 case SND_SOC_DAPM_POST_PMD:
8878 /* Reset DEC1 Tx out sample rate */
8879 snd_soc_update_bits(codec, WCD9335_CDC_TX1_TX_PATH_CTL,
8880 0x0F, 0x04);
8881 snd_soc_update_bits(codec, WCD9335_CPE_SS_SVA_CFG,
8882 0x01, 0x00);
8883
8884 break;
8885 }
8886
8887 return 0;
8888}
8889
8890
8891static int tasha_codec_aif4_mixer_switch_get(struct snd_kcontrol *kcontrol,
8892 struct snd_ctl_elem_value *ucontrol)
8893{
Banajit Goswami8b3579b2017-07-21 01:11:17 -07008894 struct snd_soc_dapm_widget *widget =
8895 snd_soc_dapm_kcontrol_widget(kcontrol);
Banajit Goswamide8271c2017-01-18 00:28:59 -08008896 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
8897 struct tasha_priv *tasha_p = snd_soc_codec_get_drvdata(codec);
8898
8899 if (test_bit(AIF4_SWITCH_VALUE, &tasha_p->status_mask))
8900 ucontrol->value.integer.value[0] = 1;
8901 else
8902 ucontrol->value.integer.value[0] = 0;
8903
8904 dev_dbg(codec->dev, "%s: AIF4 switch value = %ld\n",
8905 __func__, ucontrol->value.integer.value[0]);
8906 return 0;
8907}
8908
8909static int tasha_codec_aif4_mixer_switch_put(struct snd_kcontrol *kcontrol,
8910 struct snd_ctl_elem_value *ucontrol)
8911{
Banajit Goswami8b3579b2017-07-21 01:11:17 -07008912 struct snd_soc_dapm_widget *widget =
8913 snd_soc_dapm_kcontrol_widget(kcontrol);
Banajit Goswamide8271c2017-01-18 00:28:59 -08008914 struct snd_soc_dapm_update *update = NULL;
8915 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
8916 struct tasha_priv *tasha_p = snd_soc_codec_get_drvdata(codec);
8917
8918 dev_dbg(codec->dev, "%s: AIF4 switch value = %ld\n",
8919 __func__, ucontrol->value.integer.value[0]);
8920
8921 if (ucontrol->value.integer.value[0]) {
8922 snd_soc_dapm_mixer_update_power(widget->dapm,
8923 kcontrol, 1, update);
8924 set_bit(AIF4_SWITCH_VALUE, &tasha_p->status_mask);
8925 } else {
8926 snd_soc_dapm_mixer_update_power(widget->dapm,
8927 kcontrol, 0, update);
8928 clear_bit(AIF4_SWITCH_VALUE, &tasha_p->status_mask);
8929 }
8930
8931 return 1;
8932}
8933
8934static const char * const tasha_ear_pa_gain_text[] = {
8935 "G_6_DB", "G_4P5_DB", "G_3_DB", "G_1P5_DB",
8936 "G_0_DB", "G_M2P5_DB", "UNDEFINED", "G_M12_DB"
8937};
8938
8939static const char * const tasha_ear_spkr_pa_gain_text[] = {
8940 "G_DEFAULT", "G_0_DB", "G_1_DB", "G_2_DB", "G_3_DB", "G_4_DB",
8941 "G_5_DB", "G_6_DB"
8942};
8943
8944static const struct soc_enum tasha_ear_pa_gain_enum =
8945 SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(tasha_ear_pa_gain_text),
8946 tasha_ear_pa_gain_text);
8947
8948static const struct soc_enum tasha_ear_spkr_pa_gain_enum =
8949 SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(tasha_ear_spkr_pa_gain_text),
8950 tasha_ear_spkr_pa_gain_text);
8951
8952static const struct snd_kcontrol_new tasha_analog_gain_controls[] = {
8953 SOC_ENUM_EXT("EAR PA Gain", tasha_ear_pa_gain_enum,
8954 tasha_ear_pa_gain_get, tasha_ear_pa_gain_put),
8955
8956 SOC_ENUM_EXT("EAR SPKR PA Gain", tasha_ear_spkr_pa_gain_enum,
8957 tasha_ear_spkr_pa_gain_get, tasha_ear_spkr_pa_gain_put),
8958
8959 SOC_SINGLE_TLV("HPHL Volume", WCD9335_HPH_L_EN, 0, 20, 1,
8960 line_gain),
8961 SOC_SINGLE_TLV("HPHR Volume", WCD9335_HPH_R_EN, 0, 20, 1,
8962 line_gain),
8963 SOC_SINGLE_TLV("LINEOUT1 Volume", WCD9335_DIFF_LO_LO1_COMPANDER,
8964 3, 16, 1, line_gain),
8965 SOC_SINGLE_TLV("LINEOUT2 Volume", WCD9335_DIFF_LO_LO2_COMPANDER,
8966 3, 16, 1, line_gain),
8967 SOC_SINGLE_TLV("LINEOUT3 Volume", WCD9335_SE_LO_LO3_GAIN, 0, 20, 1,
8968 line_gain),
8969 SOC_SINGLE_TLV("LINEOUT4 Volume", WCD9335_SE_LO_LO4_GAIN, 0, 20, 1,
8970 line_gain),
8971
8972 SOC_SINGLE_TLV("ADC1 Volume", WCD9335_ANA_AMIC1, 0, 20, 0,
8973 analog_gain),
8974 SOC_SINGLE_TLV("ADC2 Volume", WCD9335_ANA_AMIC2, 0, 20, 0,
8975 analog_gain),
8976 SOC_SINGLE_TLV("ADC3 Volume", WCD9335_ANA_AMIC3, 0, 20, 0,
8977 analog_gain),
8978 SOC_SINGLE_TLV("ADC4 Volume", WCD9335_ANA_AMIC4, 0, 20, 0,
8979 analog_gain),
8980 SOC_SINGLE_TLV("ADC5 Volume", WCD9335_ANA_AMIC5, 0, 20, 0,
8981 analog_gain),
8982 SOC_SINGLE_TLV("ADC6 Volume", WCD9335_ANA_AMIC6, 0, 20, 0,
8983 analog_gain),
8984};
8985
8986static const char * const spl_src0_mux_text[] = {
8987 "ZERO", "SRC_IN_HPHL", "SRC_IN_LO1",
8988};
8989
8990static const char * const spl_src1_mux_text[] = {
8991 "ZERO", "SRC_IN_HPHR", "SRC_IN_LO2",
8992};
8993
8994static const char * const spl_src2_mux_text[] = {
8995 "ZERO", "SRC_IN_LO3", "SRC_IN_SPKRL",
8996};
8997
8998static const char * const spl_src3_mux_text[] = {
8999 "ZERO", "SRC_IN_LO4", "SRC_IN_SPKRR",
9000};
9001
9002static const char * const rx_int0_7_mix_mux_text[] = {
9003 "ZERO", "RX0", "RX1", "RX2", "RX3", "RX4", "RX5",
9004 "RX6", "RX7", "PROXIMITY"
9005};
9006
9007static const char * const rx_int_mix_mux_text[] = {
9008 "ZERO", "RX0", "RX1", "RX2", "RX3", "RX4", "RX5",
9009 "RX6", "RX7"
9010};
9011
9012static const char * const rx_prim_mix_text[] = {
9013 "ZERO", "DEC0", "DEC1", "IIR0", "IIR1", "RX0", "RX1", "RX2",
9014 "RX3", "RX4", "RX5", "RX6", "RX7"
9015};
9016
9017static const char * const rx_sidetone_mix_text[] = {
9018 "ZERO", "SRC0", "SRC1", "SRC_SUM"
9019};
9020
9021static const char * const sb_tx0_mux_text[] = {
9022 "ZERO", "RX_MIX_TX0", "DEC0", "DEC0_192"
9023};
9024
9025static const char * const sb_tx1_mux_text[] = {
9026 "ZERO", "RX_MIX_TX1", "DEC1", "DEC1_192"
9027};
9028
9029static const char * const sb_tx2_mux_text[] = {
9030 "ZERO", "RX_MIX_TX2", "DEC2", "DEC2_192"
9031};
9032
9033static const char * const sb_tx3_mux_text[] = {
9034 "ZERO", "RX_MIX_TX3", "DEC3", "DEC3_192"
9035};
9036
9037static const char * const sb_tx4_mux_text[] = {
9038 "ZERO", "RX_MIX_TX4", "DEC4", "DEC4_192"
9039};
9040
9041static const char * const sb_tx5_mux_text[] = {
9042 "ZERO", "RX_MIX_TX5", "DEC5", "DEC5_192"
9043};
9044
9045static const char * const sb_tx6_mux_text[] = {
9046 "ZERO", "RX_MIX_TX6", "DEC6", "DEC6_192"
9047};
9048
9049static const char * const sb_tx7_mux_text[] = {
9050 "ZERO", "RX_MIX_TX7", "DEC7", "DEC7_192"
9051};
9052
9053static const char * const sb_tx8_mux_text[] = {
9054 "ZERO", "RX_MIX_TX8", "DEC8", "DEC8_192"
9055};
9056
9057static const char * const sb_tx9_mux_text[] = {
9058 "ZERO", "DEC7", "DEC7_192"
9059};
9060
9061static const char * const sb_tx10_mux_text[] = {
9062 "ZERO", "DEC6", "DEC6_192"
9063};
9064
9065static const char * const sb_tx11_mux_text[] = {
9066 "DEC_0_5", "DEC_9_12", "MAD_AUDIO", "MAD_BRDCST"
9067};
9068
9069static const char * const sb_tx11_inp1_mux_text[] = {
9070 "ZERO", "DEC0", "DEC1", "DEC2", "DEC3", "DEC4",
9071 "DEC5", "RX_MIX_TX5", "DEC9_10", "DEC11_12"
9072};
9073
9074static const char * const sb_tx13_mux_text[] = {
9075 "ZERO", "DEC5", "DEC5_192"
9076};
9077
9078static const char * const tx13_inp_mux_text[] = {
9079 "CDC_DEC_5", "MAD_BRDCST", "CPE_TX_PP"
9080};
9081
9082static const char * const iir_inp_mux_text[] = {
9083 "ZERO", "DEC0", "DEC1", "DEC2", "DEC3", "DEC4", "DEC5", "DEC6",
9084 "DEC7", "DEC8", "RX0", "RX1", "RX2", "RX3", "RX4", "RX5", "RX6", "RX7"
9085};
9086
9087static const char * const rx_int_dem_inp_mux_text[] = {
9088 "NORMAL_DSM_OUT", "CLSH_DSM_OUT",
9089};
9090
9091static const char * const rx_int0_interp_mux_text[] = {
9092 "ZERO", "RX INT0 MIX2",
9093};
9094
9095static const char * const rx_int1_interp_mux_text[] = {
9096 "ZERO", "RX INT1 MIX2",
9097};
9098
9099static const char * const rx_int2_interp_mux_text[] = {
9100 "ZERO", "RX INT2 MIX2",
9101};
9102
9103static const char * const rx_int3_interp_mux_text[] = {
9104 "ZERO", "RX INT3 MIX2",
9105};
9106
9107static const char * const rx_int4_interp_mux_text[] = {
9108 "ZERO", "RX INT4 MIX2",
9109};
9110
9111static const char * const rx_int5_interp_mux_text[] = {
9112 "ZERO", "RX INT5 MIX2",
9113};
9114
9115static const char * const rx_int6_interp_mux_text[] = {
9116 "ZERO", "RX INT6 MIX2",
9117};
9118
9119static const char * const rx_int7_interp_mux_text[] = {
9120 "ZERO", "RX INT7 MIX2",
9121};
9122
9123static const char * const rx_int8_interp_mux_text[] = {
9124 "ZERO", "RX INT8 SEC MIX"
9125};
9126
9127static const char * const mad_sel_text[] = {
9128 "SPE", "MSM"
9129};
9130
9131static const char * const adc_mux_text[] = {
9132 "DMIC", "AMIC", "ANC_FB_TUNE1", "ANC_FB_TUNE2"
9133};
9134
9135static const char * const dmic_mux_text[] = {
9136 "ZERO", "DMIC0", "DMIC1", "DMIC2", "DMIC3", "DMIC4", "DMIC5",
9137 "SMIC0", "SMIC1", "SMIC2", "SMIC3"
9138};
9139
9140static const char * const dmic_mux_alt_text[] = {
9141 "ZERO", "DMIC0", "DMIC1", "DMIC2", "DMIC3", "DMIC4", "DMIC5",
9142};
9143
9144static const char * const amic_mux_text[] = {
9145 "ZERO", "ADC1", "ADC2", "ADC3", "ADC4", "ADC5", "ADC6"
9146};
9147
9148static const char * const rx_echo_mux_text[] = {
9149 "ZERO", "RX_MIX0", "RX_MIX1", "RX_MIX2", "RX_MIX3", "RX_MIX4",
9150 "RX_MIX5", "RX_MIX6", "RX_MIX7", "RX_MIX8", "RX_MIX_VBAT5",
9151 "RX_MIX_VBAT6", "RX_MIX_VBAT7", "RX_MIX_VBAT8"
9152};
9153
9154static const char * const anc0_fb_mux_text[] = {
9155 "ZERO", "ANC_IN_HPHL", "ANC_IN_EAR", "ANC_IN_EAR_SPKR",
9156 "ANC_IN_LO1"
9157};
9158
9159static const char * const anc1_fb_mux_text[] = {
9160 "ZERO", "ANC_IN_HPHR", "ANC_IN_LO2"
9161};
9162
9163static const char * const native_mux_text[] = {
9164 "OFF", "ON",
9165};
9166
9167static const struct soc_enum spl_src0_mux_chain_enum =
9168 SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_SPLINE_SRC_CFG0, 0, 3,
9169 spl_src0_mux_text);
9170
9171static const struct soc_enum spl_src1_mux_chain_enum =
9172 SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_SPLINE_SRC_CFG0, 2, 3,
9173 spl_src1_mux_text);
9174
9175static const struct soc_enum spl_src2_mux_chain_enum =
9176 SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_SPLINE_SRC_CFG0, 4, 3,
9177 spl_src2_mux_text);
9178
9179static const struct soc_enum spl_src3_mux_chain_enum =
9180 SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_SPLINE_SRC_CFG0, 6, 3,
9181 spl_src3_mux_text);
9182
9183static const struct soc_enum rx_int0_2_mux_chain_enum =
9184 SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT0_CFG1, 0, 10,
9185 rx_int0_7_mix_mux_text);
9186
9187static const struct soc_enum rx_int1_2_mux_chain_enum =
9188 SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT1_CFG1, 0, 9,
9189 rx_int_mix_mux_text);
9190
9191static const struct soc_enum rx_int2_2_mux_chain_enum =
9192 SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT2_CFG1, 0, 9,
9193 rx_int_mix_mux_text);
9194
9195static const struct soc_enum rx_int3_2_mux_chain_enum =
9196 SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT3_CFG1, 0, 9,
9197 rx_int_mix_mux_text);
9198
9199static const struct soc_enum rx_int4_2_mux_chain_enum =
9200 SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT4_CFG1, 0, 9,
9201 rx_int_mix_mux_text);
9202
9203static const struct soc_enum rx_int5_2_mux_chain_enum =
9204 SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT5_CFG1, 0, 9,
9205 rx_int_mix_mux_text);
9206
9207static const struct soc_enum rx_int6_2_mux_chain_enum =
9208 SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT6_CFG1, 0, 9,
9209 rx_int_mix_mux_text);
9210
9211static const struct soc_enum rx_int7_2_mux_chain_enum =
9212 SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT7_CFG1, 0, 10,
9213 rx_int0_7_mix_mux_text);
9214
9215static const struct soc_enum rx_int8_2_mux_chain_enum =
9216 SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT8_CFG1, 0, 9,
9217 rx_int_mix_mux_text);
9218
9219static const struct soc_enum int1_1_native_enum =
9220 SOC_ENUM_SINGLE(SND_SOC_NOPM, 0, ARRAY_SIZE(native_mux_text),
9221 native_mux_text);
9222
9223static const struct soc_enum int2_1_native_enum =
9224 SOC_ENUM_SINGLE(SND_SOC_NOPM, 0, ARRAY_SIZE(native_mux_text),
9225 native_mux_text);
9226
9227static const struct soc_enum int3_1_native_enum =
9228 SOC_ENUM_SINGLE(SND_SOC_NOPM, 0, ARRAY_SIZE(native_mux_text),
9229 native_mux_text);
9230
9231static const struct soc_enum int4_1_native_enum =
9232 SOC_ENUM_SINGLE(SND_SOC_NOPM, 0, ARRAY_SIZE(native_mux_text),
9233 native_mux_text);
9234
9235static const struct soc_enum rx_int0_1_mix_inp0_chain_enum =
9236 SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT0_CFG0, 0, 13,
9237 rx_prim_mix_text);
9238
9239static const struct soc_enum rx_int0_1_mix_inp1_chain_enum =
9240 SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT0_CFG0, 4, 13,
9241 rx_prim_mix_text);
9242
9243static const struct soc_enum rx_int0_1_mix_inp2_chain_enum =
9244 SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT0_CFG1, 4, 13,
9245 rx_prim_mix_text);
9246
9247static const struct soc_enum rx_int1_1_mix_inp0_chain_enum =
9248 SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT1_CFG0, 0, 13,
9249 rx_prim_mix_text);
9250
9251static const struct soc_enum rx_int1_1_mix_inp1_chain_enum =
9252 SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT1_CFG0, 4, 13,
9253 rx_prim_mix_text);
9254
9255static const struct soc_enum rx_int1_1_mix_inp2_chain_enum =
9256 SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT1_CFG1, 4, 13,
9257 rx_prim_mix_text);
9258
9259static const struct soc_enum rx_int2_1_mix_inp0_chain_enum =
9260 SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT2_CFG0, 0, 13,
9261 rx_prim_mix_text);
9262
9263static const struct soc_enum rx_int2_1_mix_inp1_chain_enum =
9264 SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT2_CFG0, 4, 13,
9265 rx_prim_mix_text);
9266
9267static const struct soc_enum rx_int2_1_mix_inp2_chain_enum =
9268 SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT2_CFG1, 4, 13,
9269 rx_prim_mix_text);
9270
9271static const struct soc_enum rx_int3_1_mix_inp0_chain_enum =
9272 SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT3_CFG0, 0, 13,
9273 rx_prim_mix_text);
9274
9275static const struct soc_enum rx_int3_1_mix_inp1_chain_enum =
9276 SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT3_CFG0, 4, 13,
9277 rx_prim_mix_text);
9278
9279static const struct soc_enum rx_int3_1_mix_inp2_chain_enum =
9280 SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT3_CFG1, 4, 13,
9281 rx_prim_mix_text);
9282
9283static const struct soc_enum rx_int4_1_mix_inp0_chain_enum =
9284 SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT4_CFG0, 0, 13,
9285 rx_prim_mix_text);
9286
9287static const struct soc_enum rx_int4_1_mix_inp1_chain_enum =
9288 SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT4_CFG0, 4, 13,
9289 rx_prim_mix_text);
9290
9291static const struct soc_enum rx_int4_1_mix_inp2_chain_enum =
9292 SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT4_CFG1, 4, 13,
9293 rx_prim_mix_text);
9294
9295static const struct soc_enum rx_int5_1_mix_inp0_chain_enum =
9296 SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT5_CFG0, 0, 13,
9297 rx_prim_mix_text);
9298
9299static const struct soc_enum rx_int5_1_mix_inp1_chain_enum =
9300 SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT5_CFG0, 4, 13,
9301 rx_prim_mix_text);
9302
9303static const struct soc_enum rx_int5_1_mix_inp2_chain_enum =
9304 SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT5_CFG1, 4, 13,
9305 rx_prim_mix_text);
9306
9307static const struct soc_enum rx_int6_1_mix_inp0_chain_enum =
9308 SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT6_CFG0, 0, 13,
9309 rx_prim_mix_text);
9310
9311static const struct soc_enum rx_int6_1_mix_inp1_chain_enum =
9312 SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT6_CFG0, 4, 13,
9313 rx_prim_mix_text);
9314
9315static const struct soc_enum rx_int6_1_mix_inp2_chain_enum =
9316 SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT6_CFG1, 4, 13,
9317 rx_prim_mix_text);
9318
9319static const struct soc_enum rx_int7_1_mix_inp0_chain_enum =
9320 SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT7_CFG0, 0, 13,
9321 rx_prim_mix_text);
9322
9323static const struct soc_enum rx_int7_1_mix_inp1_chain_enum =
9324 SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT7_CFG0, 4, 13,
9325 rx_prim_mix_text);
9326
9327static const struct soc_enum rx_int7_1_mix_inp2_chain_enum =
9328 SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT7_CFG1, 4, 13,
9329 rx_prim_mix_text);
9330
9331static const struct soc_enum rx_int8_1_mix_inp0_chain_enum =
9332 SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT8_CFG0, 0, 13,
9333 rx_prim_mix_text);
9334
9335static const struct soc_enum rx_int8_1_mix_inp1_chain_enum =
9336 SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT8_CFG0, 4, 13,
9337 rx_prim_mix_text);
9338
9339static const struct soc_enum rx_int8_1_mix_inp2_chain_enum =
9340 SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT8_CFG1, 4, 13,
9341 rx_prim_mix_text);
9342
9343static const struct soc_enum rx_int0_sidetone_mix_chain_enum =
9344 SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_SIDETONE_SRC_CFG0, 0, 4,
9345 rx_sidetone_mix_text);
9346
9347static const struct soc_enum rx_int1_sidetone_mix_chain_enum =
9348 SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_SIDETONE_SRC_CFG0, 2, 4,
9349 rx_sidetone_mix_text);
9350
9351static const struct soc_enum rx_int2_sidetone_mix_chain_enum =
9352 SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_SIDETONE_SRC_CFG0, 4, 4,
9353 rx_sidetone_mix_text);
9354
9355static const struct soc_enum rx_int3_sidetone_mix_chain_enum =
9356 SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_SIDETONE_SRC_CFG0, 6, 4,
9357 rx_sidetone_mix_text);
9358
9359static const struct soc_enum rx_int4_sidetone_mix_chain_enum =
9360 SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_SIDETONE_SRC_CFG1, 0, 4,
9361 rx_sidetone_mix_text);
9362
9363static const struct soc_enum rx_int7_sidetone_mix_chain_enum =
9364 SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_SIDETONE_SRC_CFG1, 2, 4,
9365 rx_sidetone_mix_text);
9366
9367static const struct soc_enum tx_adc_mux0_chain_enum =
9368 SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX0_CFG1, 0, 4,
9369 adc_mux_text);
9370
9371static const struct soc_enum tx_adc_mux1_chain_enum =
9372 SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX1_CFG1, 0, 4,
9373 adc_mux_text);
9374
9375static const struct soc_enum tx_adc_mux2_chain_enum =
9376 SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX2_CFG1, 0, 4,
9377 adc_mux_text);
9378
9379static const struct soc_enum tx_adc_mux3_chain_enum =
9380 SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX3_CFG1, 0, 4,
9381 adc_mux_text);
9382
9383static const struct soc_enum tx_adc_mux4_chain_enum =
9384 SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX4_CFG0, 6, 4,
9385 adc_mux_text);
9386
9387static const struct soc_enum tx_adc_mux5_chain_enum =
9388 SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX5_CFG0, 6, 4,
9389 adc_mux_text);
9390
9391static const struct soc_enum tx_adc_mux6_chain_enum =
9392 SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX6_CFG0, 6, 4,
9393 adc_mux_text);
9394
9395static const struct soc_enum tx_adc_mux7_chain_enum =
9396 SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX7_CFG0, 6, 4,
9397 adc_mux_text);
9398
9399static const struct soc_enum tx_adc_mux8_chain_enum =
9400 SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX8_CFG0, 6, 4,
9401 adc_mux_text);
9402
9403static const struct soc_enum tx_adc_mux10_chain_enum =
9404 SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX10_CFG0, 6, 4,
9405 adc_mux_text);
9406
9407static const struct soc_enum tx_adc_mux11_chain_enum =
9408 SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX11_CFG0, 6, 4,
9409 adc_mux_text);
9410
9411static const struct soc_enum tx_adc_mux12_chain_enum =
9412 SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX12_CFG0, 6, 4,
9413 adc_mux_text);
9414
9415static const struct soc_enum tx_adc_mux13_chain_enum =
9416 SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX13_CFG0, 6, 4,
9417 adc_mux_text);
9418
9419static const struct soc_enum tx_dmic_mux0_enum =
9420 SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX0_CFG0, 3, 11,
9421 dmic_mux_text);
9422
9423static const struct soc_enum tx_dmic_mux1_enum =
9424 SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX1_CFG0, 3, 11,
9425 dmic_mux_text);
9426
9427static const struct soc_enum tx_dmic_mux2_enum =
9428 SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX2_CFG0, 3, 11,
9429 dmic_mux_text);
9430
9431static const struct soc_enum tx_dmic_mux3_enum =
9432 SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX3_CFG0, 3, 11,
9433 dmic_mux_text);
9434
9435static const struct soc_enum tx_dmic_mux4_enum =
9436 SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX4_CFG0, 3, 7,
9437 dmic_mux_alt_text);
9438
9439static const struct soc_enum tx_dmic_mux5_enum =
9440 SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX5_CFG0, 3, 7,
9441 dmic_mux_alt_text);
9442
9443static const struct soc_enum tx_dmic_mux6_enum =
9444 SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX6_CFG0, 3, 7,
9445 dmic_mux_alt_text);
9446
9447static const struct soc_enum tx_dmic_mux7_enum =
9448 SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX7_CFG0, 3, 7,
9449 dmic_mux_alt_text);
9450
9451static const struct soc_enum tx_dmic_mux8_enum =
9452 SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX8_CFG0, 3, 7,
9453 dmic_mux_alt_text);
9454
9455static const struct soc_enum tx_dmic_mux10_enum =
9456 SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX10_CFG0, 3, 7,
9457 dmic_mux_alt_text);
9458
9459static const struct soc_enum tx_dmic_mux11_enum =
9460 SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX11_CFG0, 3, 7,
9461 dmic_mux_alt_text);
9462
9463static const struct soc_enum tx_dmic_mux12_enum =
9464 SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX12_CFG0, 3, 7,
9465 dmic_mux_alt_text);
9466
9467static const struct soc_enum tx_dmic_mux13_enum =
9468 SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX13_CFG0, 3, 7,
9469 dmic_mux_alt_text);
9470
9471static const struct soc_enum tx_amic_mux0_enum =
9472 SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX0_CFG0, 0, 7,
9473 amic_mux_text);
9474
9475static const struct soc_enum tx_amic_mux1_enum =
9476 SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX1_CFG0, 0, 7,
9477 amic_mux_text);
9478
9479static const struct soc_enum tx_amic_mux2_enum =
9480 SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX2_CFG0, 0, 7,
9481 amic_mux_text);
9482
9483static const struct soc_enum tx_amic_mux3_enum =
9484 SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX3_CFG0, 0, 7,
9485 amic_mux_text);
9486
9487static const struct soc_enum tx_amic_mux4_enum =
9488 SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX4_CFG0, 0, 7,
9489 amic_mux_text);
9490
9491static const struct soc_enum tx_amic_mux5_enum =
9492 SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX5_CFG0, 0, 7,
9493 amic_mux_text);
9494
9495static const struct soc_enum tx_amic_mux6_enum =
9496 SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX6_CFG0, 0, 7,
9497 amic_mux_text);
9498
9499static const struct soc_enum tx_amic_mux7_enum =
9500 SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX7_CFG0, 0, 7,
9501 amic_mux_text);
9502
9503static const struct soc_enum tx_amic_mux8_enum =
9504 SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX8_CFG0, 0, 7,
9505 amic_mux_text);
9506
9507static const struct soc_enum tx_amic_mux10_enum =
9508 SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX10_CFG0, 0, 7,
9509 amic_mux_text);
9510
9511static const struct soc_enum tx_amic_mux11_enum =
9512 SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX11_CFG0, 0, 7,
9513 amic_mux_text);
9514
9515static const struct soc_enum tx_amic_mux12_enum =
9516 SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX12_CFG0, 0, 7,
9517 amic_mux_text);
9518
9519static const struct soc_enum tx_amic_mux13_enum =
9520 SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX13_CFG0, 0, 7,
9521 amic_mux_text);
9522
9523static const struct soc_enum sb_tx0_mux_enum =
9524 SOC_ENUM_SINGLE(WCD9335_CDC_IF_ROUTER_TX_MUX_CFG0, 0, 4,
9525 sb_tx0_mux_text);
9526
9527static const struct soc_enum sb_tx1_mux_enum =
9528 SOC_ENUM_SINGLE(WCD9335_CDC_IF_ROUTER_TX_MUX_CFG0, 2, 4,
9529 sb_tx1_mux_text);
9530
9531static const struct soc_enum sb_tx2_mux_enum =
9532 SOC_ENUM_SINGLE(WCD9335_CDC_IF_ROUTER_TX_MUX_CFG0, 4, 4,
9533 sb_tx2_mux_text);
9534
9535static const struct soc_enum sb_tx3_mux_enum =
9536 SOC_ENUM_SINGLE(WCD9335_CDC_IF_ROUTER_TX_MUX_CFG0, 6, 4,
9537 sb_tx3_mux_text);
9538
9539static const struct soc_enum sb_tx4_mux_enum =
9540 SOC_ENUM_SINGLE(WCD9335_CDC_IF_ROUTER_TX_MUX_CFG1, 0, 4,
9541 sb_tx4_mux_text);
9542
9543static const struct soc_enum sb_tx5_mux_enum =
9544 SOC_ENUM_SINGLE(WCD9335_CDC_IF_ROUTER_TX_MUX_CFG1, 2, 4,
9545 sb_tx5_mux_text);
9546
9547static const struct soc_enum sb_tx6_mux_enum =
9548 SOC_ENUM_SINGLE(WCD9335_CDC_IF_ROUTER_TX_MUX_CFG1, 4, 4,
9549 sb_tx6_mux_text);
9550
9551static const struct soc_enum sb_tx7_mux_enum =
9552 SOC_ENUM_SINGLE(WCD9335_CDC_IF_ROUTER_TX_MUX_CFG1, 6, 4,
9553 sb_tx7_mux_text);
9554
9555static const struct soc_enum sb_tx8_mux_enum =
9556 SOC_ENUM_SINGLE(WCD9335_CDC_IF_ROUTER_TX_MUX_CFG2, 0, 4,
9557 sb_tx8_mux_text);
9558
9559static const struct soc_enum sb_tx9_mux_enum =
9560 SOC_ENUM_SINGLE(WCD9335_CDC_IF_ROUTER_TX_MUX_CFG2, 2, 3,
9561 sb_tx9_mux_text);
9562
9563static const struct soc_enum sb_tx10_mux_enum =
9564 SOC_ENUM_SINGLE(WCD9335_CDC_IF_ROUTER_TX_MUX_CFG2, 4, 3,
9565 sb_tx10_mux_text);
9566
9567static const struct soc_enum sb_tx11_mux_enum =
9568 SOC_ENUM_SINGLE(WCD9335_DATA_HUB_DATA_HUB_SB_TX11_INP_CFG, 0, 4,
9569 sb_tx11_mux_text);
9570
9571static const struct soc_enum sb_tx11_inp1_mux_enum =
9572 SOC_ENUM_SINGLE(WCD9335_CDC_IF_ROUTER_TX_MUX_CFG3, 0, 10,
9573 sb_tx11_inp1_mux_text);
9574
9575static const struct soc_enum sb_tx13_mux_enum =
9576 SOC_ENUM_SINGLE(WCD9335_CDC_IF_ROUTER_TX_MUX_CFG3, 4, 3,
9577 sb_tx13_mux_text);
9578
9579static const struct soc_enum tx13_inp_mux_enum =
9580 SOC_ENUM_SINGLE(WCD9335_DATA_HUB_DATA_HUB_SB_TX13_INP_CFG, 0, 3,
9581 tx13_inp_mux_text);
9582
9583static const struct soc_enum rx_mix_tx0_mux_enum =
9584 SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_MIX_CFG0, 0, 14,
9585 rx_echo_mux_text);
9586
9587static const struct soc_enum rx_mix_tx1_mux_enum =
9588 SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_MIX_CFG0, 4, 14,
9589 rx_echo_mux_text);
9590
9591static const struct soc_enum rx_mix_tx2_mux_enum =
9592 SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_MIX_CFG1, 0, 14,
9593 rx_echo_mux_text);
9594
9595static const struct soc_enum rx_mix_tx3_mux_enum =
9596 SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_MIX_CFG1, 4, 14,
9597 rx_echo_mux_text);
9598
9599static const struct soc_enum rx_mix_tx4_mux_enum =
9600 SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_MIX_CFG2, 0, 14,
9601 rx_echo_mux_text);
9602
9603static const struct soc_enum rx_mix_tx5_mux_enum =
9604 SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_MIX_CFG2, 4, 14,
9605 rx_echo_mux_text);
9606
9607static const struct soc_enum rx_mix_tx6_mux_enum =
9608 SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_MIX_CFG3, 0, 14,
9609 rx_echo_mux_text);
9610
9611static const struct soc_enum rx_mix_tx7_mux_enum =
9612 SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_MIX_CFG3, 4, 14,
9613 rx_echo_mux_text);
9614
9615static const struct soc_enum rx_mix_tx8_mux_enum =
9616 SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_MIX_CFG4, 0, 14,
9617 rx_echo_mux_text);
9618
9619static const struct soc_enum iir0_inp0_mux_enum =
9620 SOC_ENUM_SINGLE(WCD9335_CDC_SIDETONE_IIR_INP_MUX_IIR0_MIX_CFG0, 0, 18,
9621 iir_inp_mux_text);
9622
9623static const struct soc_enum iir0_inp1_mux_enum =
9624 SOC_ENUM_SINGLE(WCD9335_CDC_SIDETONE_IIR_INP_MUX_IIR0_MIX_CFG1, 0, 18,
9625 iir_inp_mux_text);
9626
9627static const struct soc_enum iir0_inp2_mux_enum =
9628 SOC_ENUM_SINGLE(WCD9335_CDC_SIDETONE_IIR_INP_MUX_IIR0_MIX_CFG2, 0, 18,
9629 iir_inp_mux_text);
9630
9631static const struct soc_enum iir0_inp3_mux_enum =
9632 SOC_ENUM_SINGLE(WCD9335_CDC_SIDETONE_IIR_INP_MUX_IIR0_MIX_CFG3, 0, 18,
9633 iir_inp_mux_text);
9634
9635static const struct soc_enum iir1_inp0_mux_enum =
9636 SOC_ENUM_SINGLE(WCD9335_CDC_SIDETONE_IIR_INP_MUX_IIR1_MIX_CFG0, 0, 18,
9637 iir_inp_mux_text);
9638
9639static const struct soc_enum iir1_inp1_mux_enum =
9640 SOC_ENUM_SINGLE(WCD9335_CDC_SIDETONE_IIR_INP_MUX_IIR1_MIX_CFG1, 0, 18,
9641 iir_inp_mux_text);
9642
9643static const struct soc_enum iir1_inp2_mux_enum =
9644 SOC_ENUM_SINGLE(WCD9335_CDC_SIDETONE_IIR_INP_MUX_IIR1_MIX_CFG2, 0, 18,
9645 iir_inp_mux_text);
9646
9647static const struct soc_enum iir1_inp3_mux_enum =
9648 SOC_ENUM_SINGLE(WCD9335_CDC_SIDETONE_IIR_INP_MUX_IIR1_MIX_CFG3, 0, 18,
9649 iir_inp_mux_text);
9650
9651static const struct soc_enum rx_int0_dem_inp_mux_enum =
9652 SOC_ENUM_SINGLE(WCD9335_CDC_RX0_RX_PATH_SEC0, 0,
9653 ARRAY_SIZE(rx_int_dem_inp_mux_text),
9654 rx_int_dem_inp_mux_text);
9655
9656static const struct soc_enum rx_int1_dem_inp_mux_enum =
9657 SOC_ENUM_SINGLE(WCD9335_CDC_RX1_RX_PATH_SEC0, 0,
9658 ARRAY_SIZE(rx_int_dem_inp_mux_text),
9659 rx_int_dem_inp_mux_text);
9660
9661static const struct soc_enum rx_int2_dem_inp_mux_enum =
9662 SOC_ENUM_SINGLE(WCD9335_CDC_RX2_RX_PATH_SEC0, 0,
9663 ARRAY_SIZE(rx_int_dem_inp_mux_text),
9664 rx_int_dem_inp_mux_text);
9665
9666static const struct soc_enum rx_int0_interp_mux_enum =
9667 SOC_ENUM_SINGLE(WCD9335_CDC_RX0_RX_PATH_CTL, 5, 2,
9668 rx_int0_interp_mux_text);
9669
9670static const struct soc_enum rx_int1_interp_mux_enum =
9671 SOC_ENUM_SINGLE(WCD9335_CDC_RX1_RX_PATH_CTL, 5, 2,
9672 rx_int1_interp_mux_text);
9673
9674static const struct soc_enum rx_int2_interp_mux_enum =
9675 SOC_ENUM_SINGLE(WCD9335_CDC_RX2_RX_PATH_CTL, 5, 2,
9676 rx_int2_interp_mux_text);
9677
9678static const struct soc_enum rx_int3_interp_mux_enum =
9679 SOC_ENUM_SINGLE(WCD9335_CDC_RX3_RX_PATH_CTL, 5, 2,
9680 rx_int3_interp_mux_text);
9681
9682static const struct soc_enum rx_int4_interp_mux_enum =
9683 SOC_ENUM_SINGLE(WCD9335_CDC_RX4_RX_PATH_CTL, 5, 2,
9684 rx_int4_interp_mux_text);
9685
9686static const struct soc_enum rx_int5_interp_mux_enum =
9687 SOC_ENUM_SINGLE(WCD9335_CDC_RX5_RX_PATH_CTL, 5, 2,
9688 rx_int5_interp_mux_text);
9689
9690static const struct soc_enum rx_int6_interp_mux_enum =
9691 SOC_ENUM_SINGLE(WCD9335_CDC_RX6_RX_PATH_CTL, 5, 2,
9692 rx_int6_interp_mux_text);
9693
9694static const struct soc_enum rx_int7_interp_mux_enum =
9695 SOC_ENUM_SINGLE(WCD9335_CDC_RX7_RX_PATH_CTL, 5, 2,
9696 rx_int7_interp_mux_text);
9697
9698static const struct soc_enum rx_int8_interp_mux_enum =
9699 SOC_ENUM_SINGLE(WCD9335_CDC_RX8_RX_PATH_CTL, 5, 2,
9700 rx_int8_interp_mux_text);
9701
9702static const struct soc_enum mad_sel_enum =
9703 SOC_ENUM_SINGLE(WCD9335_CPE_SS_CFG, 0, 2, mad_sel_text);
9704
9705static const struct soc_enum anc0_fb_mux_enum =
9706 SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_ANC_CFG0, 0, 5,
9707 anc0_fb_mux_text);
9708
9709static const struct soc_enum anc1_fb_mux_enum =
9710 SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_ANC_CFG0, 3, 3,
9711 anc1_fb_mux_text);
9712
9713static const struct snd_kcontrol_new rx_int0_dem_inp_mux =
9714 SOC_DAPM_ENUM_EXT("RX INT0 DEM MUX Mux", rx_int0_dem_inp_mux_enum,
9715 snd_soc_dapm_get_enum_double,
9716 tasha_int_dem_inp_mux_put);
9717
9718static const struct snd_kcontrol_new rx_int1_dem_inp_mux =
9719 SOC_DAPM_ENUM_EXT("RX INT1 DEM MUX Mux", rx_int1_dem_inp_mux_enum,
9720 snd_soc_dapm_get_enum_double,
9721 tasha_int_dem_inp_mux_put);
9722
9723static const struct snd_kcontrol_new rx_int2_dem_inp_mux =
9724 SOC_DAPM_ENUM_EXT("RX INT2 DEM MUX Mux", rx_int2_dem_inp_mux_enum,
9725 snd_soc_dapm_get_enum_double,
9726 tasha_int_dem_inp_mux_put);
9727
9728static const struct snd_kcontrol_new spl_src0_mux =
9729 SOC_DAPM_ENUM("SPL SRC0 MUX Mux", spl_src0_mux_chain_enum);
9730
9731static const struct snd_kcontrol_new spl_src1_mux =
9732 SOC_DAPM_ENUM("SPL SRC1 MUX Mux", spl_src1_mux_chain_enum);
9733
9734static const struct snd_kcontrol_new spl_src2_mux =
9735 SOC_DAPM_ENUM("SPL SRC2 MUX Mux", spl_src2_mux_chain_enum);
9736
9737static const struct snd_kcontrol_new spl_src3_mux =
9738 SOC_DAPM_ENUM("SPL SRC3 MUX Mux", spl_src3_mux_chain_enum);
9739
9740static const struct snd_kcontrol_new rx_int0_2_mux =
9741 SOC_DAPM_ENUM("RX INT0_2 MUX Mux", rx_int0_2_mux_chain_enum);
9742
9743static const struct snd_kcontrol_new rx_int1_2_mux =
9744 SOC_DAPM_ENUM("RX INT1_2 MUX Mux", rx_int1_2_mux_chain_enum);
9745
9746static const struct snd_kcontrol_new rx_int2_2_mux =
9747 SOC_DAPM_ENUM("RX INT2_2 MUX Mux", rx_int2_2_mux_chain_enum);
9748
9749static const struct snd_kcontrol_new rx_int3_2_mux =
9750 SOC_DAPM_ENUM("RX INT3_2 MUX Mux", rx_int3_2_mux_chain_enum);
9751
9752static const struct snd_kcontrol_new rx_int4_2_mux =
9753 SOC_DAPM_ENUM("RX INT4_2 MUX Mux", rx_int4_2_mux_chain_enum);
9754
9755static const struct snd_kcontrol_new rx_int5_2_mux =
9756 SOC_DAPM_ENUM("RX INT5_2 MUX Mux", rx_int5_2_mux_chain_enum);
9757
9758static const struct snd_kcontrol_new rx_int6_2_mux =
9759 SOC_DAPM_ENUM("RX INT6_2 MUX Mux", rx_int6_2_mux_chain_enum);
9760
9761static const struct snd_kcontrol_new rx_int7_2_mux =
9762 SOC_DAPM_ENUM("RX INT7_2 MUX Mux", rx_int7_2_mux_chain_enum);
9763
9764static const struct snd_kcontrol_new rx_int8_2_mux =
9765 SOC_DAPM_ENUM("RX INT8_2 MUX Mux", rx_int8_2_mux_chain_enum);
9766
9767static const struct snd_kcontrol_new int1_1_native_mux =
9768 SOC_DAPM_ENUM("RX INT1_1 NATIVE MUX Mux", int1_1_native_enum);
9769
9770static const struct snd_kcontrol_new int2_1_native_mux =
9771 SOC_DAPM_ENUM("RX INT2_1 NATIVE MUX Mux", int2_1_native_enum);
9772
9773static const struct snd_kcontrol_new int3_1_native_mux =
9774 SOC_DAPM_ENUM("RX INT3_1 NATIVE MUX Mux", int3_1_native_enum);
9775
9776static const struct snd_kcontrol_new int4_1_native_mux =
9777 SOC_DAPM_ENUM("RX INT4_1 NATIVE MUX Mux", int4_1_native_enum);
9778
9779static const struct snd_kcontrol_new rx_int0_1_mix_inp0_mux =
9780 SOC_DAPM_ENUM("RX INT0_1 MIX1 INP0 Mux", rx_int0_1_mix_inp0_chain_enum);
9781
9782static const struct snd_kcontrol_new rx_int0_1_mix_inp1_mux =
9783 SOC_DAPM_ENUM("RX INT0_1 MIX1 INP1 Mux", rx_int0_1_mix_inp1_chain_enum);
9784
9785static const struct snd_kcontrol_new rx_int0_1_mix_inp2_mux =
9786 SOC_DAPM_ENUM("RX INT0_1 MIX1 INP2 Mux", rx_int0_1_mix_inp2_chain_enum);
9787
9788static const struct snd_kcontrol_new rx_int1_1_mix_inp0_mux =
9789 SOC_DAPM_ENUM("RX INT1_1 MIX1 INP0 Mux", rx_int1_1_mix_inp0_chain_enum);
9790
9791static const struct snd_kcontrol_new rx_int1_1_mix_inp1_mux =
9792 SOC_DAPM_ENUM("RX INT1_1 MIX1 INP1 Mux", rx_int1_1_mix_inp1_chain_enum);
9793
9794static const struct snd_kcontrol_new rx_int1_1_mix_inp2_mux =
9795 SOC_DAPM_ENUM("RX INT1_1 MIX1 INP2 Mux", rx_int1_1_mix_inp2_chain_enum);
9796
9797static const struct snd_kcontrol_new rx_int2_1_mix_inp0_mux =
9798 SOC_DAPM_ENUM("RX INT2_1 MIX1 INP0 Mux", rx_int2_1_mix_inp0_chain_enum);
9799
9800static const struct snd_kcontrol_new rx_int2_1_mix_inp1_mux =
9801 SOC_DAPM_ENUM("RX INT2_1 MIX1 INP1 Mux", rx_int2_1_mix_inp1_chain_enum);
9802
9803static const struct snd_kcontrol_new rx_int2_1_mix_inp2_mux =
9804 SOC_DAPM_ENUM("RX INT2_1 MIX1 INP2 Mux", rx_int2_1_mix_inp2_chain_enum);
9805
9806static const struct snd_kcontrol_new rx_int3_1_mix_inp0_mux =
9807 SOC_DAPM_ENUM("RX INT3_1 MIX1 INP0 Mux", rx_int3_1_mix_inp0_chain_enum);
9808
9809static const struct snd_kcontrol_new rx_int3_1_mix_inp1_mux =
9810 SOC_DAPM_ENUM("RX INT3_1 MIX1 INP1 Mux", rx_int3_1_mix_inp1_chain_enum);
9811
9812static const struct snd_kcontrol_new rx_int3_1_mix_inp2_mux =
9813 SOC_DAPM_ENUM("RX INT3_1 MIX1 INP2 Mux", rx_int3_1_mix_inp2_chain_enum);
9814
9815static const struct snd_kcontrol_new rx_int4_1_mix_inp0_mux =
9816 SOC_DAPM_ENUM("RX INT4_1 MIX1 INP0 Mux", rx_int4_1_mix_inp0_chain_enum);
9817
9818static const struct snd_kcontrol_new rx_int4_1_mix_inp1_mux =
9819 SOC_DAPM_ENUM("RX INT4_1 MIX1 INP1 Mux", rx_int4_1_mix_inp1_chain_enum);
9820
9821static const struct snd_kcontrol_new rx_int4_1_mix_inp2_mux =
9822 SOC_DAPM_ENUM("RX INT4_1 MIX1 INP2 Mux", rx_int4_1_mix_inp2_chain_enum);
9823
9824static const struct snd_kcontrol_new rx_int5_1_mix_inp0_mux =
9825 SOC_DAPM_ENUM("RX INT5_1 MIX1 INP0 Mux", rx_int5_1_mix_inp0_chain_enum);
9826
9827static const struct snd_kcontrol_new rx_int5_1_mix_inp1_mux =
9828 SOC_DAPM_ENUM("RX INT5_1 MIX1 INP1 Mux", rx_int5_1_mix_inp1_chain_enum);
9829
9830static const struct snd_kcontrol_new rx_int5_1_mix_inp2_mux =
9831 SOC_DAPM_ENUM("RX INT5_1 MIX1 INP2 Mux", rx_int5_1_mix_inp2_chain_enum);
9832
9833static const struct snd_kcontrol_new rx_int6_1_mix_inp0_mux =
9834 SOC_DAPM_ENUM("RX INT6_1 MIX1 INP0 Mux", rx_int6_1_mix_inp0_chain_enum);
9835
9836static const struct snd_kcontrol_new rx_int6_1_mix_inp1_mux =
9837 SOC_DAPM_ENUM("RX INT6_1 MIX1 INP1 Mux", rx_int6_1_mix_inp1_chain_enum);
9838
9839static const struct snd_kcontrol_new rx_int6_1_mix_inp2_mux =
9840 SOC_DAPM_ENUM("RX INT6_1 MIX1 INP2 Mux", rx_int6_1_mix_inp2_chain_enum);
9841
9842static const struct snd_kcontrol_new rx_int7_1_mix_inp0_mux =
9843 SOC_DAPM_ENUM("RX INT7_1 MIX1 INP0 Mux", rx_int7_1_mix_inp0_chain_enum);
9844
9845static const struct snd_kcontrol_new rx_int7_1_mix_inp1_mux =
9846 SOC_DAPM_ENUM("RX INT7_1 MIX1 INP1 Mux", rx_int7_1_mix_inp1_chain_enum);
9847
9848static const struct snd_kcontrol_new rx_int7_1_mix_inp2_mux =
9849 SOC_DAPM_ENUM("RX INT7_1 MIX1 INP2 Mux", rx_int7_1_mix_inp2_chain_enum);
9850
9851static const struct snd_kcontrol_new rx_int8_1_mix_inp0_mux =
9852 SOC_DAPM_ENUM("RX INT8_1 MIX1 INP0 Mux", rx_int8_1_mix_inp0_chain_enum);
9853
9854static const struct snd_kcontrol_new rx_int8_1_mix_inp1_mux =
9855 SOC_DAPM_ENUM("RX INT8_1 MIX1 INP1 Mux", rx_int8_1_mix_inp1_chain_enum);
9856
9857static const struct snd_kcontrol_new rx_int8_1_mix_inp2_mux =
9858 SOC_DAPM_ENUM("RX INT8_1 MIX1 INP2 Mux", rx_int8_1_mix_inp2_chain_enum);
9859
9860static const struct snd_kcontrol_new rx_int0_mix2_inp_mux =
9861 SOC_DAPM_ENUM("RX INT0 MIX2 INP Mux", rx_int0_sidetone_mix_chain_enum);
9862
9863static const struct snd_kcontrol_new rx_int1_mix2_inp_mux =
9864 SOC_DAPM_ENUM("RX INT1 MIX2 INP Mux", rx_int1_sidetone_mix_chain_enum);
9865
9866static const struct snd_kcontrol_new rx_int2_mix2_inp_mux =
9867 SOC_DAPM_ENUM("RX INT2 MIX2 INP Mux", rx_int2_sidetone_mix_chain_enum);
9868
9869static const struct snd_kcontrol_new rx_int3_mix2_inp_mux =
9870 SOC_DAPM_ENUM("RX INT3 MIX2 INP Mux", rx_int3_sidetone_mix_chain_enum);
9871
9872static const struct snd_kcontrol_new rx_int4_mix2_inp_mux =
9873 SOC_DAPM_ENUM("RX INT4 MIX2 INP Mux", rx_int4_sidetone_mix_chain_enum);
9874
9875static const struct snd_kcontrol_new rx_int7_mix2_inp_mux =
9876 SOC_DAPM_ENUM("RX INT7 MIX2 INP Mux", rx_int7_sidetone_mix_chain_enum);
9877
9878static const struct snd_kcontrol_new tx_adc_mux0 =
9879 SOC_DAPM_ENUM_EXT("ADC MUX0 Mux", tx_adc_mux0_chain_enum,
9880 snd_soc_dapm_get_enum_double,
9881 tasha_put_dec_enum);
9882
9883static const struct snd_kcontrol_new tx_adc_mux1 =
9884 SOC_DAPM_ENUM_EXT("ADC MUX1 Mux", tx_adc_mux1_chain_enum,
9885 snd_soc_dapm_get_enum_double,
9886 tasha_put_dec_enum);
9887
9888static const struct snd_kcontrol_new tx_adc_mux2 =
9889 SOC_DAPM_ENUM_EXT("ADC MUX2 Mux", tx_adc_mux2_chain_enum,
9890 snd_soc_dapm_get_enum_double,
9891 tasha_put_dec_enum);
9892
9893static const struct snd_kcontrol_new tx_adc_mux3 =
9894 SOC_DAPM_ENUM_EXT("ADC MUX3 Mux", tx_adc_mux3_chain_enum,
9895 snd_soc_dapm_get_enum_double,
9896 tasha_put_dec_enum);
9897
9898static const struct snd_kcontrol_new tx_adc_mux4 =
9899 SOC_DAPM_ENUM_EXT("ADC MUX4 Mux", tx_adc_mux4_chain_enum,
9900 snd_soc_dapm_get_enum_double,
9901 tasha_put_dec_enum);
9902
9903static const struct snd_kcontrol_new tx_adc_mux5 =
9904 SOC_DAPM_ENUM_EXT("ADC MUX5 Mux", tx_adc_mux5_chain_enum,
9905 snd_soc_dapm_get_enum_double,
9906 tasha_put_dec_enum);
9907
9908static const struct snd_kcontrol_new tx_adc_mux6 =
9909 SOC_DAPM_ENUM_EXT("ADC MUX6 Mux", tx_adc_mux6_chain_enum,
9910 snd_soc_dapm_get_enum_double,
9911 tasha_put_dec_enum);
9912
9913static const struct snd_kcontrol_new tx_adc_mux7 =
9914 SOC_DAPM_ENUM_EXT("ADC MUX7 Mux", tx_adc_mux7_chain_enum,
9915 snd_soc_dapm_get_enum_double,
9916 tasha_put_dec_enum);
9917
9918static const struct snd_kcontrol_new tx_adc_mux8 =
9919 SOC_DAPM_ENUM_EXT("ADC MUX8 Mux", tx_adc_mux8_chain_enum,
9920 snd_soc_dapm_get_enum_double,
9921 tasha_put_dec_enum);
9922
9923static const struct snd_kcontrol_new tx_adc_mux10 =
9924 SOC_DAPM_ENUM("ADC MUX10 Mux", tx_adc_mux10_chain_enum);
9925
9926static const struct snd_kcontrol_new tx_adc_mux11 =
9927 SOC_DAPM_ENUM("ADC MUX11 Mux", tx_adc_mux11_chain_enum);
9928
9929static const struct snd_kcontrol_new tx_adc_mux12 =
9930 SOC_DAPM_ENUM("ADC MUX12 Mux", tx_adc_mux12_chain_enum);
9931
9932static const struct snd_kcontrol_new tx_adc_mux13 =
9933 SOC_DAPM_ENUM("ADC MUX13 Mux", tx_adc_mux13_chain_enum);
9934
9935static const struct snd_kcontrol_new tx_dmic_mux0 =
9936 SOC_DAPM_ENUM("DMIC MUX0 Mux", tx_dmic_mux0_enum);
9937
9938static const struct snd_kcontrol_new tx_dmic_mux1 =
9939 SOC_DAPM_ENUM("DMIC MUX1 Mux", tx_dmic_mux1_enum);
9940
9941static const struct snd_kcontrol_new tx_dmic_mux2 =
9942 SOC_DAPM_ENUM("DMIC MUX2 Mux", tx_dmic_mux2_enum);
9943
9944static const struct snd_kcontrol_new tx_dmic_mux3 =
9945 SOC_DAPM_ENUM("DMIC MUX3 Mux", tx_dmic_mux3_enum);
9946
9947static const struct snd_kcontrol_new tx_dmic_mux4 =
9948 SOC_DAPM_ENUM("DMIC MUX4 Mux", tx_dmic_mux4_enum);
9949
9950static const struct snd_kcontrol_new tx_dmic_mux5 =
9951 SOC_DAPM_ENUM("DMIC MUX5 Mux", tx_dmic_mux5_enum);
9952
9953static const struct snd_kcontrol_new tx_dmic_mux6 =
9954 SOC_DAPM_ENUM("DMIC MUX6 Mux", tx_dmic_mux6_enum);
9955
9956static const struct snd_kcontrol_new tx_dmic_mux7 =
9957 SOC_DAPM_ENUM("DMIC MUX7 Mux", tx_dmic_mux7_enum);
9958
9959static const struct snd_kcontrol_new tx_dmic_mux8 =
9960 SOC_DAPM_ENUM("DMIC MUX8 Mux", tx_dmic_mux8_enum);
9961
9962static const struct snd_kcontrol_new tx_dmic_mux10 =
9963 SOC_DAPM_ENUM("DMIC MUX10 Mux", tx_dmic_mux10_enum);
9964
9965static const struct snd_kcontrol_new tx_dmic_mux11 =
9966 SOC_DAPM_ENUM("DMIC MUX11 Mux", tx_dmic_mux11_enum);
9967
9968static const struct snd_kcontrol_new tx_dmic_mux12 =
9969 SOC_DAPM_ENUM("DMIC MUX12 Mux", tx_dmic_mux12_enum);
9970
9971static const struct snd_kcontrol_new tx_dmic_mux13 =
9972 SOC_DAPM_ENUM("DMIC MUX13 Mux", tx_dmic_mux13_enum);
9973
9974static const struct snd_kcontrol_new tx_amic_mux0 =
9975 SOC_DAPM_ENUM("AMIC MUX0 Mux", tx_amic_mux0_enum);
9976
9977static const struct snd_kcontrol_new tx_amic_mux1 =
9978 SOC_DAPM_ENUM("AMIC MUX1 Mux", tx_amic_mux1_enum);
9979
9980static const struct snd_kcontrol_new tx_amic_mux2 =
9981 SOC_DAPM_ENUM("AMIC MUX2 Mux", tx_amic_mux2_enum);
9982
9983static const struct snd_kcontrol_new tx_amic_mux3 =
9984 SOC_DAPM_ENUM("AMIC MUX3 Mux", tx_amic_mux3_enum);
9985
9986static const struct snd_kcontrol_new tx_amic_mux4 =
9987 SOC_DAPM_ENUM("AMIC MUX4 Mux", tx_amic_mux4_enum);
9988
9989static const struct snd_kcontrol_new tx_amic_mux5 =
9990 SOC_DAPM_ENUM("AMIC MUX5 Mux", tx_amic_mux5_enum);
9991
9992static const struct snd_kcontrol_new tx_amic_mux6 =
9993 SOC_DAPM_ENUM("AMIC MUX6 Mux", tx_amic_mux6_enum);
9994
9995static const struct snd_kcontrol_new tx_amic_mux7 =
9996 SOC_DAPM_ENUM("AMIC MUX7 Mux", tx_amic_mux7_enum);
9997
9998static const struct snd_kcontrol_new tx_amic_mux8 =
9999 SOC_DAPM_ENUM("AMIC MUX8 Mux", tx_amic_mux8_enum);
10000
10001static const struct snd_kcontrol_new tx_amic_mux10 =
10002 SOC_DAPM_ENUM("AMIC MUX10 Mux", tx_amic_mux10_enum);
10003
10004static const struct snd_kcontrol_new tx_amic_mux11 =
10005 SOC_DAPM_ENUM("AMIC MUX11 Mux", tx_amic_mux11_enum);
10006
10007static const struct snd_kcontrol_new tx_amic_mux12 =
10008 SOC_DAPM_ENUM("AMIC MUX12 Mux", tx_amic_mux12_enum);
10009
10010static const struct snd_kcontrol_new tx_amic_mux13 =
10011 SOC_DAPM_ENUM("AMIC MUX13 Mux", tx_amic_mux13_enum);
10012
10013static const struct snd_kcontrol_new sb_tx0_mux =
10014 SOC_DAPM_ENUM("SLIM TX0 MUX Mux", sb_tx0_mux_enum);
10015
10016static const struct snd_kcontrol_new sb_tx1_mux =
10017 SOC_DAPM_ENUM("SLIM TX1 MUX Mux", sb_tx1_mux_enum);
10018
10019static const struct snd_kcontrol_new sb_tx2_mux =
10020 SOC_DAPM_ENUM("SLIM TX2 MUX Mux", sb_tx2_mux_enum);
10021
10022static const struct snd_kcontrol_new sb_tx3_mux =
10023 SOC_DAPM_ENUM("SLIM TX3 MUX Mux", sb_tx3_mux_enum);
10024
10025static const struct snd_kcontrol_new sb_tx4_mux =
10026 SOC_DAPM_ENUM("SLIM TX4 MUX Mux", sb_tx4_mux_enum);
10027
10028static const struct snd_kcontrol_new sb_tx5_mux =
10029 SOC_DAPM_ENUM("SLIM TX5 MUX Mux", sb_tx5_mux_enum);
10030
10031static const struct snd_kcontrol_new sb_tx6_mux =
10032 SOC_DAPM_ENUM("SLIM TX6 MUX Mux", sb_tx6_mux_enum);
10033
10034static const struct snd_kcontrol_new sb_tx7_mux =
10035 SOC_DAPM_ENUM("SLIM TX7 MUX Mux", sb_tx7_mux_enum);
10036
10037static const struct snd_kcontrol_new sb_tx8_mux =
10038 SOC_DAPM_ENUM("SLIM TX8 MUX Mux", sb_tx8_mux_enum);
10039
10040static const struct snd_kcontrol_new sb_tx9_mux =
10041 SOC_DAPM_ENUM("SLIM TX9 MUX Mux", sb_tx9_mux_enum);
10042
10043static const struct snd_kcontrol_new sb_tx10_mux =
10044 SOC_DAPM_ENUM("SLIM TX10 MUX Mux", sb_tx10_mux_enum);
10045
10046static const struct snd_kcontrol_new sb_tx11_mux =
10047 SOC_DAPM_ENUM("SLIM TX11 MUX Mux", sb_tx11_mux_enum);
10048
10049static const struct snd_kcontrol_new sb_tx11_inp1_mux =
10050 SOC_DAPM_ENUM("SLIM TX11 INP1 MUX Mux", sb_tx11_inp1_mux_enum);
10051
10052static const struct snd_kcontrol_new sb_tx13_mux =
10053 SOC_DAPM_ENUM("SLIM TX13 MUX Mux", sb_tx13_mux_enum);
10054
10055static const struct snd_kcontrol_new tx13_inp_mux =
10056 SOC_DAPM_ENUM("TX13 INP MUX Mux", tx13_inp_mux_enum);
10057
10058static const struct snd_kcontrol_new rx_mix_tx0_mux =
10059 SOC_DAPM_ENUM("RX MIX TX0 MUX Mux", rx_mix_tx0_mux_enum);
10060
10061static const struct snd_kcontrol_new rx_mix_tx1_mux =
10062 SOC_DAPM_ENUM("RX MIX TX1 MUX Mux", rx_mix_tx1_mux_enum);
10063
10064static const struct snd_kcontrol_new rx_mix_tx2_mux =
10065 SOC_DAPM_ENUM("RX MIX TX2 MUX Mux", rx_mix_tx2_mux_enum);
10066
10067static const struct snd_kcontrol_new rx_mix_tx3_mux =
10068 SOC_DAPM_ENUM("RX MIX TX3 MUX Mux", rx_mix_tx3_mux_enum);
10069
10070static const struct snd_kcontrol_new rx_mix_tx4_mux =
10071 SOC_DAPM_ENUM("RX MIX TX4 MUX Mux", rx_mix_tx4_mux_enum);
10072
10073static const struct snd_kcontrol_new rx_mix_tx5_mux =
10074 SOC_DAPM_ENUM("RX MIX TX5 MUX Mux", rx_mix_tx5_mux_enum);
10075
10076static const struct snd_kcontrol_new rx_mix_tx6_mux =
10077 SOC_DAPM_ENUM("RX MIX TX6 MUX Mux", rx_mix_tx6_mux_enum);
10078
10079static const struct snd_kcontrol_new rx_mix_tx7_mux =
10080 SOC_DAPM_ENUM("RX MIX TX7 MUX Mux", rx_mix_tx7_mux_enum);
10081
10082static const struct snd_kcontrol_new rx_mix_tx8_mux =
10083 SOC_DAPM_ENUM("RX MIX TX8 MUX Mux", rx_mix_tx8_mux_enum);
10084
10085static const struct snd_kcontrol_new iir0_inp0_mux =
10086 SOC_DAPM_ENUM("IIR0 INP0 Mux", iir0_inp0_mux_enum);
10087
10088static const struct snd_kcontrol_new iir0_inp1_mux =
10089 SOC_DAPM_ENUM("IIR0 INP1 Mux", iir0_inp1_mux_enum);
10090
10091static const struct snd_kcontrol_new iir0_inp2_mux =
10092 SOC_DAPM_ENUM("IIR0 INP2 Mux", iir0_inp2_mux_enum);
10093
10094static const struct snd_kcontrol_new iir0_inp3_mux =
10095 SOC_DAPM_ENUM("IIR0 INP3 Mux", iir0_inp3_mux_enum);
10096
10097static const struct snd_kcontrol_new iir1_inp0_mux =
10098 SOC_DAPM_ENUM("IIR1 INP0 Mux", iir1_inp0_mux_enum);
10099
10100static const struct snd_kcontrol_new iir1_inp1_mux =
10101 SOC_DAPM_ENUM("IIR1 INP1 Mux", iir1_inp1_mux_enum);
10102
10103static const struct snd_kcontrol_new iir1_inp2_mux =
10104 SOC_DAPM_ENUM("IIR1 INP2 Mux", iir1_inp2_mux_enum);
10105
10106static const struct snd_kcontrol_new iir1_inp3_mux =
10107 SOC_DAPM_ENUM("IIR1 INP3 Mux", iir1_inp3_mux_enum);
10108
10109static const struct snd_kcontrol_new rx_int0_interp_mux =
10110 SOC_DAPM_ENUM("RX INT0 INTERP Mux", rx_int0_interp_mux_enum);
10111
10112static const struct snd_kcontrol_new rx_int1_interp_mux =
10113 SOC_DAPM_ENUM("RX INT1 INTERP Mux", rx_int1_interp_mux_enum);
10114
10115static const struct snd_kcontrol_new rx_int2_interp_mux =
10116 SOC_DAPM_ENUM("RX INT2 INTERP Mux", rx_int2_interp_mux_enum);
10117
10118static const struct snd_kcontrol_new rx_int3_interp_mux =
10119 SOC_DAPM_ENUM("RX INT3 INTERP Mux", rx_int3_interp_mux_enum);
10120
10121static const struct snd_kcontrol_new rx_int4_interp_mux =
10122 SOC_DAPM_ENUM("RX INT4 INTERP Mux", rx_int4_interp_mux_enum);
10123
10124static const struct snd_kcontrol_new rx_int5_interp_mux =
10125 SOC_DAPM_ENUM("RX INT5 INTERP Mux", rx_int5_interp_mux_enum);
10126
10127static const struct snd_kcontrol_new rx_int6_interp_mux =
10128 SOC_DAPM_ENUM("RX INT6 INTERP Mux", rx_int6_interp_mux_enum);
10129
10130static const struct snd_kcontrol_new rx_int7_interp_mux =
10131 SOC_DAPM_ENUM("RX INT7 INTERP Mux", rx_int7_interp_mux_enum);
10132
10133static const struct snd_kcontrol_new rx_int8_interp_mux =
10134 SOC_DAPM_ENUM("RX INT8 INTERP Mux", rx_int8_interp_mux_enum);
10135
10136static const struct snd_kcontrol_new mad_sel_mux =
10137 SOC_DAPM_ENUM("MAD_SEL MUX Mux", mad_sel_enum);
10138
10139static const struct snd_kcontrol_new aif4_mad_switch =
10140 SOC_DAPM_SINGLE("Switch", WCD9335_CPE_SS_CFG, 5, 1, 0);
10141
10142static const struct snd_kcontrol_new mad_brdcst_switch =
10143 SOC_DAPM_SINGLE("Switch", WCD9335_CPE_SS_CFG, 6, 1, 0);
10144
10145static const struct snd_kcontrol_new aif4_switch_mixer_controls =
10146 SOC_SINGLE_EXT("Switch", SND_SOC_NOPM,
10147 0, 1, 0, tasha_codec_aif4_mixer_switch_get,
10148 tasha_codec_aif4_mixer_switch_put);
10149
10150static const struct snd_kcontrol_new anc_hphl_switch =
10151 SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0);
10152
10153static const struct snd_kcontrol_new anc_hphr_switch =
10154 SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0);
10155
10156static const struct snd_kcontrol_new anc_ear_switch =
10157 SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0);
10158
10159static const struct snd_kcontrol_new anc_ear_spkr_switch =
10160 SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0);
10161
10162static const struct snd_kcontrol_new anc_lineout1_switch =
10163 SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0);
10164
10165static const struct snd_kcontrol_new anc_lineout2_switch =
10166 SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0);
10167
10168static const struct snd_kcontrol_new anc_spkr_pa_switch =
10169 SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0);
10170
10171static const struct snd_kcontrol_new adc_us_mux0_switch =
10172 SOC_DAPM_SINGLE("US_Switch", SND_SOC_NOPM, 0, 1, 0);
10173
10174static const struct snd_kcontrol_new adc_us_mux1_switch =
10175 SOC_DAPM_SINGLE("US_Switch", SND_SOC_NOPM, 0, 1, 0);
10176
10177static const struct snd_kcontrol_new adc_us_mux2_switch =
10178 SOC_DAPM_SINGLE("US_Switch", SND_SOC_NOPM, 0, 1, 0);
10179
10180static const struct snd_kcontrol_new adc_us_mux3_switch =
10181 SOC_DAPM_SINGLE("US_Switch", SND_SOC_NOPM, 0, 1, 0);
10182
10183static const struct snd_kcontrol_new adc_us_mux4_switch =
10184 SOC_DAPM_SINGLE("US_Switch", SND_SOC_NOPM, 0, 1, 0);
10185
10186static const struct snd_kcontrol_new adc_us_mux5_switch =
10187 SOC_DAPM_SINGLE("US_Switch", SND_SOC_NOPM, 0, 1, 0);
10188
10189static const struct snd_kcontrol_new adc_us_mux6_switch =
10190 SOC_DAPM_SINGLE("US_Switch", SND_SOC_NOPM, 0, 1, 0);
10191
10192static const struct snd_kcontrol_new adc_us_mux7_switch =
10193 SOC_DAPM_SINGLE("US_Switch", SND_SOC_NOPM, 0, 1, 0);
10194
10195static const struct snd_kcontrol_new adc_us_mux8_switch =
10196 SOC_DAPM_SINGLE("US_Switch", SND_SOC_NOPM, 0, 1, 0);
10197
10198static const struct snd_kcontrol_new anc0_fb_mux =
10199 SOC_DAPM_ENUM("ANC0 FB MUX Mux", anc0_fb_mux_enum);
10200
10201static const struct snd_kcontrol_new anc1_fb_mux =
10202 SOC_DAPM_ENUM("ANC1 FB MUX Mux", anc1_fb_mux_enum);
10203
10204static int tasha_codec_ec_buf_mux_enable(struct snd_soc_dapm_widget *w,
10205 struct snd_kcontrol *kcontrol,
10206 int event)
10207{
10208 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
10209
10210 dev_dbg(codec->dev, "%s: event = %d name = %s\n",
10211 __func__, event, w->name);
10212
10213 switch (event) {
10214 case SND_SOC_DAPM_POST_PMU:
10215 snd_soc_write(codec, WCD9335_CPE_SS_EC_BUF_INT_PERIOD, 0x3B);
10216 snd_soc_update_bits(codec, WCD9335_CPE_SS_CFG, 0x08, 0x08);
10217 snd_soc_update_bits(codec, WCD9335_CDC_IF_ROUTER_TX_MUX_CFG0,
10218 0x08, 0x08);
10219 break;
10220 case SND_SOC_DAPM_POST_PMD:
10221 snd_soc_update_bits(codec, WCD9335_CDC_IF_ROUTER_TX_MUX_CFG0,
10222 0x08, 0x00);
10223 snd_soc_update_bits(codec, WCD9335_CPE_SS_CFG, 0x08, 0x00);
10224 snd_soc_write(codec, WCD9335_CPE_SS_EC_BUF_INT_PERIOD, 0x00);
10225 break;
10226 }
10227
10228 return 0;
10229};
10230
10231static const char * const ec_buf_mux_text[] = {
10232 "ZERO", "RXMIXEC", "SB_RX0", "SB_RX1", "SB_RX2", "SB_RX3",
10233 "I2S_RX_SD0_L", "I2S_RX_SD0_R", "I2S_RX_SD1_L", "I2S_RX_SD1_R",
10234 "DEC1"
10235};
10236
10237static SOC_ENUM_SINGLE_DECL(ec_buf_mux_enum, WCD9335_CPE_SS_US_EC_MUX_CFG,
10238 0, ec_buf_mux_text);
10239
10240static const struct snd_kcontrol_new ec_buf_mux =
10241 SOC_DAPM_ENUM("EC BUF Mux", ec_buf_mux_enum);
10242
10243static const struct snd_soc_dapm_widget tasha_dapm_widgets[] = {
10244 SND_SOC_DAPM_OUTPUT("EAR"),
10245 SND_SOC_DAPM_OUTPUT("ANC EAR"),
10246 SND_SOC_DAPM_AIF_IN_E("AIF1 PB", "AIF1 Playback", 0, SND_SOC_NOPM,
10247 AIF1_PB, 0, tasha_codec_enable_slimrx,
10248 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD |
10249 SND_SOC_DAPM_POST_PMD),
10250 SND_SOC_DAPM_AIF_IN_E("AIF2 PB", "AIF2 Playback", 0, SND_SOC_NOPM,
10251 AIF2_PB, 0, tasha_codec_enable_slimrx,
10252 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD |
10253 SND_SOC_DAPM_POST_PMD),
10254 SND_SOC_DAPM_AIF_IN_E("AIF3 PB", "AIF3 Playback", 0, SND_SOC_NOPM,
10255 AIF3_PB, 0, tasha_codec_enable_slimrx,
10256 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD |
10257 SND_SOC_DAPM_POST_PMD),
10258 SND_SOC_DAPM_AIF_IN_E("AIF4 PB", "AIF4 Playback", 0, SND_SOC_NOPM,
10259 AIF4_PB, 0, tasha_codec_enable_slimrx,
10260 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD |
10261 SND_SOC_DAPM_POST_PMD),
10262 SND_SOC_DAPM_AIF_IN_E("AIF MIX1 PB", "AIF Mix Playback", 0,
10263 SND_SOC_NOPM, AIF_MIX1_PB, 0,
10264 tasha_codec_enable_slimrx,
10265 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD |
10266 SND_SOC_DAPM_POST_PMD),
10267
10268 SND_SOC_DAPM_MUX("SLIM RX0 MUX", SND_SOC_NOPM, TASHA_RX0, 0,
10269 &slim_rx_mux[TASHA_RX0]),
10270 SND_SOC_DAPM_MUX("SLIM RX1 MUX", SND_SOC_NOPM, TASHA_RX1, 0,
10271 &slim_rx_mux[TASHA_RX1]),
10272 SND_SOC_DAPM_MUX("SLIM RX2 MUX", SND_SOC_NOPM, TASHA_RX2, 0,
10273 &slim_rx_mux[TASHA_RX2]),
10274 SND_SOC_DAPM_MUX("SLIM RX3 MUX", SND_SOC_NOPM, TASHA_RX3, 0,
10275 &slim_rx_mux[TASHA_RX3]),
10276 SND_SOC_DAPM_MUX("SLIM RX4 MUX", SND_SOC_NOPM, TASHA_RX4, 0,
10277 &slim_rx_mux[TASHA_RX4]),
10278 SND_SOC_DAPM_MUX("SLIM RX5 MUX", SND_SOC_NOPM, TASHA_RX5, 0,
10279 &slim_rx_mux[TASHA_RX5]),
10280 SND_SOC_DAPM_MUX("SLIM RX6 MUX", SND_SOC_NOPM, TASHA_RX6, 0,
10281 &slim_rx_mux[TASHA_RX6]),
10282 SND_SOC_DAPM_MUX("SLIM RX7 MUX", SND_SOC_NOPM, TASHA_RX7, 0,
10283 &slim_rx_mux[TASHA_RX7]),
10284
10285 SND_SOC_DAPM_MIXER("SLIM RX0", SND_SOC_NOPM, 0, 0, NULL, 0),
10286 SND_SOC_DAPM_MIXER("SLIM RX1", SND_SOC_NOPM, 0, 0, NULL, 0),
10287 SND_SOC_DAPM_MIXER("SLIM RX2", SND_SOC_NOPM, 0, 0, NULL, 0),
10288 SND_SOC_DAPM_MIXER("SLIM RX3", SND_SOC_NOPM, 0, 0, NULL, 0),
10289 SND_SOC_DAPM_MIXER("SLIM RX4", SND_SOC_NOPM, 0, 0, NULL, 0),
10290 SND_SOC_DAPM_MIXER("SLIM RX5", SND_SOC_NOPM, 0, 0, NULL, 0),
10291 SND_SOC_DAPM_MIXER("SLIM RX6", SND_SOC_NOPM, 0, 0, NULL, 0),
10292 SND_SOC_DAPM_MIXER("SLIM RX7", SND_SOC_NOPM, 0, 0, NULL, 0),
10293
10294 SND_SOC_DAPM_MUX_E("SPL SRC0 MUX", SND_SOC_NOPM, SPLINE_SRC0, 0,
10295 &spl_src0_mux, tasha_codec_enable_spline_resampler,
10296 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
10297 SND_SOC_DAPM_MUX_E("SPL SRC1 MUX", SND_SOC_NOPM, SPLINE_SRC1, 0,
10298 &spl_src1_mux, tasha_codec_enable_spline_resampler,
10299 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
10300 SND_SOC_DAPM_MUX_E("SPL SRC2 MUX", SND_SOC_NOPM, SPLINE_SRC2, 0,
10301 &spl_src2_mux, tasha_codec_enable_spline_resampler,
10302 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
10303 SND_SOC_DAPM_MUX_E("SPL SRC3 MUX", SND_SOC_NOPM, SPLINE_SRC3, 0,
10304 &spl_src3_mux, tasha_codec_enable_spline_resampler,
10305 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
10306
10307 SND_SOC_DAPM_MUX_E("RX INT0_2 MUX", WCD9335_CDC_RX0_RX_PATH_MIX_CTL,
10308 5, 0, &rx_int0_2_mux, tasha_codec_enable_mix_path,
10309 SND_SOC_DAPM_POST_PMU),
10310 SND_SOC_DAPM_MUX_E("RX INT1_2 MUX", WCD9335_CDC_RX1_RX_PATH_MIX_CTL,
10311 5, 0, &rx_int1_2_mux, tasha_codec_enable_mix_path,
10312 SND_SOC_DAPM_POST_PMU),
10313 SND_SOC_DAPM_MUX_E("RX INT2_2 MUX", WCD9335_CDC_RX2_RX_PATH_MIX_CTL,
10314 5, 0, &rx_int2_2_mux, tasha_codec_enable_mix_path,
10315 SND_SOC_DAPM_POST_PMU),
10316 SND_SOC_DAPM_MUX_E("RX INT3_2 MUX", WCD9335_CDC_RX3_RX_PATH_MIX_CTL,
10317 5, 0, &rx_int3_2_mux, tasha_codec_enable_mix_path,
10318 SND_SOC_DAPM_POST_PMU),
10319 SND_SOC_DAPM_MUX_E("RX INT4_2 MUX", WCD9335_CDC_RX4_RX_PATH_MIX_CTL,
10320 5, 0, &rx_int4_2_mux, tasha_codec_enable_mix_path,
10321 SND_SOC_DAPM_POST_PMU),
10322 SND_SOC_DAPM_MUX_E("RX INT5_2 MUX", WCD9335_CDC_RX5_RX_PATH_MIX_CTL,
10323 5, 0, &rx_int5_2_mux, tasha_codec_enable_mix_path,
10324 SND_SOC_DAPM_POST_PMU),
10325 SND_SOC_DAPM_MUX_E("RX INT6_2 MUX", WCD9335_CDC_RX6_RX_PATH_MIX_CTL,
10326 5, 0, &rx_int6_2_mux, tasha_codec_enable_mix_path,
10327 SND_SOC_DAPM_POST_PMU),
10328 SND_SOC_DAPM_MUX_E("RX INT7_2 MUX", WCD9335_CDC_RX7_RX_PATH_MIX_CTL,
10329 5, 0, &rx_int7_2_mux, tasha_codec_enable_mix_path,
10330 SND_SOC_DAPM_POST_PMU),
10331 SND_SOC_DAPM_MUX_E("RX INT8_2 MUX", WCD9335_CDC_RX8_RX_PATH_MIX_CTL,
10332 5, 0, &rx_int8_2_mux, tasha_codec_enable_mix_path,
10333 SND_SOC_DAPM_POST_PMU),
10334
10335 SND_SOC_DAPM_MUX("RX INT0_1 MIX1 INP0", SND_SOC_NOPM, 0, 0,
10336 &rx_int0_1_mix_inp0_mux),
10337 SND_SOC_DAPM_MUX("RX INT0_1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
10338 &rx_int0_1_mix_inp1_mux),
10339 SND_SOC_DAPM_MUX("RX INT0_1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
10340 &rx_int0_1_mix_inp2_mux),
10341 SND_SOC_DAPM_MUX("RX INT1_1 MIX1 INP0", SND_SOC_NOPM, 0, 0,
10342 &rx_int1_1_mix_inp0_mux),
10343 SND_SOC_DAPM_MUX("RX INT1_1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
10344 &rx_int1_1_mix_inp1_mux),
10345 SND_SOC_DAPM_MUX("RX INT1_1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
10346 &rx_int1_1_mix_inp2_mux),
10347 SND_SOC_DAPM_MUX("RX INT2_1 MIX1 INP0", SND_SOC_NOPM, 0, 0,
10348 &rx_int2_1_mix_inp0_mux),
10349 SND_SOC_DAPM_MUX("RX INT2_1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
10350 &rx_int2_1_mix_inp1_mux),
10351 SND_SOC_DAPM_MUX("RX INT2_1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
10352 &rx_int2_1_mix_inp2_mux),
10353 SND_SOC_DAPM_MUX("RX INT3_1 MIX1 INP0", SND_SOC_NOPM, 0, 0,
10354 &rx_int3_1_mix_inp0_mux),
10355 SND_SOC_DAPM_MUX("RX INT3_1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
10356 &rx_int3_1_mix_inp1_mux),
10357 SND_SOC_DAPM_MUX("RX INT3_1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
10358 &rx_int3_1_mix_inp2_mux),
10359 SND_SOC_DAPM_MUX("RX INT4_1 MIX1 INP0", SND_SOC_NOPM, 0, 0,
10360 &rx_int4_1_mix_inp0_mux),
10361 SND_SOC_DAPM_MUX("RX INT4_1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
10362 &rx_int4_1_mix_inp1_mux),
10363 SND_SOC_DAPM_MUX("RX INT4_1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
10364 &rx_int4_1_mix_inp2_mux),
10365 SND_SOC_DAPM_MUX("RX INT5_1 MIX1 INP0", SND_SOC_NOPM, 0, 0,
10366 &rx_int5_1_mix_inp0_mux),
10367 SND_SOC_DAPM_MUX("RX INT5_1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
10368 &rx_int5_1_mix_inp1_mux),
10369 SND_SOC_DAPM_MUX("RX INT5_1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
10370 &rx_int5_1_mix_inp2_mux),
10371 SND_SOC_DAPM_MUX("RX INT6_1 MIX1 INP0", SND_SOC_NOPM, 0, 0,
10372 &rx_int6_1_mix_inp0_mux),
10373 SND_SOC_DAPM_MUX("RX INT6_1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
10374 &rx_int6_1_mix_inp1_mux),
10375 SND_SOC_DAPM_MUX("RX INT6_1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
10376 &rx_int6_1_mix_inp2_mux),
10377 SND_SOC_DAPM_MUX_E("RX INT7_1 MIX1 INP0", SND_SOC_NOPM, 0, 0,
10378 &rx_int7_1_mix_inp0_mux, tasha_codec_enable_swr,
10379 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
10380 SND_SOC_DAPM_MUX_E("RX INT7_1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
10381 &rx_int7_1_mix_inp1_mux, tasha_codec_enable_swr,
10382 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
10383 SND_SOC_DAPM_MUX_E("RX INT7_1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
10384 &rx_int7_1_mix_inp2_mux, tasha_codec_enable_swr,
10385 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
10386 SND_SOC_DAPM_MUX_E("RX INT8_1 MIX1 INP0", SND_SOC_NOPM, 0, 0,
10387 &rx_int8_1_mix_inp0_mux, tasha_codec_enable_swr,
10388 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
10389 SND_SOC_DAPM_MUX_E("RX INT8_1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
10390 &rx_int8_1_mix_inp1_mux, tasha_codec_enable_swr,
10391 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
10392 SND_SOC_DAPM_MUX_E("RX INT8_1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
10393 &rx_int8_1_mix_inp2_mux, tasha_codec_enable_swr,
10394 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
10395
10396 SND_SOC_DAPM_MIXER("RX INT0_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
10397 SND_SOC_DAPM_MIXER("RX INT0 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
10398 SND_SOC_DAPM_MIXER("RX INT1_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
10399 SND_SOC_DAPM_MIXER("RX INT1 SPLINE MIX", SND_SOC_NOPM, 0, 0,
10400 rx_int1_spline_mix_switch,
10401 ARRAY_SIZE(rx_int1_spline_mix_switch)),
10402 SND_SOC_DAPM_MIXER("RX INT1 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
10403 SND_SOC_DAPM_MIXER("RX INT2_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
10404 SND_SOC_DAPM_MIXER("RX INT2 SPLINE MIX", SND_SOC_NOPM, 0, 0,
10405 rx_int2_spline_mix_switch,
10406 ARRAY_SIZE(rx_int2_spline_mix_switch)),
10407 SND_SOC_DAPM_MIXER("RX INT2 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
10408 SND_SOC_DAPM_MIXER("RX INT3_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
10409 SND_SOC_DAPM_MIXER("RX INT3 SPLINE MIX", SND_SOC_NOPM, 0, 0,
10410 rx_int3_spline_mix_switch,
10411 ARRAY_SIZE(rx_int3_spline_mix_switch)),
10412 SND_SOC_DAPM_MIXER("RX INT3 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
10413 SND_SOC_DAPM_MIXER("RX INT4_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
10414 SND_SOC_DAPM_MIXER("RX INT4 SPLINE MIX", SND_SOC_NOPM, 0, 0,
10415 rx_int4_spline_mix_switch,
10416 ARRAY_SIZE(rx_int4_spline_mix_switch)),
10417 SND_SOC_DAPM_MIXER("RX INT4 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
10418 SND_SOC_DAPM_MIXER("RX INT5_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
10419 SND_SOC_DAPM_MIXER("RX INT5 SPLINE MIX", SND_SOC_NOPM, 0, 0,
10420 rx_int5_spline_mix_switch,
10421 ARRAY_SIZE(rx_int5_spline_mix_switch)),
10422 SND_SOC_DAPM_MIXER("RX INT5 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
10423
10424 SND_SOC_DAPM_MIXER("RX INT6_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
10425 SND_SOC_DAPM_MIXER("RX INT6 SPLINE MIX", SND_SOC_NOPM, 0, 0,
10426 rx_int6_spline_mix_switch,
10427 ARRAY_SIZE(rx_int6_spline_mix_switch)),
10428 SND_SOC_DAPM_MIXER("RX INT6 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
10429
10430 SND_SOC_DAPM_MIXER("RX INT7_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
10431 SND_SOC_DAPM_MIXER("RX INT7 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
10432 SND_SOC_DAPM_MIXER("RX INT7 SPLINE MIX", SND_SOC_NOPM, 0, 0,
10433 rx_int7_spline_mix_switch,
10434 ARRAY_SIZE(rx_int7_spline_mix_switch)),
10435
10436 SND_SOC_DAPM_MIXER("RX INT8_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
10437 SND_SOC_DAPM_MIXER("RX INT8 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
10438 SND_SOC_DAPM_MIXER("RX INT8 SPLINE MIX", SND_SOC_NOPM, 0, 0,
10439 rx_int8_spline_mix_switch,
10440 ARRAY_SIZE(rx_int8_spline_mix_switch)),
10441
10442 SND_SOC_DAPM_MIXER("RX INT0 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
10443 SND_SOC_DAPM_MIXER("RX INT1 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
10444 SND_SOC_DAPM_MIXER("RX INT2 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
10445 SND_SOC_DAPM_MIXER("RX INT3 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
10446 SND_SOC_DAPM_MIXER("RX INT4 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
10447 SND_SOC_DAPM_MIXER("RX INT5 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
10448 SND_SOC_DAPM_MIXER("RX INT6 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
10449 SND_SOC_DAPM_MIXER("RX INT7 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
10450 SND_SOC_DAPM_MIXER_E("RX INT7 CHAIN", SND_SOC_NOPM, 0, 0,
10451 NULL, 0, tasha_codec_spk_boost_event,
10452 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
10453 SND_SOC_DAPM_MIXER_E("RX INT8 CHAIN", SND_SOC_NOPM, 0, 0,
10454 NULL, 0, tasha_codec_spk_boost_event,
10455 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
10456
10457 SND_SOC_DAPM_MIXER_E("RX INT5 VBAT", SND_SOC_NOPM, 0, 0,
10458 rx_int5_vbat_mix_switch,
10459 ARRAY_SIZE(rx_int5_vbat_mix_switch),
10460 tasha_codec_vbat_enable_event,
10461 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
10462 SND_SOC_DAPM_MIXER_E("RX INT6 VBAT", SND_SOC_NOPM, 0, 0,
10463 rx_int6_vbat_mix_switch,
10464 ARRAY_SIZE(rx_int6_vbat_mix_switch),
10465 tasha_codec_vbat_enable_event,
10466 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
10467 SND_SOC_DAPM_MIXER_E("RX INT7 VBAT", SND_SOC_NOPM, 0, 0,
10468 rx_int7_vbat_mix_switch,
10469 ARRAY_SIZE(rx_int7_vbat_mix_switch),
10470 tasha_codec_vbat_enable_event,
10471 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
10472 SND_SOC_DAPM_MIXER_E("RX INT8 VBAT", SND_SOC_NOPM, 0, 0,
10473 rx_int8_vbat_mix_switch,
10474 ARRAY_SIZE(rx_int8_vbat_mix_switch),
10475 tasha_codec_vbat_enable_event,
10476 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
10477
10478 SND_SOC_DAPM_MUX("RX INT0 MIX2 INP", WCD9335_CDC_RX0_RX_PATH_CFG1, 4,
10479 0, &rx_int0_mix2_inp_mux),
10480 SND_SOC_DAPM_MUX("RX INT1 MIX2 INP", WCD9335_CDC_RX1_RX_PATH_CFG1, 4,
10481 0, &rx_int1_mix2_inp_mux),
10482 SND_SOC_DAPM_MUX("RX INT2 MIX2 INP", WCD9335_CDC_RX2_RX_PATH_CFG1, 4,
10483 0, &rx_int2_mix2_inp_mux),
10484 SND_SOC_DAPM_MUX("RX INT3 MIX2 INP", WCD9335_CDC_RX3_RX_PATH_CFG1, 4,
10485 0, &rx_int3_mix2_inp_mux),
10486 SND_SOC_DAPM_MUX("RX INT4 MIX2 INP", WCD9335_CDC_RX4_RX_PATH_CFG1, 4,
10487 0, &rx_int4_mix2_inp_mux),
10488 SND_SOC_DAPM_MUX("RX INT7 MIX2 INP", WCD9335_CDC_RX7_RX_PATH_CFG1, 4,
10489 0, &rx_int7_mix2_inp_mux),
10490
10491 SND_SOC_DAPM_MUX("SLIM TX0 MUX", SND_SOC_NOPM, TASHA_TX0, 0,
10492 &sb_tx0_mux),
10493 SND_SOC_DAPM_MUX("SLIM TX1 MUX", SND_SOC_NOPM, TASHA_TX1, 0,
10494 &sb_tx1_mux),
10495 SND_SOC_DAPM_MUX("SLIM TX2 MUX", SND_SOC_NOPM, TASHA_TX2, 0,
10496 &sb_tx2_mux),
10497 SND_SOC_DAPM_MUX("SLIM TX3 MUX", SND_SOC_NOPM, TASHA_TX3, 0,
10498 &sb_tx3_mux),
10499 SND_SOC_DAPM_MUX("SLIM TX4 MUX", SND_SOC_NOPM, TASHA_TX4, 0,
10500 &sb_tx4_mux),
10501 SND_SOC_DAPM_MUX("SLIM TX5 MUX", SND_SOC_NOPM, TASHA_TX5, 0,
10502 &sb_tx5_mux),
10503 SND_SOC_DAPM_MUX("SLIM TX6 MUX", SND_SOC_NOPM, TASHA_TX6, 0,
10504 &sb_tx6_mux),
10505 SND_SOC_DAPM_MUX("SLIM TX7 MUX", SND_SOC_NOPM, TASHA_TX7, 0,
10506 &sb_tx7_mux),
10507 SND_SOC_DAPM_MUX("SLIM TX8 MUX", SND_SOC_NOPM, TASHA_TX8, 0,
10508 &sb_tx8_mux),
10509 SND_SOC_DAPM_MUX("SLIM TX9 MUX", SND_SOC_NOPM, TASHA_TX9, 0,
10510 &sb_tx9_mux),
10511 SND_SOC_DAPM_MUX("SLIM TX10 MUX", SND_SOC_NOPM, TASHA_TX10, 0,
10512 &sb_tx10_mux),
10513 SND_SOC_DAPM_MUX("SLIM TX11 MUX", SND_SOC_NOPM, TASHA_TX11, 0,
10514 &sb_tx11_mux),
10515 SND_SOC_DAPM_MUX("SLIM TX11 INP1 MUX", SND_SOC_NOPM, TASHA_TX11, 0,
10516 &sb_tx11_inp1_mux),
10517 SND_SOC_DAPM_MUX("SLIM TX13 MUX", SND_SOC_NOPM, TASHA_TX13, 0,
10518 &sb_tx13_mux),
10519 SND_SOC_DAPM_MUX("TX13 INP MUX", SND_SOC_NOPM, 0, 0,
10520 &tx13_inp_mux),
10521
10522 SND_SOC_DAPM_MUX_E("ADC MUX0", WCD9335_CDC_TX0_TX_PATH_CTL, 5, 0,
10523 &tx_adc_mux0, tasha_codec_enable_dec,
10524 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
10525 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
10526
10527 SND_SOC_DAPM_MUX_E("ADC MUX1", WCD9335_CDC_TX1_TX_PATH_CTL, 5, 0,
10528 &tx_adc_mux1, tasha_codec_enable_dec,
10529 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
10530 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
10531
10532 SND_SOC_DAPM_MUX_E("ADC MUX2", WCD9335_CDC_TX2_TX_PATH_CTL, 5, 0,
10533 &tx_adc_mux2, tasha_codec_enable_dec,
10534 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
10535 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
10536
10537 SND_SOC_DAPM_MUX_E("ADC MUX3", WCD9335_CDC_TX3_TX_PATH_CTL, 5, 0,
10538 &tx_adc_mux3, tasha_codec_enable_dec,
10539 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
10540 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
10541
10542 SND_SOC_DAPM_MUX_E("ADC MUX4", WCD9335_CDC_TX4_TX_PATH_CTL, 5, 0,
10543 &tx_adc_mux4, tasha_codec_enable_dec,
10544 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
10545 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
10546
10547 SND_SOC_DAPM_MUX_E("ADC MUX5", WCD9335_CDC_TX5_TX_PATH_CTL, 5, 0,
10548 &tx_adc_mux5, tasha_codec_enable_dec,
10549 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
10550 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
10551
10552 SND_SOC_DAPM_MUX_E("ADC MUX6", WCD9335_CDC_TX6_TX_PATH_CTL, 5, 0,
10553 &tx_adc_mux6, tasha_codec_enable_dec,
10554 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
10555 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
10556
10557 SND_SOC_DAPM_MUX_E("ADC MUX7", WCD9335_CDC_TX7_TX_PATH_CTL, 5, 0,
10558 &tx_adc_mux7, tasha_codec_enable_dec,
10559 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
10560 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
10561
10562 SND_SOC_DAPM_MUX_E("ADC MUX8", WCD9335_CDC_TX8_TX_PATH_CTL, 5, 0,
10563 &tx_adc_mux8, tasha_codec_enable_dec,
10564 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
10565 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
10566
10567 SND_SOC_DAPM_MUX_E("ADC MUX10", SND_SOC_NOPM, 10, 0,
10568 &tx_adc_mux10, tasha_codec_tx_adc_cfg,
10569 SND_SOC_DAPM_POST_PMU),
10570
10571 SND_SOC_DAPM_MUX_E("ADC MUX11", SND_SOC_NOPM, 11, 0,
10572 &tx_adc_mux11, tasha_codec_tx_adc_cfg,
10573 SND_SOC_DAPM_POST_PMU),
10574
10575 SND_SOC_DAPM_MUX_E("ADC MUX12", SND_SOC_NOPM, 12, 0,
10576 &tx_adc_mux12, tasha_codec_tx_adc_cfg,
10577 SND_SOC_DAPM_POST_PMU),
10578
10579 SND_SOC_DAPM_MUX_E("ADC MUX13", SND_SOC_NOPM, 13, 0,
10580 &tx_adc_mux13, tasha_codec_tx_adc_cfg,
10581 SND_SOC_DAPM_POST_PMU),
10582
10583 SND_SOC_DAPM_MUX("DMIC MUX0", SND_SOC_NOPM, 0, 0,
10584 &tx_dmic_mux0),
10585 SND_SOC_DAPM_MUX("DMIC MUX1", SND_SOC_NOPM, 0, 0,
10586 &tx_dmic_mux1),
10587 SND_SOC_DAPM_MUX("DMIC MUX2", SND_SOC_NOPM, 0, 0,
10588 &tx_dmic_mux2),
10589 SND_SOC_DAPM_MUX("DMIC MUX3", SND_SOC_NOPM, 0, 0,
10590 &tx_dmic_mux3),
10591 SND_SOC_DAPM_MUX("DMIC MUX4", SND_SOC_NOPM, 0, 0,
10592 &tx_dmic_mux4),
10593 SND_SOC_DAPM_MUX("DMIC MUX5", SND_SOC_NOPM, 0, 0,
10594 &tx_dmic_mux5),
10595 SND_SOC_DAPM_MUX("DMIC MUX6", SND_SOC_NOPM, 0, 0,
10596 &tx_dmic_mux6),
10597 SND_SOC_DAPM_MUX("DMIC MUX7", SND_SOC_NOPM, 0, 0,
10598 &tx_dmic_mux7),
10599 SND_SOC_DAPM_MUX("DMIC MUX8", SND_SOC_NOPM, 0, 0,
10600 &tx_dmic_mux8),
10601 SND_SOC_DAPM_MUX("DMIC MUX10", SND_SOC_NOPM, 0, 0,
10602 &tx_dmic_mux10),
10603 SND_SOC_DAPM_MUX("DMIC MUX11", SND_SOC_NOPM, 0, 0,
10604 &tx_dmic_mux11),
10605 SND_SOC_DAPM_MUX("DMIC MUX12", SND_SOC_NOPM, 0, 0,
10606 &tx_dmic_mux12),
10607 SND_SOC_DAPM_MUX("DMIC MUX13", SND_SOC_NOPM, 0, 0,
10608 &tx_dmic_mux13),
10609
10610 SND_SOC_DAPM_MUX("AMIC MUX0", SND_SOC_NOPM, 0, 0,
10611 &tx_amic_mux0),
10612 SND_SOC_DAPM_MUX("AMIC MUX1", SND_SOC_NOPM, 0, 0,
10613 &tx_amic_mux1),
10614 SND_SOC_DAPM_MUX("AMIC MUX2", SND_SOC_NOPM, 0, 0,
10615 &tx_amic_mux2),
10616 SND_SOC_DAPM_MUX("AMIC MUX3", SND_SOC_NOPM, 0, 0,
10617 &tx_amic_mux3),
10618 SND_SOC_DAPM_MUX("AMIC MUX4", SND_SOC_NOPM, 0, 0,
10619 &tx_amic_mux4),
10620 SND_SOC_DAPM_MUX("AMIC MUX5", SND_SOC_NOPM, 0, 0,
10621 &tx_amic_mux5),
10622 SND_SOC_DAPM_MUX("AMIC MUX6", SND_SOC_NOPM, 0, 0,
10623 &tx_amic_mux6),
10624 SND_SOC_DAPM_MUX("AMIC MUX7", SND_SOC_NOPM, 0, 0,
10625 &tx_amic_mux7),
10626 SND_SOC_DAPM_MUX("AMIC MUX8", SND_SOC_NOPM, 0, 0,
10627 &tx_amic_mux8),
10628 SND_SOC_DAPM_MUX("AMIC MUX10", SND_SOC_NOPM, 0, 0,
10629 &tx_amic_mux10),
10630 SND_SOC_DAPM_MUX("AMIC MUX11", SND_SOC_NOPM, 0, 0,
10631 &tx_amic_mux11),
10632 SND_SOC_DAPM_MUX("AMIC MUX12", SND_SOC_NOPM, 0, 0,
10633 &tx_amic_mux12),
10634 SND_SOC_DAPM_MUX("AMIC MUX13", SND_SOC_NOPM, 0, 0,
10635 &tx_amic_mux13),
10636
10637 SND_SOC_DAPM_ADC_E("ADC1", NULL, WCD9335_ANA_AMIC1, 7, 0,
10638 tasha_codec_enable_adc, SND_SOC_DAPM_PRE_PMU),
10639 SND_SOC_DAPM_ADC_E("ADC2", NULL, WCD9335_ANA_AMIC2, 7, 0,
10640 tasha_codec_enable_adc, SND_SOC_DAPM_PRE_PMU),
10641 SND_SOC_DAPM_ADC_E("ADC3", NULL, WCD9335_ANA_AMIC3, 7, 0,
10642 tasha_codec_enable_adc, SND_SOC_DAPM_PRE_PMU),
10643 SND_SOC_DAPM_ADC_E("ADC4", NULL, WCD9335_ANA_AMIC4, 7, 0,
10644 tasha_codec_enable_adc, SND_SOC_DAPM_PRE_PMU),
10645 SND_SOC_DAPM_ADC_E("ADC5", NULL, WCD9335_ANA_AMIC5, 7, 0,
10646 tasha_codec_enable_adc, SND_SOC_DAPM_PRE_PMU),
10647 SND_SOC_DAPM_ADC_E("ADC6", NULL, WCD9335_ANA_AMIC6, 7, 0,
10648 tasha_codec_enable_adc, SND_SOC_DAPM_PRE_PMU),
10649
10650 SND_SOC_DAPM_SUPPLY("RX INT1 NATIVE SUPPLY", SND_SOC_NOPM,
10651 INTERP_HPHL, 0, tasha_enable_native_supply,
10652 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
10653
10654 SND_SOC_DAPM_SUPPLY("RX INT2 NATIVE SUPPLY", SND_SOC_NOPM,
10655 INTERP_HPHR, 0, tasha_enable_native_supply,
10656 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
10657
10658 SND_SOC_DAPM_SUPPLY("RX INT3 NATIVE SUPPLY", SND_SOC_NOPM,
10659 INTERP_LO1, 0, tasha_enable_native_supply,
10660 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
10661
10662 SND_SOC_DAPM_SUPPLY("RX INT4 NATIVE SUPPLY", SND_SOC_NOPM,
10663 INTERP_LO2, 0, tasha_enable_native_supply,
10664 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
10665
10666 SND_SOC_DAPM_INPUT("AMIC1"),
10667 SND_SOC_DAPM_MICBIAS_E("MIC BIAS1", SND_SOC_NOPM, 0, 0,
10668 tasha_codec_enable_micbias,
10669 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
10670 SND_SOC_DAPM_POST_PMD),
10671 SND_SOC_DAPM_MICBIAS_E("MIC BIAS2", SND_SOC_NOPM, 0, 0,
10672 tasha_codec_enable_micbias,
10673 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
10674 SND_SOC_DAPM_POST_PMD),
10675 SND_SOC_DAPM_MICBIAS_E("MIC BIAS3", SND_SOC_NOPM, 0, 0,
10676 tasha_codec_enable_micbias,
10677 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
10678 SND_SOC_DAPM_POST_PMD),
10679 SND_SOC_DAPM_MICBIAS_E("MIC BIAS4", SND_SOC_NOPM, 0, 0,
10680 tasha_codec_enable_micbias,
10681 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
10682 SND_SOC_DAPM_POST_PMD),
10683
10684 SND_SOC_DAPM_MICBIAS_E(DAPM_MICBIAS1_STANDALONE, SND_SOC_NOPM, 0, 0,
10685 tasha_codec_force_enable_micbias,
10686 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
10687 SND_SOC_DAPM_MICBIAS_E(DAPM_MICBIAS2_STANDALONE, SND_SOC_NOPM, 0, 0,
10688 tasha_codec_force_enable_micbias,
10689 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
10690 SND_SOC_DAPM_MICBIAS_E(DAPM_MICBIAS3_STANDALONE, SND_SOC_NOPM, 0, 0,
10691 tasha_codec_force_enable_micbias,
10692 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
10693 SND_SOC_DAPM_MICBIAS_E(DAPM_MICBIAS4_STANDALONE, SND_SOC_NOPM, 0, 0,
10694 tasha_codec_force_enable_micbias,
10695 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
10696 SND_SOC_DAPM_SUPPLY(DAPM_LDO_H_STANDALONE, SND_SOC_NOPM, 0, 0,
10697 tasha_codec_force_enable_ldo_h,
10698 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
10699
10700 SND_SOC_DAPM_MUX("ANC0 FB MUX", SND_SOC_NOPM, 0, 0, &anc0_fb_mux),
10701 SND_SOC_DAPM_MUX("ANC1 FB MUX", SND_SOC_NOPM, 0, 0, &anc1_fb_mux),
10702
10703 SND_SOC_DAPM_INPUT("AMIC2"),
10704 SND_SOC_DAPM_INPUT("AMIC3"),
10705 SND_SOC_DAPM_INPUT("AMIC4"),
10706 SND_SOC_DAPM_INPUT("AMIC5"),
10707 SND_SOC_DAPM_INPUT("AMIC6"),
10708
10709 SND_SOC_DAPM_AIF_OUT_E("AIF1 CAP", "AIF1 Capture", 0, SND_SOC_NOPM,
10710 AIF1_CAP, 0, tasha_codec_enable_slimtx,
10711 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
10712
10713 SND_SOC_DAPM_AIF_OUT_E("AIF2 CAP", "AIF2 Capture", 0, SND_SOC_NOPM,
10714 AIF2_CAP, 0, tasha_codec_enable_slimtx,
10715 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
10716
10717 SND_SOC_DAPM_AIF_OUT_E("AIF3 CAP", "AIF3 Capture", 0, SND_SOC_NOPM,
10718 AIF3_CAP, 0, tasha_codec_enable_slimtx,
10719 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
10720
10721 SND_SOC_DAPM_AIF_OUT_E("AIF4 VI", "VIfeed", 0, SND_SOC_NOPM,
10722 AIF4_VIFEED, 0, tasha_codec_enable_slimvi_feedback,
10723 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
10724 SND_SOC_DAPM_MIXER("AIF4_VI Mixer", SND_SOC_NOPM, AIF4_VIFEED, 0,
10725 aif4_vi_mixer, ARRAY_SIZE(aif4_vi_mixer)),
10726
10727 SND_SOC_DAPM_MIXER("AIF1_CAP Mixer", SND_SOC_NOPM, AIF1_CAP, 0,
10728 aif1_cap_mixer, ARRAY_SIZE(aif1_cap_mixer)),
10729
10730 SND_SOC_DAPM_MIXER("AIF2_CAP Mixer", SND_SOC_NOPM, AIF2_CAP, 0,
10731 aif2_cap_mixer, ARRAY_SIZE(aif2_cap_mixer)),
10732
10733 SND_SOC_DAPM_MIXER("AIF3_CAP Mixer", SND_SOC_NOPM, AIF3_CAP, 0,
10734 aif3_cap_mixer, ARRAY_SIZE(aif3_cap_mixer)),
10735
10736 SND_SOC_DAPM_MIXER("AIF4_MAD Mixer", SND_SOC_NOPM, AIF4_MAD_TX, 0,
10737 aif4_mad_mixer, ARRAY_SIZE(aif4_mad_mixer)),
10738
10739 SND_SOC_DAPM_INPUT("VIINPUT"),
10740
10741 SND_SOC_DAPM_AIF_OUT("AIF5 CPE", "AIF5 CPE TX", 0, SND_SOC_NOPM,
10742 AIF5_CPE_TX, 0),
10743
10744 SND_SOC_DAPM_MUX_E("EC BUF MUX INP", SND_SOC_NOPM, 0, 0, &ec_buf_mux,
10745 tasha_codec_ec_buf_mux_enable,
10746 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
10747
10748 /* Digital Mic Inputs */
10749 SND_SOC_DAPM_ADC_E("DMIC0", NULL, SND_SOC_NOPM, 0, 0,
10750 tasha_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
10751 SND_SOC_DAPM_POST_PMD),
10752
10753 SND_SOC_DAPM_ADC_E("DMIC1", NULL, SND_SOC_NOPM, 0, 0,
10754 tasha_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
10755 SND_SOC_DAPM_POST_PMD),
10756
10757 SND_SOC_DAPM_ADC_E("DMIC2", NULL, SND_SOC_NOPM, 0, 0,
10758 tasha_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
10759 SND_SOC_DAPM_POST_PMD),
10760
10761 SND_SOC_DAPM_ADC_E("DMIC3", NULL, SND_SOC_NOPM, 0, 0,
10762 tasha_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
10763 SND_SOC_DAPM_POST_PMD),
10764
10765 SND_SOC_DAPM_ADC_E("DMIC4", NULL, SND_SOC_NOPM, 0, 0,
10766 tasha_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
10767 SND_SOC_DAPM_POST_PMD),
10768
10769 SND_SOC_DAPM_ADC_E("DMIC5", NULL, SND_SOC_NOPM, 0, 0,
10770 tasha_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
10771 SND_SOC_DAPM_POST_PMD),
10772
10773 SND_SOC_DAPM_MUX("IIR0 INP0 MUX", SND_SOC_NOPM, 0, 0, &iir0_inp0_mux),
10774 SND_SOC_DAPM_MUX("IIR0 INP1 MUX", SND_SOC_NOPM, 0, 0, &iir0_inp1_mux),
10775 SND_SOC_DAPM_MUX("IIR0 INP2 MUX", SND_SOC_NOPM, 0, 0, &iir0_inp2_mux),
10776 SND_SOC_DAPM_MUX("IIR0 INP3 MUX", SND_SOC_NOPM, 0, 0, &iir0_inp3_mux),
10777 SND_SOC_DAPM_MUX("IIR1 INP0 MUX", SND_SOC_NOPM, 0, 0, &iir1_inp0_mux),
10778 SND_SOC_DAPM_MUX("IIR1 INP1 MUX", SND_SOC_NOPM, 0, 0, &iir1_inp1_mux),
10779 SND_SOC_DAPM_MUX("IIR1 INP2 MUX", SND_SOC_NOPM, 0, 0, &iir1_inp2_mux),
10780 SND_SOC_DAPM_MUX("IIR1 INP3 MUX", SND_SOC_NOPM, 0, 0, &iir1_inp3_mux),
10781
10782 SND_SOC_DAPM_MIXER_E("IIR0", WCD9335_CDC_SIDETONE_IIR0_IIR_PATH_CTL,
10783 4, 0, NULL, 0, tasha_codec_set_iir_gain,
10784 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
10785 SND_SOC_DAPM_MIXER_E("IIR1", WCD9335_CDC_SIDETONE_IIR1_IIR_PATH_CTL,
10786 4, 0, NULL, 0, tasha_codec_set_iir_gain,
10787 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
10788 SND_SOC_DAPM_MIXER("SRC0", WCD9335_CDC_SIDETONE_SRC0_ST_SRC_PATH_CTL,
10789 4, 0, NULL, 0),
10790 SND_SOC_DAPM_MIXER("SRC1", WCD9335_CDC_SIDETONE_SRC1_ST_SRC_PATH_CTL,
10791 4, 0, NULL, 0),
10792 SND_SOC_DAPM_MIXER_E("CPE IN Mixer", SND_SOC_NOPM, 0, 0,
10793 cpe_in_mix_switch,
10794 ARRAY_SIZE(cpe_in_mix_switch),
10795 tasha_codec_configure_cpe_input,
10796 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
10797
10798 SND_SOC_DAPM_MUX("RX INT1_1 NATIVE MUX", SND_SOC_NOPM, 0, 0,
10799 &int1_1_native_mux),
10800 SND_SOC_DAPM_MUX("RX INT2_1 NATIVE MUX", SND_SOC_NOPM, 0, 0,
10801 &int2_1_native_mux),
10802 SND_SOC_DAPM_MUX("RX INT3_1 NATIVE MUX", SND_SOC_NOPM, 0, 0,
10803 &int3_1_native_mux),
10804 SND_SOC_DAPM_MUX("RX INT4_1 NATIVE MUX", SND_SOC_NOPM, 0, 0,
10805 &int4_1_native_mux),
10806 SND_SOC_DAPM_MUX("RX MIX TX0 MUX", SND_SOC_NOPM, 0, 0,
10807 &rx_mix_tx0_mux),
10808 SND_SOC_DAPM_MUX("RX MIX TX1 MUX", SND_SOC_NOPM, 0, 0,
10809 &rx_mix_tx1_mux),
10810 SND_SOC_DAPM_MUX("RX MIX TX2 MUX", SND_SOC_NOPM, 0, 0,
10811 &rx_mix_tx2_mux),
10812 SND_SOC_DAPM_MUX("RX MIX TX3 MUX", SND_SOC_NOPM, 0, 0,
10813 &rx_mix_tx3_mux),
10814 SND_SOC_DAPM_MUX("RX MIX TX4 MUX", SND_SOC_NOPM, 0, 0,
10815 &rx_mix_tx4_mux),
10816 SND_SOC_DAPM_MUX("RX MIX TX5 MUX", SND_SOC_NOPM, 0, 0,
10817 &rx_mix_tx5_mux),
10818 SND_SOC_DAPM_MUX("RX MIX TX6 MUX", SND_SOC_NOPM, 0, 0,
10819 &rx_mix_tx6_mux),
10820 SND_SOC_DAPM_MUX("RX MIX TX7 MUX", SND_SOC_NOPM, 0, 0,
10821 &rx_mix_tx7_mux),
10822 SND_SOC_DAPM_MUX("RX MIX TX8 MUX", SND_SOC_NOPM, 0, 0,
10823 &rx_mix_tx8_mux),
10824
10825 SND_SOC_DAPM_MUX("RX INT0 DEM MUX", SND_SOC_NOPM, 0, 0,
10826 &rx_int0_dem_inp_mux),
10827 SND_SOC_DAPM_MUX("RX INT1 DEM MUX", SND_SOC_NOPM, 0, 0,
10828 &rx_int1_dem_inp_mux),
10829 SND_SOC_DAPM_MUX("RX INT2 DEM MUX", SND_SOC_NOPM, 0, 0,
10830 &rx_int2_dem_inp_mux),
10831
10832 SND_SOC_DAPM_MUX_E("RX INT0 INTERP", SND_SOC_NOPM,
10833 INTERP_EAR, 0, &rx_int0_interp_mux,
10834 tasha_codec_enable_interpolator,
10835 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
10836 SND_SOC_DAPM_POST_PMD),
10837 SND_SOC_DAPM_MUX_E("RX INT1 INTERP", SND_SOC_NOPM,
10838 INTERP_HPHL, 0, &rx_int1_interp_mux,
10839 tasha_codec_enable_interpolator,
10840 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
10841 SND_SOC_DAPM_POST_PMD),
10842 SND_SOC_DAPM_MUX_E("RX INT2 INTERP", SND_SOC_NOPM,
10843 INTERP_HPHR, 0, &rx_int2_interp_mux,
10844 tasha_codec_enable_interpolator,
10845 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
10846 SND_SOC_DAPM_POST_PMD),
10847 SND_SOC_DAPM_MUX_E("RX INT3 INTERP", SND_SOC_NOPM,
10848 INTERP_LO1, 0, &rx_int3_interp_mux,
10849 tasha_codec_enable_interpolator,
10850 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
10851 SND_SOC_DAPM_POST_PMD),
10852 SND_SOC_DAPM_MUX_E("RX INT4 INTERP", SND_SOC_NOPM,
10853 INTERP_LO2, 0, &rx_int4_interp_mux,
10854 tasha_codec_enable_interpolator,
10855 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
10856 SND_SOC_DAPM_POST_PMD),
10857 SND_SOC_DAPM_MUX_E("RX INT5 INTERP", SND_SOC_NOPM,
10858 INTERP_LO3, 0, &rx_int5_interp_mux,
10859 tasha_codec_enable_interpolator,
10860 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
10861 SND_SOC_DAPM_POST_PMD),
10862 SND_SOC_DAPM_MUX_E("RX INT6 INTERP", SND_SOC_NOPM,
10863 INTERP_LO4, 0, &rx_int6_interp_mux,
10864 tasha_codec_enable_interpolator,
10865 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
10866 SND_SOC_DAPM_POST_PMD),
10867 SND_SOC_DAPM_MUX_E("RX INT7 INTERP", SND_SOC_NOPM,
10868 INTERP_SPKR1, 0, &rx_int7_interp_mux,
10869 tasha_codec_enable_interpolator,
10870 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
10871 SND_SOC_DAPM_POST_PMD),
10872 SND_SOC_DAPM_MUX_E("RX INT8 INTERP", SND_SOC_NOPM,
10873 INTERP_SPKR2, 0, &rx_int8_interp_mux,
10874 tasha_codec_enable_interpolator,
10875 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
10876 SND_SOC_DAPM_POST_PMD),
10877
10878 SND_SOC_DAPM_DAC_E("RX INT0 DAC", NULL, SND_SOC_NOPM,
10879 0, 0, tasha_codec_ear_dac_event,
10880 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
10881 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
10882 SND_SOC_DAPM_DAC_E("RX INT1 DAC", NULL, WCD9335_ANA_HPH,
10883 5, 0, tasha_codec_hphl_dac_event,
10884 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
10885 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
10886 SND_SOC_DAPM_DAC_E("RX INT2 DAC", NULL, WCD9335_ANA_HPH,
10887 4, 0, tasha_codec_hphr_dac_event,
10888 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
10889 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
10890 SND_SOC_DAPM_DAC_E("RX INT3 DAC", NULL, SND_SOC_NOPM,
10891 0, 0, tasha_codec_lineout_dac_event,
10892 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
10893 SND_SOC_DAPM_DAC_E("RX INT4 DAC", NULL, SND_SOC_NOPM,
10894 0, 0, tasha_codec_lineout_dac_event,
10895 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
10896 SND_SOC_DAPM_DAC_E("RX INT5 DAC", NULL, SND_SOC_NOPM,
10897 0, 0, tasha_codec_lineout_dac_event,
10898 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
10899 SND_SOC_DAPM_DAC_E("RX INT6 DAC", NULL, SND_SOC_NOPM,
10900 0, 0, tasha_codec_lineout_dac_event,
10901 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
10902 SND_SOC_DAPM_PGA_E("HPHL PA", WCD9335_ANA_HPH, 7, 0, NULL, 0,
10903 tasha_codec_enable_hphl_pa,
10904 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
10905 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
10906 SND_SOC_DAPM_PGA_E("HPHR PA", WCD9335_ANA_HPH, 6, 0, NULL, 0,
10907 tasha_codec_enable_hphr_pa,
10908 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
10909 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
10910 SND_SOC_DAPM_PGA_E("EAR PA", WCD9335_ANA_EAR, 7, 0, NULL, 0,
10911 tasha_codec_enable_ear_pa,
10912 SND_SOC_DAPM_POST_PMU |
10913 SND_SOC_DAPM_POST_PMD),
10914 SND_SOC_DAPM_PGA_E("LINEOUT1 PA", WCD9335_ANA_LO_1_2, 7, 0, NULL, 0,
10915 tasha_codec_enable_lineout_pa,
10916 SND_SOC_DAPM_POST_PMU |
10917 SND_SOC_DAPM_POST_PMD),
10918 SND_SOC_DAPM_PGA_E("LINEOUT2 PA", WCD9335_ANA_LO_1_2, 6, 0, NULL, 0,
10919 tasha_codec_enable_lineout_pa,
10920 SND_SOC_DAPM_POST_PMU |
10921 SND_SOC_DAPM_POST_PMD),
10922 SND_SOC_DAPM_PGA_E("LINEOUT3 PA", WCD9335_ANA_LO_3_4, 7, 0, NULL, 0,
10923 tasha_codec_enable_lineout_pa,
10924 SND_SOC_DAPM_POST_PMU |
10925 SND_SOC_DAPM_POST_PMD),
10926 SND_SOC_DAPM_PGA_E("LINEOUT4 PA", WCD9335_ANA_LO_3_4, 6, 0, NULL, 0,
10927 tasha_codec_enable_lineout_pa,
10928 SND_SOC_DAPM_POST_PMU |
10929 SND_SOC_DAPM_POST_PMD),
10930 SND_SOC_DAPM_PGA_E("ANC EAR PA", WCD9335_ANA_EAR, 7, 0, NULL, 0,
10931 tasha_codec_enable_ear_pa,
10932 SND_SOC_DAPM_POST_PMU |
10933 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
10934 SND_SOC_DAPM_PGA_E("ANC HPHL PA", SND_SOC_NOPM, 0, 0, NULL, 0,
10935 tasha_codec_enable_hphl_pa,
10936 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
10937 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
10938 SND_SOC_DAPM_PGA_E("ANC HPHR PA", SND_SOC_NOPM, 0, 0, NULL, 0,
10939 tasha_codec_enable_hphr_pa,
10940 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
10941 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
10942 SND_SOC_DAPM_PGA_E("ANC LINEOUT1 PA", WCD9335_ANA_LO_1_2,
10943 7, 0, NULL, 0,
10944 tasha_codec_enable_lineout_pa,
10945 SND_SOC_DAPM_POST_PMU |
10946 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
10947 SND_SOC_DAPM_PGA_E("ANC LINEOUT2 PA", WCD9335_ANA_LO_1_2,
10948 6, 0, NULL, 0,
10949 tasha_codec_enable_lineout_pa,
10950 SND_SOC_DAPM_POST_PMU |
10951 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
10952 SND_SOC_DAPM_PGA_E("ANC SPK1 PA", SND_SOC_NOPM, 0, 0, NULL, 0,
10953 tasha_codec_enable_spk_anc,
10954 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
10955
10956 SND_SOC_DAPM_OUTPUT("HPHL"),
10957 SND_SOC_DAPM_OUTPUT("HPHR"),
10958 SND_SOC_DAPM_OUTPUT("ANC HPHL"),
10959 SND_SOC_DAPM_OUTPUT("ANC HPHR"),
10960 SND_SOC_DAPM_SUPPLY("RX_BIAS", SND_SOC_NOPM, 0, 0,
10961 tasha_codec_enable_rx_bias, SND_SOC_DAPM_PRE_PMU |
10962 SND_SOC_DAPM_POST_PMD),
10963 SND_SOC_DAPM_OUTPUT("SPK1 OUT"),
10964 SND_SOC_DAPM_OUTPUT("SPK2 OUT"),
10965 SND_SOC_DAPM_OUTPUT("LINEOUT1"),
10966 SND_SOC_DAPM_OUTPUT("LINEOUT2"),
10967 SND_SOC_DAPM_OUTPUT("LINEOUT3"),
10968 SND_SOC_DAPM_OUTPUT("LINEOUT4"),
10969 SND_SOC_DAPM_OUTPUT("ANC LINEOUT1"),
10970 SND_SOC_DAPM_OUTPUT("ANC LINEOUT2"),
10971 SND_SOC_DAPM_SUPPLY("MICBIAS_REGULATOR", SND_SOC_NOPM,
10972 ON_DEMAND_MICBIAS, 0,
10973 tasha_codec_enable_on_demand_supply,
10974 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
10975
10976 SND_SOC_DAPM_SWITCH("ADC US MUX0", WCD9335_CDC_TX0_TX_PATH_192_CTL, 0,
10977 0, &adc_us_mux0_switch),
10978 SND_SOC_DAPM_SWITCH("ADC US MUX1", WCD9335_CDC_TX1_TX_PATH_192_CTL, 0,
10979 0, &adc_us_mux1_switch),
10980 SND_SOC_DAPM_SWITCH("ADC US MUX2", WCD9335_CDC_TX2_TX_PATH_192_CTL, 0,
10981 0, &adc_us_mux2_switch),
10982 SND_SOC_DAPM_SWITCH("ADC US MUX3", WCD9335_CDC_TX3_TX_PATH_192_CTL, 0,
10983 0, &adc_us_mux3_switch),
10984 SND_SOC_DAPM_SWITCH("ADC US MUX4", WCD9335_CDC_TX4_TX_PATH_192_CTL, 0,
10985 0, &adc_us_mux4_switch),
10986 SND_SOC_DAPM_SWITCH("ADC US MUX5", WCD9335_CDC_TX5_TX_PATH_192_CTL, 0,
10987 0, &adc_us_mux5_switch),
10988 SND_SOC_DAPM_SWITCH("ADC US MUX6", WCD9335_CDC_TX6_TX_PATH_192_CTL, 0,
10989 0, &adc_us_mux6_switch),
10990 SND_SOC_DAPM_SWITCH("ADC US MUX7", WCD9335_CDC_TX7_TX_PATH_192_CTL, 0,
10991 0, &adc_us_mux7_switch),
10992 SND_SOC_DAPM_SWITCH("ADC US MUX8", WCD9335_CDC_TX8_TX_PATH_192_CTL, 0,
10993 0, &adc_us_mux8_switch),
10994 /* MAD related widgets */
10995 SND_SOC_DAPM_AIF_OUT_E("AIF4 MAD", "AIF4 MAD TX", 0,
10996 SND_SOC_NOPM, 0, 0,
10997 tasha_codec_enable_mad,
10998 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
10999
11000 SND_SOC_DAPM_MUX("MAD_SEL MUX", SND_SOC_NOPM, 0, 0,
11001 &mad_sel_mux),
11002 SND_SOC_DAPM_INPUT("MAD_CPE_INPUT"),
11003 SND_SOC_DAPM_INPUT("MADINPUT"),
11004 SND_SOC_DAPM_SWITCH("MADONOFF", SND_SOC_NOPM, 0, 0,
11005 &aif4_mad_switch),
11006 SND_SOC_DAPM_SWITCH("MAD_BROADCAST", SND_SOC_NOPM, 0, 0,
11007 &mad_brdcst_switch),
11008 SND_SOC_DAPM_SWITCH("AIF4", SND_SOC_NOPM, 0, 0,
11009 &aif4_switch_mixer_controls),
11010 SND_SOC_DAPM_SWITCH("ANC HPHL Enable", SND_SOC_NOPM, 0, 0,
11011 &anc_hphl_switch),
11012 SND_SOC_DAPM_SWITCH("ANC HPHR Enable", SND_SOC_NOPM, 0, 0,
11013 &anc_hphr_switch),
11014 SND_SOC_DAPM_SWITCH("ANC EAR Enable", SND_SOC_NOPM, 0, 0,
11015 &anc_ear_switch),
11016 SND_SOC_DAPM_SWITCH("ANC OUT EAR SPKR Enable", SND_SOC_NOPM, 0, 0,
11017 &anc_ear_spkr_switch),
11018 SND_SOC_DAPM_SWITCH("ANC LINEOUT1 Enable", SND_SOC_NOPM, 0, 0,
11019 &anc_lineout1_switch),
11020 SND_SOC_DAPM_SWITCH("ANC LINEOUT2 Enable", SND_SOC_NOPM, 0, 0,
11021 &anc_lineout2_switch),
11022 SND_SOC_DAPM_SWITCH("ANC SPKR PA Enable", SND_SOC_NOPM, 0, 0,
11023 &anc_spkr_pa_switch),
11024};
11025
11026static int tasha_get_channel_map(struct snd_soc_dai *dai,
11027 unsigned int *tx_num, unsigned int *tx_slot,
11028 unsigned int *rx_num, unsigned int *rx_slot)
11029{
11030 struct tasha_priv *tasha_p = snd_soc_codec_get_drvdata(dai->codec);
11031 u32 i = 0;
11032 struct wcd9xxx_ch *ch;
11033
11034 switch (dai->id) {
11035 case AIF1_PB:
11036 case AIF2_PB:
11037 case AIF3_PB:
11038 case AIF4_PB:
11039 case AIF_MIX1_PB:
11040 if (!rx_slot || !rx_num) {
11041 pr_err("%s: Invalid rx_slot %pK or rx_num %pK\n",
11042 __func__, rx_slot, rx_num);
11043 return -EINVAL;
11044 }
11045 list_for_each_entry(ch, &tasha_p->dai[dai->id].wcd9xxx_ch_list,
11046 list) {
11047 pr_debug("%s: slot_num %u ch->ch_num %d\n",
11048 __func__, i, ch->ch_num);
11049 rx_slot[i++] = ch->ch_num;
11050 }
11051 pr_debug("%s: rx_num %d\n", __func__, i);
11052 *rx_num = i;
11053 break;
11054 case AIF1_CAP:
11055 case AIF2_CAP:
11056 case AIF3_CAP:
11057 case AIF4_MAD_TX:
11058 case AIF4_VIFEED:
11059 if (!tx_slot || !tx_num) {
11060 pr_err("%s: Invalid tx_slot %pK or tx_num %pK\n",
11061 __func__, tx_slot, tx_num);
11062 return -EINVAL;
11063 }
11064 list_for_each_entry(ch, &tasha_p->dai[dai->id].wcd9xxx_ch_list,
11065 list) {
11066 pr_debug("%s: slot_num %u ch->ch_num %d\n",
11067 __func__, i, ch->ch_num);
11068 tx_slot[i++] = ch->ch_num;
11069 }
11070 pr_debug("%s: tx_num %d\n", __func__, i);
11071 *tx_num = i;
11072 break;
11073
11074 default:
11075 pr_err("%s: Invalid DAI ID %x\n", __func__, dai->id);
11076 break;
11077 }
11078
11079 return 0;
11080}
11081
11082static int tasha_set_channel_map(struct snd_soc_dai *dai,
11083 unsigned int tx_num, unsigned int *tx_slot,
11084 unsigned int rx_num, unsigned int *rx_slot)
11085{
11086 struct tasha_priv *tasha;
11087 struct wcd9xxx *core;
11088 struct wcd9xxx_codec_dai_data *dai_data = NULL;
11089
11090 if (!dai) {
11091 pr_err("%s: dai is empty\n", __func__);
11092 return -EINVAL;
11093 }
11094 tasha = snd_soc_codec_get_drvdata(dai->codec);
11095 core = dev_get_drvdata(dai->codec->dev->parent);
11096
11097 if (!tx_slot || !rx_slot) {
11098 pr_err("%s: Invalid tx_slot=%pK, rx_slot=%pK\n",
11099 __func__, tx_slot, rx_slot);
11100 return -EINVAL;
11101 }
11102 pr_debug("%s(): dai_name = %s DAI-ID %x tx_ch %d rx_ch %d\n"
11103 "tasha->intf_type %d\n",
11104 __func__, dai->name, dai->id, tx_num, rx_num,
11105 tasha->intf_type);
11106
11107 if (tasha->intf_type == WCD9XXX_INTERFACE_TYPE_SLIMBUS) {
11108 wcd9xxx_init_slimslave(core, core->slim->laddr,
11109 tx_num, tx_slot, rx_num, rx_slot);
11110 /* Reserve TX12/TX13 for MAD data channel */
11111 dai_data = &tasha->dai[AIF4_MAD_TX];
11112 if (dai_data) {
11113 if (TASHA_IS_2_0(tasha->wcd9xxx))
11114 list_add_tail(&core->tx_chs[TASHA_TX13].list,
11115 &dai_data->wcd9xxx_ch_list);
11116 else
11117 list_add_tail(&core->tx_chs[TASHA_TX12].list,
11118 &dai_data->wcd9xxx_ch_list);
11119 }
11120 }
11121 return 0;
11122}
11123
11124static int tasha_startup(struct snd_pcm_substream *substream,
11125 struct snd_soc_dai *dai)
11126{
11127 pr_debug("%s(): substream = %s stream = %d\n", __func__,
11128 substream->name, substream->stream);
11129
11130 return 0;
11131}
11132
11133static void tasha_shutdown(struct snd_pcm_substream *substream,
11134 struct snd_soc_dai *dai)
11135{
11136 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(dai->codec);
11137
11138 pr_debug("%s(): substream = %s stream = %d\n", __func__,
11139 substream->name, substream->stream);
11140
11141 if (tasha->intf_type == WCD9XXX_INTERFACE_TYPE_I2C)
11142 return;
11143
Vatsal Buchad9960022017-05-18 11:37:39 +053011144 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
Banajit Goswamide8271c2017-01-18 00:28:59 -080011145 tasha_codec_vote_max_bw(dai->codec, false);
Banajit Goswamide8271c2017-01-18 00:28:59 -080011146}
11147
11148static int tasha_set_decimator_rate(struct snd_soc_dai *dai,
11149 u8 tx_fs_rate_reg_val, u32 sample_rate)
11150{
11151 struct snd_soc_codec *codec = dai->codec;
11152 struct wcd9xxx_ch *ch;
11153 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
11154 u32 tx_port = 0;
11155 u8 shift = 0, shift_val = 0, tx_mux_sel = 0;
11156 int decimator = -1;
11157 u16 tx_port_reg = 0, tx_fs_reg = 0;
11158
11159 list_for_each_entry(ch, &tasha->dai[dai->id].wcd9xxx_ch_list, list) {
11160 tx_port = ch->port;
11161 dev_dbg(codec->dev, "%s: dai->id = %d, tx_port = %d",
11162 __func__, dai->id, tx_port);
11163
11164 if ((tx_port < 0) || (tx_port == 12) || (tx_port >= 14)) {
11165 dev_err(codec->dev, "%s: Invalid SLIM TX%u port. DAI ID: %d\n",
11166 __func__, tx_port, dai->id);
11167 return -EINVAL;
11168 }
11169 /* Find the SB TX MUX input - which decimator is connected */
11170 if (tx_port < 4) {
11171 tx_port_reg = WCD9335_CDC_IF_ROUTER_TX_MUX_CFG0;
11172 shift = (tx_port << 1);
11173 shift_val = 0x03;
11174 } else if ((tx_port >= 4) && (tx_port < 8)) {
11175 tx_port_reg = WCD9335_CDC_IF_ROUTER_TX_MUX_CFG1;
11176 shift = ((tx_port - 4) << 1);
11177 shift_val = 0x03;
11178 } else if ((tx_port >= 8) && (tx_port < 11)) {
11179 tx_port_reg = WCD9335_CDC_IF_ROUTER_TX_MUX_CFG2;
11180 shift = ((tx_port - 8) << 1);
11181 shift_val = 0x03;
11182 } else if (tx_port == 11) {
11183 tx_port_reg = WCD9335_CDC_IF_ROUTER_TX_MUX_CFG3;
11184 shift = 0;
11185 shift_val = 0x0F;
11186 } else if (tx_port == 13) {
11187 tx_port_reg = WCD9335_CDC_IF_ROUTER_TX_MUX_CFG3;
11188 shift = 4;
11189 shift_val = 0x03;
11190 }
11191 tx_mux_sel = snd_soc_read(codec, tx_port_reg) &
11192 (shift_val << shift);
11193 tx_mux_sel = tx_mux_sel >> shift;
11194
11195 if (tx_port <= 8) {
11196 if ((tx_mux_sel == 0x2) || (tx_mux_sel == 0x3))
11197 decimator = tx_port;
11198 } else if (tx_port <= 10) {
11199 if ((tx_mux_sel == 0x1) || (tx_mux_sel == 0x2))
11200 decimator = ((tx_port == 9) ? 7 : 6);
11201 } else if (tx_port == 11) {
11202 if ((tx_mux_sel >= 1) && (tx_mux_sel < 7))
11203 decimator = tx_mux_sel - 1;
11204 } else if (tx_port == 13) {
11205 if ((tx_mux_sel == 0x1) || (tx_mux_sel == 0x2))
11206 decimator = 5;
11207 }
11208
11209 if (decimator >= 0) {
11210 tx_fs_reg = WCD9335_CDC_TX0_TX_PATH_CTL +
11211 16 * decimator;
11212 dev_dbg(codec->dev, "%s: set DEC%u (-> SLIM_TX%u) rate to %u\n",
11213 __func__, decimator, tx_port, sample_rate);
11214 snd_soc_update_bits(codec, tx_fs_reg, 0x0F,
11215 tx_fs_rate_reg_val);
11216 } else if ((tx_port <= 8) && (tx_mux_sel == 0x01)) {
11217 /* Check if the TX Mux input is RX MIX TXn */
11218 dev_dbg(codec->dev, "%s: RX_MIX_TX%u going to SLIM TX%u\n",
11219 __func__, tx_port, tx_port);
11220 } else {
11221 dev_err(codec->dev, "%s: ERROR: Invalid decimator: %d\n",
11222 __func__, decimator);
11223 return -EINVAL;
11224 }
11225 }
11226 return 0;
11227}
11228
11229static int tasha_set_mix_interpolator_rate(struct snd_soc_dai *dai,
11230 u8 int_mix_fs_rate_reg_val,
11231 u32 sample_rate)
11232{
11233 u8 int_2_inp;
11234 u32 j;
11235 u16 int_mux_cfg1, int_fs_reg;
11236 u8 int_mux_cfg1_val;
11237 struct snd_soc_codec *codec = dai->codec;
11238 struct wcd9xxx_ch *ch;
11239 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
11240
11241 list_for_each_entry(ch, &tasha->dai[dai->id].wcd9xxx_ch_list, list) {
11242 int_2_inp = ch->port + INTn_2_INP_SEL_RX0 -
11243 TASHA_RX_PORT_START_NUMBER;
11244 if ((int_2_inp < INTn_2_INP_SEL_RX0) ||
11245 (int_2_inp > INTn_2_INP_SEL_RX7)) {
11246 pr_err("%s: Invalid RX%u port, Dai ID is %d\n",
11247 __func__,
11248 (ch->port - TASHA_RX_PORT_START_NUMBER),
11249 dai->id);
11250 return -EINVAL;
11251 }
11252
11253 int_mux_cfg1 = WCD9335_CDC_RX_INP_MUX_RX_INT0_CFG1;
11254 for (j = 0; j < TASHA_NUM_INTERPOLATORS; j++) {
11255 int_mux_cfg1_val = snd_soc_read(codec, int_mux_cfg1) &
11256 0x0F;
11257 if (int_mux_cfg1_val == int_2_inp) {
11258 int_fs_reg = WCD9335_CDC_RX0_RX_PATH_MIX_CTL +
11259 20 * j;
11260 pr_debug("%s: AIF_MIX_PB DAI(%d) connected to INT%u_2\n",
11261 __func__, dai->id, j);
11262 pr_debug("%s: set INT%u_2 sample rate to %u\n",
11263 __func__, j, sample_rate);
11264 snd_soc_update_bits(codec, int_fs_reg,
11265 0x0F, int_mix_fs_rate_reg_val);
11266 }
11267 int_mux_cfg1 += 2;
11268 }
11269 }
11270 return 0;
11271}
11272
11273static int tasha_set_prim_interpolator_rate(struct snd_soc_dai *dai,
11274 u8 int_prim_fs_rate_reg_val,
11275 u32 sample_rate)
11276{
11277 u8 int_1_mix1_inp;
11278 u32 j;
11279 u16 int_mux_cfg0, int_mux_cfg1;
11280 u16 int_fs_reg;
11281 u8 int_mux_cfg0_val, int_mux_cfg1_val;
11282 u8 inp0_sel, inp1_sel, inp2_sel;
11283 struct snd_soc_codec *codec = dai->codec;
11284 struct wcd9xxx_ch *ch;
11285 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
11286
11287 list_for_each_entry(ch, &tasha->dai[dai->id].wcd9xxx_ch_list, list) {
11288 int_1_mix1_inp = ch->port + INTn_1_MIX_INP_SEL_RX0 -
11289 TASHA_RX_PORT_START_NUMBER;
11290 if ((int_1_mix1_inp < INTn_1_MIX_INP_SEL_RX0) ||
11291 (int_1_mix1_inp > INTn_1_MIX_INP_SEL_RX7)) {
11292 pr_err("%s: Invalid RX%u port, Dai ID is %d\n",
11293 __func__,
11294 (ch->port - TASHA_RX_PORT_START_NUMBER),
11295 dai->id);
11296 return -EINVAL;
11297 }
11298
11299 int_mux_cfg0 = WCD9335_CDC_RX_INP_MUX_RX_INT0_CFG0;
11300
11301 /*
11302 * Loop through all interpolator MUX inputs and find out
11303 * to which interpolator input, the slim rx port
11304 * is connected
11305 */
11306 for (j = 0; j < TASHA_NUM_INTERPOLATORS; j++) {
11307 int_mux_cfg1 = int_mux_cfg0 + 1;
11308
11309 int_mux_cfg0_val = snd_soc_read(codec, int_mux_cfg0);
11310 int_mux_cfg1_val = snd_soc_read(codec, int_mux_cfg1);
11311 inp0_sel = int_mux_cfg0_val & 0x0F;
11312 inp1_sel = (int_mux_cfg0_val >> 4) & 0x0F;
11313 inp2_sel = (int_mux_cfg1_val >> 4) & 0x0F;
11314 if ((inp0_sel == int_1_mix1_inp) ||
11315 (inp1_sel == int_1_mix1_inp) ||
11316 (inp2_sel == int_1_mix1_inp)) {
11317 int_fs_reg = WCD9335_CDC_RX0_RX_PATH_CTL +
11318 20 * j;
11319 pr_debug("%s: AIF_PB DAI(%d) connected to INT%u_1\n",
11320 __func__, dai->id, j);
11321 pr_debug("%s: set INT%u_1 sample rate to %u\n",
11322 __func__, j, sample_rate);
11323 /* sample_rate is in Hz */
11324 if ((j == 0) && (sample_rate == 44100)) {
11325 pr_info("%s: Cannot set 44.1KHz on INT0\n",
11326 __func__);
11327 } else
11328 snd_soc_update_bits(codec, int_fs_reg,
11329 0x0F, int_prim_fs_rate_reg_val);
11330 }
11331 int_mux_cfg0 += 2;
11332 }
11333 }
11334
11335 return 0;
11336}
11337
11338
11339static int tasha_set_interpolator_rate(struct snd_soc_dai *dai,
11340 u32 sample_rate)
11341{
11342 int rate_val = 0;
11343 int i, ret;
11344
11345 /* set mixing path rate */
11346 for (i = 0; i < ARRAY_SIZE(int_mix_sample_rate_val); i++) {
11347 if (sample_rate ==
11348 int_mix_sample_rate_val[i].sample_rate) {
11349 rate_val =
11350 int_mix_sample_rate_val[i].rate_val;
11351 break;
11352 }
11353 }
11354 if ((i == ARRAY_SIZE(int_mix_sample_rate_val)) ||
11355 (rate_val < 0))
11356 goto prim_rate;
11357 ret = tasha_set_mix_interpolator_rate(dai,
11358 (u8) rate_val, sample_rate);
11359prim_rate:
11360 /* set primary path sample rate */
11361 for (i = 0; i < ARRAY_SIZE(int_prim_sample_rate_val); i++) {
11362 if (sample_rate ==
11363 int_prim_sample_rate_val[i].sample_rate) {
11364 rate_val =
11365 int_prim_sample_rate_val[i].rate_val;
11366 break;
11367 }
11368 }
11369 if ((i == ARRAY_SIZE(int_prim_sample_rate_val)) ||
11370 (rate_val < 0))
11371 return -EINVAL;
11372 ret = tasha_set_prim_interpolator_rate(dai,
11373 (u8) rate_val, sample_rate);
11374 return ret;
11375}
11376
11377static int tasha_prepare(struct snd_pcm_substream *substream,
11378 struct snd_soc_dai *dai)
11379{
Banajit Goswamide8271c2017-01-18 00:28:59 -080011380 pr_debug("%s(): substream = %s stream = %d\n", __func__,
11381 substream->name, substream->stream);
Vatsal Buchad9960022017-05-18 11:37:39 +053011382
11383 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
Banajit Goswamide8271c2017-01-18 00:28:59 -080011384 tasha_codec_vote_max_bw(dai->codec, false);
Banajit Goswamide8271c2017-01-18 00:28:59 -080011385 return 0;
11386}
11387
11388static int tasha_hw_params(struct snd_pcm_substream *substream,
11389 struct snd_pcm_hw_params *params,
11390 struct snd_soc_dai *dai)
11391{
11392 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(dai->codec);
11393 int ret;
11394 int tx_fs_rate = -EINVAL;
11395 int rx_fs_rate = -EINVAL;
11396 int i2s_bit_mode;
11397 struct snd_soc_codec *codec = dai->codec;
11398
11399 pr_debug("%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
11400 dai->name, dai->id, params_rate(params),
11401 params_channels(params));
11402
11403 switch (substream->stream) {
11404 case SNDRV_PCM_STREAM_PLAYBACK:
11405 ret = tasha_set_interpolator_rate(dai, params_rate(params));
11406 if (ret) {
11407 pr_err("%s: cannot set sample rate: %u\n",
11408 __func__, params_rate(params));
11409 return ret;
11410 }
11411 switch (params_width(params)) {
11412 case 16:
11413 tasha->dai[dai->id].bit_width = 16;
11414 i2s_bit_mode = 0x01;
11415 break;
11416 case 24:
11417 tasha->dai[dai->id].bit_width = 24;
11418 i2s_bit_mode = 0x00;
11419 break;
11420 default:
11421 return -EINVAL;
11422 }
11423 tasha->dai[dai->id].rate = params_rate(params);
11424 if (tasha->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
11425 switch (params_rate(params)) {
11426 case 8000:
11427 rx_fs_rate = 0;
11428 break;
11429 case 16000:
11430 rx_fs_rate = 1;
11431 break;
11432 case 32000:
11433 rx_fs_rate = 2;
11434 break;
11435 case 48000:
11436 rx_fs_rate = 3;
11437 break;
11438 case 96000:
11439 rx_fs_rate = 4;
11440 break;
11441 case 192000:
11442 rx_fs_rate = 5;
11443 break;
11444 default:
11445 dev_err(tasha->dev,
11446 "%s: Invalid RX sample rate: %d\n",
11447 __func__, params_rate(params));
11448 return -EINVAL;
11449 };
11450 snd_soc_update_bits(codec,
11451 WCD9335_DATA_HUB_DATA_HUB_RX_I2S_CTL,
11452 0x20, i2s_bit_mode << 5);
11453 snd_soc_update_bits(codec,
11454 WCD9335_DATA_HUB_DATA_HUB_RX_I2S_CTL,
11455 0x1c, (rx_fs_rate << 2));
11456 }
11457 break;
11458 case SNDRV_PCM_STREAM_CAPTURE:
11459 switch (params_rate(params)) {
11460 case 8000:
11461 tx_fs_rate = 0;
11462 break;
11463 case 16000:
11464 tx_fs_rate = 1;
11465 break;
11466 case 32000:
11467 tx_fs_rate = 3;
11468 break;
11469 case 48000:
11470 tx_fs_rate = 4;
11471 break;
11472 case 96000:
11473 tx_fs_rate = 5;
11474 break;
11475 case 192000:
11476 tx_fs_rate = 6;
11477 break;
11478 case 384000:
11479 tx_fs_rate = 7;
11480 break;
11481 default:
11482 dev_err(tasha->dev, "%s: Invalid TX sample rate: %d\n",
11483 __func__, params_rate(params));
11484 return -EINVAL;
11485
11486 };
11487 if (dai->id != AIF4_VIFEED &&
11488 dai->id != AIF4_MAD_TX) {
11489 ret = tasha_set_decimator_rate(dai, tx_fs_rate,
11490 params_rate(params));
11491 if (ret < 0) {
11492 dev_err(tasha->dev, "%s: cannot set TX Decimator rate: %d\n",
11493 __func__, tx_fs_rate);
11494 return ret;
11495 }
11496 }
11497 tasha->dai[dai->id].rate = params_rate(params);
11498 switch (params_width(params)) {
11499 case 16:
11500 tasha->dai[dai->id].bit_width = 16;
11501 i2s_bit_mode = 0x01;
11502 break;
11503 case 24:
11504 tasha->dai[dai->id].bit_width = 24;
11505 i2s_bit_mode = 0x00;
11506 break;
11507 case 32:
11508 tasha->dai[dai->id].bit_width = 32;
11509 i2s_bit_mode = 0x00;
11510 break;
11511 default:
11512 dev_err(tasha->dev, "%s: Invalid format 0x%x\n",
11513 __func__, params_width(params));
11514 return -EINVAL;
11515 };
11516 if (tasha->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
11517 snd_soc_update_bits(codec,
11518 WCD9335_DATA_HUB_DATA_HUB_TX_I2S_CTL,
11519 0x20, i2s_bit_mode << 5);
11520 if (tx_fs_rate > 1)
11521 tx_fs_rate--;
11522 snd_soc_update_bits(codec,
11523 WCD9335_DATA_HUB_DATA_HUB_TX_I2S_CTL,
11524 0x1c, tx_fs_rate << 2);
11525 snd_soc_update_bits(codec,
11526 WCD9335_DATA_HUB_DATA_HUB_TX_I2S_SD0_L_CFG,
11527 0x05, 0x05);
11528
11529 snd_soc_update_bits(codec,
11530 WCD9335_DATA_HUB_DATA_HUB_TX_I2S_SD0_R_CFG,
11531 0x05, 0x05);
11532
11533 snd_soc_update_bits(codec,
11534 WCD9335_DATA_HUB_DATA_HUB_TX_I2S_SD1_L_CFG,
11535 0x05, 0x05);
11536
11537 snd_soc_update_bits(codec,
11538 WCD9335_DATA_HUB_DATA_HUB_TX_I2S_SD1_R_CFG,
11539 0x05, 0x05);
11540 }
11541 break;
11542 default:
11543 pr_err("%s: Invalid stream type %d\n", __func__,
11544 substream->stream);
11545 return -EINVAL;
11546 };
11547 if (dai->id == AIF4_VIFEED)
11548 tasha->dai[dai->id].bit_width = 32;
11549
11550 return 0;
11551}
11552
11553static int tasha_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
11554{
11555 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(dai->codec);
11556
11557 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
11558 case SND_SOC_DAIFMT_CBS_CFS:
11559 /* CPU is master */
11560 if (tasha->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
11561 if (dai->id == AIF1_CAP)
11562 snd_soc_update_bits(dai->codec,
11563 WCD9335_DATA_HUB_DATA_HUB_TX_I2S_CTL,
11564 0x2, 0);
11565 else if (dai->id == AIF1_PB)
11566 snd_soc_update_bits(dai->codec,
11567 WCD9335_DATA_HUB_DATA_HUB_RX_I2S_CTL,
11568 0x2, 0);
11569 }
11570 break;
11571 case SND_SOC_DAIFMT_CBM_CFM:
11572 /* CPU is slave */
11573 if (tasha->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
11574 if (dai->id == AIF1_CAP)
11575 snd_soc_update_bits(dai->codec,
11576 WCD9335_DATA_HUB_DATA_HUB_TX_I2S_CTL,
11577 0x2, 0x2);
11578 else if (dai->id == AIF1_PB)
11579 snd_soc_update_bits(dai->codec,
11580 WCD9335_DATA_HUB_DATA_HUB_RX_I2S_CTL,
11581 0x2, 0x2);
11582 }
11583 break;
11584 default:
11585 return -EINVAL;
11586 }
11587 return 0;
11588}
11589
11590static int tasha_set_dai_sysclk(struct snd_soc_dai *dai,
11591 int clk_id, unsigned int freq, int dir)
11592{
11593 pr_debug("%s\n", __func__);
11594 return 0;
11595}
11596
11597static struct snd_soc_dai_ops tasha_dai_ops = {
11598 .startup = tasha_startup,
11599 .shutdown = tasha_shutdown,
11600 .hw_params = tasha_hw_params,
11601 .prepare = tasha_prepare,
11602 .set_sysclk = tasha_set_dai_sysclk,
11603 .set_fmt = tasha_set_dai_fmt,
11604 .set_channel_map = tasha_set_channel_map,
11605 .get_channel_map = tasha_get_channel_map,
11606};
11607
11608static struct snd_soc_dai_driver tasha_dai[] = {
11609 {
11610 .name = "tasha_rx1",
11611 .id = AIF1_PB,
11612 .playback = {
11613 .stream_name = "AIF1 Playback",
11614 .rates = WCD9335_RATES_MASK | WCD9335_FRAC_RATES_MASK,
11615 .formats = TASHA_FORMATS_S16_S24_LE,
11616 .rate_max = 192000,
11617 .rate_min = 8000,
11618 .channels_min = 1,
11619 .channels_max = 2,
11620 },
11621 .ops = &tasha_dai_ops,
11622 },
11623 {
11624 .name = "tasha_tx1",
11625 .id = AIF1_CAP,
11626 .capture = {
11627 .stream_name = "AIF1 Capture",
11628 .rates = WCD9335_RATES_MASK,
11629 .formats = TASHA_FORMATS_S16_S24_LE,
11630 .rate_max = 192000,
11631 .rate_min = 8000,
11632 .channels_min = 1,
11633 .channels_max = 4,
11634 },
11635 .ops = &tasha_dai_ops,
11636 },
11637 {
11638 .name = "tasha_rx2",
11639 .id = AIF2_PB,
11640 .playback = {
11641 .stream_name = "AIF2 Playback",
11642 .rates = WCD9335_RATES_MASK | WCD9335_FRAC_RATES_MASK,
11643 .formats = TASHA_FORMATS_S16_S24_LE,
11644 .rate_min = 8000,
11645 .rate_max = 192000,
11646 .channels_min = 1,
11647 .channels_max = 2,
11648 },
11649 .ops = &tasha_dai_ops,
11650 },
11651 {
11652 .name = "tasha_tx2",
11653 .id = AIF2_CAP,
11654 .capture = {
11655 .stream_name = "AIF2 Capture",
11656 .rates = WCD9335_RATES_MASK,
11657 .formats = TASHA_FORMATS_S16_S24_LE,
11658 .rate_max = 192000,
11659 .rate_min = 8000,
11660 .channels_min = 1,
11661 .channels_max = 8,
11662 },
11663 .ops = &tasha_dai_ops,
11664 },
11665 {
11666 .name = "tasha_rx3",
11667 .id = AIF3_PB,
11668 .playback = {
11669 .stream_name = "AIF3 Playback",
11670 .rates = WCD9335_RATES_MASK | WCD9335_FRAC_RATES_MASK,
11671 .formats = TASHA_FORMATS_S16_S24_LE,
11672 .rate_min = 8000,
11673 .rate_max = 192000,
11674 .channels_min = 1,
11675 .channels_max = 2,
11676 },
11677 .ops = &tasha_dai_ops,
11678 },
11679 {
11680 .name = "tasha_tx3",
11681 .id = AIF3_CAP,
11682 .capture = {
11683 .stream_name = "AIF3 Capture",
11684 .rates = WCD9335_RATES_MASK,
11685 .formats = TASHA_FORMATS_S16_S24_LE,
11686 .rate_max = 48000,
11687 .rate_min = 8000,
11688 .channels_min = 1,
11689 .channels_max = 2,
11690 },
11691 .ops = &tasha_dai_ops,
11692 },
11693 {
11694 .name = "tasha_rx4",
11695 .id = AIF4_PB,
11696 .playback = {
11697 .stream_name = "AIF4 Playback",
11698 .rates = WCD9335_RATES_MASK | WCD9335_FRAC_RATES_MASK,
11699 .formats = TASHA_FORMATS_S16_S24_LE,
11700 .rate_min = 8000,
11701 .rate_max = 192000,
11702 .channels_min = 1,
11703 .channels_max = 2,
11704 },
11705 .ops = &tasha_dai_ops,
11706 },
11707 {
11708 .name = "tasha_mix_rx1",
11709 .id = AIF_MIX1_PB,
11710 .playback = {
11711 .stream_name = "AIF Mix Playback",
11712 .rates = WCD9335_RATES_MASK | WCD9335_FRAC_RATES_MASK,
11713 .formats = TASHA_FORMATS_S16_S24_LE,
11714 .rate_min = 8000,
11715 .rate_max = 192000,
11716 .channels_min = 1,
11717 .channels_max = 8,
11718 },
11719 .ops = &tasha_dai_ops,
11720 },
11721 {
11722 .name = "tasha_mad1",
11723 .id = AIF4_MAD_TX,
11724 .capture = {
11725 .stream_name = "AIF4 MAD TX",
11726 .rates = SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
11727 SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_384000,
11728 .formats = TASHA_FORMATS_S16_S24_S32_LE,
11729 .rate_min = 16000,
11730 .rate_max = 384000,
11731 .channels_min = 1,
11732 .channels_max = 1,
11733 },
11734 .ops = &tasha_dai_ops,
11735 },
11736 {
11737 .name = "tasha_vifeedback",
11738 .id = AIF4_VIFEED,
11739 .capture = {
11740 .stream_name = "VIfeed",
11741 .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_48000,
11742 .formats = TASHA_FORMATS_S16_S24_S32_LE,
11743 .rate_max = 48000,
11744 .rate_min = 8000,
11745 .channels_min = 1,
11746 .channels_max = 4,
11747 },
11748 .ops = &tasha_dai_ops,
11749 },
11750 {
11751 .name = "tasha_cpe",
11752 .id = AIF5_CPE_TX,
11753 .capture = {
11754 .stream_name = "AIF5 CPE TX",
11755 .rates = SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000,
11756 .formats = TASHA_FORMATS_S16_S24_S32_LE,
11757 .rate_min = 16000,
11758 .rate_max = 48000,
11759 .channels_min = 1,
11760 .channels_max = 1,
11761 },
11762 },
11763};
11764
11765static struct snd_soc_dai_driver tasha_i2s_dai[] = {
11766 {
11767 .name = "tasha_i2s_rx1",
11768 .id = AIF1_PB,
11769 .playback = {
11770 .stream_name = "AIF1 Playback",
11771 .rates = WCD9335_RATES_MASK,
11772 .formats = TASHA_FORMATS_S16_S24_LE,
11773 .rate_max = 192000,
11774 .rate_min = 8000,
11775 .channels_min = 1,
11776 .channels_max = 2,
11777 },
11778 .ops = &tasha_dai_ops,
11779 },
11780 {
11781 .name = "tasha_i2s_tx1",
11782 .id = AIF1_CAP,
11783 .capture = {
11784 .stream_name = "AIF1 Capture",
11785 .rates = WCD9335_RATES_MASK,
11786 .formats = TASHA_FORMATS_S16_S24_LE,
11787 .rate_max = 192000,
11788 .rate_min = 8000,
11789 .channels_min = 1,
11790 .channels_max = 4,
11791 },
11792 .ops = &tasha_dai_ops,
11793 },
11794 {
11795 .name = "tasha_i2s_rx2",
11796 .id = AIF2_PB,
11797 .playback = {
11798 .stream_name = "AIF2 Playback",
11799 .rates = WCD9335_RATES_MASK,
11800 .formats = TASHA_FORMATS_S16_S24_LE,
11801 .rate_max = 192000,
11802 .rate_min = 8000,
11803 .channels_min = 1,
11804 .channels_max = 2,
11805 },
11806 .ops = &tasha_dai_ops,
11807 },
11808 {
11809 .name = "tasha_i2s_tx2",
11810 .id = AIF2_CAP,
11811 .capture = {
11812 .stream_name = "AIF2 Capture",
11813 .rates = WCD9335_RATES_MASK,
11814 .formats = TASHA_FORMATS_S16_S24_LE,
11815 .rate_max = 192000,
11816 .rate_min = 8000,
11817 .channels_min = 1,
11818 .channels_max = 4,
11819 },
11820 .ops = &tasha_dai_ops,
11821 },
11822};
11823
11824static void tasha_codec_power_gate_digital_core(struct tasha_priv *tasha)
11825{
11826 struct snd_soc_codec *codec = tasha->codec;
11827
11828 if (!codec)
11829 return;
11830
11831 mutex_lock(&tasha->power_lock);
11832 dev_dbg(codec->dev, "%s: Entering power gating function, %d\n",
11833 __func__, tasha->power_active_ref);
11834
11835 if (tasha->power_active_ref > 0)
11836 goto exit;
11837
11838 wcd9xxx_set_power_state(tasha->wcd9xxx,
11839 WCD_REGION_POWER_COLLAPSE_BEGIN,
11840 WCD9XXX_DIG_CORE_REGION_1);
11841 snd_soc_update_bits(codec, WCD9335_CODEC_RPM_PWR_CDC_DIG_HM_CTL,
11842 0x04, 0x04);
11843 snd_soc_update_bits(codec, WCD9335_CODEC_RPM_PWR_CDC_DIG_HM_CTL,
11844 0x01, 0x00);
11845 snd_soc_update_bits(codec, WCD9335_CODEC_RPM_PWR_CDC_DIG_HM_CTL,
11846 0x02, 0x00);
11847 clear_bit(AUDIO_NOMINAL, &tasha->status_mask);
11848 tasha_codec_update_sido_voltage(tasha, sido_buck_svs_voltage);
11849 wcd9xxx_set_power_state(tasha->wcd9xxx, WCD_REGION_POWER_DOWN,
11850 WCD9XXX_DIG_CORE_REGION_1);
11851exit:
11852 dev_dbg(codec->dev, "%s: Exiting power gating function, %d\n",
11853 __func__, tasha->power_active_ref);
11854 mutex_unlock(&tasha->power_lock);
11855}
11856
11857static void tasha_codec_power_gate_work(struct work_struct *work)
11858{
11859 struct tasha_priv *tasha;
11860 struct delayed_work *dwork;
11861 struct snd_soc_codec *codec;
11862
11863 dwork = to_delayed_work(work);
11864 tasha = container_of(dwork, struct tasha_priv, power_gate_work);
11865 codec = tasha->codec;
11866
11867 if (!codec)
11868 return;
11869
11870 tasha_codec_power_gate_digital_core(tasha);
11871}
11872
11873/* called under power_lock acquisition */
11874static int tasha_dig_core_remove_power_collapse(struct snd_soc_codec *codec)
11875{
11876 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
11877
11878 tasha_codec_vote_max_bw(codec, true);
11879 snd_soc_write(codec, WCD9335_CODEC_RPM_PWR_CDC_DIG_HM_CTL, 0x5);
11880 snd_soc_write(codec, WCD9335_CODEC_RPM_PWR_CDC_DIG_HM_CTL, 0x7);
11881 snd_soc_write(codec, WCD9335_CODEC_RPM_PWR_CDC_DIG_HM_CTL, 0x3);
11882 snd_soc_update_bits(codec, WCD9335_CODEC_RPM_RST_CTL, 0x02, 0x00);
11883 snd_soc_update_bits(codec, WCD9335_CODEC_RPM_RST_CTL, 0x02, 0x02);
11884
11885 wcd9xxx_set_power_state(tasha->wcd9xxx,
11886 WCD_REGION_POWER_COLLAPSE_REMOVE,
11887 WCD9XXX_DIG_CORE_REGION_1);
11888 regcache_mark_dirty(codec->component.regmap);
11889 regcache_sync_region(codec->component.regmap,
11890 TASHA_DIG_CORE_REG_MIN, TASHA_DIG_CORE_REG_MAX);
11891 tasha_codec_vote_max_bw(codec, false);
11892
11893 return 0;
11894}
11895
11896static int tasha_dig_core_power_collapse(struct tasha_priv *tasha,
11897 int req_state)
11898{
11899 struct snd_soc_codec *codec;
11900 int cur_state;
11901
11902 /* Exit if feature is disabled */
11903 if (!dig_core_collapse_enable)
11904 return 0;
11905
11906 mutex_lock(&tasha->power_lock);
11907 if (req_state == POWER_COLLAPSE)
11908 tasha->power_active_ref--;
11909 else if (req_state == POWER_RESUME)
11910 tasha->power_active_ref++;
11911 else
11912 goto unlock_mutex;
11913
11914 if (tasha->power_active_ref < 0) {
11915 dev_dbg(tasha->dev, "%s: power_active_ref is negative\n",
11916 __func__);
11917 goto unlock_mutex;
11918 }
11919
11920 codec = tasha->codec;
11921 if (!codec)
11922 goto unlock_mutex;
11923
11924 if (req_state == POWER_COLLAPSE) {
11925 if (tasha->power_active_ref == 0) {
11926 schedule_delayed_work(&tasha->power_gate_work,
11927 msecs_to_jiffies(dig_core_collapse_timer * 1000));
11928 }
11929 } else if (req_state == POWER_RESUME) {
11930 if (tasha->power_active_ref == 1) {
11931 /*
11932 * At this point, there can be two cases:
11933 * 1. Core already in power collapse state
11934 * 2. Timer kicked in and still did not expire or
11935 * waiting for the power_lock
11936 */
11937 cur_state = wcd9xxx_get_current_power_state(
11938 tasha->wcd9xxx,
11939 WCD9XXX_DIG_CORE_REGION_1);
11940 if (cur_state == WCD_REGION_POWER_DOWN)
11941 tasha_dig_core_remove_power_collapse(codec);
11942 else {
11943 mutex_unlock(&tasha->power_lock);
11944 cancel_delayed_work_sync(
11945 &tasha->power_gate_work);
11946 mutex_lock(&tasha->power_lock);
11947 }
11948 }
11949 }
11950
11951unlock_mutex:
11952 mutex_unlock(&tasha->power_lock);
11953
11954 return 0;
11955}
11956
11957static int __tasha_cdc_mclk_enable_locked(struct tasha_priv *tasha,
11958 bool enable)
11959{
11960 int ret = 0;
11961
11962 if (!tasha->wcd_ext_clk) {
11963 dev_err(tasha->dev, "%s: wcd ext clock is NULL\n", __func__);
11964 return -EINVAL;
11965 }
11966
11967 dev_dbg(tasha->dev, "%s: mclk_enable = %u\n", __func__, enable);
11968
11969 if (enable) {
11970 tasha_dig_core_power_collapse(tasha, POWER_RESUME);
11971 ret = tasha_cdc_req_mclk_enable(tasha, true);
11972 if (ret)
11973 goto err;
11974
11975 set_bit(AUDIO_NOMINAL, &tasha->status_mask);
11976 tasha_codec_apply_sido_voltage(tasha,
11977 SIDO_VOLTAGE_NOMINAL_MV);
11978 } else {
11979 if (!dig_core_collapse_enable) {
11980 clear_bit(AUDIO_NOMINAL, &tasha->status_mask);
11981 tasha_codec_update_sido_voltage(tasha,
11982 sido_buck_svs_voltage);
11983 }
11984 tasha_cdc_req_mclk_enable(tasha, false);
11985 tasha_dig_core_power_collapse(tasha, POWER_COLLAPSE);
11986 }
11987
11988err:
11989 return ret;
11990}
11991
11992static int __tasha_cdc_mclk_enable(struct tasha_priv *tasha,
11993 bool enable)
11994{
11995 int ret;
11996
11997 WCD9XXX_V2_BG_CLK_LOCK(tasha->resmgr);
11998 ret = __tasha_cdc_mclk_enable_locked(tasha, enable);
11999 WCD9XXX_V2_BG_CLK_UNLOCK(tasha->resmgr);
12000
12001 return ret;
12002}
12003
12004int tasha_cdc_mclk_enable(struct snd_soc_codec *codec, int enable, bool dapm)
12005{
12006 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
12007
12008 return __tasha_cdc_mclk_enable(tasha, enable);
12009}
12010EXPORT_SYMBOL(tasha_cdc_mclk_enable);
12011
12012int tasha_cdc_mclk_tx_enable(struct snd_soc_codec *codec, int enable, bool dapm)
12013{
12014 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
12015 int ret = 0;
12016
12017 dev_dbg(tasha->dev, "%s: clk_mode: %d, enable: %d, clk_internal: %d\n",
12018 __func__, tasha->clk_mode, enable, tasha->clk_internal);
12019 if (tasha->clk_mode || tasha->clk_internal) {
12020 if (enable) {
12021 tasha_cdc_sido_ccl_enable(tasha, true);
12022 wcd_resmgr_enable_master_bias(tasha->resmgr);
12023 tasha_dig_core_power_collapse(tasha, POWER_RESUME);
12024 snd_soc_update_bits(codec,
12025 WCD9335_CDC_CLK_RST_CTRL_FS_CNT_CONTROL,
12026 0x01, 0x01);
12027 snd_soc_update_bits(codec,
12028 WCD9335_CDC_CLK_RST_CTRL_MCLK_CONTROL,
12029 0x01, 0x01);
12030 set_bit(CPE_NOMINAL, &tasha->status_mask);
12031 tasha_codec_update_sido_voltage(tasha,
12032 SIDO_VOLTAGE_NOMINAL_MV);
12033 tasha->clk_internal = true;
12034 } else {
12035 tasha->clk_internal = false;
12036 clear_bit(CPE_NOMINAL, &tasha->status_mask);
12037 tasha_codec_update_sido_voltage(tasha,
12038 sido_buck_svs_voltage);
12039 tasha_dig_core_power_collapse(tasha, POWER_COLLAPSE);
12040 wcd_resmgr_disable_master_bias(tasha->resmgr);
12041 tasha_cdc_sido_ccl_enable(tasha, false);
12042 }
12043 } else {
12044 ret = __tasha_cdc_mclk_enable(tasha, enable);
12045 }
12046 return ret;
12047}
12048EXPORT_SYMBOL(tasha_cdc_mclk_tx_enable);
12049
12050static ssize_t tasha_codec_version_read(struct snd_info_entry *entry,
12051 void *file_private_data, struct file *file,
12052 char __user *buf, size_t count, loff_t pos)
12053{
12054 struct tasha_priv *tasha;
12055 struct wcd9xxx *wcd9xxx;
12056 char buffer[TASHA_VERSION_ENTRY_SIZE];
12057 int len = 0;
12058
12059 tasha = (struct tasha_priv *) entry->private_data;
12060 if (!tasha) {
12061 pr_err("%s: tasha priv is null\n", __func__);
12062 return -EINVAL;
12063 }
12064
12065 wcd9xxx = tasha->wcd9xxx;
12066
12067 if (wcd9xxx->codec_type->id_major == TASHA_MAJOR) {
12068 if (TASHA_IS_1_0(wcd9xxx))
12069 len = snprintf(buffer, sizeof(buffer), "WCD9335_1_0\n");
12070 else if (TASHA_IS_1_1(wcd9xxx))
12071 len = snprintf(buffer, sizeof(buffer), "WCD9335_1_1\n");
12072 else
12073 snprintf(buffer, sizeof(buffer), "VER_UNDEFINED\n");
12074 } else if (wcd9xxx->codec_type->id_major == TASHA2P0_MAJOR) {
12075 len = snprintf(buffer, sizeof(buffer), "WCD9335_2_0\n");
12076 } else
12077 len = snprintf(buffer, sizeof(buffer), "VER_UNDEFINED\n");
12078
12079 return simple_read_from_buffer(buf, count, &pos, buffer, len);
12080}
12081
12082static struct snd_info_entry_ops tasha_codec_info_ops = {
12083 .read = tasha_codec_version_read,
12084};
12085
12086/*
12087 * tasha_codec_info_create_codec_entry - creates wcd9335 module
12088 * @codec_root: The parent directory
12089 * @codec: Codec instance
12090 *
12091 * Creates wcd9335 module and version entry under the given
12092 * parent directory.
12093 *
12094 * Return: 0 on success or negative error code on failure.
12095 */
12096int tasha_codec_info_create_codec_entry(struct snd_info_entry *codec_root,
12097 struct snd_soc_codec *codec)
12098{
12099 struct snd_info_entry *version_entry;
12100 struct tasha_priv *tasha;
12101 struct snd_soc_card *card;
12102
12103 if (!codec_root || !codec)
12104 return -EINVAL;
12105
12106 tasha = snd_soc_codec_get_drvdata(codec);
12107 card = codec->component.card;
Banajit Goswami7f40ea42017-01-30 13:32:41 -080012108 tasha->entry = snd_info_create_subdir(codec_root->module,
12109 "tasha", codec_root);
Banajit Goswamide8271c2017-01-18 00:28:59 -080012110 if (!tasha->entry) {
12111 dev_dbg(codec->dev, "%s: failed to create wcd9335 entry\n",
12112 __func__);
12113 return -ENOMEM;
12114 }
12115
12116 version_entry = snd_info_create_card_entry(card->snd_card,
12117 "version",
12118 tasha->entry);
12119 if (!version_entry) {
12120 dev_dbg(codec->dev, "%s: failed to create wcd9335 version entry\n",
12121 __func__);
12122 return -ENOMEM;
12123 }
12124
12125 version_entry->private_data = tasha;
12126 version_entry->size = TASHA_VERSION_ENTRY_SIZE;
12127 version_entry->content = SNDRV_INFO_CONTENT_DATA;
12128 version_entry->c.ops = &tasha_codec_info_ops;
12129
12130 if (snd_info_register(version_entry) < 0) {
12131 snd_info_free_entry(version_entry);
12132 return -ENOMEM;
12133 }
12134 tasha->version_entry = version_entry;
12135
12136 return 0;
12137}
12138EXPORT_SYMBOL(tasha_codec_info_create_codec_entry);
12139
12140static int __tasha_codec_internal_rco_ctrl(
12141 struct snd_soc_codec *codec, bool enable)
12142{
12143 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
12144 int ret = 0;
12145
12146 if (enable) {
12147 tasha_cdc_sido_ccl_enable(tasha, true);
12148 if (wcd_resmgr_get_clk_type(tasha->resmgr) ==
12149 WCD_CLK_RCO) {
12150 ret = wcd_resmgr_enable_clk_block(tasha->resmgr,
12151 WCD_CLK_RCO);
12152 } else {
12153 ret = tasha_cdc_req_mclk_enable(tasha, true);
12154 ret |= wcd_resmgr_enable_clk_block(tasha->resmgr,
12155 WCD_CLK_RCO);
12156 ret |= tasha_cdc_req_mclk_enable(tasha, false);
12157 }
12158
12159 } else {
12160 ret = wcd_resmgr_disable_clk_block(tasha->resmgr,
12161 WCD_CLK_RCO);
12162 tasha_cdc_sido_ccl_enable(tasha, false);
12163 }
12164
12165 if (ret) {
12166 dev_err(codec->dev, "%s: Error in %s RCO\n",
12167 __func__, (enable ? "enabling" : "disabling"));
12168 ret = -EINVAL;
12169 }
12170
12171 return ret;
12172}
12173
12174/*
12175 * tasha_codec_internal_rco_ctrl()
12176 * Make sure that the caller does not acquire
12177 * BG_CLK_LOCK.
12178 */
12179static int tasha_codec_internal_rco_ctrl(struct snd_soc_codec *codec,
12180 bool enable)
12181{
12182 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
12183 int ret = 0;
12184
12185 WCD9XXX_V2_BG_CLK_LOCK(tasha->resmgr);
12186 ret = __tasha_codec_internal_rco_ctrl(codec, enable);
12187 WCD9XXX_V2_BG_CLK_UNLOCK(tasha->resmgr);
12188 return ret;
12189}
12190
12191/*
12192 * tasha_mbhc_hs_detect: starts mbhc insertion/removal functionality
12193 * @codec: handle to snd_soc_codec *
12194 * @mbhc_cfg: handle to mbhc configuration structure
12195 * return 0 if mbhc_start is success or error code in case of failure
12196 */
12197int tasha_mbhc_hs_detect(struct snd_soc_codec *codec,
12198 struct wcd_mbhc_config *mbhc_cfg)
12199{
12200 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
12201
12202 return wcd_mbhc_start(&tasha->mbhc, mbhc_cfg);
12203}
12204EXPORT_SYMBOL(tasha_mbhc_hs_detect);
12205
12206/*
12207 * tasha_mbhc_hs_detect_exit: stop mbhc insertion/removal functionality
12208 * @codec: handle to snd_soc_codec *
12209 */
12210void tasha_mbhc_hs_detect_exit(struct snd_soc_codec *codec)
12211{
12212 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
12213
12214 wcd_mbhc_stop(&tasha->mbhc);
12215}
12216EXPORT_SYMBOL(tasha_mbhc_hs_detect_exit);
12217
12218static int wcd9335_get_micb_vout_ctl_val(u32 micb_mv)
12219{
12220 /* min micbias voltage is 1V and maximum is 2.85V */
12221 if (micb_mv < 1000 || micb_mv > 2850) {
12222 pr_err("%s: unsupported micbias voltage\n", __func__);
12223 return -EINVAL;
12224 }
12225
12226 return (micb_mv - 1000) / 50;
12227}
12228
12229static const struct tasha_reg_mask_val tasha_reg_update_reset_val_1_1[] = {
12230 {WCD9335_RCO_CTRL_2, 0xFF, 0x47},
12231 {WCD9335_FLYBACK_VNEG_DAC_CTRL_4, 0xFF, 0x60},
12232};
12233
12234static const struct tasha_reg_mask_val tasha_codec_reg_init_val_1_1[] = {
12235 {WCD9335_FLYBACK_VNEG_DAC_CTRL_1, 0xFF, 0x65},
12236 {WCD9335_FLYBACK_VNEG_DAC_CTRL_2, 0xFF, 0x52},
12237 {WCD9335_FLYBACK_VNEG_DAC_CTRL_3, 0xFF, 0xAF},
12238 {WCD9335_FLYBACK_VNEG_DAC_CTRL_4, 0xFF, 0x60},
12239 {WCD9335_FLYBACK_VNEG_CTRL_3, 0xFF, 0xF4},
12240 {WCD9335_FLYBACK_VNEG_CTRL_9, 0xFF, 0x40},
12241 {WCD9335_FLYBACK_VNEG_CTRL_2, 0xFF, 0x4F},
12242 {WCD9335_FLYBACK_EN, 0xFF, 0x6E},
12243 {WCD9335_CDC_RX2_RX_PATH_SEC0, 0xF8, 0xF8},
12244 {WCD9335_CDC_RX1_RX_PATH_SEC0, 0xF8, 0xF8},
12245};
12246
12247static const struct tasha_reg_mask_val tasha_codec_reg_init_val_1_0[] = {
12248 {WCD9335_FLYBACK_VNEG_CTRL_3, 0xFF, 0x54},
12249 {WCD9335_CDC_RX2_RX_PATH_SEC0, 0xFC, 0xFC},
12250 {WCD9335_CDC_RX1_RX_PATH_SEC0, 0xFC, 0xFC},
12251};
12252
12253static const struct tasha_reg_mask_val tasha_codec_reg_init_val_2_0[] = {
12254 {WCD9335_RCO_CTRL_2, 0x0F, 0x08},
12255 {WCD9335_RX_BIAS_FLYB_MID_RST, 0xF0, 0x10},
12256 {WCD9335_FLYBACK_CTRL_1, 0x20, 0x20},
12257 {WCD9335_HPH_OCP_CTL, 0xFF, 0x7A},
12258 {WCD9335_HPH_L_TEST, 0x01, 0x01},
12259 {WCD9335_HPH_R_TEST, 0x01, 0x01},
12260 {WCD9335_CDC_BOOST0_BOOST_CFG1, 0x3F, 0x12},
12261 {WCD9335_CDC_BOOST0_BOOST_CFG2, 0x1C, 0x08},
12262 {WCD9335_CDC_COMPANDER7_CTL7, 0x1E, 0x18},
12263 {WCD9335_CDC_BOOST1_BOOST_CFG1, 0x3F, 0x12},
12264 {WCD9335_CDC_BOOST1_BOOST_CFG2, 0x1C, 0x08},
12265 {WCD9335_CDC_COMPANDER8_CTL7, 0x1E, 0x18},
12266 {WCD9335_CDC_TX0_TX_PATH_SEC7, 0xFF, 0x45},
12267 {WCD9335_CDC_RX0_RX_PATH_SEC0, 0xFC, 0xF4},
12268 {WCD9335_HPH_REFBUFF_LP_CTL, 0x08, 0x08},
12269 {WCD9335_HPH_REFBUFF_LP_CTL, 0x06, 0x02},
12270 {WCD9335_DIFF_LO_CORE_OUT_PROG, 0xFC, 0xA0},
12271 {WCD9335_SE_LO_COM1, 0xFF, 0xC0},
12272 {WCD9335_CDC_RX3_RX_PATH_SEC0, 0xFC, 0xF4},
12273 {WCD9335_CDC_RX4_RX_PATH_SEC0, 0xFC, 0xF4},
12274 {WCD9335_CDC_RX5_RX_PATH_SEC0, 0xFC, 0xF8},
12275 {WCD9335_CDC_RX6_RX_PATH_SEC0, 0xFC, 0xF8},
12276};
12277
12278static const struct tasha_reg_mask_val tasha_codec_reg_defaults[] = {
12279 {WCD9335_CODEC_RPM_CLK_GATE, 0x03, 0x00},
12280 {WCD9335_CODEC_RPM_CLK_MCLK_CFG, 0x03, 0x01},
12281 {WCD9335_CODEC_RPM_CLK_MCLK_CFG, 0x04, 0x04},
12282};
12283
12284static const struct tasha_reg_mask_val tasha_codec_reg_i2c_defaults[] = {
12285 {WCD9335_ANA_CLK_TOP, 0x20, 0x20},
12286 {WCD9335_CODEC_RPM_CLK_GATE, 0x03, 0x01},
12287 {WCD9335_CODEC_RPM_CLK_MCLK_CFG, 0x03, 0x00},
12288 {WCD9335_CODEC_RPM_CLK_MCLK_CFG, 0x05, 0x05},
12289 {WCD9335_DATA_HUB_DATA_HUB_RX0_INP_CFG, 0x01, 0x01},
12290 {WCD9335_DATA_HUB_DATA_HUB_RX1_INP_CFG, 0x01, 0x01},
12291 {WCD9335_DATA_HUB_DATA_HUB_RX2_INP_CFG, 0x01, 0x01},
12292 {WCD9335_DATA_HUB_DATA_HUB_RX3_INP_CFG, 0x01, 0x01},
12293 {WCD9335_DATA_HUB_DATA_HUB_TX_I2S_SD0_L_CFG, 0x05, 0x05},
12294 {WCD9335_DATA_HUB_DATA_HUB_TX_I2S_SD0_R_CFG, 0x05, 0x05},
12295 {WCD9335_DATA_HUB_DATA_HUB_TX_I2S_SD1_L_CFG, 0x05, 0x05},
12296 {WCD9335_DATA_HUB_DATA_HUB_TX_I2S_SD1_R_CFG, 0x05, 0x05},
12297};
12298
12299static const struct tasha_reg_mask_val tasha_codec_reg_init_common_val[] = {
12300 /* Rbuckfly/R_EAR(32) */
12301 {WCD9335_CDC_CLSH_K2_MSB, 0x0F, 0x00},
12302 {WCD9335_CDC_CLSH_K2_LSB, 0xFF, 0x60},
12303 {WCD9335_CPE_SS_DMIC_CFG, 0x80, 0x00},
12304 {WCD9335_CDC_BOOST0_BOOST_CTL, 0x70, 0x50},
12305 {WCD9335_CDC_BOOST1_BOOST_CTL, 0x70, 0x50},
12306 {WCD9335_CDC_RX7_RX_PATH_CFG1, 0x08, 0x08},
12307 {WCD9335_CDC_RX8_RX_PATH_CFG1, 0x08, 0x08},
12308 {WCD9335_ANA_LO_1_2, 0x3C, 0X3C},
12309 {WCD9335_DIFF_LO_COM_SWCAP_REFBUF_FREQ, 0x70, 0x00},
12310 {WCD9335_SOC_MAD_AUDIO_CTL_2, 0x03, 0x03},
12311 {WCD9335_CDC_TOP_TOP_CFG1, 0x02, 0x02},
12312 {WCD9335_CDC_TOP_TOP_CFG1, 0x01, 0x01},
12313 {WCD9335_EAR_CMBUFF, 0x08, 0x00},
12314 {WCD9335_CDC_TX9_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
12315 {WCD9335_CDC_TX10_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
12316 {WCD9335_CDC_TX11_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
12317 {WCD9335_CDC_TX12_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
12318 {WCD9335_CDC_COMPANDER7_CTL3, 0x80, 0x80},
12319 {WCD9335_CDC_COMPANDER8_CTL3, 0x80, 0x80},
12320 {WCD9335_CDC_COMPANDER7_CTL7, 0x01, 0x01},
12321 {WCD9335_CDC_COMPANDER8_CTL7, 0x01, 0x01},
12322 {WCD9335_CDC_RX0_RX_PATH_CFG0, 0x01, 0x01},
12323 {WCD9335_CDC_RX1_RX_PATH_CFG0, 0x01, 0x01},
12324 {WCD9335_CDC_RX2_RX_PATH_CFG0, 0x01, 0x01},
12325 {WCD9335_CDC_RX3_RX_PATH_CFG0, 0x01, 0x01},
12326 {WCD9335_CDC_RX4_RX_PATH_CFG0, 0x01, 0x01},
12327 {WCD9335_CDC_RX5_RX_PATH_CFG0, 0x01, 0x01},
12328 {WCD9335_CDC_RX6_RX_PATH_CFG0, 0x01, 0x01},
12329 {WCD9335_CDC_RX7_RX_PATH_CFG0, 0x01, 0x01},
12330 {WCD9335_CDC_RX8_RX_PATH_CFG0, 0x01, 0x01},
12331 {WCD9335_CDC_RX0_RX_PATH_MIX_CFG, 0x01, 0x01},
12332 {WCD9335_CDC_RX1_RX_PATH_MIX_CFG, 0x01, 0x01},
12333 {WCD9335_CDC_RX2_RX_PATH_MIX_CFG, 0x01, 0x01},
12334 {WCD9335_CDC_RX3_RX_PATH_MIX_CFG, 0x01, 0x01},
12335 {WCD9335_CDC_RX4_RX_PATH_MIX_CFG, 0x01, 0x01},
12336 {WCD9335_CDC_RX5_RX_PATH_MIX_CFG, 0x01, 0x01},
12337 {WCD9335_CDC_RX6_RX_PATH_MIX_CFG, 0x01, 0x01},
12338 {WCD9335_CDC_RX7_RX_PATH_MIX_CFG, 0x01, 0x01},
12339 {WCD9335_CDC_RX8_RX_PATH_MIX_CFG, 0x01, 0x01},
12340 {WCD9335_VBADC_IBIAS_FE, 0x0C, 0x08},
12341};
12342
12343static const struct tasha_reg_mask_val tasha_codec_reg_init_1_x_val[] = {
12344 /* Enable TX HPF Filter & Linear Phase */
12345 {WCD9335_CDC_TX0_TX_PATH_CFG0, 0x11, 0x11},
12346 {WCD9335_CDC_TX1_TX_PATH_CFG0, 0x11, 0x11},
12347 {WCD9335_CDC_TX2_TX_PATH_CFG0, 0x11, 0x11},
12348 {WCD9335_CDC_TX3_TX_PATH_CFG0, 0x11, 0x11},
12349 {WCD9335_CDC_TX4_TX_PATH_CFG0, 0x11, 0x11},
12350 {WCD9335_CDC_TX5_TX_PATH_CFG0, 0x11, 0x11},
12351 {WCD9335_CDC_TX6_TX_PATH_CFG0, 0x11, 0x11},
12352 {WCD9335_CDC_TX7_TX_PATH_CFG0, 0x11, 0x11},
12353 {WCD9335_CDC_TX8_TX_PATH_CFG0, 0x11, 0x11},
12354 {WCD9335_CDC_RX0_RX_PATH_SEC0, 0xF8, 0xF8},
12355 {WCD9335_CDC_RX0_RX_PATH_SEC1, 0x08, 0x08},
12356 {WCD9335_CDC_RX1_RX_PATH_SEC1, 0x08, 0x08},
12357 {WCD9335_CDC_RX2_RX_PATH_SEC1, 0x08, 0x08},
12358 {WCD9335_CDC_RX3_RX_PATH_SEC1, 0x08, 0x08},
12359 {WCD9335_CDC_RX4_RX_PATH_SEC1, 0x08, 0x08},
12360 {WCD9335_CDC_RX5_RX_PATH_SEC1, 0x08, 0x08},
12361 {WCD9335_CDC_RX6_RX_PATH_SEC1, 0x08, 0x08},
12362 {WCD9335_CDC_RX7_RX_PATH_SEC1, 0x08, 0x08},
12363 {WCD9335_CDC_RX8_RX_PATH_SEC1, 0x08, 0x08},
12364 {WCD9335_CDC_RX0_RX_PATH_MIX_SEC0, 0x08, 0x08},
12365 {WCD9335_CDC_RX1_RX_PATH_MIX_SEC0, 0x08, 0x08},
12366 {WCD9335_CDC_RX2_RX_PATH_MIX_SEC0, 0x08, 0x08},
12367 {WCD9335_CDC_RX3_RX_PATH_MIX_SEC0, 0x08, 0x08},
12368 {WCD9335_CDC_RX4_RX_PATH_MIX_SEC0, 0x08, 0x08},
12369 {WCD9335_CDC_RX5_RX_PATH_MIX_SEC0, 0x08, 0x08},
12370 {WCD9335_CDC_RX6_RX_PATH_MIX_SEC0, 0x08, 0x08},
12371 {WCD9335_CDC_RX7_RX_PATH_MIX_SEC0, 0x08, 0x08},
12372 {WCD9335_CDC_RX8_RX_PATH_MIX_SEC0, 0x08, 0x08},
12373 {WCD9335_CDC_TX0_TX_PATH_SEC2, 0x01, 0x01},
12374 {WCD9335_CDC_TX1_TX_PATH_SEC2, 0x01, 0x01},
12375 {WCD9335_CDC_TX2_TX_PATH_SEC2, 0x01, 0x01},
12376 {WCD9335_CDC_TX3_TX_PATH_SEC2, 0x01, 0x01},
12377 {WCD9335_CDC_TX4_TX_PATH_SEC2, 0x01, 0x01},
12378 {WCD9335_CDC_TX5_TX_PATH_SEC2, 0x01, 0x01},
12379 {WCD9335_CDC_TX6_TX_PATH_SEC2, 0x01, 0x01},
12380 {WCD9335_CDC_TX7_TX_PATH_SEC2, 0x01, 0x01},
12381 {WCD9335_CDC_TX8_TX_PATH_SEC2, 0x01, 0x01},
12382 {WCD9335_CDC_RX3_RX_PATH_SEC0, 0xF8, 0xF0},
12383 {WCD9335_CDC_RX4_RX_PATH_SEC0, 0xF8, 0xF0},
12384 {WCD9335_CDC_RX5_RX_PATH_SEC0, 0xF8, 0xF8},
12385 {WCD9335_CDC_RX6_RX_PATH_SEC0, 0xF8, 0xF8},
12386 {WCD9335_RX_OCP_COUNT, 0xFF, 0xFF},
12387 {WCD9335_HPH_OCP_CTL, 0xF0, 0x70},
12388 {WCD9335_CPE_SS_CPAR_CFG, 0xFF, 0x00},
12389 {WCD9335_FLYBACK_VNEG_CTRL_1, 0xFF, 0x63},
12390 {WCD9335_FLYBACK_VNEG_CTRL_4, 0xFF, 0x7F},
12391 {WCD9335_CLASSH_CTRL_VCL_1, 0xFF, 0x60},
12392 {WCD9335_CLASSH_CTRL_CCL_5, 0xFF, 0x40},
12393 {WCD9335_RX_TIMER_DIV, 0xFF, 0x32},
12394 {WCD9335_SE_LO_COM2, 0xFF, 0x01},
12395 {WCD9335_MBHC_ZDET_ANA_CTL, 0x0F, 0x07},
12396 {WCD9335_RX_BIAS_HPH_PA, 0xF0, 0x60},
12397 {WCD9335_HPH_RDAC_LDO_CTL, 0x88, 0x88},
12398 {WCD9335_HPH_L_EN, 0x20, 0x20},
12399 {WCD9335_HPH_R_EN, 0x20, 0x20},
12400 {WCD9335_DIFF_LO_CORE_OUT_PROG, 0xFC, 0xD8},
12401 {WCD9335_CDC_RX5_RX_PATH_SEC3, 0xBD, 0xBD},
12402 {WCD9335_CDC_RX6_RX_PATH_SEC3, 0xBD, 0xBD},
12403 {WCD9335_DIFF_LO_COM_PA_FREQ, 0x70, 0x40},
12404};
12405
12406static void tasha_update_reg_reset_values(struct snd_soc_codec *codec)
12407{
12408 u32 i;
12409 struct wcd9xxx *tasha_core = dev_get_drvdata(codec->dev->parent);
12410
12411 if (TASHA_IS_1_1(tasha_core)) {
12412 for (i = 0; i < ARRAY_SIZE(tasha_reg_update_reset_val_1_1);
12413 i++)
12414 snd_soc_write(codec,
12415 tasha_reg_update_reset_val_1_1[i].reg,
12416 tasha_reg_update_reset_val_1_1[i].val);
12417 }
12418}
12419
12420static void tasha_codec_init_reg(struct snd_soc_codec *codec)
12421{
12422 u32 i;
12423 struct wcd9xxx *wcd9xxx = dev_get_drvdata(codec->dev->parent);
12424
12425 for (i = 0; i < ARRAY_SIZE(tasha_codec_reg_init_common_val); i++)
12426 snd_soc_update_bits(codec,
12427 tasha_codec_reg_init_common_val[i].reg,
12428 tasha_codec_reg_init_common_val[i].mask,
12429 tasha_codec_reg_init_common_val[i].val);
12430
12431 if (TASHA_IS_1_1(wcd9xxx) ||
12432 TASHA_IS_1_0(wcd9xxx))
12433 for (i = 0; i < ARRAY_SIZE(tasha_codec_reg_init_1_x_val); i++)
12434 snd_soc_update_bits(codec,
12435 tasha_codec_reg_init_1_x_val[i].reg,
12436 tasha_codec_reg_init_1_x_val[i].mask,
12437 tasha_codec_reg_init_1_x_val[i].val);
12438
12439 if (TASHA_IS_1_1(wcd9xxx)) {
12440 for (i = 0; i < ARRAY_SIZE(tasha_codec_reg_init_val_1_1); i++)
12441 snd_soc_update_bits(codec,
12442 tasha_codec_reg_init_val_1_1[i].reg,
12443 tasha_codec_reg_init_val_1_1[i].mask,
12444 tasha_codec_reg_init_val_1_1[i].val);
12445 } else if (TASHA_IS_1_0(wcd9xxx)) {
12446 for (i = 0; i < ARRAY_SIZE(tasha_codec_reg_init_val_1_0); i++)
12447 snd_soc_update_bits(codec,
12448 tasha_codec_reg_init_val_1_0[i].reg,
12449 tasha_codec_reg_init_val_1_0[i].mask,
12450 tasha_codec_reg_init_val_1_0[i].val);
12451 } else if (TASHA_IS_2_0(wcd9xxx)) {
12452 for (i = 0; i < ARRAY_SIZE(tasha_codec_reg_init_val_2_0); i++)
12453 snd_soc_update_bits(codec,
12454 tasha_codec_reg_init_val_2_0[i].reg,
12455 tasha_codec_reg_init_val_2_0[i].mask,
12456 tasha_codec_reg_init_val_2_0[i].val);
12457 }
12458}
12459
12460static void tasha_update_reg_defaults(struct tasha_priv *tasha)
12461{
12462 u32 i;
12463 struct wcd9xxx *wcd9xxx;
12464
12465 wcd9xxx = tasha->wcd9xxx;
12466 for (i = 0; i < ARRAY_SIZE(tasha_codec_reg_defaults); i++)
12467 regmap_update_bits(wcd9xxx->regmap,
12468 tasha_codec_reg_defaults[i].reg,
12469 tasha_codec_reg_defaults[i].mask,
12470 tasha_codec_reg_defaults[i].val);
12471
12472 tasha->intf_type = wcd9xxx_get_intf_type();
12473 if (tasha->intf_type == WCD9XXX_INTERFACE_TYPE_I2C)
12474 for (i = 0; i < ARRAY_SIZE(tasha_codec_reg_i2c_defaults); i++)
12475 regmap_update_bits(wcd9xxx->regmap,
12476 tasha_codec_reg_i2c_defaults[i].reg,
12477 tasha_codec_reg_i2c_defaults[i].mask,
12478 tasha_codec_reg_i2c_defaults[i].val);
12479
12480}
12481
12482static void tasha_slim_interface_init_reg(struct snd_soc_codec *codec)
12483{
12484 int i;
12485 struct tasha_priv *priv = snd_soc_codec_get_drvdata(codec);
12486
12487 for (i = 0; i < WCD9XXX_SLIM_NUM_PORT_REG; i++)
12488 wcd9xxx_interface_reg_write(priv->wcd9xxx,
12489 TASHA_SLIM_PGD_PORT_INT_EN0 + i,
12490 0xFF);
12491}
12492
12493static irqreturn_t tasha_slimbus_irq(int irq, void *data)
12494{
12495 struct tasha_priv *priv = data;
12496 unsigned long status = 0;
12497 int i, j, port_id, k;
12498 u32 bit;
12499 u8 val, int_val = 0;
12500 bool tx, cleared;
12501 unsigned short reg = 0;
12502
12503 for (i = TASHA_SLIM_PGD_PORT_INT_STATUS_RX_0, j = 0;
12504 i <= TASHA_SLIM_PGD_PORT_INT_STATUS_TX_1; i++, j++) {
12505 val = wcd9xxx_interface_reg_read(priv->wcd9xxx, i);
12506 status |= ((u32)val << (8 * j));
12507 }
12508
12509 for_each_set_bit(j, &status, 32) {
12510 tx = (j >= 16 ? true : false);
12511 port_id = (tx ? j - 16 : j);
12512 val = wcd9xxx_interface_reg_read(priv->wcd9xxx,
12513 TASHA_SLIM_PGD_PORT_INT_RX_SOURCE0 + j);
12514 if (val) {
12515 if (!tx)
12516 reg = TASHA_SLIM_PGD_PORT_INT_EN0 +
12517 (port_id / 8);
12518 else
12519 reg = TASHA_SLIM_PGD_PORT_INT_TX_EN0 +
12520 (port_id / 8);
12521 int_val = wcd9xxx_interface_reg_read(
12522 priv->wcd9xxx, reg);
12523 /*
12524 * Ignore interrupts for ports for which the
12525 * interrupts are not specifically enabled.
12526 */
12527 if (!(int_val & (1 << (port_id % 8))))
12528 continue;
12529 }
12530 if (val & TASHA_SLIM_IRQ_OVERFLOW)
12531 pr_err_ratelimited(
12532 "%s: overflow error on %s port %d, value %x\n",
12533 __func__, (tx ? "TX" : "RX"), port_id, val);
12534 if (val & TASHA_SLIM_IRQ_UNDERFLOW)
12535 pr_err_ratelimited(
12536 "%s: underflow error on %s port %d, value %x\n",
12537 __func__, (tx ? "TX" : "RX"), port_id, val);
12538 if ((val & TASHA_SLIM_IRQ_OVERFLOW) ||
12539 (val & TASHA_SLIM_IRQ_UNDERFLOW)) {
12540 if (!tx)
12541 reg = TASHA_SLIM_PGD_PORT_INT_EN0 +
12542 (port_id / 8);
12543 else
12544 reg = TASHA_SLIM_PGD_PORT_INT_TX_EN0 +
12545 (port_id / 8);
12546 int_val = wcd9xxx_interface_reg_read(
12547 priv->wcd9xxx, reg);
12548 if (int_val & (1 << (port_id % 8))) {
12549 int_val = int_val ^ (1 << (port_id % 8));
12550 wcd9xxx_interface_reg_write(priv->wcd9xxx,
12551 reg, int_val);
12552 }
12553 }
12554 if (val & TASHA_SLIM_IRQ_PORT_CLOSED) {
12555 /*
12556 * INT SOURCE register starts from RX to TX
12557 * but port number in the ch_mask is in opposite way
12558 */
12559 bit = (tx ? j - 16 : j + 16);
12560 pr_debug("%s: %s port %d closed value %x, bit %u\n",
12561 __func__, (tx ? "TX" : "RX"), port_id, val,
12562 bit);
12563 for (k = 0, cleared = false; k < NUM_CODEC_DAIS; k++) {
12564 pr_debug("%s: priv->dai[%d].ch_mask = 0x%lx\n",
12565 __func__, k, priv->dai[k].ch_mask);
12566 if (test_and_clear_bit(bit,
12567 &priv->dai[k].ch_mask)) {
12568 cleared = true;
12569 if (!priv->dai[k].ch_mask)
12570 wake_up(&priv->dai[k].dai_wait);
12571 /*
12572 * There are cases when multiple DAIs
12573 * might be using the same slimbus
12574 * channel. Hence don't break here.
12575 */
12576 }
12577 }
12578 WARN(!cleared,
12579 "Couldn't find slimbus %s port %d for closing\n",
12580 (tx ? "TX" : "RX"), port_id);
12581 }
12582 wcd9xxx_interface_reg_write(priv->wcd9xxx,
12583 TASHA_SLIM_PGD_PORT_INT_CLR_RX_0 +
12584 (j / 8),
12585 1 << (j % 8));
12586 }
12587
12588 return IRQ_HANDLED;
12589}
12590
12591static int tasha_setup_irqs(struct tasha_priv *tasha)
12592{
12593 int ret = 0;
12594 struct snd_soc_codec *codec = tasha->codec;
12595 struct wcd9xxx *wcd9xxx = tasha->wcd9xxx;
12596 struct wcd9xxx_core_resource *core_res =
12597 &wcd9xxx->core_res;
12598
12599 ret = wcd9xxx_request_irq(core_res, WCD9XXX_IRQ_SLIMBUS,
12600 tasha_slimbus_irq, "SLIMBUS Slave", tasha);
12601 if (ret)
12602 pr_err("%s: Failed to request irq %d\n", __func__,
12603 WCD9XXX_IRQ_SLIMBUS);
12604 else
12605 tasha_slim_interface_init_reg(codec);
12606
12607 return ret;
12608}
12609
12610static void tasha_init_slim_slave_cfg(struct snd_soc_codec *codec)
12611{
12612 struct tasha_priv *priv = snd_soc_codec_get_drvdata(codec);
12613 struct afe_param_cdc_slimbus_slave_cfg *cfg;
12614 struct wcd9xxx *wcd9xxx = priv->wcd9xxx;
12615 uint64_t eaddr = 0;
12616
12617 cfg = &priv->slimbus_slave_cfg;
12618 cfg->minor_version = 1;
12619 cfg->tx_slave_port_offset = 0;
12620 cfg->rx_slave_port_offset = 16;
12621
12622 memcpy(&eaddr, &wcd9xxx->slim->e_addr, sizeof(wcd9xxx->slim->e_addr));
12623 WARN_ON(sizeof(wcd9xxx->slim->e_addr) != 6);
12624 cfg->device_enum_addr_lsw = eaddr & 0xFFFFFFFF;
12625 cfg->device_enum_addr_msw = eaddr >> 32;
12626
12627 dev_dbg(codec->dev, "%s: slimbus logical address 0x%llx\n",
12628 __func__, eaddr);
12629}
12630
12631static void tasha_cleanup_irqs(struct tasha_priv *tasha)
12632{
12633 struct wcd9xxx *wcd9xxx = tasha->wcd9xxx;
12634 struct wcd9xxx_core_resource *core_res =
12635 &wcd9xxx->core_res;
12636
12637 wcd9xxx_free_irq(core_res, WCD9XXX_IRQ_SLIMBUS, tasha);
12638}
12639
12640static int tasha_handle_pdata(struct tasha_priv *tasha,
12641 struct wcd9xxx_pdata *pdata)
12642{
12643 struct snd_soc_codec *codec = tasha->codec;
12644 u8 dmic_ctl_val, mad_dmic_ctl_val;
12645 u8 anc_ctl_value;
12646 u32 def_dmic_rate, dmic_clk_drv;
12647 int vout_ctl_1, vout_ctl_2, vout_ctl_3, vout_ctl_4;
12648 int rc = 0;
12649
12650 if (!pdata) {
12651 dev_err(codec->dev, "%s: NULL pdata\n", __func__);
12652 return -ENODEV;
12653 }
12654
12655 /* set micbias voltage */
12656 vout_ctl_1 = wcd9335_get_micb_vout_ctl_val(pdata->micbias.micb1_mv);
12657 vout_ctl_2 = wcd9335_get_micb_vout_ctl_val(pdata->micbias.micb2_mv);
12658 vout_ctl_3 = wcd9335_get_micb_vout_ctl_val(pdata->micbias.micb3_mv);
12659 vout_ctl_4 = wcd9335_get_micb_vout_ctl_val(pdata->micbias.micb4_mv);
Xiaoyu Ye1a2d8bd92017-01-31 18:54:15 -080012660 if (vout_ctl_1 < 0 || vout_ctl_2 < 0 ||
12661 vout_ctl_3 < 0 || vout_ctl_4 < 0) {
Banajit Goswamide8271c2017-01-18 00:28:59 -080012662 rc = -EINVAL;
12663 goto done;
12664 }
12665 snd_soc_update_bits(codec, WCD9335_ANA_MICB1, 0x3F, vout_ctl_1);
12666 snd_soc_update_bits(codec, WCD9335_ANA_MICB2, 0x3F, vout_ctl_2);
12667 snd_soc_update_bits(codec, WCD9335_ANA_MICB3, 0x3F, vout_ctl_3);
12668 snd_soc_update_bits(codec, WCD9335_ANA_MICB4, 0x3F, vout_ctl_4);
12669
12670 /* Set the DMIC sample rate */
12671 switch (pdata->mclk_rate) {
12672 case TASHA_MCLK_CLK_9P6MHZ:
12673 def_dmic_rate = WCD9XXX_DMIC_SAMPLE_RATE_4P8MHZ;
12674 break;
12675 case TASHA_MCLK_CLK_12P288MHZ:
12676 def_dmic_rate = WCD9XXX_DMIC_SAMPLE_RATE_4P096MHZ;
12677 break;
12678 default:
12679 /* should never happen */
12680 dev_err(codec->dev, "%s: Invalid mclk_rate %d\n",
12681 __func__, pdata->mclk_rate);
12682 rc = -EINVAL;
12683 goto done;
12684 };
12685
12686 if (pdata->dmic_sample_rate ==
12687 WCD9XXX_DMIC_SAMPLE_RATE_UNDEFINED) {
12688 dev_info(codec->dev, "%s: dmic_rate invalid default = %d\n",
12689 __func__, def_dmic_rate);
12690 pdata->dmic_sample_rate = def_dmic_rate;
12691 }
12692 if (pdata->mad_dmic_sample_rate ==
12693 WCD9XXX_DMIC_SAMPLE_RATE_UNDEFINED) {
12694 dev_info(codec->dev, "%s: mad_dmic_rate invalid default = %d\n",
12695 __func__, def_dmic_rate);
12696 /*
12697 * use dmic_sample_rate as the default for MAD
12698 * if mad dmic sample rate is undefined
12699 */
12700 pdata->mad_dmic_sample_rate = pdata->dmic_sample_rate;
12701 }
12702 if (pdata->ecpp_dmic_sample_rate ==
12703 WCD9XXX_DMIC_SAMPLE_RATE_UNDEFINED) {
12704 dev_info(codec->dev,
12705 "%s: ecpp_dmic_rate invalid default = %d\n",
12706 __func__, def_dmic_rate);
12707 /*
12708 * use dmic_sample_rate as the default for ECPP DMIC
12709 * if ecpp dmic sample rate is undefined
12710 */
12711 pdata->ecpp_dmic_sample_rate = pdata->dmic_sample_rate;
12712 }
12713
12714 if (pdata->dmic_clk_drv ==
12715 WCD9XXX_DMIC_CLK_DRIVE_UNDEFINED) {
12716 pdata->dmic_clk_drv = WCD9335_DMIC_CLK_DRIVE_DEFAULT;
12717 dev_info(codec->dev,
12718 "%s: dmic_clk_strength invalid, default = %d\n",
12719 __func__, pdata->dmic_clk_drv);
12720 }
12721
12722 switch (pdata->dmic_clk_drv) {
12723 case 2:
12724 dmic_clk_drv = 0;
12725 break;
12726 case 4:
12727 dmic_clk_drv = 1;
12728 break;
12729 case 8:
12730 dmic_clk_drv = 2;
12731 break;
12732 case 16:
12733 dmic_clk_drv = 3;
12734 break;
12735 default:
12736 dev_err(codec->dev,
12737 "%s: invalid dmic_clk_drv %d, using default\n",
12738 __func__, pdata->dmic_clk_drv);
12739 dmic_clk_drv = 0;
12740 break;
12741 }
12742
12743 snd_soc_update_bits(codec, WCD9335_TEST_DEBUG_PAD_DRVCTL,
12744 0x0C, dmic_clk_drv << 2);
12745
12746 /*
12747 * Default the DMIC clk rates to mad_dmic_sample_rate,
12748 * whereas, the anc/txfe dmic rates to dmic_sample_rate
12749 * since the anc/txfe are independent of mad block.
12750 */
12751 mad_dmic_ctl_val = tasha_get_dmic_clk_val(tasha->codec,
12752 pdata->mclk_rate,
12753 pdata->mad_dmic_sample_rate);
12754 snd_soc_update_bits(codec, WCD9335_CPE_SS_DMIC0_CTL,
12755 0x0E, mad_dmic_ctl_val << 1);
12756 snd_soc_update_bits(codec, WCD9335_CPE_SS_DMIC1_CTL,
12757 0x0E, mad_dmic_ctl_val << 1);
12758 snd_soc_update_bits(codec, WCD9335_CPE_SS_DMIC2_CTL,
12759 0x0E, mad_dmic_ctl_val << 1);
12760
12761 dmic_ctl_val = tasha_get_dmic_clk_val(tasha->codec,
12762 pdata->mclk_rate,
12763 pdata->dmic_sample_rate);
12764
12765 if (dmic_ctl_val == WCD9335_DMIC_CLK_DIV_2)
12766 anc_ctl_value = WCD9335_ANC_DMIC_X2_FULL_RATE;
12767 else
12768 anc_ctl_value = WCD9335_ANC_DMIC_X2_HALF_RATE;
12769
12770 snd_soc_update_bits(codec, WCD9335_CDC_ANC0_MODE_2_CTL,
12771 0x40, anc_ctl_value << 6);
12772 snd_soc_update_bits(codec, WCD9335_CDC_ANC0_MODE_2_CTL,
12773 0x20, anc_ctl_value << 5);
12774 snd_soc_update_bits(codec, WCD9335_CDC_ANC1_MODE_2_CTL,
12775 0x40, anc_ctl_value << 6);
12776 snd_soc_update_bits(codec, WCD9335_CDC_ANC1_MODE_2_CTL,
12777 0x20, anc_ctl_value << 5);
12778done:
12779 return rc;
12780}
12781
12782static struct wcd_cpe_core *tasha_codec_get_cpe_core(
12783 struct snd_soc_codec *codec)
12784{
12785 struct tasha_priv *priv = snd_soc_codec_get_drvdata(codec);
12786
12787 return priv->cpe_core;
12788}
12789
12790static int tasha_codec_cpe_fll_update_divider(
12791 struct snd_soc_codec *codec, u32 cpe_fll_rate)
12792{
12793 struct wcd9xxx *wcd9xxx = dev_get_drvdata(codec->dev->parent);
12794 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
12795
12796 u32 div_val = 0, l_val = 0;
12797 u32 computed_cpe_fll;
12798
12799 if (cpe_fll_rate != CPE_FLL_CLK_75MHZ &&
12800 cpe_fll_rate != CPE_FLL_CLK_150MHZ) {
12801 dev_err(codec->dev,
12802 "%s: Invalid CPE fll rate request %u\n",
12803 __func__, cpe_fll_rate);
12804 return -EINVAL;
12805 }
12806
12807 if (wcd9xxx->mclk_rate == TASHA_MCLK_CLK_12P288MHZ) {
12808 /* update divider to 10 and enable 5x divider */
12809 snd_soc_write(codec, WCD9335_CPE_FLL_USER_CTL_1,
12810 0x55);
12811 div_val = 10;
12812 } else if (wcd9xxx->mclk_rate == TASHA_MCLK_CLK_9P6MHZ) {
12813 /* update divider to 8 and enable 2x divider */
12814 snd_soc_update_bits(codec, WCD9335_CPE_FLL_USER_CTL_0,
12815 0x7C, 0x70);
12816 snd_soc_update_bits(codec, WCD9335_CPE_FLL_USER_CTL_1,
12817 0xE0, 0x20);
12818 div_val = 8;
12819 } else {
12820 dev_err(codec->dev,
12821 "%s: Invalid MCLK rate %u\n",
12822 __func__, wcd9xxx->mclk_rate);
12823 return -EINVAL;
12824 }
12825
12826 l_val = ((cpe_fll_rate / 1000) * div_val) /
12827 (wcd9xxx->mclk_rate / 1000);
12828
12829 /* If l_val was integer truncated, increment l_val once */
12830 computed_cpe_fll = (wcd9xxx->mclk_rate / div_val) * l_val;
12831 if (computed_cpe_fll < cpe_fll_rate)
12832 l_val++;
12833
12834
12835 /* update L value LSB and MSB */
12836 snd_soc_write(codec, WCD9335_CPE_FLL_L_VAL_CTL_0,
12837 (l_val & 0xFF));
12838 snd_soc_write(codec, WCD9335_CPE_FLL_L_VAL_CTL_1,
12839 ((l_val >> 8) & 0xFF));
12840
12841 tasha->current_cpe_clk_freq = cpe_fll_rate;
12842 dev_dbg(codec->dev,
12843 "%s: updated l_val to %u for cpe_clk %u and mclk %u\n",
12844 __func__, l_val, cpe_fll_rate, wcd9xxx->mclk_rate);
12845
12846 return 0;
12847}
12848
12849static int __tasha_cdc_change_cpe_clk(struct snd_soc_codec *codec,
12850 u32 clk_freq)
12851{
12852 int ret = 0;
12853 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
12854
12855 if (!tasha_cdc_is_svs_enabled(tasha)) {
12856 dev_dbg(codec->dev,
12857 "%s: SVS not enabled or tasha is not 2p0, return\n",
12858 __func__);
12859 return 0;
12860 }
12861 dev_dbg(codec->dev, "%s: clk_freq = %u\n", __func__, clk_freq);
12862
12863 if (clk_freq == CPE_FLL_CLK_75MHZ) {
12864 /* Change to SVS */
12865 snd_soc_update_bits(codec, WCD9335_CPE_FLL_FLL_MODE,
12866 0x08, 0x08);
12867 if (tasha_codec_cpe_fll_update_divider(codec, clk_freq)) {
12868 ret = -EINVAL;
12869 goto done;
12870 }
12871
12872 snd_soc_update_bits(codec, WCD9335_CPE_FLL_FLL_MODE,
12873 0x10, 0x10);
12874
12875 clear_bit(CPE_NOMINAL, &tasha->status_mask);
12876 tasha_codec_update_sido_voltage(tasha, sido_buck_svs_voltage);
12877
12878 } else if (clk_freq == CPE_FLL_CLK_150MHZ) {
12879 /* change to nominal */
12880 snd_soc_update_bits(codec, WCD9335_CPE_FLL_FLL_MODE,
12881 0x08, 0x08);
12882
12883 set_bit(CPE_NOMINAL, &tasha->status_mask);
12884 tasha_codec_update_sido_voltage(tasha, SIDO_VOLTAGE_NOMINAL_MV);
12885
12886 if (tasha_codec_cpe_fll_update_divider(codec, clk_freq)) {
12887 ret = -EINVAL;
12888 goto done;
12889 }
12890 snd_soc_update_bits(codec, WCD9335_CPE_FLL_FLL_MODE,
12891 0x10, 0x10);
12892 } else {
12893 dev_err(codec->dev,
12894 "%s: Invalid clk_freq request %d for CPE FLL\n",
12895 __func__, clk_freq);
12896 ret = -EINVAL;
12897 }
12898
12899done:
12900 snd_soc_update_bits(codec, WCD9335_CPE_FLL_FLL_MODE,
12901 0x10, 0x00);
12902 snd_soc_update_bits(codec, WCD9335_CPE_FLL_FLL_MODE,
12903 0x08, 0x00);
12904 return ret;
12905}
12906
12907
12908static int tasha_codec_cpe_fll_enable(struct snd_soc_codec *codec,
12909 bool enable)
12910{
12911 struct wcd9xxx *wcd9xxx = dev_get_drvdata(codec->dev->parent);
12912 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
12913 u8 clk_sel_reg_val = 0x00;
12914
12915 dev_dbg(codec->dev, "%s: enable = %s\n",
12916 __func__, enable ? "true" : "false");
12917
12918 if (enable) {
12919 if (tasha_cdc_is_svs_enabled(tasha)) {
12920 /* FLL enable is always at SVS */
12921 if (__tasha_cdc_change_cpe_clk(codec,
12922 CPE_FLL_CLK_75MHZ)) {
12923 dev_err(codec->dev,
12924 "%s: clk change to %d failed\n",
12925 __func__, CPE_FLL_CLK_75MHZ);
12926 return -EINVAL;
12927 }
12928 } else {
12929 if (tasha_codec_cpe_fll_update_divider(codec,
12930 CPE_FLL_CLK_75MHZ)) {
12931 dev_err(codec->dev,
12932 "%s: clk change to %d failed\n",
12933 __func__, CPE_FLL_CLK_75MHZ);
12934 return -EINVAL;
12935 }
12936 }
12937
12938 if (TASHA_IS_1_0(wcd9xxx)) {
12939 tasha_cdc_mclk_enable(codec, true, false);
12940 clk_sel_reg_val = 0x02;
12941 }
12942
12943 /* Setup CPE reference clk */
12944 snd_soc_update_bits(codec, WCD9335_ANA_CLK_TOP,
12945 0x02, clk_sel_reg_val);
12946
12947 /* enable CPE FLL reference clk */
12948 snd_soc_update_bits(codec, WCD9335_ANA_CLK_TOP,
12949 0x01, 0x01);
12950
12951 /* program the PLL */
12952 snd_soc_update_bits(codec, WCD9335_CPE_FLL_USER_CTL_0,
12953 0x01, 0x01);
12954
12955 /* TEST clk setting */
12956 snd_soc_update_bits(codec, WCD9335_CPE_FLL_TEST_CTL_0,
12957 0x80, 0x80);
12958 /* set FLL mode to HW controlled */
12959 snd_soc_update_bits(codec, WCD9335_CPE_FLL_FLL_MODE,
12960 0x60, 0x00);
12961 snd_soc_write(codec, WCD9335_CPE_FLL_FLL_MODE, 0x80);
12962 } else {
12963 /* disable CPE FLL reference clk */
12964 snd_soc_update_bits(codec, WCD9335_ANA_CLK_TOP,
12965 0x01, 0x00);
12966 /* undo TEST clk setting */
12967 snd_soc_update_bits(codec, WCD9335_CPE_FLL_TEST_CTL_0,
12968 0x80, 0x00);
12969 /* undo FLL mode to HW control */
12970 snd_soc_write(codec, WCD9335_CPE_FLL_FLL_MODE, 0x00);
12971 snd_soc_update_bits(codec, WCD9335_CPE_FLL_FLL_MODE,
12972 0x60, 0x20);
12973 /* undo the PLL */
12974 snd_soc_update_bits(codec, WCD9335_CPE_FLL_USER_CTL_0,
12975 0x01, 0x00);
12976
12977 if (TASHA_IS_1_0(wcd9xxx))
12978 tasha_cdc_mclk_enable(codec, false, false);
12979
12980 /*
12981 * FLL could get disabled while at nominal,
12982 * scale it back to SVS
12983 */
12984 if (tasha_cdc_is_svs_enabled(tasha))
12985 __tasha_cdc_change_cpe_clk(codec,
12986 CPE_FLL_CLK_75MHZ);
12987 }
12988
12989 return 0;
12990
12991}
12992
12993static void tasha_cdc_query_cpe_clk_plan(void *data,
12994 struct cpe_svc_cfg_clk_plan *clk_freq)
12995{
12996 struct snd_soc_codec *codec = data;
12997 struct tasha_priv *tasha;
12998 u32 cpe_clk_khz;
12999
13000 if (!codec) {
13001 pr_err("%s: Invalid codec handle\n",
13002 __func__);
13003 return;
13004 }
13005
13006 tasha = snd_soc_codec_get_drvdata(codec);
13007 cpe_clk_khz = tasha->current_cpe_clk_freq / 1000;
13008
13009 dev_dbg(codec->dev,
13010 "%s: current_clk_freq = %u\n",
13011 __func__, tasha->current_cpe_clk_freq);
13012
13013 clk_freq->current_clk_feq = cpe_clk_khz;
13014 clk_freq->num_clk_freqs = 2;
13015
13016 if (tasha_cdc_is_svs_enabled(tasha)) {
13017 clk_freq->clk_freqs[0] = CPE_FLL_CLK_75MHZ / 1000;
13018 clk_freq->clk_freqs[1] = CPE_FLL_CLK_150MHZ / 1000;
13019 } else {
13020 clk_freq->clk_freqs[0] = CPE_FLL_CLK_75MHZ;
13021 clk_freq->clk_freqs[1] = CPE_FLL_CLK_150MHZ;
13022 }
13023}
13024
13025static void tasha_cdc_change_cpe_clk(void *data,
13026 u32 clk_freq)
13027{
13028 struct snd_soc_codec *codec = data;
13029 struct tasha_priv *tasha;
13030 u32 cpe_clk_khz, req_freq = 0;
13031
13032 if (!codec) {
13033 pr_err("%s: Invalid codec handle\n",
13034 __func__);
13035 return;
13036 }
13037
13038 tasha = snd_soc_codec_get_drvdata(codec);
13039 cpe_clk_khz = tasha->current_cpe_clk_freq / 1000;
13040
13041 if (tasha_cdc_is_svs_enabled(tasha)) {
13042 if ((clk_freq * 1000) <= CPE_FLL_CLK_75MHZ)
13043 req_freq = CPE_FLL_CLK_75MHZ;
13044 else
13045 req_freq = CPE_FLL_CLK_150MHZ;
13046 }
13047
13048 dev_dbg(codec->dev,
13049 "%s: requested clk_freq = %u, current clk_freq = %u\n",
13050 __func__, clk_freq * 1000,
13051 tasha->current_cpe_clk_freq);
13052
13053 if (tasha_cdc_is_svs_enabled(tasha)) {
13054 if (__tasha_cdc_change_cpe_clk(codec, req_freq))
13055 dev_err(codec->dev,
13056 "%s: clock/voltage scaling failed\n",
13057 __func__);
13058 }
13059}
13060
13061static int tasha_codec_slim_reserve_bw(struct snd_soc_codec *codec,
13062 u32 bw_ops, bool commit)
13063{
13064 struct wcd9xxx *wcd9xxx;
13065
13066 if (!codec) {
13067 pr_err("%s: Invalid handle to codec\n",
13068 __func__);
13069 return -EINVAL;
13070 }
13071
13072 wcd9xxx = dev_get_drvdata(codec->dev->parent);
13073
13074 if (!wcd9xxx) {
13075 dev_err(codec->dev, "%s: Invalid parent drv_data\n",
13076 __func__);
13077 return -EINVAL;
13078 }
13079
13080 return wcd9xxx_slim_reserve_bw(wcd9xxx, bw_ops, commit);
13081}
13082
13083static int tasha_codec_vote_max_bw(struct snd_soc_codec *codec,
13084 bool vote)
13085{
13086 u32 bw_ops;
13087 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
13088
13089 if (tasha->intf_type == WCD9XXX_INTERFACE_TYPE_I2C)
13090 return 0;
13091
Vatsal Buchad9960022017-05-18 11:37:39 +053013092 mutex_lock(&tasha->sb_clk_gear_lock);
13093 if (vote) {
13094 tasha->ref_count++;
13095 if (tasha->ref_count == 1) {
13096 bw_ops = SLIM_BW_CLK_GEAR_9;
13097 tasha_codec_slim_reserve_bw(codec,
13098 bw_ops, true);
13099 }
13100 } else if (!vote && tasha->ref_count > 0) {
13101 tasha->ref_count--;
13102 if (tasha->ref_count == 0) {
13103 bw_ops = SLIM_BW_UNVOTE;
13104 tasha_codec_slim_reserve_bw(codec,
13105 bw_ops, true);
13106 }
13107 };
Banajit Goswamide8271c2017-01-18 00:28:59 -080013108
Vatsal Buchad9960022017-05-18 11:37:39 +053013109 dev_dbg(codec->dev, "%s Value of counter after vote or un-vote is %d\n",
13110 __func__, tasha->ref_count);
13111
13112 mutex_unlock(&tasha->sb_clk_gear_lock);
13113
13114 return 0;
Banajit Goswamide8271c2017-01-18 00:28:59 -080013115}
13116
13117static int tasha_cpe_err_irq_control(struct snd_soc_codec *codec,
13118 enum cpe_err_irq_cntl_type cntl_type, u8 *status)
13119{
13120 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
13121 u8 irq_bits;
13122
13123 if (TASHA_IS_2_0(tasha->wcd9xxx))
13124 irq_bits = 0xFF;
13125 else
13126 irq_bits = 0x3F;
13127
13128 if (status)
13129 irq_bits = (*status) & irq_bits;
13130
13131 switch (cntl_type) {
13132 case CPE_ERR_IRQ_MASK:
13133 snd_soc_update_bits(codec,
13134 WCD9335_CPE_SS_SS_ERROR_INT_MASK,
13135 irq_bits, irq_bits);
13136 break;
13137 case CPE_ERR_IRQ_UNMASK:
13138 snd_soc_update_bits(codec,
13139 WCD9335_CPE_SS_SS_ERROR_INT_MASK,
13140 irq_bits, 0x00);
13141 break;
13142 case CPE_ERR_IRQ_CLEAR:
13143 snd_soc_write(codec, WCD9335_CPE_SS_SS_ERROR_INT_CLEAR,
13144 irq_bits);
13145 break;
13146 case CPE_ERR_IRQ_STATUS:
13147 if (!status)
13148 return -EINVAL;
13149 *status = snd_soc_read(codec,
13150 WCD9335_CPE_SS_SS_ERROR_INT_STATUS);
13151 break;
13152 }
13153
13154 return 0;
13155}
13156
13157static const struct wcd_cpe_cdc_cb cpe_cb = {
13158 .cdc_clk_en = tasha_codec_internal_rco_ctrl,
13159 .cpe_clk_en = tasha_codec_cpe_fll_enable,
13160 .get_afe_out_port_id = tasha_codec_get_mad_port_id,
13161 .lab_cdc_ch_ctl = tasha_codec_enable_slimtx_mad,
13162 .cdc_ext_clk = tasha_cdc_mclk_enable,
13163 .bus_vote_bw = tasha_codec_vote_max_bw,
13164 .cpe_err_irq_control = tasha_cpe_err_irq_control,
13165};
13166
13167static struct cpe_svc_init_param cpe_svc_params = {
13168 .version = CPE_SVC_INIT_PARAM_V1,
13169 .query_freq_plans_cb = tasha_cdc_query_cpe_clk_plan,
13170 .change_freq_plan_cb = tasha_cdc_change_cpe_clk,
13171};
13172
13173static int tasha_cpe_initialize(struct snd_soc_codec *codec)
13174{
13175 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
13176 struct wcd_cpe_params cpe_params;
13177
13178 memset(&cpe_params, 0,
13179 sizeof(struct wcd_cpe_params));
13180 cpe_params.codec = codec;
13181 cpe_params.get_cpe_core = tasha_codec_get_cpe_core;
13182 cpe_params.cdc_cb = &cpe_cb;
13183 cpe_params.dbg_mode = cpe_debug_mode;
13184 cpe_params.cdc_major_ver = CPE_SVC_CODEC_WCD9335;
13185 cpe_params.cdc_minor_ver = CPE_SVC_CODEC_V1P0;
13186 cpe_params.cdc_id = CPE_SVC_CODEC_WCD9335;
13187
13188 cpe_params.cdc_irq_info.cpe_engine_irq =
13189 WCD9335_IRQ_SVA_OUTBOX1;
13190 cpe_params.cdc_irq_info.cpe_err_irq =
13191 WCD9335_IRQ_SVA_ERROR;
13192 cpe_params.cdc_irq_info.cpe_fatal_irqs =
13193 TASHA_CPE_FATAL_IRQS;
13194
13195 cpe_svc_params.context = codec;
13196 cpe_params.cpe_svc_params = &cpe_svc_params;
13197
13198 tasha->cpe_core = wcd_cpe_init("cpe_9335", codec,
13199 &cpe_params);
13200 if (IS_ERR_OR_NULL(tasha->cpe_core)) {
13201 dev_err(codec->dev,
13202 "%s: Failed to enable CPE\n",
13203 __func__);
13204 return -EINVAL;
13205 }
13206
13207 return 0;
13208}
13209
13210static const struct wcd_resmgr_cb tasha_resmgr_cb = {
13211 .cdc_rco_ctrl = __tasha_codec_internal_rco_ctrl,
13212};
13213
13214static int tasha_device_down(struct wcd9xxx *wcd9xxx)
13215{
13216 struct snd_soc_codec *codec;
13217 struct tasha_priv *priv;
13218 int count;
13219 int i = 0;
13220
13221 codec = (struct snd_soc_codec *)(wcd9xxx->ssr_priv);
13222 priv = snd_soc_codec_get_drvdata(codec);
13223 wcd_cpe_ssr_event(priv->cpe_core, WCD_CPE_BUS_DOWN_EVENT);
13224 for (i = 0; i < priv->nr; i++)
13225 swrm_wcd_notify(priv->swr_ctrl_data[i].swr_pdev,
13226 SWR_DEVICE_DOWN, NULL);
13227 snd_soc_card_change_online_state(codec->component.card, 0);
13228 for (count = 0; count < NUM_CODEC_DAIS; count++)
13229 priv->dai[count].bus_down_in_recovery = true;
13230
13231 priv->resmgr->sido_input_src = SIDO_SOURCE_INTERNAL;
13232
13233 return 0;
13234}
13235
13236static int tasha_post_reset_cb(struct wcd9xxx *wcd9xxx)
13237{
13238 int i, ret = 0;
13239 struct wcd9xxx *control;
13240 struct snd_soc_codec *codec;
13241 struct tasha_priv *tasha;
13242 struct wcd9xxx_pdata *pdata;
13243
13244 codec = (struct snd_soc_codec *)(wcd9xxx->ssr_priv);
13245 tasha = snd_soc_codec_get_drvdata(codec);
13246 control = dev_get_drvdata(codec->dev->parent);
13247
13248 wcd9xxx_set_power_state(tasha->wcd9xxx,
13249 WCD_REGION_POWER_COLLAPSE_REMOVE,
13250 WCD9XXX_DIG_CORE_REGION_1);
13251
13252 mutex_lock(&tasha->codec_mutex);
13253
13254 tasha_slimbus_slave_port_cfg.slave_dev_intfdev_la =
13255 control->slim_slave->laddr;
13256 tasha_slimbus_slave_port_cfg.slave_dev_pgd_la =
13257 control->slim->laddr;
13258 tasha_init_slim_slave_cfg(codec);
13259 if (tasha->machine_codec_event_cb)
13260 tasha->machine_codec_event_cb(codec,
13261 WCD9335_CODEC_EVENT_CODEC_UP);
13262 snd_soc_card_change_online_state(codec->component.card, 1);
13263
13264 /* Class-H Init*/
13265 wcd_clsh_init(&tasha->clsh_d);
Banajit Goswamide8271c2017-01-18 00:28:59 -080013266
13267 for (i = 0; i < TASHA_MAX_MICBIAS; i++)
13268 tasha->micb_ref[i] = 0;
13269
13270 tasha_update_reg_defaults(tasha);
13271
13272 tasha->codec = codec;
Banajit Goswamide8271c2017-01-18 00:28:59 -080013273
13274 dev_dbg(codec->dev, "%s: MCLK Rate = %x\n",
13275 __func__, control->mclk_rate);
13276
13277 if (control->mclk_rate == TASHA_MCLK_CLK_12P288MHZ)
13278 snd_soc_update_bits(codec, WCD9335_CODEC_RPM_CLK_MCLK_CFG,
13279 0x03, 0x00);
13280 else if (control->mclk_rate == TASHA_MCLK_CLK_9P6MHZ)
13281 snd_soc_update_bits(codec, WCD9335_CODEC_RPM_CLK_MCLK_CFG,
13282 0x03, 0x01);
13283 tasha_codec_init_reg(codec);
13284
13285 wcd_resmgr_post_ssr_v2(tasha->resmgr);
13286
13287 tasha_enable_efuse_sensing(codec);
13288
13289 regcache_mark_dirty(codec->component.regmap);
13290 regcache_sync(codec->component.regmap);
13291
13292 pdata = dev_get_platdata(codec->dev->parent);
13293 ret = tasha_handle_pdata(tasha, pdata);
Xiaoyu Ye1a2d8bd92017-01-31 18:54:15 -080013294 if (ret < 0)
Banajit Goswamide8271c2017-01-18 00:28:59 -080013295 dev_err(codec->dev, "%s: invalid pdata\n", __func__);
13296
Vatsal Buchad9960022017-05-18 11:37:39 +053013297 /* Reset reference counter for voting for max bw */
13298 tasha->ref_count = 0;
Banajit Goswamide8271c2017-01-18 00:28:59 -080013299 /* MBHC Init */
13300 wcd_mbhc_deinit(&tasha->mbhc);
13301 tasha->mbhc_started = false;
13302
13303 /* Initialize MBHC module */
13304 ret = wcd_mbhc_init(&tasha->mbhc, codec, &mbhc_cb, &intr_ids,
13305 wcd_mbhc_registers, TASHA_ZDET_SUPPORTED);
13306 if (ret)
13307 dev_err(codec->dev, "%s: mbhc initialization failed\n",
13308 __func__);
13309 else
13310 tasha_mbhc_hs_detect(codec, tasha->mbhc.mbhc_cfg);
13311
13312 tasha_cleanup_irqs(tasha);
13313 ret = tasha_setup_irqs(tasha);
13314 if (ret) {
13315 dev_err(codec->dev, "%s: tasha irq setup failed %d\n",
13316 __func__, ret);
13317 goto err;
13318 }
13319
13320 tasha_set_spkr_mode(codec, tasha->spkr_mode);
13321 wcd_cpe_ssr_event(tasha->cpe_core, WCD_CPE_BUS_UP_EVENT);
13322
13323err:
13324 mutex_unlock(&tasha->codec_mutex);
13325 return ret;
13326}
13327
13328static struct regulator *tasha_codec_find_ondemand_regulator(
13329 struct snd_soc_codec *codec, const char *name)
13330{
13331 int i;
13332 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
13333 struct wcd9xxx *wcd9xxx = tasha->wcd9xxx;
13334 struct wcd9xxx_pdata *pdata = dev_get_platdata(codec->dev->parent);
13335
13336 for (i = 0; i < wcd9xxx->num_of_supplies; ++i) {
13337 if (pdata->regulator[i].ondemand &&
13338 wcd9xxx->supplies[i].supply &&
13339 !strcmp(wcd9xxx->supplies[i].supply, name))
13340 return wcd9xxx->supplies[i].consumer;
13341 }
13342
13343 dev_dbg(tasha->dev, "Warning: regulator not found:%s\n",
13344 name);
13345 return NULL;
13346}
13347
Banajit Goswami2be7b482017-02-03 23:32:37 -080013348static int tasha_codec_probe(struct snd_soc_codec *codec)
Banajit Goswamide8271c2017-01-18 00:28:59 -080013349{
13350 struct wcd9xxx *control;
13351 struct tasha_priv *tasha;
13352 struct wcd9xxx_pdata *pdata;
13353 struct snd_soc_dapm_context *dapm = snd_soc_codec_get_dapm(codec);
13354 int i, ret;
13355 void *ptr = NULL;
13356 struct regulator *supply;
13357
13358 control = dev_get_drvdata(codec->dev->parent);
13359
13360 dev_info(codec->dev, "%s()\n", __func__);
13361 tasha = snd_soc_codec_get_drvdata(codec);
13362 tasha->intf_type = wcd9xxx_get_intf_type();
13363
13364 if (tasha->intf_type == WCD9XXX_INTERFACE_TYPE_SLIMBUS) {
13365 control->dev_down = tasha_device_down;
13366 control->post_reset = tasha_post_reset_cb;
13367 control->ssr_priv = (void *)codec;
13368 }
13369
13370 /* Resource Manager post Init */
13371 ret = wcd_resmgr_post_init(tasha->resmgr, &tasha_resmgr_cb, codec);
13372 if (ret) {
13373 dev_err(codec->dev, "%s: wcd resmgr post init failed\n",
13374 __func__);
13375 goto err;
13376 }
13377 /* Class-H Init*/
13378 wcd_clsh_init(&tasha->clsh_d);
13379 /* Default HPH Mode to Class-H HiFi */
13380 tasha->hph_mode = CLS_H_HIFI;
13381
13382 tasha->codec = codec;
13383 for (i = 0; i < COMPANDER_MAX; i++)
13384 tasha->comp_enabled[i] = 0;
13385
13386 tasha->spkr_gain_offset = RX_GAIN_OFFSET_0_DB;
13387 tasha->intf_type = wcd9xxx_get_intf_type();
13388 tasha_update_reg_reset_values(codec);
13389 pr_debug("%s: MCLK Rate = %x\n", __func__, control->mclk_rate);
13390 if (control->mclk_rate == TASHA_MCLK_CLK_12P288MHZ)
13391 snd_soc_update_bits(codec, WCD9335_CODEC_RPM_CLK_MCLK_CFG,
13392 0x03, 0x00);
13393 else if (control->mclk_rate == TASHA_MCLK_CLK_9P6MHZ)
13394 snd_soc_update_bits(codec, WCD9335_CODEC_RPM_CLK_MCLK_CFG,
13395 0x03, 0x01);
13396 tasha_codec_init_reg(codec);
13397
13398 tasha_enable_efuse_sensing(codec);
13399
13400 pdata = dev_get_platdata(codec->dev->parent);
13401 ret = tasha_handle_pdata(tasha, pdata);
Xiaoyu Ye1a2d8bd92017-01-31 18:54:15 -080013402 if (ret < 0) {
Banajit Goswamide8271c2017-01-18 00:28:59 -080013403 pr_err("%s: bad pdata\n", __func__);
13404 goto err;
13405 }
13406
13407 supply = tasha_codec_find_ondemand_regulator(codec,
13408 on_demand_supply_name[ON_DEMAND_MICBIAS]);
13409 if (supply) {
13410 tasha->on_demand_list[ON_DEMAND_MICBIAS].supply = supply;
13411 tasha->on_demand_list[ON_DEMAND_MICBIAS].ondemand_supply_count =
13412 0;
13413 }
13414
13415 tasha->fw_data = devm_kzalloc(codec->dev,
13416 sizeof(*(tasha->fw_data)), GFP_KERNEL);
13417 if (!tasha->fw_data)
13418 goto err;
13419 set_bit(WCD9XXX_ANC_CAL, tasha->fw_data->cal_bit);
13420 set_bit(WCD9XXX_MBHC_CAL, tasha->fw_data->cal_bit);
13421 set_bit(WCD9XXX_MAD_CAL, tasha->fw_data->cal_bit);
13422 set_bit(WCD9XXX_VBAT_CAL, tasha->fw_data->cal_bit);
13423
13424 ret = wcd_cal_create_hwdep(tasha->fw_data,
13425 WCD9XXX_CODEC_HWDEP_NODE, codec);
13426 if (ret < 0) {
13427 dev_err(codec->dev, "%s hwdep failed %d\n", __func__, ret);
13428 goto err_hwdep;
13429 }
13430
13431 /* Initialize MBHC module */
13432 if (TASHA_IS_2_0(tasha->wcd9xxx)) {
13433 wcd_mbhc_registers[WCD_MBHC_FSM_STATUS].reg =
13434 WCD9335_MBHC_FSM_STATUS;
13435 wcd_mbhc_registers[WCD_MBHC_FSM_STATUS].mask = 0x01;
13436 }
13437 ret = wcd_mbhc_init(&tasha->mbhc, codec, &mbhc_cb, &intr_ids,
13438 wcd_mbhc_registers, TASHA_ZDET_SUPPORTED);
13439 if (ret) {
13440 pr_err("%s: mbhc initialization failed\n", __func__);
13441 goto err_hwdep;
13442 }
13443
13444 ptr = devm_kzalloc(codec->dev, (sizeof(tasha_rx_chs) +
13445 sizeof(tasha_tx_chs)), GFP_KERNEL);
13446 if (!ptr) {
13447 ret = -ENOMEM;
13448 goto err_hwdep;
13449 }
13450
13451 if (tasha->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
13452 snd_soc_dapm_new_controls(dapm, tasha_dapm_i2s_widgets,
13453 ARRAY_SIZE(tasha_dapm_i2s_widgets));
13454 snd_soc_dapm_add_routes(dapm, audio_i2s_map,
13455 ARRAY_SIZE(audio_i2s_map));
13456 for (i = 0; i < ARRAY_SIZE(tasha_i2s_dai); i++) {
13457 INIT_LIST_HEAD(&tasha->dai[i].wcd9xxx_ch_list);
13458 init_waitqueue_head(&tasha->dai[i].dai_wait);
13459 }
13460 } else if (tasha->intf_type == WCD9XXX_INTERFACE_TYPE_SLIMBUS) {
13461 for (i = 0; i < NUM_CODEC_DAIS; i++) {
13462 INIT_LIST_HEAD(&tasha->dai[i].wcd9xxx_ch_list);
13463 init_waitqueue_head(&tasha->dai[i].dai_wait);
13464 }
13465 tasha_slimbus_slave_port_cfg.slave_dev_intfdev_la =
13466 control->slim_slave->laddr;
13467 tasha_slimbus_slave_port_cfg.slave_dev_pgd_la =
13468 control->slim->laddr;
13469 tasha_slimbus_slave_port_cfg.slave_port_mapping[0] =
13470 TASHA_TX13;
13471 tasha_init_slim_slave_cfg(codec);
13472 }
13473
13474 snd_soc_add_codec_controls(codec, impedance_detect_controls,
13475 ARRAY_SIZE(impedance_detect_controls));
13476 snd_soc_add_codec_controls(codec, hph_type_detect_controls,
13477 ARRAY_SIZE(hph_type_detect_controls));
13478
13479 snd_soc_add_codec_controls(codec,
13480 tasha_analog_gain_controls,
13481 ARRAY_SIZE(tasha_analog_gain_controls));
13482 control->num_rx_port = TASHA_RX_MAX;
13483 control->rx_chs = ptr;
13484 memcpy(control->rx_chs, tasha_rx_chs, sizeof(tasha_rx_chs));
13485 control->num_tx_port = TASHA_TX_MAX;
13486 control->tx_chs = ptr + sizeof(tasha_rx_chs);
13487 memcpy(control->tx_chs, tasha_tx_chs, sizeof(tasha_tx_chs));
13488
13489 snd_soc_dapm_ignore_suspend(dapm, "AIF1 Playback");
13490 snd_soc_dapm_ignore_suspend(dapm, "AIF1 Capture");
13491 snd_soc_dapm_ignore_suspend(dapm, "AIF2 Playback");
13492 snd_soc_dapm_ignore_suspend(dapm, "AIF2 Capture");
13493
13494 if (tasha->intf_type == WCD9XXX_INTERFACE_TYPE_SLIMBUS) {
13495 snd_soc_dapm_ignore_suspend(dapm, "AIF3 Playback");
13496 snd_soc_dapm_ignore_suspend(dapm, "AIF3 Capture");
13497 snd_soc_dapm_ignore_suspend(dapm, "AIF4 Playback");
13498 snd_soc_dapm_ignore_suspend(dapm, "AIF Mix Playback");
13499 snd_soc_dapm_ignore_suspend(dapm, "AIF4 MAD TX");
13500 snd_soc_dapm_ignore_suspend(dapm, "VIfeed");
13501 snd_soc_dapm_ignore_suspend(dapm, "AIF5 CPE TX");
13502 }
13503
13504 snd_soc_dapm_sync(dapm);
13505
13506 ret = tasha_setup_irqs(tasha);
13507 if (ret) {
13508 pr_err("%s: tasha irq setup failed %d\n", __func__, ret);
13509 goto err_pdata;
13510 }
13511
13512 ret = tasha_cpe_initialize(codec);
13513 if (ret) {
13514 dev_err(codec->dev,
13515 "%s: cpe initialization failed, err = %d\n",
13516 __func__, ret);
13517 /* Do not fail probe if CPE failed */
13518 ret = 0;
13519 }
13520
13521 for (i = 0; i < TASHA_NUM_DECIMATORS; i++) {
13522 tasha->tx_hpf_work[i].tasha = tasha;
13523 tasha->tx_hpf_work[i].decimator = i;
13524 INIT_DELAYED_WORK(&tasha->tx_hpf_work[i].dwork,
13525 tasha_tx_hpf_corner_freq_callback);
13526 }
13527
13528 for (i = 0; i < TASHA_NUM_DECIMATORS; i++) {
13529 tasha->tx_mute_dwork[i].tasha = tasha;
13530 tasha->tx_mute_dwork[i].decimator = i;
13531 INIT_DELAYED_WORK(&tasha->tx_mute_dwork[i].dwork,
13532 tasha_tx_mute_update_callback);
13533 }
13534
13535 tasha->spk_anc_dwork.tasha = tasha;
13536 INIT_DELAYED_WORK(&tasha->spk_anc_dwork.dwork,
13537 tasha_spk_anc_update_callback);
13538
13539 mutex_lock(&tasha->codec_mutex);
13540 snd_soc_dapm_disable_pin(dapm, "ANC LINEOUT1");
13541 snd_soc_dapm_disable_pin(dapm, "ANC LINEOUT2");
13542 snd_soc_dapm_disable_pin(dapm, "ANC LINEOUT1 PA");
13543 snd_soc_dapm_disable_pin(dapm, "ANC LINEOUT2 PA");
13544 snd_soc_dapm_disable_pin(dapm, "ANC HPHL");
13545 snd_soc_dapm_disable_pin(dapm, "ANC HPHR");
13546 snd_soc_dapm_disable_pin(dapm, "ANC HPHL PA");
13547 snd_soc_dapm_disable_pin(dapm, "ANC HPHR PA");
13548 snd_soc_dapm_disable_pin(dapm, "ANC EAR PA");
13549 snd_soc_dapm_disable_pin(dapm, "ANC EAR");
13550 snd_soc_dapm_disable_pin(dapm, "ANC SPK1 PA");
13551 mutex_unlock(&tasha->codec_mutex);
13552 snd_soc_dapm_sync(dapm);
13553
13554 return ret;
13555
13556err_pdata:
13557 devm_kfree(codec->dev, ptr);
13558 control->rx_chs = NULL;
13559 control->tx_chs = NULL;
13560err_hwdep:
13561 devm_kfree(codec->dev, tasha->fw_data);
13562 tasha->fw_data = NULL;
13563err:
13564 return ret;
13565}
13566
Banajit Goswami2be7b482017-02-03 23:32:37 -080013567static int tasha_codec_remove(struct snd_soc_codec *codec)
Banajit Goswamide8271c2017-01-18 00:28:59 -080013568{
13569 struct tasha_priv *tasha = snd_soc_codec_get_drvdata(codec);
13570 struct wcd9xxx *control;
13571
13572 control = dev_get_drvdata(codec->dev->parent);
13573 control->rx_chs = NULL;
13574 control->tx_chs = NULL;
13575
13576 tasha_cleanup_irqs(tasha);
13577 /* Cleanup MBHC */
13578 /* Cleanup resmgr */
Banajit Goswamie0b20e12017-02-05 18:11:11 -080013579
13580 return 0;
Banajit Goswamide8271c2017-01-18 00:28:59 -080013581}
13582
13583static struct regmap *tasha_get_regmap(struct device *dev)
13584{
13585 struct wcd9xxx *control = dev_get_drvdata(dev->parent);
13586
13587 return control->regmap;
13588}
13589
13590static struct snd_soc_codec_driver soc_codec_dev_tasha = {
Banajit Goswami2be7b482017-02-03 23:32:37 -080013591 .probe = tasha_codec_probe,
13592 .remove = tasha_codec_remove,
Banajit Goswamide8271c2017-01-18 00:28:59 -080013593 .get_regmap = tasha_get_regmap,
Banajit Goswami8e306f02016-12-15 20:49:07 -080013594 .component_driver = {
Banajit Goswamiaf472112017-01-29 22:15:11 -080013595 .controls = tasha_snd_controls,
13596 .num_controls = ARRAY_SIZE(tasha_snd_controls),
Banajit Goswami8e306f02016-12-15 20:49:07 -080013597 .dapm_widgets = tasha_dapm_widgets,
13598 .num_dapm_widgets = ARRAY_SIZE(tasha_dapm_widgets),
13599 .dapm_routes = audio_map,
13600 .num_dapm_routes = ARRAY_SIZE(audio_map),
13601 },
Banajit Goswamide8271c2017-01-18 00:28:59 -080013602};
13603
13604#ifdef CONFIG_PM
13605static int tasha_suspend(struct device *dev)
13606{
13607 struct platform_device *pdev = to_platform_device(dev);
13608 struct tasha_priv *tasha = platform_get_drvdata(pdev);
13609
13610 dev_dbg(dev, "%s: system suspend\n", __func__);
13611 if (cancel_delayed_work_sync(&tasha->power_gate_work))
13612 tasha_codec_power_gate_digital_core(tasha);
13613
13614 return 0;
13615}
13616
13617static int tasha_resume(struct device *dev)
13618{
13619 struct platform_device *pdev = to_platform_device(dev);
13620 struct tasha_priv *tasha = platform_get_drvdata(pdev);
13621
13622 if (!tasha) {
13623 dev_err(dev, "%s: tasha private data is NULL\n", __func__);
13624 return -EINVAL;
13625 }
13626 dev_dbg(dev, "%s: system resume\n", __func__);
13627 return 0;
13628}
13629
13630static const struct dev_pm_ops tasha_pm_ops = {
13631 .suspend = tasha_suspend,
13632 .resume = tasha_resume,
13633};
13634#endif
13635
13636static int tasha_swrm_read(void *handle, int reg)
13637{
13638 struct tasha_priv *tasha;
13639 struct wcd9xxx *wcd9xxx;
13640 unsigned short swr_rd_addr_base;
13641 unsigned short swr_rd_data_base;
13642 int val, ret;
13643
13644 if (!handle) {
13645 pr_err("%s: NULL handle\n", __func__);
13646 return -EINVAL;
13647 }
13648 tasha = (struct tasha_priv *)handle;
13649 wcd9xxx = tasha->wcd9xxx;
13650
13651 dev_dbg(tasha->dev, "%s: Reading soundwire register, 0x%x\n",
13652 __func__, reg);
13653 swr_rd_addr_base = WCD9335_SWR_AHB_BRIDGE_RD_ADDR_0;
13654 swr_rd_data_base = WCD9335_SWR_AHB_BRIDGE_RD_DATA_0;
13655 /* read_lock */
13656 mutex_lock(&tasha->swr_read_lock);
13657 ret = regmap_bulk_write(wcd9xxx->regmap, swr_rd_addr_base,
13658 (u8 *)&reg, 4);
13659 if (ret < 0) {
13660 pr_err("%s: RD Addr Failure\n", __func__);
13661 goto err;
13662 }
13663 /* Check for RD status */
13664 ret = regmap_bulk_read(wcd9xxx->regmap, swr_rd_data_base,
13665 (u8 *)&val, 4);
13666 if (ret < 0) {
13667 pr_err("%s: RD Data Failure\n", __func__);
13668 goto err;
13669 }
13670 ret = val;
13671err:
13672 /* read_unlock */
13673 mutex_unlock(&tasha->swr_read_lock);
13674 return ret;
13675}
13676
13677static int tasha_swrm_i2s_bulk_write(struct wcd9xxx *wcd9xxx,
13678 struct wcd9xxx_reg_val *bulk_reg,
13679 size_t len)
13680{
13681 int i, ret = 0;
13682 unsigned short swr_wr_addr_base;
13683 unsigned short swr_wr_data_base;
13684
13685 swr_wr_addr_base = WCD9335_SWR_AHB_BRIDGE_WR_ADDR_0;
13686 swr_wr_data_base = WCD9335_SWR_AHB_BRIDGE_WR_DATA_0;
13687
13688 for (i = 0; i < (len * 2); i += 2) {
13689 /* First Write the Data to register */
13690 ret = regmap_bulk_write(wcd9xxx->regmap,
13691 swr_wr_data_base, bulk_reg[i].buf, 4);
13692 if (ret < 0) {
13693 dev_err(wcd9xxx->dev, "%s: WR Data Failure\n",
13694 __func__);
13695 break;
13696 }
13697 /* Next Write Address */
13698 ret = regmap_bulk_write(wcd9xxx->regmap,
13699 swr_wr_addr_base, bulk_reg[i+1].buf, 4);
13700 if (ret < 0) {
13701 dev_err(wcd9xxx->dev, "%s: WR Addr Failure\n",
13702 __func__);
13703 break;
13704 }
13705 }
13706 return ret;
13707}
13708
13709static int tasha_swrm_bulk_write(void *handle, u32 *reg, u32 *val, size_t len)
13710{
13711 struct tasha_priv *tasha;
13712 struct wcd9xxx *wcd9xxx;
13713 struct wcd9xxx_reg_val *bulk_reg;
13714 unsigned short swr_wr_addr_base;
13715 unsigned short swr_wr_data_base;
13716 int i, j, ret;
13717
13718 if (!handle) {
13719 pr_err("%s: NULL handle\n", __func__);
13720 return -EINVAL;
13721 }
13722 if (len <= 0) {
13723 pr_err("%s: Invalid size: %zu\n", __func__, len);
13724 return -EINVAL;
13725 }
13726 tasha = (struct tasha_priv *)handle;
13727 wcd9xxx = tasha->wcd9xxx;
13728
13729 swr_wr_addr_base = WCD9335_SWR_AHB_BRIDGE_WR_ADDR_0;
13730 swr_wr_data_base = WCD9335_SWR_AHB_BRIDGE_WR_DATA_0;
13731
13732 bulk_reg = kzalloc((2 * len * sizeof(struct wcd9xxx_reg_val)),
13733 GFP_KERNEL);
13734 if (!bulk_reg)
13735 return -ENOMEM;
13736
13737 for (i = 0, j = 0; i < (len * 2); i += 2, j++) {
13738 bulk_reg[i].reg = swr_wr_data_base;
13739 bulk_reg[i].buf = (u8 *)(&val[j]);
13740 bulk_reg[i].bytes = 4;
13741 bulk_reg[i+1].reg = swr_wr_addr_base;
13742 bulk_reg[i+1].buf = (u8 *)(&reg[j]);
13743 bulk_reg[i+1].bytes = 4;
13744 }
13745 mutex_lock(&tasha->swr_write_lock);
13746
13747 if (wcd9xxx_get_intf_type() == WCD9XXX_INTERFACE_TYPE_I2C) {
13748 ret = tasha_swrm_i2s_bulk_write(wcd9xxx, bulk_reg, len);
13749 if (ret) {
13750 dev_err(tasha->dev, "%s: i2s bulk write failed, ret: %d\n",
13751 __func__, ret);
13752 }
13753 } else {
13754 ret = wcd9xxx_slim_bulk_write(wcd9xxx, bulk_reg,
13755 (len * 2), false);
13756 if (ret) {
13757 dev_err(tasha->dev, "%s: swrm bulk write failed, ret: %d\n",
13758 __func__, ret);
13759 }
13760 }
13761
13762 mutex_unlock(&tasha->swr_write_lock);
13763 kfree(bulk_reg);
13764
13765 return ret;
13766}
13767
13768static int tasha_swrm_write(void *handle, int reg, int val)
13769{
13770 struct tasha_priv *tasha;
13771 struct wcd9xxx *wcd9xxx;
13772 unsigned short swr_wr_addr_base;
13773 unsigned short swr_wr_data_base;
13774 struct wcd9xxx_reg_val bulk_reg[2];
13775 int ret;
13776
13777 if (!handle) {
13778 pr_err("%s: NULL handle\n", __func__);
13779 return -EINVAL;
13780 }
13781 tasha = (struct tasha_priv *)handle;
13782 wcd9xxx = tasha->wcd9xxx;
13783
13784 swr_wr_addr_base = WCD9335_SWR_AHB_BRIDGE_WR_ADDR_0;
13785 swr_wr_data_base = WCD9335_SWR_AHB_BRIDGE_WR_DATA_0;
13786
13787 /* First Write the Data to register */
13788 bulk_reg[0].reg = swr_wr_data_base;
13789 bulk_reg[0].buf = (u8 *)(&val);
13790 bulk_reg[0].bytes = 4;
13791 bulk_reg[1].reg = swr_wr_addr_base;
13792 bulk_reg[1].buf = (u8 *)(&reg);
13793 bulk_reg[1].bytes = 4;
13794
13795 mutex_lock(&tasha->swr_write_lock);
13796
13797 if (wcd9xxx_get_intf_type() == WCD9XXX_INTERFACE_TYPE_I2C) {
13798 ret = tasha_swrm_i2s_bulk_write(wcd9xxx, bulk_reg, 1);
13799 if (ret) {
13800 dev_err(tasha->dev, "%s: i2s swrm write failed, ret: %d\n",
13801 __func__, ret);
13802 }
13803 } else {
13804 ret = wcd9xxx_slim_bulk_write(wcd9xxx, bulk_reg, 2, false);
13805 if (ret < 0)
13806 pr_err("%s: WR Data Failure\n", __func__);
13807 }
13808
13809 mutex_unlock(&tasha->swr_write_lock);
13810 return ret;
13811}
13812
13813static int tasha_swrm_clock(void *handle, bool enable)
13814{
13815 struct tasha_priv *tasha = (struct tasha_priv *) handle;
13816
13817 mutex_lock(&tasha->swr_clk_lock);
13818
13819 dev_dbg(tasha->dev, "%s: swrm clock %s\n",
13820 __func__, (enable?"enable" : "disable"));
13821 if (enable) {
13822 tasha->swr_clk_users++;
13823 if (tasha->swr_clk_users == 1) {
13824 if (TASHA_IS_2_0(tasha->wcd9xxx))
13825 regmap_update_bits(
13826 tasha->wcd9xxx->regmap,
13827 WCD9335_TEST_DEBUG_NPL_DLY_TEST_1,
13828 0x10, 0x00);
13829 __tasha_cdc_mclk_enable(tasha, true);
13830 regmap_update_bits(tasha->wcd9xxx->regmap,
13831 WCD9335_CDC_CLK_RST_CTRL_SWR_CONTROL,
13832 0x01, 0x01);
13833 }
13834 } else {
13835 tasha->swr_clk_users--;
13836 if (tasha->swr_clk_users == 0) {
13837 regmap_update_bits(tasha->wcd9xxx->regmap,
13838 WCD9335_CDC_CLK_RST_CTRL_SWR_CONTROL,
13839 0x01, 0x00);
13840 __tasha_cdc_mclk_enable(tasha, false);
13841 if (TASHA_IS_2_0(tasha->wcd9xxx))
13842 regmap_update_bits(
13843 tasha->wcd9xxx->regmap,
13844 WCD9335_TEST_DEBUG_NPL_DLY_TEST_1,
13845 0x10, 0x10);
13846 }
13847 }
13848 dev_dbg(tasha->dev, "%s: swrm clock users %d\n",
13849 __func__, tasha->swr_clk_users);
13850 mutex_unlock(&tasha->swr_clk_lock);
13851 return 0;
13852}
13853
13854static int tasha_swrm_handle_irq(void *handle,
13855 irqreturn_t (*swrm_irq_handler)(int irq,
13856 void *data),
13857 void *swrm_handle,
13858 int action)
13859{
13860 struct tasha_priv *tasha;
13861 int ret = 0;
13862 struct wcd9xxx *wcd9xxx;
13863
13864 if (!handle) {
13865 pr_err("%s: null handle received\n", __func__);
13866 return -EINVAL;
13867 }
13868 tasha = (struct tasha_priv *) handle;
13869 wcd9xxx = tasha->wcd9xxx;
13870
13871 if (action) {
13872 ret = wcd9xxx_request_irq(&wcd9xxx->core_res,
13873 WCD9335_IRQ_SOUNDWIRE,
13874 swrm_irq_handler,
13875 "Tasha SWR Master", swrm_handle);
13876 if (ret)
13877 dev_err(tasha->dev, "%s: Failed to request irq %d\n",
13878 __func__, WCD9335_IRQ_SOUNDWIRE);
13879 } else
13880 wcd9xxx_free_irq(&wcd9xxx->core_res, WCD9335_IRQ_SOUNDWIRE,
13881 swrm_handle);
13882
13883 return ret;
13884}
13885
13886static void tasha_add_child_devices(struct work_struct *work)
13887{
13888 struct tasha_priv *tasha;
13889 struct platform_device *pdev;
13890 struct device_node *node;
13891 struct wcd9xxx *wcd9xxx;
13892 struct tasha_swr_ctrl_data *swr_ctrl_data = NULL, *temp;
13893 int ret, ctrl_num = 0;
13894 struct wcd_swr_ctrl_platform_data *platdata;
13895 char plat_dev_name[WCD9335_STRING_LEN];
13896
13897 tasha = container_of(work, struct tasha_priv,
13898 tasha_add_child_devices_work);
13899 if (!tasha) {
13900 pr_err("%s: Memory for WCD9335 does not exist\n",
13901 __func__);
13902 return;
13903 }
13904 wcd9xxx = tasha->wcd9xxx;
13905 if (!wcd9xxx) {
13906 pr_err("%s: Memory for WCD9XXX does not exist\n",
13907 __func__);
13908 return;
13909 }
13910 if (!wcd9xxx->dev->of_node) {
13911 pr_err("%s: DT node for wcd9xxx does not exist\n",
13912 __func__);
13913 return;
13914 }
13915
13916 platdata = &tasha->swr_plat_data;
13917
13918 for_each_child_of_node(wcd9xxx->dev->of_node, node) {
13919 if (!strcmp(node->name, "swr_master"))
13920 strlcpy(plat_dev_name, "tasha_swr_ctrl",
13921 (WCD9335_STRING_LEN - 1));
13922 else if (strnstr(node->name, "msm_cdc_pinctrl",
13923 strlen("msm_cdc_pinctrl")) != NULL)
13924 strlcpy(plat_dev_name, node->name,
13925 (WCD9335_STRING_LEN - 1));
13926 else
13927 continue;
13928
13929 pdev = platform_device_alloc(plat_dev_name, -1);
13930 if (!pdev) {
13931 dev_err(wcd9xxx->dev, "%s: pdev memory alloc failed\n",
13932 __func__);
13933 ret = -ENOMEM;
13934 goto err;
13935 }
13936 pdev->dev.parent = tasha->dev;
13937 pdev->dev.of_node = node;
13938
13939 if (!strcmp(node->name, "swr_master")) {
13940 ret = platform_device_add_data(pdev, platdata,
13941 sizeof(*platdata));
13942 if (ret) {
13943 dev_err(&pdev->dev,
13944 "%s: cannot add plat data ctrl:%d\n",
13945 __func__, ctrl_num);
13946 goto fail_pdev_add;
13947 }
13948 }
13949
13950 ret = platform_device_add(pdev);
13951 if (ret) {
13952 dev_err(&pdev->dev,
13953 "%s: Cannot add platform device\n",
13954 __func__);
13955 goto fail_pdev_add;
13956 }
13957
13958 if (!strcmp(node->name, "swr_master")) {
13959 temp = krealloc(swr_ctrl_data,
13960 (ctrl_num + 1) * sizeof(
13961 struct tasha_swr_ctrl_data),
13962 GFP_KERNEL);
13963 if (!temp) {
13964 dev_err(wcd9xxx->dev, "out of memory\n");
13965 ret = -ENOMEM;
13966 goto err;
13967 }
13968 swr_ctrl_data = temp;
13969 swr_ctrl_data[ctrl_num].swr_pdev = pdev;
13970 ctrl_num++;
13971 dev_dbg(&pdev->dev,
13972 "%s: Added soundwire ctrl device(s)\n",
13973 __func__);
13974 tasha->nr = ctrl_num;
13975 tasha->swr_ctrl_data = swr_ctrl_data;
13976 }
13977 }
13978
13979 return;
13980fail_pdev_add:
13981 platform_device_put(pdev);
13982err:
13983 return;
13984}
13985
13986/*
13987 * tasha_codec_ver: to get tasha codec version
13988 * @codec: handle to snd_soc_codec *
13989 * return enum codec_variant - version
13990 */
13991enum codec_variant tasha_codec_ver(void)
13992{
13993 return codec_ver;
13994}
13995EXPORT_SYMBOL(tasha_codec_ver);
13996
13997static int __tasha_enable_efuse_sensing(struct tasha_priv *tasha)
13998{
13999 int val, rc;
14000
14001 __tasha_cdc_mclk_enable(tasha, true);
14002
14003 regmap_update_bits(tasha->wcd9xxx->regmap,
14004 WCD9335_CHIP_TIER_CTRL_EFUSE_CTL, 0x1E, 0x20);
14005 regmap_update_bits(tasha->wcd9xxx->regmap,
14006 WCD9335_CHIP_TIER_CTRL_EFUSE_CTL, 0x01, 0x01);
14007
14008 /*
14009 * 5ms sleep required after enabling efuse control
14010 * before checking the status.
14011 */
14012 usleep_range(5000, 5500);
14013 rc = regmap_read(tasha->wcd9xxx->regmap,
14014 WCD9335_CHIP_TIER_CTRL_EFUSE_STATUS, &val);
14015
14016 if (rc || (!(val & 0x01)))
14017 WARN(1, "%s: Efuse sense is not complete\n", __func__);
14018
14019 __tasha_cdc_mclk_enable(tasha, false);
14020
14021 return rc;
14022}
14023
14024void tasha_get_codec_ver(struct tasha_priv *tasha)
14025{
14026 int i;
14027 int val;
14028 struct tasha_reg_mask_val codec_reg[] = {
14029 {WCD9335_CHIP_TIER_CTRL_EFUSE_VAL_OUT10, 0xFF, 0xFF},
14030 {WCD9335_CHIP_TIER_CTRL_EFUSE_VAL_OUT11, 0xFF, 0x83},
14031 {WCD9335_CHIP_TIER_CTRL_EFUSE_VAL_OUT12, 0xFF, 0x0A},
14032 };
14033
14034 __tasha_enable_efuse_sensing(tasha);
14035 for (i = 0; i < ARRAY_SIZE(codec_reg); i++) {
14036 regmap_read(tasha->wcd9xxx->regmap, codec_reg[i].reg, &val);
14037 if (!(val && codec_reg[i].val)) {
14038 codec_ver = WCD9335;
14039 goto ret;
14040 }
14041 }
14042 codec_ver = WCD9326;
14043ret:
14044 pr_debug("%s: codec is %d\n", __func__, codec_ver);
14045}
14046EXPORT_SYMBOL(tasha_get_codec_ver);
14047
14048static int tasha_probe(struct platform_device *pdev)
14049{
14050 int ret = 0;
14051 struct tasha_priv *tasha;
14052 struct clk *wcd_ext_clk, *wcd_native_clk;
14053 struct wcd9xxx_resmgr_v2 *resmgr;
14054 struct wcd9xxx_power_region *cdc_pwr;
14055
14056 if (wcd9xxx_get_intf_type() == WCD9XXX_INTERFACE_TYPE_I2C) {
14057 if (apr_get_subsys_state() == APR_SUBSYS_DOWN) {
14058 dev_err(&pdev->dev, "%s: dsp down\n", __func__);
14059 return -EPROBE_DEFER;
14060 }
14061 }
14062
14063 tasha = devm_kzalloc(&pdev->dev, sizeof(struct tasha_priv),
14064 GFP_KERNEL);
14065 if (!tasha)
14066 return -ENOMEM;
14067 platform_set_drvdata(pdev, tasha);
14068
14069 tasha->wcd9xxx = dev_get_drvdata(pdev->dev.parent);
14070 tasha->dev = &pdev->dev;
14071 INIT_DELAYED_WORK(&tasha->power_gate_work, tasha_codec_power_gate_work);
14072 mutex_init(&tasha->power_lock);
14073 mutex_init(&tasha->sido_lock);
14074 INIT_WORK(&tasha->tasha_add_child_devices_work,
14075 tasha_add_child_devices);
14076 BLOCKING_INIT_NOTIFIER_HEAD(&tasha->notifier);
14077 mutex_init(&tasha->micb_lock);
14078 mutex_init(&tasha->swr_read_lock);
14079 mutex_init(&tasha->swr_write_lock);
14080 mutex_init(&tasha->swr_clk_lock);
Vatsal Buchad9960022017-05-18 11:37:39 +053014081 mutex_init(&tasha->sb_clk_gear_lock);
Banajit Goswamide8271c2017-01-18 00:28:59 -080014082 mutex_init(&tasha->mclk_lock);
14083
14084 cdc_pwr = devm_kzalloc(&pdev->dev, sizeof(struct wcd9xxx_power_region),
14085 GFP_KERNEL);
14086 if (!cdc_pwr) {
14087 ret = -ENOMEM;
14088 goto err_cdc_pwr;
14089 }
14090 tasha->wcd9xxx->wcd9xxx_pwr[WCD9XXX_DIG_CORE_REGION_1] = cdc_pwr;
14091 cdc_pwr->pwr_collapse_reg_min = TASHA_DIG_CORE_REG_MIN;
14092 cdc_pwr->pwr_collapse_reg_max = TASHA_DIG_CORE_REG_MAX;
14093 wcd9xxx_set_power_state(tasha->wcd9xxx,
14094 WCD_REGION_POWER_COLLAPSE_REMOVE,
14095 WCD9XXX_DIG_CORE_REGION_1);
14096
14097 mutex_init(&tasha->codec_mutex);
14098 /*
14099 * Init resource manager so that if child nodes such as SoundWire
14100 * requests for clock, resource manager can honor the request
14101 */
14102 resmgr = wcd_resmgr_init(&tasha->wcd9xxx->core_res, NULL);
14103 if (IS_ERR(resmgr)) {
14104 ret = PTR_ERR(resmgr);
14105 dev_err(&pdev->dev, "%s: Failed to initialize wcd resmgr\n",
14106 __func__);
14107 goto err_resmgr;
14108 }
14109 tasha->resmgr = resmgr;
14110 tasha->swr_plat_data.handle = (void *) tasha;
14111 tasha->swr_plat_data.read = tasha_swrm_read;
14112 tasha->swr_plat_data.write = tasha_swrm_write;
14113 tasha->swr_plat_data.bulk_write = tasha_swrm_bulk_write;
14114 tasha->swr_plat_data.clk = tasha_swrm_clock;
14115 tasha->swr_plat_data.handle_irq = tasha_swrm_handle_irq;
14116
14117 /* Register for Clock */
14118 wcd_ext_clk = clk_get(tasha->wcd9xxx->dev, "wcd_clk");
14119 if (IS_ERR(wcd_ext_clk)) {
14120 dev_err(tasha->wcd9xxx->dev, "%s: clk get %s failed\n",
14121 __func__, "wcd_ext_clk");
14122 goto err_clk;
14123 }
14124 tasha->wcd_ext_clk = wcd_ext_clk;
14125 tasha->sido_voltage = SIDO_VOLTAGE_NOMINAL_MV;
14126 set_bit(AUDIO_NOMINAL, &tasha->status_mask);
14127 tasha->sido_ccl_cnt = 0;
14128
14129 /* Register native clk for 44.1 playback */
14130 wcd_native_clk = clk_get(tasha->wcd9xxx->dev, "wcd_native_clk");
14131 if (IS_ERR(wcd_native_clk))
14132 dev_dbg(tasha->wcd9xxx->dev, "%s: clk get %s failed\n",
14133 __func__, "wcd_native_clk");
14134 else
14135 tasha->wcd_native_clk = wcd_native_clk;
14136
14137 if (wcd9xxx_get_intf_type() == WCD9XXX_INTERFACE_TYPE_SLIMBUS)
14138 ret = snd_soc_register_codec(&pdev->dev, &soc_codec_dev_tasha,
14139 tasha_dai, ARRAY_SIZE(tasha_dai));
14140 else if (wcd9xxx_get_intf_type() == WCD9XXX_INTERFACE_TYPE_I2C)
14141 ret = snd_soc_register_codec(&pdev->dev, &soc_codec_dev_tasha,
14142 tasha_i2s_dai,
14143 ARRAY_SIZE(tasha_i2s_dai));
14144 else
14145 ret = -EINVAL;
14146 if (ret) {
14147 dev_err(&pdev->dev, "%s: Codec registration failed, ret = %d\n",
14148 __func__, ret);
14149 goto err_cdc_reg;
14150 }
14151 /* Update codec register default values */
14152 tasha_update_reg_defaults(tasha);
14153 schedule_work(&tasha->tasha_add_child_devices_work);
14154 tasha_get_codec_ver(tasha);
14155
14156 dev_info(&pdev->dev, "%s: Tasha driver probe done\n", __func__);
14157 return ret;
14158
14159err_cdc_reg:
14160 clk_put(tasha->wcd_ext_clk);
14161 if (tasha->wcd_native_clk)
14162 clk_put(tasha->wcd_native_clk);
14163err_clk:
14164 wcd_resmgr_remove(tasha->resmgr);
14165err_resmgr:
14166 devm_kfree(&pdev->dev, cdc_pwr);
14167err_cdc_pwr:
14168 mutex_destroy(&tasha->mclk_lock);
14169 devm_kfree(&pdev->dev, tasha);
14170 return ret;
14171}
14172
14173static int tasha_remove(struct platform_device *pdev)
14174{
14175 struct tasha_priv *tasha;
14176
14177 tasha = platform_get_drvdata(pdev);
14178
14179 mutex_destroy(&tasha->codec_mutex);
14180 clk_put(tasha->wcd_ext_clk);
14181 if (tasha->wcd_native_clk)
14182 clk_put(tasha->wcd_native_clk);
14183 mutex_destroy(&tasha->mclk_lock);
14184 devm_kfree(&pdev->dev, tasha);
14185 snd_soc_unregister_codec(&pdev->dev);
Vatsal Buchad9960022017-05-18 11:37:39 +053014186 mutex_destroy(&tasha->sb_clk_gear_lock);
Banajit Goswamide8271c2017-01-18 00:28:59 -080014187 return 0;
14188}
14189
14190static struct platform_driver tasha_codec_driver = {
14191 .probe = tasha_probe,
14192 .remove = tasha_remove,
14193 .driver = {
14194 .name = "tasha_codec",
14195 .owner = THIS_MODULE,
14196#ifdef CONFIG_PM
14197 .pm = &tasha_pm_ops,
14198#endif
14199 },
14200};
14201
14202module_platform_driver(tasha_codec_driver);
14203
14204MODULE_DESCRIPTION("Tasha Codec driver");
14205MODULE_LICENSE("GPL v2");