blob: 7516be4677cf7e778ba3bef2482cae9179ff41a3 [file] [log] [blame]
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001/*
Heikki Krogerusb8014792012-10-18 17:34:08 +03002 * Core driver for the Synopsys DesignWare DMA Controller
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07003 *
4 * Copyright (C) 2007-2008 Atmel Corporation
Viresh Kumaraecb7b62011-05-24 14:04:09 +05305 * Copyright (C) 2010-2011 ST Microelectronics
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03006 * Copyright (C) 2013 Intel Corporation
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
Heikki Krogerusb8014792012-10-18 17:34:08 +030012
Viresh Kumar327e6972012-02-01 16:12:26 +053013#include <linux/bitops.h>
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070014#include <linux/clk.h>
15#include <linux/delay.h>
16#include <linux/dmaengine.h>
17#include <linux/dma-mapping.h>
Andy Shevchenkof8122a82013-01-16 15:48:50 +020018#include <linux/dmapool.h>
Thierry Reding73312052013-01-21 11:09:00 +010019#include <linux/err.h>
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070020#include <linux/init.h>
21#include <linux/interrupt.h>
22#include <linux/io.h>
23#include <linux/mm.h>
24#include <linux/module.h>
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070025#include <linux/slab.h>
26
Andy Shevchenko61a76492013-06-05 15:26:44 +030027#include "../dmaengine.h"
Andy Shevchenko9cade1a2013-06-05 15:26:45 +030028#include "internal.h"
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070029
30/*
31 * This supports the Synopsys "DesignWare AHB Central DMA Controller",
32 * (DW_ahb_dmac) which is used with various AMBA 2.0 systems (not all
33 * of which use ARM any more). See the "Databook" from Synopsys for
34 * information beyond what licensees probably provide.
35 *
36 * The driver has currently been tested only with the Atmel AT32AP7000,
37 * which does not support descriptor writeback.
38 */
39
Andy Shevchenko78f3c9d2013-07-15 15:04:38 +030040static inline bool is_request_line_unset(struct dw_dma_chan *dwc)
41{
42 return dwc->request_line == (typeof(dwc->request_line))~0;
43}
44
Arnd Bergmannf7760762013-03-26 16:53:57 +020045static inline void dwc_set_masters(struct dw_dma_chan *dwc)
Andy Shevchenko5be10f32013-01-17 10:03:01 +020046{
Arnd Bergmannf7760762013-03-26 16:53:57 +020047 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
48 struct dw_dma_slave *dws = dwc->chan.private;
49 unsigned char mmax = dw->nr_masters - 1;
Andy Shevchenko5be10f32013-01-17 10:03:01 +020050
Andy Shevchenko78f3c9d2013-07-15 15:04:38 +030051 if (!is_request_line_unset(dwc))
52 return;
53
54 dwc->src_master = min_t(unsigned char, mmax, dwc_get_sms(dws));
55 dwc->dst_master = min_t(unsigned char, mmax, dwc_get_dms(dws));
Andy Shevchenko5be10f32013-01-17 10:03:01 +020056}
57
Viresh Kumar327e6972012-02-01 16:12:26 +053058#define DWC_DEFAULT_CTLLO(_chan) ({ \
Viresh Kumar327e6972012-02-01 16:12:26 +053059 struct dw_dma_chan *_dwc = to_dw_dma_chan(_chan); \
60 struct dma_slave_config *_sconfig = &_dwc->dma_sconfig; \
Andy Shevchenko495aea42013-01-10 11:11:41 +020061 bool _is_slave = is_slave_direction(_dwc->direction); \
Andy Shevchenko495aea42013-01-10 11:11:41 +020062 u8 _smsize = _is_slave ? _sconfig->src_maxburst : \
Viresh Kumar327e6972012-02-01 16:12:26 +053063 DW_DMA_MSIZE_16; \
Andy Shevchenko495aea42013-01-10 11:11:41 +020064 u8 _dmsize = _is_slave ? _sconfig->dst_maxburst : \
Viresh Kumar327e6972012-02-01 16:12:26 +053065 DW_DMA_MSIZE_16; \
Jamie Ilesf301c062011-01-21 14:11:53 +000066 \
Viresh Kumar327e6972012-02-01 16:12:26 +053067 (DWC_CTLL_DST_MSIZE(_dmsize) \
68 | DWC_CTLL_SRC_MSIZE(_smsize) \
Jamie Ilesf301c062011-01-21 14:11:53 +000069 | DWC_CTLL_LLP_D_EN \
70 | DWC_CTLL_LLP_S_EN \
Arnd Bergmannf7760762013-03-26 16:53:57 +020071 | DWC_CTLL_DMS(_dwc->dst_master) \
72 | DWC_CTLL_SMS(_dwc->src_master)); \
Jamie Ilesf301c062011-01-21 14:11:53 +000073 })
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070074
75/*
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070076 * Number of descriptors to allocate for each channel. This should be
77 * made configurable somehow; preferably, the clients (at least the
78 * ones using slave transfers) should be able to give us a hint.
79 */
80#define NR_DESCS_PER_CHANNEL 64
81
82/*----------------------------------------------------------------------*/
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070083
Dan Williams41d5e592009-01-06 11:38:21 -070084static struct device *chan2dev(struct dma_chan *chan)
85{
86 return &chan->dev->device;
87}
Dan Williams41d5e592009-01-06 11:38:21 -070088
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070089static struct dw_desc *dwc_first_active(struct dw_dma_chan *dwc)
90{
Andy Shevchenkoe63a47a32012-10-18 17:34:12 +030091 return to_dw_desc(dwc->active_list.next);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070092}
93
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070094static struct dw_desc *dwc_desc_get(struct dw_dma_chan *dwc)
95{
96 struct dw_desc *desc, *_desc;
97 struct dw_desc *ret = NULL;
98 unsigned int i = 0;
Viresh Kumar69cea5a2011-04-15 16:03:35 +053099 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700100
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530101 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700102 list_for_each_entry_safe(desc, _desc, &dwc->free_list, desc_node) {
Andy Shevchenko2ab37272012-06-19 13:34:04 +0300103 i++;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700104 if (async_tx_test_ack(&desc->txd)) {
105 list_del(&desc->desc_node);
106 ret = desc;
107 break;
108 }
Dan Williams41d5e592009-01-06 11:38:21 -0700109 dev_dbg(chan2dev(&dwc->chan), "desc %p not ACKed\n", desc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700110 }
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530111 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700112
Dan Williams41d5e592009-01-06 11:38:21 -0700113 dev_vdbg(chan2dev(&dwc->chan), "scanned %u descriptors on freelist\n", i);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700114
115 return ret;
116}
117
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700118/*
119 * Move a descriptor, including any children, to the free list.
120 * `desc' must not be on any lists.
121 */
122static void dwc_desc_put(struct dw_dma_chan *dwc, struct dw_desc *desc)
123{
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530124 unsigned long flags;
125
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700126 if (desc) {
127 struct dw_desc *child;
128
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530129 spin_lock_irqsave(&dwc->lock, flags);
Dan Williamse0bd0f82009-09-08 17:53:02 -0700130 list_for_each_entry(child, &desc->tx_list, desc_node)
Dan Williams41d5e592009-01-06 11:38:21 -0700131 dev_vdbg(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700132 "moving child desc %p to freelist\n",
133 child);
Dan Williamse0bd0f82009-09-08 17:53:02 -0700134 list_splice_init(&desc->tx_list, &dwc->free_list);
Dan Williams41d5e592009-01-06 11:38:21 -0700135 dev_vdbg(chan2dev(&dwc->chan), "moving desc %p to freelist\n", desc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700136 list_add(&desc->desc_node, &dwc->free_list);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530137 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700138 }
139}
140
Viresh Kumar61e183f2011-11-17 16:01:29 +0530141static void dwc_initialize(struct dw_dma_chan *dwc)
142{
143 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
144 struct dw_dma_slave *dws = dwc->chan.private;
145 u32 cfghi = DWC_CFGH_FIFO_MODE;
146 u32 cfglo = DWC_CFGL_CH_PRIOR(dwc->priority);
147
148 if (dwc->initialized == true)
149 return;
150
Arnd Bergmannf7760762013-03-26 16:53:57 +0200151 if (dws) {
Viresh Kumar61e183f2011-11-17 16:01:29 +0530152 /*
153 * We need controller-specific data to set up slave
154 * transfers.
155 */
156 BUG_ON(!dws->dma_dev || dws->dma_dev != dw->dma.dev);
157
158 cfghi = dws->cfg_hi;
159 cfglo |= dws->cfg_lo & ~DWC_CFGL_CH_PRIOR_MASK;
Andy Shevchenko8fccc5b2012-09-03 13:46:19 +0300160 } else {
Andy Shevchenko0fdb5672013-01-10 10:53:03 +0200161 if (dwc->direction == DMA_MEM_TO_DEV)
Arnd Bergmannf7760762013-03-26 16:53:57 +0200162 cfghi = DWC_CFGH_DST_PER(dwc->request_line);
Andy Shevchenko0fdb5672013-01-10 10:53:03 +0200163 else if (dwc->direction == DMA_DEV_TO_MEM)
Arnd Bergmannf7760762013-03-26 16:53:57 +0200164 cfghi = DWC_CFGH_SRC_PER(dwc->request_line);
Viresh Kumar61e183f2011-11-17 16:01:29 +0530165 }
166
167 channel_writel(dwc, CFG_LO, cfglo);
168 channel_writel(dwc, CFG_HI, cfghi);
169
170 /* Enable interrupts */
171 channel_set_bit(dw, MASK.XFER, dwc->mask);
Viresh Kumar61e183f2011-11-17 16:01:29 +0530172 channel_set_bit(dw, MASK.ERROR, dwc->mask);
173
174 dwc->initialized = true;
175}
176
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700177/*----------------------------------------------------------------------*/
178
Andy Shevchenko4c2d56c2012-06-19 13:34:08 +0300179static inline unsigned int dwc_fast_fls(unsigned long long v)
180{
181 /*
182 * We can be a lot more clever here, but this should take care
183 * of the most common optimization.
184 */
185 if (!(v & 7))
186 return 3;
187 else if (!(v & 3))
188 return 2;
189 else if (!(v & 1))
190 return 1;
191 return 0;
192}
193
Andy Shevchenkof52b36d2012-09-21 15:05:44 +0300194static inline void dwc_dump_chan_regs(struct dw_dma_chan *dwc)
Andy Shevchenko1d455432012-06-19 13:34:03 +0300195{
196 dev_err(chan2dev(&dwc->chan),
197 " SAR: 0x%x DAR: 0x%x LLP: 0x%x CTL: 0x%x:%08x\n",
198 channel_readl(dwc, SAR),
199 channel_readl(dwc, DAR),
200 channel_readl(dwc, LLP),
201 channel_readl(dwc, CTL_HI),
202 channel_readl(dwc, CTL_LO));
203}
204
Andy Shevchenko3f9362072012-06-19 13:46:32 +0300205static inline void dwc_chan_disable(struct dw_dma *dw, struct dw_dma_chan *dwc)
206{
207 channel_clear_bit(dw, CH_EN, dwc->mask);
208 while (dma_readl(dw, CH_EN) & dwc->mask)
209 cpu_relax();
210}
211
Andy Shevchenko1d455432012-06-19 13:34:03 +0300212/*----------------------------------------------------------------------*/
213
Andy Shevchenkofed25742012-09-21 15:05:49 +0300214/* Perform single block transfer */
215static inline void dwc_do_single_block(struct dw_dma_chan *dwc,
216 struct dw_desc *desc)
217{
218 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
219 u32 ctllo;
220
221 /* Software emulation of LLP mode relies on interrupts to continue
222 * multi block transfer. */
223 ctllo = desc->lli.ctllo | DWC_CTLL_INT_EN;
224
225 channel_writel(dwc, SAR, desc->lli.sar);
226 channel_writel(dwc, DAR, desc->lli.dar);
227 channel_writel(dwc, CTL_LO, ctllo);
228 channel_writel(dwc, CTL_HI, desc->lli.ctlhi);
229 channel_set_bit(dw, CH_EN, dwc->mask);
Andy Shevchenkof5c6a7d2013-01-09 10:17:13 +0200230
231 /* Move pointer to next descriptor */
232 dwc->tx_node_active = dwc->tx_node_active->next;
Andy Shevchenkofed25742012-09-21 15:05:49 +0300233}
234
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700235/* Called with dwc->lock held and bh disabled */
236static void dwc_dostart(struct dw_dma_chan *dwc, struct dw_desc *first)
237{
238 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
Andy Shevchenkofed25742012-09-21 15:05:49 +0300239 unsigned long was_soft_llp;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700240
241 /* ASSERT: channel is idle */
242 if (dma_readl(dw, CH_EN) & dwc->mask) {
Dan Williams41d5e592009-01-06 11:38:21 -0700243 dev_err(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700244 "BUG: Attempted to start non-idle channel\n");
Andy Shevchenko1d455432012-06-19 13:34:03 +0300245 dwc_dump_chan_regs(dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700246
247 /* The tasklet will hopefully advance the queue... */
248 return;
249 }
250
Andy Shevchenkofed25742012-09-21 15:05:49 +0300251 if (dwc->nollp) {
252 was_soft_llp = test_and_set_bit(DW_DMA_IS_SOFT_LLP,
253 &dwc->flags);
254 if (was_soft_llp) {
255 dev_err(chan2dev(&dwc->chan),
256 "BUG: Attempted to start new LLP transfer "
257 "inside ongoing one\n");
258 return;
259 }
260
261 dwc_initialize(dwc);
262
Andy Shevchenko4702d522013-01-25 11:48:03 +0200263 dwc->residue = first->total_len;
Andy Shevchenkof5c6a7d2013-01-09 10:17:13 +0200264 dwc->tx_node_active = &first->tx_list;
Andy Shevchenkofed25742012-09-21 15:05:49 +0300265
Andy Shevchenkofdf475f2013-01-25 11:48:00 +0200266 /* Submit first block */
Andy Shevchenkofed25742012-09-21 15:05:49 +0300267 dwc_do_single_block(dwc, first);
268
269 return;
270 }
271
Viresh Kumar61e183f2011-11-17 16:01:29 +0530272 dwc_initialize(dwc);
273
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700274 channel_writel(dwc, LLP, first->txd.phys);
275 channel_writel(dwc, CTL_LO,
276 DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
277 channel_writel(dwc, CTL_HI, 0);
278 channel_set_bit(dw, CH_EN, dwc->mask);
279}
280
281/*----------------------------------------------------------------------*/
282
283static void
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530284dwc_descriptor_complete(struct dw_dma_chan *dwc, struct dw_desc *desc,
285 bool callback_required)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700286{
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530287 dma_async_tx_callback callback = NULL;
288 void *param = NULL;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700289 struct dma_async_tx_descriptor *txd = &desc->txd;
Viresh Kumare5180762011-03-03 15:47:20 +0530290 struct dw_desc *child;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530291 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700292
Dan Williams41d5e592009-01-06 11:38:21 -0700293 dev_vdbg(chan2dev(&dwc->chan), "descriptor %u complete\n", txd->cookie);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700294
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530295 spin_lock_irqsave(&dwc->lock, flags);
Russell King - ARM Linuxf7fbce02012-03-06 22:35:07 +0000296 dma_cookie_complete(txd);
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530297 if (callback_required) {
298 callback = txd->callback;
299 param = txd->callback_param;
300 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700301
Viresh Kumare5180762011-03-03 15:47:20 +0530302 /* async_tx_ack */
303 list_for_each_entry(child, &desc->tx_list, desc_node)
304 async_tx_ack(&child->txd);
305 async_tx_ack(&desc->txd);
306
Dan Williamse0bd0f82009-09-08 17:53:02 -0700307 list_splice_init(&desc->tx_list, &dwc->free_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700308 list_move(&desc->desc_node, &dwc->free_list);
309
Dan Williamsd38a8c62013-10-18 19:35:23 +0200310 dma_descriptor_unmap(txd);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530311 spin_unlock_irqrestore(&dwc->lock, flags);
312
Andy Shevchenko21e93c12013-01-09 10:17:12 +0200313 if (callback)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700314 callback(param);
315}
316
317static void dwc_complete_all(struct dw_dma *dw, struct dw_dma_chan *dwc)
318{
319 struct dw_desc *desc, *_desc;
320 LIST_HEAD(list);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530321 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700322
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530323 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700324 if (dma_readl(dw, CH_EN) & dwc->mask) {
Dan Williams41d5e592009-01-06 11:38:21 -0700325 dev_err(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700326 "BUG: XFER bit set, but channel not idle!\n");
327
328 /* Try to continue after resetting the channel... */
Andy Shevchenko3f9362072012-06-19 13:46:32 +0300329 dwc_chan_disable(dw, dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700330 }
331
332 /*
333 * Submit queued descriptors ASAP, i.e. before we go through
334 * the completed ones.
335 */
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700336 list_splice_init(&dwc->active_list, &list);
Viresh Kumarf336e422011-03-03 15:47:16 +0530337 if (!list_empty(&dwc->queue)) {
338 list_move(dwc->queue.next, &dwc->active_list);
339 dwc_dostart(dwc, dwc_first_active(dwc));
340 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700341
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530342 spin_unlock_irqrestore(&dwc->lock, flags);
343
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700344 list_for_each_entry_safe(desc, _desc, &list, desc_node)
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530345 dwc_descriptor_complete(dwc, desc, true);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700346}
347
Andy Shevchenko4702d522013-01-25 11:48:03 +0200348/* Returns how many bytes were already received from source */
349static inline u32 dwc_get_sent(struct dw_dma_chan *dwc)
350{
351 u32 ctlhi = channel_readl(dwc, CTL_HI);
352 u32 ctllo = channel_readl(dwc, CTL_LO);
353
354 return (ctlhi & DWC_CTLH_BLOCK_TS_MASK) * (1 << (ctllo >> 4 & 7));
355}
356
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700357static void dwc_scan_descriptors(struct dw_dma *dw, struct dw_dma_chan *dwc)
358{
359 dma_addr_t llp;
360 struct dw_desc *desc, *_desc;
361 struct dw_desc *child;
362 u32 status_xfer;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530363 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700364
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530365 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700366 llp = channel_readl(dwc, LLP);
367 status_xfer = dma_readl(dw, RAW.XFER);
368
369 if (status_xfer & dwc->mask) {
370 /* Everything we've submitted is done */
371 dma_writel(dw, CLEAR.XFER, dwc->mask);
Andy Shevchenko77bcc4972013-01-18 14:14:15 +0200372
373 if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) {
Andy Shevchenkofdf475f2013-01-25 11:48:00 +0200374 struct list_head *head, *active = dwc->tx_node_active;
375
376 /*
377 * We are inside first active descriptor.
378 * Otherwise something is really wrong.
379 */
380 desc = dwc_first_active(dwc);
381
382 head = &desc->tx_list;
383 if (active != head) {
Andy Shevchenko4702d522013-01-25 11:48:03 +0200384 /* Update desc to reflect last sent one */
385 if (active != head->next)
386 desc = to_dw_desc(active->prev);
387
388 dwc->residue -= desc->len;
389
Andy Shevchenkofdf475f2013-01-25 11:48:00 +0200390 child = to_dw_desc(active);
Andy Shevchenko77bcc4972013-01-18 14:14:15 +0200391
392 /* Submit next block */
Andy Shevchenkofdf475f2013-01-25 11:48:00 +0200393 dwc_do_single_block(dwc, child);
Andy Shevchenko77bcc4972013-01-18 14:14:15 +0200394
Andy Shevchenkofdf475f2013-01-25 11:48:00 +0200395 spin_unlock_irqrestore(&dwc->lock, flags);
Andy Shevchenko77bcc4972013-01-18 14:14:15 +0200396 return;
397 }
Andy Shevchenkofdf475f2013-01-25 11:48:00 +0200398
Andy Shevchenko77bcc4972013-01-18 14:14:15 +0200399 /* We are done here */
400 clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
401 }
Andy Shevchenko4702d522013-01-25 11:48:03 +0200402
403 dwc->residue = 0;
404
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530405 spin_unlock_irqrestore(&dwc->lock, flags);
406
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700407 dwc_complete_all(dw, dwc);
408 return;
409 }
410
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530411 if (list_empty(&dwc->active_list)) {
Andy Shevchenko4702d522013-01-25 11:48:03 +0200412 dwc->residue = 0;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530413 spin_unlock_irqrestore(&dwc->lock, flags);
Jamie Iles087809f2011-01-21 14:11:52 +0000414 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530415 }
Jamie Iles087809f2011-01-21 14:11:52 +0000416
Andy Shevchenko77bcc4972013-01-18 14:14:15 +0200417 if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) {
418 dev_vdbg(chan2dev(&dwc->chan), "%s: soft LLP mode\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700419 spin_unlock_irqrestore(&dwc->lock, flags);
Dan Williams41d5e592009-01-06 11:38:21 -0700420 return;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700421 }
422
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300423 dev_vdbg(chan2dev(&dwc->chan), "%s: llp=0x%llx\n", __func__,
Andy Shevchenko2f45d612012-06-19 13:34:02 +0300424 (unsigned long long)llp);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700425
426 list_for_each_entry_safe(desc, _desc, &dwc->active_list, desc_node) {
Andy Shevchenko75c61222013-03-26 16:53:54 +0200427 /* Initial residue value */
Andy Shevchenko4702d522013-01-25 11:48:03 +0200428 dwc->residue = desc->total_len;
429
Andy Shevchenko75c61222013-03-26 16:53:54 +0200430 /* Check first descriptors addr */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530431 if (desc->txd.phys == llp) {
432 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700433 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530434 }
Viresh Kumar84adccf2011-03-24 11:32:15 +0530435
Andy Shevchenko75c61222013-03-26 16:53:54 +0200436 /* Check first descriptors llp */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530437 if (desc->lli.llp == llp) {
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700438 /* This one is currently in progress */
Andy Shevchenko4702d522013-01-25 11:48:03 +0200439 dwc->residue -= dwc_get_sent(dwc);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530440 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700441 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530442 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700443
Andy Shevchenko4702d522013-01-25 11:48:03 +0200444 dwc->residue -= desc->len;
445 list_for_each_entry(child, &desc->tx_list, desc_node) {
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530446 if (child->lli.llp == llp) {
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700447 /* Currently in progress */
Andy Shevchenko4702d522013-01-25 11:48:03 +0200448 dwc->residue -= dwc_get_sent(dwc);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530449 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700450 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530451 }
Andy Shevchenko4702d522013-01-25 11:48:03 +0200452 dwc->residue -= child->len;
453 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700454
455 /*
456 * No descriptors so far seem to be in progress, i.e.
457 * this one must be done.
458 */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530459 spin_unlock_irqrestore(&dwc->lock, flags);
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530460 dwc_descriptor_complete(dwc, desc, true);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530461 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700462 }
463
Dan Williams41d5e592009-01-06 11:38:21 -0700464 dev_err(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700465 "BUG: All descriptors done, but channel not idle!\n");
466
467 /* Try to continue after resetting the channel... */
Andy Shevchenko3f9362072012-06-19 13:46:32 +0300468 dwc_chan_disable(dw, dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700469
470 if (!list_empty(&dwc->queue)) {
Viresh Kumarf336e422011-03-03 15:47:16 +0530471 list_move(dwc->queue.next, &dwc->active_list);
472 dwc_dostart(dwc, dwc_first_active(dwc));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700473 }
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530474 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700475}
476
Andy Shevchenko93aad1b2012-07-13 11:09:32 +0300477static inline void dwc_dump_lli(struct dw_dma_chan *dwc, struct dw_lli *lli)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700478{
Andy Shevchenko21d43f42012-10-18 17:34:09 +0300479 dev_crit(chan2dev(&dwc->chan), " desc: s0x%x d0x%x l0x%x c0x%x:%x\n",
480 lli->sar, lli->dar, lli->llp, lli->ctlhi, lli->ctllo);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700481}
482
483static void dwc_handle_error(struct dw_dma *dw, struct dw_dma_chan *dwc)
484{
485 struct dw_desc *bad_desc;
486 struct dw_desc *child;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530487 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700488
489 dwc_scan_descriptors(dw, dwc);
490
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530491 spin_lock_irqsave(&dwc->lock, flags);
492
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700493 /*
494 * The descriptor currently at the head of the active list is
495 * borked. Since we don't have any way to report errors, we'll
496 * just have to scream loudly and try to carry on.
497 */
498 bad_desc = dwc_first_active(dwc);
499 list_del_init(&bad_desc->desc_node);
Viresh Kumarf336e422011-03-03 15:47:16 +0530500 list_move(dwc->queue.next, dwc->active_list.prev);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700501
502 /* Clear the error flag and try to restart the controller */
503 dma_writel(dw, CLEAR.ERROR, dwc->mask);
504 if (!list_empty(&dwc->active_list))
505 dwc_dostart(dwc, dwc_first_active(dwc));
506
507 /*
Andy Shevchenkoba84bd72012-10-18 17:34:11 +0300508 * WARN may seem harsh, but since this only happens
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700509 * when someone submits a bad physical address in a
510 * descriptor, we should consider ourselves lucky that the
511 * controller flagged an error instead of scribbling over
512 * random memory locations.
513 */
Andy Shevchenkoba84bd72012-10-18 17:34:11 +0300514 dev_WARN(chan2dev(&dwc->chan), "Bad descriptor submitted for DMA!\n"
515 " cookie: %d\n", bad_desc->txd.cookie);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700516 dwc_dump_lli(dwc, &bad_desc->lli);
Dan Williamse0bd0f82009-09-08 17:53:02 -0700517 list_for_each_entry(child, &bad_desc->tx_list, desc_node)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700518 dwc_dump_lli(dwc, &child->lli);
519
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530520 spin_unlock_irqrestore(&dwc->lock, flags);
521
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700522 /* Pretend the descriptor completed successfully */
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530523 dwc_descriptor_complete(dwc, bad_desc, true);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700524}
525
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200526/* --------------------- Cyclic DMA API extensions -------------------- */
527
Denis Efremov8004cbb2013-05-09 13:19:40 +0400528dma_addr_t dw_dma_get_src_addr(struct dma_chan *chan)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200529{
530 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
531 return channel_readl(dwc, SAR);
532}
533EXPORT_SYMBOL(dw_dma_get_src_addr);
534
Denis Efremov8004cbb2013-05-09 13:19:40 +0400535dma_addr_t dw_dma_get_dst_addr(struct dma_chan *chan)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200536{
537 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
538 return channel_readl(dwc, DAR);
539}
540EXPORT_SYMBOL(dw_dma_get_dst_addr);
541
Andy Shevchenko75c61222013-03-26 16:53:54 +0200542/* Called with dwc->lock held and all DMAC interrupts disabled */
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200543static void dwc_handle_cyclic(struct dw_dma *dw, struct dw_dma_chan *dwc,
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530544 u32 status_err, u32 status_xfer)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200545{
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530546 unsigned long flags;
547
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530548 if (dwc->mask) {
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200549 void (*callback)(void *param);
550 void *callback_param;
551
552 dev_vdbg(chan2dev(&dwc->chan), "new cyclic period llp 0x%08x\n",
553 channel_readl(dwc, LLP));
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200554
555 callback = dwc->cdesc->period_callback;
556 callback_param = dwc->cdesc->period_callback_param;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530557
558 if (callback)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200559 callback(callback_param);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200560 }
561
562 /*
563 * Error and transfer complete are highly unlikely, and will most
564 * likely be due to a configuration error by the user.
565 */
566 if (unlikely(status_err & dwc->mask) ||
567 unlikely(status_xfer & dwc->mask)) {
568 int i;
569
570 dev_err(chan2dev(&dwc->chan), "cyclic DMA unexpected %s "
571 "interrupt, stopping DMA transfer\n",
572 status_xfer ? "xfer" : "error");
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530573
574 spin_lock_irqsave(&dwc->lock, flags);
575
Andy Shevchenko1d455432012-06-19 13:34:03 +0300576 dwc_dump_chan_regs(dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200577
Andy Shevchenko3f9362072012-06-19 13:46:32 +0300578 dwc_chan_disable(dw, dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200579
Andy Shevchenko75c61222013-03-26 16:53:54 +0200580 /* Make sure DMA does not restart by loading a new list */
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200581 channel_writel(dwc, LLP, 0);
582 channel_writel(dwc, CTL_LO, 0);
583 channel_writel(dwc, CTL_HI, 0);
584
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200585 dma_writel(dw, CLEAR.ERROR, dwc->mask);
586 dma_writel(dw, CLEAR.XFER, dwc->mask);
587
588 for (i = 0; i < dwc->cdesc->periods; i++)
589 dwc_dump_lli(dwc, &dwc->cdesc->desc[i]->lli);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530590
591 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200592 }
593}
594
595/* ------------------------------------------------------------------------- */
596
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700597static void dw_dma_tasklet(unsigned long data)
598{
599 struct dw_dma *dw = (struct dw_dma *)data;
600 struct dw_dma_chan *dwc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700601 u32 status_xfer;
602 u32 status_err;
603 int i;
604
Haavard Skinnemoen7fe7b2f2008-10-03 15:23:46 -0700605 status_xfer = dma_readl(dw, RAW.XFER);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700606 status_err = dma_readl(dw, RAW.ERROR);
607
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300608 dev_vdbg(dw->dma.dev, "%s: status_err=%x\n", __func__, status_err);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700609
610 for (i = 0; i < dw->dma.chancnt; i++) {
611 dwc = &dw->chan[i];
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200612 if (test_bit(DW_DMA_IS_CYCLIC, &dwc->flags))
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530613 dwc_handle_cyclic(dw, dwc, status_err, status_xfer);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200614 else if (status_err & (1 << i))
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700615 dwc_handle_error(dw, dwc);
Andy Shevchenko77bcc4972013-01-18 14:14:15 +0200616 else if (status_xfer & (1 << i))
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700617 dwc_scan_descriptors(dw, dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700618 }
619
620 /*
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530621 * Re-enable interrupts.
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700622 */
623 channel_set_bit(dw, MASK.XFER, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700624 channel_set_bit(dw, MASK.ERROR, dw->all_chan_mask);
625}
626
627static irqreturn_t dw_dma_interrupt(int irq, void *dev_id)
628{
629 struct dw_dma *dw = dev_id;
Andy Shevchenko3783cef2013-07-15 15:04:39 +0300630 u32 status = dma_readl(dw, STATUS_INT);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700631
Andy Shevchenko3783cef2013-07-15 15:04:39 +0300632 dev_vdbg(dw->dma.dev, "%s: status=0x%x\n", __func__, status);
633
634 /* Check if we have any interrupt from the DMAC */
635 if (!status)
636 return IRQ_NONE;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700637
638 /*
639 * Just disable the interrupts. We'll turn them back on in the
640 * softirq handler.
641 */
642 channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700643 channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);
644
645 status = dma_readl(dw, STATUS_INT);
646 if (status) {
647 dev_err(dw->dma.dev,
648 "BUG: Unexpected interrupts pending: 0x%x\n",
649 status);
650
651 /* Try to recover */
652 channel_clear_bit(dw, MASK.XFER, (1 << 8) - 1);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700653 channel_clear_bit(dw, MASK.SRC_TRAN, (1 << 8) - 1);
654 channel_clear_bit(dw, MASK.DST_TRAN, (1 << 8) - 1);
655 channel_clear_bit(dw, MASK.ERROR, (1 << 8) - 1);
656 }
657
658 tasklet_schedule(&dw->tasklet);
659
660 return IRQ_HANDLED;
661}
662
663/*----------------------------------------------------------------------*/
664
665static dma_cookie_t dwc_tx_submit(struct dma_async_tx_descriptor *tx)
666{
667 struct dw_desc *desc = txd_to_dw_desc(tx);
668 struct dw_dma_chan *dwc = to_dw_dma_chan(tx->chan);
669 dma_cookie_t cookie;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530670 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700671
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530672 spin_lock_irqsave(&dwc->lock, flags);
Russell King - ARM Linux884485e2012-03-06 22:34:46 +0000673 cookie = dma_cookie_assign(tx);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700674
675 /*
676 * REVISIT: We should attempt to chain as many descriptors as
677 * possible, perhaps even appending to those already submitted
678 * for DMA. But this is hard to do in a race-free manner.
679 */
680 if (list_empty(&dwc->active_list)) {
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300681 dev_vdbg(chan2dev(tx->chan), "%s: started %u\n", __func__,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700682 desc->txd.cookie);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700683 list_add_tail(&desc->desc_node, &dwc->active_list);
Viresh Kumarf336e422011-03-03 15:47:16 +0530684 dwc_dostart(dwc, dwc_first_active(dwc));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700685 } else {
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300686 dev_vdbg(chan2dev(tx->chan), "%s: queued %u\n", __func__,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700687 desc->txd.cookie);
688
689 list_add_tail(&desc->desc_node, &dwc->queue);
690 }
691
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530692 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700693
694 return cookie;
695}
696
697static struct dma_async_tx_descriptor *
698dwc_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
699 size_t len, unsigned long flags)
700{
701 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Arnd Bergmannf7760762013-03-26 16:53:57 +0200702 struct dw_dma *dw = to_dw_dma(chan->device);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700703 struct dw_desc *desc;
704 struct dw_desc *first;
705 struct dw_desc *prev;
706 size_t xfer_count;
707 size_t offset;
708 unsigned int src_width;
709 unsigned int dst_width;
Andy Shevchenko3d4f8602012-10-01 13:06:25 +0300710 unsigned int data_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700711 u32 ctllo;
712
Andy Shevchenko2f45d612012-06-19 13:34:02 +0300713 dev_vdbg(chan2dev(chan),
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300714 "%s: d0x%llx s0x%llx l0x%zx f0x%lx\n", __func__,
Andy Shevchenko2f45d612012-06-19 13:34:02 +0300715 (unsigned long long)dest, (unsigned long long)src,
716 len, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700717
718 if (unlikely(!len)) {
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300719 dev_dbg(chan2dev(chan), "%s: length is zero!\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700720 return NULL;
721 }
722
Andy Shevchenko0fdb5672013-01-10 10:53:03 +0200723 dwc->direction = DMA_MEM_TO_MEM;
724
Arnd Bergmannf7760762013-03-26 16:53:57 +0200725 data_width = min_t(unsigned int, dw->data_width[dwc->src_master],
726 dw->data_width[dwc->dst_master]);
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300727
Andy Shevchenko3d4f8602012-10-01 13:06:25 +0300728 src_width = dst_width = min_t(unsigned int, data_width,
729 dwc_fast_fls(src | dest | len));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700730
Viresh Kumar327e6972012-02-01 16:12:26 +0530731 ctllo = DWC_DEFAULT_CTLLO(chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700732 | DWC_CTLL_DST_WIDTH(dst_width)
733 | DWC_CTLL_SRC_WIDTH(src_width)
734 | DWC_CTLL_DST_INC
735 | DWC_CTLL_SRC_INC
736 | DWC_CTLL_FC_M2M;
737 prev = first = NULL;
738
739 for (offset = 0; offset < len; offset += xfer_count << src_width) {
740 xfer_count = min_t(size_t, (len - offset) >> src_width,
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +0300741 dwc->block_size);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700742
743 desc = dwc_desc_get(dwc);
744 if (!desc)
745 goto err_desc_get;
746
747 desc->lli.sar = src + offset;
748 desc->lli.dar = dest + offset;
749 desc->lli.ctllo = ctllo;
750 desc->lli.ctlhi = xfer_count;
Andy Shevchenko176dcec2013-01-25 11:48:02 +0200751 desc->len = xfer_count << src_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700752
753 if (!first) {
754 first = desc;
755 } else {
756 prev->lli.llp = desc->txd.phys;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700757 list_add_tail(&desc->desc_node,
Dan Williamse0bd0f82009-09-08 17:53:02 -0700758 &first->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700759 }
760 prev = desc;
761 }
762
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700763 if (flags & DMA_PREP_INTERRUPT)
764 /* Trigger interrupt after last block */
765 prev->lli.ctllo |= DWC_CTLL_INT_EN;
766
767 prev->lli.llp = 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700768 first->txd.flags = flags;
Andy Shevchenko30d38a32013-01-25 11:48:01 +0200769 first->total_len = len;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700770
771 return &first->txd;
772
773err_desc_get:
774 dwc_desc_put(dwc, first);
775 return NULL;
776}
777
778static struct dma_async_tx_descriptor *
779dwc_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
Vinod Kouldb8196d2011-10-13 22:34:23 +0530780 unsigned int sg_len, enum dma_transfer_direction direction,
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500781 unsigned long flags, void *context)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700782{
783 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Arnd Bergmannf7760762013-03-26 16:53:57 +0200784 struct dw_dma *dw = to_dw_dma(chan->device);
Viresh Kumar327e6972012-02-01 16:12:26 +0530785 struct dma_slave_config *sconfig = &dwc->dma_sconfig;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700786 struct dw_desc *prev;
787 struct dw_desc *first;
788 u32 ctllo;
789 dma_addr_t reg;
790 unsigned int reg_width;
791 unsigned int mem_width;
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300792 unsigned int data_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700793 unsigned int i;
794 struct scatterlist *sg;
795 size_t total_len = 0;
796
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300797 dev_vdbg(chan2dev(chan), "%s\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700798
Andy Shevchenko495aea42013-01-10 11:11:41 +0200799 if (unlikely(!is_slave_direction(direction) || !sg_len))
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700800 return NULL;
801
Andy Shevchenko0fdb5672013-01-10 10:53:03 +0200802 dwc->direction = direction;
803
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700804 prev = first = NULL;
805
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700806 switch (direction) {
Vinod Kouldb8196d2011-10-13 22:34:23 +0530807 case DMA_MEM_TO_DEV:
Viresh Kumar327e6972012-02-01 16:12:26 +0530808 reg_width = __fls(sconfig->dst_addr_width);
809 reg = sconfig->dst_addr;
810 ctllo = (DWC_DEFAULT_CTLLO(chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700811 | DWC_CTLL_DST_WIDTH(reg_width)
812 | DWC_CTLL_DST_FIX
Viresh Kumar327e6972012-02-01 16:12:26 +0530813 | DWC_CTLL_SRC_INC);
814
815 ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
816 DWC_CTLL_FC(DW_DMA_FC_D_M2P);
817
Arnd Bergmannf7760762013-03-26 16:53:57 +0200818 data_width = dw->data_width[dwc->src_master];
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300819
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700820 for_each_sg(sgl, sg, sg_len, i) {
821 struct dw_desc *desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530822 u32 len, dlen, mem;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700823
Lars-Peter Clausencbb796c2012-04-25 20:50:51 +0200824 mem = sg_dma_address(sg);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700825 len = sg_dma_len(sg);
Viresh Kumar6bc711f2012-02-01 16:12:25 +0530826
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300827 mem_width = min_t(unsigned int,
828 data_width, dwc_fast_fls(mem | len));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700829
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530830slave_sg_todev_fill_desc:
831 desc = dwc_desc_get(dwc);
832 if (!desc) {
833 dev_err(chan2dev(chan),
834 "not enough descriptors available\n");
835 goto err_desc_get;
836 }
837
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700838 desc->lli.sar = mem;
839 desc->lli.dar = reg;
840 desc->lli.ctllo = ctllo | DWC_CTLL_SRC_WIDTH(mem_width);
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +0300841 if ((len >> mem_width) > dwc->block_size) {
842 dlen = dwc->block_size << mem_width;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530843 mem += dlen;
844 len -= dlen;
845 } else {
846 dlen = len;
847 len = 0;
848 }
849
850 desc->lli.ctlhi = dlen >> mem_width;
Andy Shevchenko176dcec2013-01-25 11:48:02 +0200851 desc->len = dlen;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700852
853 if (!first) {
854 first = desc;
855 } else {
856 prev->lli.llp = desc->txd.phys;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700857 list_add_tail(&desc->desc_node,
Dan Williamse0bd0f82009-09-08 17:53:02 -0700858 &first->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700859 }
860 prev = desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530861 total_len += dlen;
862
863 if (len)
864 goto slave_sg_todev_fill_desc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700865 }
866 break;
Vinod Kouldb8196d2011-10-13 22:34:23 +0530867 case DMA_DEV_TO_MEM:
Viresh Kumar327e6972012-02-01 16:12:26 +0530868 reg_width = __fls(sconfig->src_addr_width);
869 reg = sconfig->src_addr;
870 ctllo = (DWC_DEFAULT_CTLLO(chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700871 | DWC_CTLL_SRC_WIDTH(reg_width)
872 | DWC_CTLL_DST_INC
Viresh Kumar327e6972012-02-01 16:12:26 +0530873 | DWC_CTLL_SRC_FIX);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700874
Viresh Kumar327e6972012-02-01 16:12:26 +0530875 ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
876 DWC_CTLL_FC(DW_DMA_FC_D_P2M);
877
Arnd Bergmannf7760762013-03-26 16:53:57 +0200878 data_width = dw->data_width[dwc->dst_master];
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300879
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700880 for_each_sg(sgl, sg, sg_len, i) {
881 struct dw_desc *desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530882 u32 len, dlen, mem;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700883
Lars-Peter Clausencbb796c2012-04-25 20:50:51 +0200884 mem = sg_dma_address(sg);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700885 len = sg_dma_len(sg);
Viresh Kumar6bc711f2012-02-01 16:12:25 +0530886
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300887 mem_width = min_t(unsigned int,
888 data_width, dwc_fast_fls(mem | len));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700889
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530890slave_sg_fromdev_fill_desc:
891 desc = dwc_desc_get(dwc);
892 if (!desc) {
893 dev_err(chan2dev(chan),
894 "not enough descriptors available\n");
895 goto err_desc_get;
896 }
897
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700898 desc->lli.sar = reg;
899 desc->lli.dar = mem;
900 desc->lli.ctllo = ctllo | DWC_CTLL_DST_WIDTH(mem_width);
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +0300901 if ((len >> reg_width) > dwc->block_size) {
902 dlen = dwc->block_size << reg_width;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530903 mem += dlen;
904 len -= dlen;
905 } else {
906 dlen = len;
907 len = 0;
908 }
909 desc->lli.ctlhi = dlen >> reg_width;
Andy Shevchenko176dcec2013-01-25 11:48:02 +0200910 desc->len = dlen;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700911
912 if (!first) {
913 first = desc;
914 } else {
915 prev->lli.llp = desc->txd.phys;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700916 list_add_tail(&desc->desc_node,
Dan Williamse0bd0f82009-09-08 17:53:02 -0700917 &first->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700918 }
919 prev = desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530920 total_len += dlen;
921
922 if (len)
923 goto slave_sg_fromdev_fill_desc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700924 }
925 break;
926 default:
927 return NULL;
928 }
929
930 if (flags & DMA_PREP_INTERRUPT)
931 /* Trigger interrupt after last block */
932 prev->lli.ctllo |= DWC_CTLL_INT_EN;
933
934 prev->lli.llp = 0;
Andy Shevchenko30d38a32013-01-25 11:48:01 +0200935 first->total_len = total_len;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700936
937 return &first->txd;
938
939err_desc_get:
940 dwc_desc_put(dwc, first);
941 return NULL;
942}
943
Viresh Kumar327e6972012-02-01 16:12:26 +0530944/*
945 * Fix sconfig's burst size according to dw_dmac. We need to convert them as:
946 * 1 -> 0, 4 -> 1, 8 -> 2, 16 -> 3.
947 *
948 * NOTE: burst size 2 is not supported by controller.
949 *
950 * This can be done by finding least significant bit set: n & (n - 1)
951 */
952static inline void convert_burst(u32 *maxburst)
953{
954 if (*maxburst > 1)
955 *maxburst = fls(*maxburst) - 2;
956 else
957 *maxburst = 0;
958}
959
960static int
961set_runtime_config(struct dma_chan *chan, struct dma_slave_config *sconfig)
962{
963 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
964
Andy Shevchenko495aea42013-01-10 11:11:41 +0200965 /* Check if chan will be configured for slave transfers */
966 if (!is_slave_direction(sconfig->direction))
Viresh Kumar327e6972012-02-01 16:12:26 +0530967 return -EINVAL;
968
969 memcpy(&dwc->dma_sconfig, sconfig, sizeof(*sconfig));
Andy Shevchenko0fdb5672013-01-10 10:53:03 +0200970 dwc->direction = sconfig->direction;
Viresh Kumar327e6972012-02-01 16:12:26 +0530971
Arnd Bergmannf7760762013-03-26 16:53:57 +0200972 /* Take the request line from slave_id member */
Andy Shevchenko78f3c9d2013-07-15 15:04:38 +0300973 if (is_request_line_unset(dwc))
Arnd Bergmannf7760762013-03-26 16:53:57 +0200974 dwc->request_line = sconfig->slave_id;
975
Viresh Kumar327e6972012-02-01 16:12:26 +0530976 convert_burst(&dwc->dma_sconfig.src_maxburst);
977 convert_burst(&dwc->dma_sconfig.dst_maxburst);
978
979 return 0;
980}
981
Andy Shevchenko21fe3c52013-01-09 10:17:14 +0200982static inline void dwc_chan_pause(struct dw_dma_chan *dwc)
983{
984 u32 cfglo = channel_readl(dwc, CFG_LO);
Andy Shevchenko123b69a2013-03-21 11:49:17 +0200985 unsigned int count = 20; /* timeout iterations */
Andy Shevchenko21fe3c52013-01-09 10:17:14 +0200986
987 channel_writel(dwc, CFG_LO, cfglo | DWC_CFGL_CH_SUSP);
Andy Shevchenko123b69a2013-03-21 11:49:17 +0200988 while (!(channel_readl(dwc, CFG_LO) & DWC_CFGL_FIFO_EMPTY) && count--)
989 udelay(2);
Andy Shevchenko21fe3c52013-01-09 10:17:14 +0200990
991 dwc->paused = true;
992}
993
994static inline void dwc_chan_resume(struct dw_dma_chan *dwc)
995{
996 u32 cfglo = channel_readl(dwc, CFG_LO);
997
998 channel_writel(dwc, CFG_LO, cfglo & ~DWC_CFGL_CH_SUSP);
999
1000 dwc->paused = false;
1001}
1002
Linus Walleij05827632010-05-17 16:30:42 -07001003static int dwc_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
1004 unsigned long arg)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001005{
1006 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1007 struct dw_dma *dw = to_dw_dma(chan->device);
1008 struct dw_desc *desc, *_desc;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301009 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001010 LIST_HEAD(list);
1011
Linus Walleija7c57cf2011-04-19 08:31:32 +08001012 if (cmd == DMA_PAUSE) {
1013 spin_lock_irqsave(&dwc->lock, flags);
1014
Andy Shevchenko21fe3c52013-01-09 10:17:14 +02001015 dwc_chan_pause(dwc);
Linus Walleija7c57cf2011-04-19 08:31:32 +08001016
Linus Walleija7c57cf2011-04-19 08:31:32 +08001017 spin_unlock_irqrestore(&dwc->lock, flags);
1018 } else if (cmd == DMA_RESUME) {
1019 if (!dwc->paused)
1020 return 0;
1021
1022 spin_lock_irqsave(&dwc->lock, flags);
1023
Andy Shevchenko21fe3c52013-01-09 10:17:14 +02001024 dwc_chan_resume(dwc);
Linus Walleija7c57cf2011-04-19 08:31:32 +08001025
1026 spin_unlock_irqrestore(&dwc->lock, flags);
1027 } else if (cmd == DMA_TERMINATE_ALL) {
1028 spin_lock_irqsave(&dwc->lock, flags);
1029
Andy Shevchenkofed25742012-09-21 15:05:49 +03001030 clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
1031
Andy Shevchenko3f9362072012-06-19 13:46:32 +03001032 dwc_chan_disable(dw, dwc);
Linus Walleija7c57cf2011-04-19 08:31:32 +08001033
Heikki Krogerusa5dbff12013-01-10 10:53:06 +02001034 dwc_chan_resume(dwc);
Linus Walleija7c57cf2011-04-19 08:31:32 +08001035
1036 /* active_list entries will end up before queued entries */
1037 list_splice_init(&dwc->queue, &list);
1038 list_splice_init(&dwc->active_list, &list);
1039
1040 spin_unlock_irqrestore(&dwc->lock, flags);
1041
1042 /* Flush all pending and queued descriptors */
1043 list_for_each_entry_safe(desc, _desc, &list, desc_node)
1044 dwc_descriptor_complete(dwc, desc, false);
Viresh Kumar327e6972012-02-01 16:12:26 +05301045 } else if (cmd == DMA_SLAVE_CONFIG) {
1046 return set_runtime_config(chan, (struct dma_slave_config *)arg);
1047 } else {
Linus Walleijc3635c72010-03-26 16:44:01 -07001048 return -ENXIO;
Viresh Kumar327e6972012-02-01 16:12:26 +05301049 }
Linus Walleijc3635c72010-03-26 16:44:01 -07001050
Linus Walleijc3635c72010-03-26 16:44:01 -07001051 return 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001052}
1053
Andy Shevchenko4702d522013-01-25 11:48:03 +02001054static inline u32 dwc_get_residue(struct dw_dma_chan *dwc)
1055{
1056 unsigned long flags;
1057 u32 residue;
1058
1059 spin_lock_irqsave(&dwc->lock, flags);
1060
1061 residue = dwc->residue;
1062 if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags) && residue)
1063 residue -= dwc_get_sent(dwc);
1064
1065 spin_unlock_irqrestore(&dwc->lock, flags);
1066 return residue;
1067}
1068
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001069static enum dma_status
Linus Walleij07934482010-03-26 16:50:49 -07001070dwc_tx_status(struct dma_chan *chan,
1071 dma_cookie_t cookie,
1072 struct dma_tx_state *txstate)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001073{
1074 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00001075 enum dma_status ret;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001076
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00001077 ret = dma_cookie_status(chan, cookie, txstate);
Vinod Koul2c404102013-10-16 13:41:15 +05301078 if (ret == DMA_COMPLETE)
Andy Shevchenko12381dc2013-07-15 15:04:40 +03001079 return ret;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001080
Andy Shevchenko12381dc2013-07-15 15:04:40 +03001081 dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001082
Andy Shevchenko12381dc2013-07-15 15:04:40 +03001083 ret = dma_cookie_status(chan, cookie, txstate);
Vinod Koul2c404102013-10-16 13:41:15 +05301084 if (ret != DMA_COMPLETE)
Andy Shevchenko4702d522013-01-25 11:48:03 +02001085 dma_set_residue(txstate, dwc_get_residue(dwc));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001086
Andy Shevchenkoeffd5cf2013-07-15 15:04:41 +03001087 if (dwc->paused && ret == DMA_IN_PROGRESS)
Linus Walleija7c57cf2011-04-19 08:31:32 +08001088 return DMA_PAUSED;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001089
1090 return ret;
1091}
1092
1093static void dwc_issue_pending(struct dma_chan *chan)
1094{
1095 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1096
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001097 if (!list_empty(&dwc->queue))
1098 dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001099}
1100
Dan Williamsaa1e6f12009-01-06 11:38:17 -07001101static int dwc_alloc_chan_resources(struct dma_chan *chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001102{
1103 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1104 struct dw_dma *dw = to_dw_dma(chan->device);
1105 struct dw_desc *desc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001106 int i;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301107 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001108
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001109 dev_vdbg(chan2dev(chan), "%s\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001110
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001111 /* ASSERT: channel is idle */
1112 if (dma_readl(dw, CH_EN) & dwc->mask) {
Dan Williams41d5e592009-01-06 11:38:21 -07001113 dev_dbg(chan2dev(chan), "DMA channel not idle?\n");
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001114 return -EIO;
1115 }
1116
Russell King - ARM Linuxd3ee98cdc2012-03-06 22:35:47 +00001117 dma_cookie_init(chan);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001118
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001119 /*
1120 * NOTE: some controllers may have additional features that we
1121 * need to initialize here, like "scatter-gather" (which
1122 * doesn't mean what you think it means), and status writeback.
1123 */
1124
Arnd Bergmannf7760762013-03-26 16:53:57 +02001125 dwc_set_masters(dwc);
1126
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301127 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001128 i = dwc->descs_allocated;
1129 while (dwc->descs_allocated < NR_DESCS_PER_CHANNEL) {
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001130 dma_addr_t phys;
1131
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301132 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001133
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001134 desc = dma_pool_alloc(dw->desc_pool, GFP_ATOMIC, &phys);
Andy Shevchenkocbd65312013-01-09 10:17:11 +02001135 if (!desc)
1136 goto err_desc_alloc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001137
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001138 memset(desc, 0, sizeof(struct dw_desc));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001139
Dan Williamse0bd0f82009-09-08 17:53:02 -07001140 INIT_LIST_HEAD(&desc->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001141 dma_async_tx_descriptor_init(&desc->txd, chan);
1142 desc->txd.tx_submit = dwc_tx_submit;
1143 desc->txd.flags = DMA_CTRL_ACK;
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001144 desc->txd.phys = phys;
Andy Shevchenkocbd65312013-01-09 10:17:11 +02001145
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001146 dwc_desc_put(dwc, desc);
1147
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301148 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001149 i = ++dwc->descs_allocated;
1150 }
1151
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301152 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001153
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001154 dev_dbg(chan2dev(chan), "%s: allocated %d descriptors\n", __func__, i);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001155
1156 return i;
Andy Shevchenkocbd65312013-01-09 10:17:11 +02001157
1158err_desc_alloc:
Andy Shevchenkocbd65312013-01-09 10:17:11 +02001159 dev_info(chan2dev(chan), "only allocated %d descriptors\n", i);
1160
1161 return i;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001162}
1163
1164static void dwc_free_chan_resources(struct dma_chan *chan)
1165{
1166 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1167 struct dw_dma *dw = to_dw_dma(chan->device);
1168 struct dw_desc *desc, *_desc;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301169 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001170 LIST_HEAD(list);
1171
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001172 dev_dbg(chan2dev(chan), "%s: descs allocated=%u\n", __func__,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001173 dwc->descs_allocated);
1174
1175 /* ASSERT: channel is idle */
1176 BUG_ON(!list_empty(&dwc->active_list));
1177 BUG_ON(!list_empty(&dwc->queue));
1178 BUG_ON(dma_readl(to_dw_dma(chan->device), CH_EN) & dwc->mask);
1179
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301180 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001181 list_splice_init(&dwc->free_list, &list);
1182 dwc->descs_allocated = 0;
Viresh Kumar61e183f2011-11-17 16:01:29 +05301183 dwc->initialized = false;
Arnd Bergmannf7760762013-03-26 16:53:57 +02001184 dwc->request_line = ~0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001185
1186 /* Disable interrupts */
1187 channel_clear_bit(dw, MASK.XFER, dwc->mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001188 channel_clear_bit(dw, MASK.ERROR, dwc->mask);
1189
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301190 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001191
1192 list_for_each_entry_safe(desc, _desc, &list, desc_node) {
Dan Williams41d5e592009-01-06 11:38:21 -07001193 dev_vdbg(chan2dev(chan), " freeing descriptor %p\n", desc);
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001194 dma_pool_free(dw->desc_pool, desc, desc->txd.phys);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001195 }
1196
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001197 dev_vdbg(chan2dev(chan), "%s: done\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001198}
1199
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001200/* --------------------- Cyclic DMA API extensions -------------------- */
1201
1202/**
1203 * dw_dma_cyclic_start - start the cyclic DMA transfer
1204 * @chan: the DMA channel to start
1205 *
1206 * Must be called with soft interrupts disabled. Returns zero on success or
1207 * -errno on failure.
1208 */
1209int dw_dma_cyclic_start(struct dma_chan *chan)
1210{
1211 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1212 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301213 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001214
1215 if (!test_bit(DW_DMA_IS_CYCLIC, &dwc->flags)) {
1216 dev_err(chan2dev(&dwc->chan), "missing prep for cyclic DMA\n");
1217 return -ENODEV;
1218 }
1219
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301220 spin_lock_irqsave(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001221
Andy Shevchenko75c61222013-03-26 16:53:54 +02001222 /* Assert channel is idle */
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001223 if (dma_readl(dw, CH_EN) & dwc->mask) {
1224 dev_err(chan2dev(&dwc->chan),
1225 "BUG: Attempted to start non-idle channel\n");
Andy Shevchenko1d455432012-06-19 13:34:03 +03001226 dwc_dump_chan_regs(dwc);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301227 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001228 return -EBUSY;
1229 }
1230
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001231 dma_writel(dw, CLEAR.ERROR, dwc->mask);
1232 dma_writel(dw, CLEAR.XFER, dwc->mask);
1233
Andy Shevchenko75c61222013-03-26 16:53:54 +02001234 /* Setup DMAC channel registers */
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001235 channel_writel(dwc, LLP, dwc->cdesc->desc[0]->txd.phys);
1236 channel_writel(dwc, CTL_LO, DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
1237 channel_writel(dwc, CTL_HI, 0);
1238
1239 channel_set_bit(dw, CH_EN, dwc->mask);
1240
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301241 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001242
1243 return 0;
1244}
1245EXPORT_SYMBOL(dw_dma_cyclic_start);
1246
1247/**
1248 * dw_dma_cyclic_stop - stop the cyclic DMA transfer
1249 * @chan: the DMA channel to stop
1250 *
1251 * Must be called with soft interrupts disabled.
1252 */
1253void dw_dma_cyclic_stop(struct dma_chan *chan)
1254{
1255 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1256 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301257 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001258
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301259 spin_lock_irqsave(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001260
Andy Shevchenko3f9362072012-06-19 13:46:32 +03001261 dwc_chan_disable(dw, dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001262
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301263 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001264}
1265EXPORT_SYMBOL(dw_dma_cyclic_stop);
1266
1267/**
1268 * dw_dma_cyclic_prep - prepare the cyclic DMA transfer
1269 * @chan: the DMA channel to prepare
1270 * @buf_addr: physical DMA address where the buffer starts
1271 * @buf_len: total number of bytes for the entire buffer
1272 * @period_len: number of bytes for each period
1273 * @direction: transfer direction, to or from device
1274 *
1275 * Must be called before trying to start the transfer. Returns a valid struct
1276 * dw_cyclic_desc if successful or an ERR_PTR(-errno) if not successful.
1277 */
1278struct dw_cyclic_desc *dw_dma_cyclic_prep(struct dma_chan *chan,
1279 dma_addr_t buf_addr, size_t buf_len, size_t period_len,
Vinod Kouldb8196d2011-10-13 22:34:23 +05301280 enum dma_transfer_direction direction)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001281{
1282 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Viresh Kumar327e6972012-02-01 16:12:26 +05301283 struct dma_slave_config *sconfig = &dwc->dma_sconfig;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001284 struct dw_cyclic_desc *cdesc;
1285 struct dw_cyclic_desc *retval = NULL;
1286 struct dw_desc *desc;
1287 struct dw_desc *last = NULL;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001288 unsigned long was_cyclic;
1289 unsigned int reg_width;
1290 unsigned int periods;
1291 unsigned int i;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301292 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001293
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301294 spin_lock_irqsave(&dwc->lock, flags);
Andy Shevchenkofed25742012-09-21 15:05:49 +03001295 if (dwc->nollp) {
1296 spin_unlock_irqrestore(&dwc->lock, flags);
1297 dev_dbg(chan2dev(&dwc->chan),
1298 "channel doesn't support LLP transfers\n");
1299 return ERR_PTR(-EINVAL);
1300 }
1301
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001302 if (!list_empty(&dwc->queue) || !list_empty(&dwc->active_list)) {
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301303 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001304 dev_dbg(chan2dev(&dwc->chan),
1305 "queue and/or active list are not empty\n");
1306 return ERR_PTR(-EBUSY);
1307 }
1308
1309 was_cyclic = test_and_set_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301310 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001311 if (was_cyclic) {
1312 dev_dbg(chan2dev(&dwc->chan),
1313 "channel already prepared for cyclic DMA\n");
1314 return ERR_PTR(-EBUSY);
1315 }
1316
1317 retval = ERR_PTR(-EINVAL);
Viresh Kumar327e6972012-02-01 16:12:26 +05301318
Andy Shevchenkof44b92f2013-01-10 10:52:58 +02001319 if (unlikely(!is_slave_direction(direction)))
1320 goto out_err;
1321
Andy Shevchenko0fdb5672013-01-10 10:53:03 +02001322 dwc->direction = direction;
1323
Viresh Kumar327e6972012-02-01 16:12:26 +05301324 if (direction == DMA_MEM_TO_DEV)
1325 reg_width = __ffs(sconfig->dst_addr_width);
1326 else
1327 reg_width = __ffs(sconfig->src_addr_width);
1328
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001329 periods = buf_len / period_len;
1330
1331 /* Check for too big/unaligned periods and unaligned DMA buffer. */
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001332 if (period_len > (dwc->block_size << reg_width))
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001333 goto out_err;
1334 if (unlikely(period_len & ((1 << reg_width) - 1)))
1335 goto out_err;
1336 if (unlikely(buf_addr & ((1 << reg_width) - 1)))
1337 goto out_err;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001338
1339 retval = ERR_PTR(-ENOMEM);
1340
1341 if (periods > NR_DESCS_PER_CHANNEL)
1342 goto out_err;
1343
1344 cdesc = kzalloc(sizeof(struct dw_cyclic_desc), GFP_KERNEL);
1345 if (!cdesc)
1346 goto out_err;
1347
1348 cdesc->desc = kzalloc(sizeof(struct dw_desc *) * periods, GFP_KERNEL);
1349 if (!cdesc->desc)
1350 goto out_err_alloc;
1351
1352 for (i = 0; i < periods; i++) {
1353 desc = dwc_desc_get(dwc);
1354 if (!desc)
1355 goto out_err_desc_get;
1356
1357 switch (direction) {
Vinod Kouldb8196d2011-10-13 22:34:23 +05301358 case DMA_MEM_TO_DEV:
Viresh Kumar327e6972012-02-01 16:12:26 +05301359 desc->lli.dar = sconfig->dst_addr;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001360 desc->lli.sar = buf_addr + (period_len * i);
Viresh Kumar327e6972012-02-01 16:12:26 +05301361 desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001362 | DWC_CTLL_DST_WIDTH(reg_width)
1363 | DWC_CTLL_SRC_WIDTH(reg_width)
1364 | DWC_CTLL_DST_FIX
1365 | DWC_CTLL_SRC_INC
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001366 | DWC_CTLL_INT_EN);
Viresh Kumar327e6972012-02-01 16:12:26 +05301367
1368 desc->lli.ctllo |= sconfig->device_fc ?
1369 DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
1370 DWC_CTLL_FC(DW_DMA_FC_D_M2P);
1371
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001372 break;
Vinod Kouldb8196d2011-10-13 22:34:23 +05301373 case DMA_DEV_TO_MEM:
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001374 desc->lli.dar = buf_addr + (period_len * i);
Viresh Kumar327e6972012-02-01 16:12:26 +05301375 desc->lli.sar = sconfig->src_addr;
1376 desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001377 | DWC_CTLL_SRC_WIDTH(reg_width)
1378 | DWC_CTLL_DST_WIDTH(reg_width)
1379 | DWC_CTLL_DST_INC
1380 | DWC_CTLL_SRC_FIX
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001381 | DWC_CTLL_INT_EN);
Viresh Kumar327e6972012-02-01 16:12:26 +05301382
1383 desc->lli.ctllo |= sconfig->device_fc ?
1384 DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
1385 DWC_CTLL_FC(DW_DMA_FC_D_P2M);
1386
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001387 break;
1388 default:
1389 break;
1390 }
1391
1392 desc->lli.ctlhi = (period_len >> reg_width);
1393 cdesc->desc[i] = desc;
1394
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001395 if (last)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001396 last->lli.llp = desc->txd.phys;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001397
1398 last = desc;
1399 }
1400
Andy Shevchenko75c61222013-03-26 16:53:54 +02001401 /* Let's make a cyclic list */
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001402 last->lli.llp = cdesc->desc[0]->txd.phys;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001403
Andy Shevchenko2f45d612012-06-19 13:34:02 +03001404 dev_dbg(chan2dev(&dwc->chan), "cyclic prepared buf 0x%llx len %zu "
1405 "period %zu periods %d\n", (unsigned long long)buf_addr,
1406 buf_len, period_len, periods);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001407
1408 cdesc->periods = periods;
1409 dwc->cdesc = cdesc;
1410
1411 return cdesc;
1412
1413out_err_desc_get:
1414 while (i--)
1415 dwc_desc_put(dwc, cdesc->desc[i]);
1416out_err_alloc:
1417 kfree(cdesc);
1418out_err:
1419 clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
1420 return (struct dw_cyclic_desc *)retval;
1421}
1422EXPORT_SYMBOL(dw_dma_cyclic_prep);
1423
1424/**
1425 * dw_dma_cyclic_free - free a prepared cyclic DMA transfer
1426 * @chan: the DMA channel to free
1427 */
1428void dw_dma_cyclic_free(struct dma_chan *chan)
1429{
1430 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1431 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
1432 struct dw_cyclic_desc *cdesc = dwc->cdesc;
1433 int i;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301434 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001435
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001436 dev_dbg(chan2dev(&dwc->chan), "%s\n", __func__);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001437
1438 if (!cdesc)
1439 return;
1440
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301441 spin_lock_irqsave(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001442
Andy Shevchenko3f9362072012-06-19 13:46:32 +03001443 dwc_chan_disable(dw, dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001444
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001445 dma_writel(dw, CLEAR.ERROR, dwc->mask);
1446 dma_writel(dw, CLEAR.XFER, dwc->mask);
1447
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301448 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001449
1450 for (i = 0; i < cdesc->periods; i++)
1451 dwc_desc_put(dwc, cdesc->desc[i]);
1452
1453 kfree(cdesc->desc);
1454 kfree(cdesc);
1455
1456 clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
1457}
1458EXPORT_SYMBOL(dw_dma_cyclic_free);
1459
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001460/*----------------------------------------------------------------------*/
1461
1462static void dw_dma_off(struct dw_dma *dw)
1463{
Viresh Kumar61e183f2011-11-17 16:01:29 +05301464 int i;
1465
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001466 dma_writel(dw, CFG, 0);
1467
1468 channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001469 channel_clear_bit(dw, MASK.SRC_TRAN, dw->all_chan_mask);
1470 channel_clear_bit(dw, MASK.DST_TRAN, dw->all_chan_mask);
1471 channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);
1472
1473 while (dma_readl(dw, CFG) & DW_CFG_DMA_EN)
1474 cpu_relax();
Viresh Kumar61e183f2011-11-17 16:01:29 +05301475
1476 for (i = 0; i < dw->dma.chancnt; i++)
1477 dw->chan[i].initialized = false;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001478}
1479
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001480int dw_dma_probe(struct dw_dma_chip *chip, struct dw_dma_platform_data *pdata)
Viresh Kumara9ddb572012-10-16 09:49:17 +05301481{
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001482 struct dw_dma *dw;
1483 size_t size;
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001484 bool autocfg;
1485 unsigned int dw_params;
1486 unsigned int nr_channels;
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001487 unsigned int max_blk_size = 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001488 int err;
1489 int i;
1490
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001491 dw_params = dma_read_byaddr(chip->regs, DW_PARAMS);
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001492 autocfg = dw_params >> DW_PARAMS_EN & 0x1;
1493
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001494 dev_dbg(chip->dev, "DW_PARAMS: 0x%08x\n", dw_params);
Andy Shevchenko123de542013-01-09 10:17:01 +02001495
1496 if (!pdata && autocfg) {
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001497 pdata = devm_kzalloc(chip->dev, sizeof(*pdata), GFP_KERNEL);
Andy Shevchenko123de542013-01-09 10:17:01 +02001498 if (!pdata)
1499 return -ENOMEM;
1500
1501 /* Fill platform data with the default values */
1502 pdata->is_private = true;
1503 pdata->chan_allocation_order = CHAN_ALLOCATION_ASCENDING;
1504 pdata->chan_priority = CHAN_PRIORITY_ASCENDING;
1505 } else if (!pdata || pdata->nr_channels > DW_DMA_MAX_NR_CHANNELS)
1506 return -EINVAL;
1507
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001508 if (autocfg)
1509 nr_channels = (dw_params >> DW_PARAMS_NR_CHAN & 0x7) + 1;
1510 else
1511 nr_channels = pdata->nr_channels;
1512
1513 size = sizeof(struct dw_dma) + nr_channels * sizeof(struct dw_dma_chan);
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001514 dw = devm_kzalloc(chip->dev, size, GFP_KERNEL);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001515 if (!dw)
1516 return -ENOMEM;
1517
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001518 dw->clk = devm_clk_get(chip->dev, "hclk");
Andy Shevchenkodbde5c22012-07-24 11:00:55 +03001519 if (IS_ERR(dw->clk))
1520 return PTR_ERR(dw->clk);
Viresh Kumar30755282012-04-17 17:10:07 +05301521 clk_prepare_enable(dw->clk);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001522
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001523 dw->regs = chip->regs;
1524 chip->dw = dw;
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001525
Andy Shevchenko75c61222013-03-26 16:53:54 +02001526 /* Get hardware configuration parameters */
Andy Shevchenkoa0982002012-09-21 15:05:48 +03001527 if (autocfg) {
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001528 max_blk_size = dma_readl(dw, MAX_BLK_SIZE);
1529
Andy Shevchenkoa0982002012-09-21 15:05:48 +03001530 dw->nr_masters = (dw_params >> DW_PARAMS_NR_MASTER & 3) + 1;
1531 for (i = 0; i < dw->nr_masters; i++) {
1532 dw->data_width[i] =
1533 (dw_params >> DW_PARAMS_DATA_WIDTH(i) & 3) + 2;
1534 }
1535 } else {
1536 dw->nr_masters = pdata->nr_masters;
1537 memcpy(dw->data_width, pdata->data_width, 4);
1538 }
1539
Andy Shevchenko11f932e2012-06-19 13:34:06 +03001540 /* Calculate all channel mask before DMA setup */
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001541 dw->all_chan_mask = (1 << nr_channels) - 1;
Andy Shevchenko11f932e2012-06-19 13:34:06 +03001542
Andy Shevchenko75c61222013-03-26 16:53:54 +02001543 /* Force dma off, just in case */
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001544 dw_dma_off(dw);
1545
Andy Shevchenko75c61222013-03-26 16:53:54 +02001546 /* Disable BLOCK interrupts as well */
Andy Shevchenko236b1062012-06-19 13:34:07 +03001547 channel_clear_bit(dw, MASK.BLOCK, dw->all_chan_mask);
1548
Andy Shevchenko3783cef2013-07-15 15:04:39 +03001549 err = devm_request_irq(chip->dev, chip->irq, dw_dma_interrupt,
1550 IRQF_SHARED, "dw_dmac", dw);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001551 if (err)
Andy Shevchenkodbde5c22012-07-24 11:00:55 +03001552 return err;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001553
Andy Shevchenko75c61222013-03-26 16:53:54 +02001554 /* Create a pool of consistent memory blocks for hardware descriptors */
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001555 dw->desc_pool = dmam_pool_create("dw_dmac_desc_pool", chip->dev,
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001556 sizeof(struct dw_desc), 4, 0);
1557 if (!dw->desc_pool) {
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001558 dev_err(chip->dev, "No memory for descriptors dma pool\n");
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001559 return -ENOMEM;
1560 }
1561
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001562 tasklet_init(&dw->tasklet, dw_dma_tasklet, (unsigned long)dw);
1563
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001564 INIT_LIST_HEAD(&dw->dma.channels);
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001565 for (i = 0; i < nr_channels; i++) {
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001566 struct dw_dma_chan *dwc = &dw->chan[i];
Andy Shevchenkofed25742012-09-21 15:05:49 +03001567 int r = nr_channels - i - 1;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001568
1569 dwc->chan.device = &dw->dma;
Russell King - ARM Linuxd3ee98cdc2012-03-06 22:35:47 +00001570 dma_cookie_init(&dwc->chan);
Viresh Kumarb0c31302011-03-03 15:47:21 +05301571 if (pdata->chan_allocation_order == CHAN_ALLOCATION_ASCENDING)
1572 list_add_tail(&dwc->chan.device_node,
1573 &dw->dma.channels);
1574 else
1575 list_add(&dwc->chan.device_node, &dw->dma.channels);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001576
Viresh Kumar93317e82011-03-03 15:47:22 +05301577 /* 7 is highest priority & 0 is lowest. */
1578 if (pdata->chan_priority == CHAN_PRIORITY_ASCENDING)
Andy Shevchenkofed25742012-09-21 15:05:49 +03001579 dwc->priority = r;
Viresh Kumar93317e82011-03-03 15:47:22 +05301580 else
1581 dwc->priority = i;
1582
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001583 dwc->ch_regs = &__dw_regs(dw)->CHAN[i];
1584 spin_lock_init(&dwc->lock);
1585 dwc->mask = 1 << i;
1586
1587 INIT_LIST_HEAD(&dwc->active_list);
1588 INIT_LIST_HEAD(&dwc->queue);
1589 INIT_LIST_HEAD(&dwc->free_list);
1590
1591 channel_clear_bit(dw, CH_EN, dwc->mask);
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001592
Andy Shevchenko0fdb5672013-01-10 10:53:03 +02001593 dwc->direction = DMA_TRANS_NONE;
Arnd Bergmannf7760762013-03-26 16:53:57 +02001594 dwc->request_line = ~0;
Andy Shevchenkoa0982002012-09-21 15:05:48 +03001595
Andy Shevchenko75c61222013-03-26 16:53:54 +02001596 /* Hardware configuration */
Andy Shevchenkofed25742012-09-21 15:05:49 +03001597 if (autocfg) {
1598 unsigned int dwc_params;
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001599 void __iomem *addr = chip->regs + r * sizeof(u32);
Andy Shevchenkofed25742012-09-21 15:05:49 +03001600
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001601 dwc_params = dma_read_byaddr(addr, DWC_PARAMS);
Andy Shevchenkofed25742012-09-21 15:05:49 +03001602
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001603 dev_dbg(chip->dev, "DWC_PARAMS[%d]: 0x%08x\n", i,
1604 dwc_params);
Andy Shevchenko985a6c72013-01-18 17:10:59 +02001605
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001606 /* Decode maximum block size for given channel. The
1607 * stored 4 bit value represents blocks from 0x00 for 3
1608 * up to 0x0a for 4095. */
1609 dwc->block_size =
1610 (4 << ((max_blk_size >> 4 * i) & 0xf)) - 1;
Andy Shevchenkofed25742012-09-21 15:05:49 +03001611 dwc->nollp =
1612 (dwc_params >> DWC_PARAMS_MBLK_EN & 0x1) == 0;
1613 } else {
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001614 dwc->block_size = pdata->block_size;
Andy Shevchenkofed25742012-09-21 15:05:49 +03001615
1616 /* Check if channel supports multi block transfer */
1617 channel_writel(dwc, LLP, 0xfffffffc);
1618 dwc->nollp =
1619 (channel_readl(dwc, LLP) & 0xfffffffc) == 0;
1620 channel_writel(dwc, LLP, 0);
1621 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001622 }
1623
Andy Shevchenko11f932e2012-06-19 13:34:06 +03001624 /* Clear all interrupts on all channels. */
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001625 dma_writel(dw, CLEAR.XFER, dw->all_chan_mask);
Andy Shevchenko236b1062012-06-19 13:34:07 +03001626 dma_writel(dw, CLEAR.BLOCK, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001627 dma_writel(dw, CLEAR.SRC_TRAN, dw->all_chan_mask);
1628 dma_writel(dw, CLEAR.DST_TRAN, dw->all_chan_mask);
1629 dma_writel(dw, CLEAR.ERROR, dw->all_chan_mask);
1630
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001631 dma_cap_set(DMA_MEMCPY, dw->dma.cap_mask);
1632 dma_cap_set(DMA_SLAVE, dw->dma.cap_mask);
Jamie Iles95ea7592011-01-21 14:11:54 +00001633 if (pdata->is_private)
1634 dma_cap_set(DMA_PRIVATE, dw->dma.cap_mask);
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001635 dw->dma.dev = chip->dev;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001636 dw->dma.device_alloc_chan_resources = dwc_alloc_chan_resources;
1637 dw->dma.device_free_chan_resources = dwc_free_chan_resources;
1638
1639 dw->dma.device_prep_dma_memcpy = dwc_prep_dma_memcpy;
1640
1641 dw->dma.device_prep_slave_sg = dwc_prep_slave_sg;
Linus Walleijc3635c72010-03-26 16:44:01 -07001642 dw->dma.device_control = dwc_control;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001643
Linus Walleij07934482010-03-26 16:50:49 -07001644 dw->dma.device_tx_status = dwc_tx_status;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001645 dw->dma.device_issue_pending = dwc_issue_pending;
1646
1647 dma_writel(dw, CFG, DW_CFG_DMA_EN);
1648
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001649 dev_info(chip->dev, "DesignWare DMA Controller, %d channels\n",
Andy Shevchenko21d43f42012-10-18 17:34:09 +03001650 nr_channels);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001651
1652 dma_async_device_register(&dw->dma);
1653
1654 return 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001655}
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001656EXPORT_SYMBOL_GPL(dw_dma_probe);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001657
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001658int dw_dma_remove(struct dw_dma_chip *chip)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001659{
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001660 struct dw_dma *dw = chip->dw;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001661 struct dw_dma_chan *dwc, *_dwc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001662
1663 dw_dma_off(dw);
1664 dma_async_device_unregister(&dw->dma);
1665
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001666 tasklet_kill(&dw->tasklet);
1667
1668 list_for_each_entry_safe(dwc, _dwc, &dw->dma.channels,
1669 chan.device_node) {
1670 list_del(&dwc->chan.device_node);
1671 channel_clear_bit(dw, CH_EN, dwc->mask);
1672 }
1673
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001674 return 0;
1675}
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001676EXPORT_SYMBOL_GPL(dw_dma_remove);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001677
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001678void dw_dma_shutdown(struct dw_dma_chip *chip)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001679{
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001680 struct dw_dma *dw = chip->dw;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001681
Andy Shevchenko6168d562012-10-18 17:34:10 +03001682 dw_dma_off(dw);
Viresh Kumar30755282012-04-17 17:10:07 +05301683 clk_disable_unprepare(dw->clk);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001684}
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001685EXPORT_SYMBOL_GPL(dw_dma_shutdown);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001686
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001687#ifdef CONFIG_PM_SLEEP
1688
1689int dw_dma_suspend(struct dw_dma_chip *chip)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001690{
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001691 struct dw_dma *dw = chip->dw;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001692
Andy Shevchenko6168d562012-10-18 17:34:10 +03001693 dw_dma_off(dw);
Viresh Kumar30755282012-04-17 17:10:07 +05301694 clk_disable_unprepare(dw->clk);
Viresh Kumar61e183f2011-11-17 16:01:29 +05301695
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001696 return 0;
1697}
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001698EXPORT_SYMBOL_GPL(dw_dma_suspend);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001699
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001700int dw_dma_resume(struct dw_dma_chip *chip)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001701{
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001702 struct dw_dma *dw = chip->dw;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001703
Viresh Kumar30755282012-04-17 17:10:07 +05301704 clk_prepare_enable(dw->clk);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001705 dma_writel(dw, CFG, DW_CFG_DMA_EN);
Heikki Krogerusb8014792012-10-18 17:34:08 +03001706
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001707 return 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001708}
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001709EXPORT_SYMBOL_GPL(dw_dma_resume);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001710
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001711#endif /* CONFIG_PM_SLEEP */
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001712
1713MODULE_LICENSE("GPL v2");
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001714MODULE_DESCRIPTION("Synopsys DesignWare DMA Controller core driver");
Jean Delvaree05503e2011-05-18 16:49:24 +02001715MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
Viresh Kumar10d89352012-06-20 12:53:02 -07001716MODULE_AUTHOR("Viresh Kumar <viresh.linux@gmail.com>");