blob: 0a41670197694ff063b858ec613b3db98dd541e5 [file] [log] [blame]
Jani Nikula59de0812013-05-22 15:36:16 +03001/*
2 * Copyright © 2013 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 */
24
25#include "i915_drv.h"
26#include "intel_drv.h"
27
28/* IOSF sideband */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +030029static int vlv_sideband_rw(struct drm_i915_private *dev_priv, u32 devfn,
30 u32 port, u32 opcode, u32 addr, u32 *val)
Jani Nikula59de0812013-05-22 15:36:16 +030031{
Jani Nikula5a09ae9f2013-05-22 15:36:17 +030032 u32 cmd, be = 0xf, bar = 0;
33 bool is_read = (opcode == PUNIT_OPCODE_REG_READ ||
34 opcode == DPIO_OPCODE_REG_READ);
Jani Nikula59de0812013-05-22 15:36:16 +030035
36 cmd = (devfn << IOSF_DEVFN_SHIFT) | (opcode << IOSF_OPCODE_SHIFT) |
37 (port << IOSF_PORT_SHIFT) | (be << IOSF_BYTE_ENABLES_SHIFT) |
38 (bar << IOSF_BAR_SHIFT);
39
Jani Nikula5a09ae9f2013-05-22 15:36:17 +030040 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
Jani Nikula59de0812013-05-22 15:36:16 +030041
Jani Nikula5a09ae9f2013-05-22 15:36:17 +030042 if (wait_for((I915_READ(VLV_IOSF_DOORBELL_REQ) & IOSF_SB_BUSY) == 0, 5)) {
43 DRM_DEBUG_DRIVER("IOSF sideband idle wait (%s) timed out\n",
44 is_read ? "read" : "write");
Jani Nikula59de0812013-05-22 15:36:16 +030045 return -EAGAIN;
46 }
47
48 I915_WRITE(VLV_IOSF_ADDR, addr);
Jani Nikula5a09ae9f2013-05-22 15:36:17 +030049 if (!is_read)
Jani Nikula59de0812013-05-22 15:36:16 +030050 I915_WRITE(VLV_IOSF_DATA, *val);
51 I915_WRITE(VLV_IOSF_DOORBELL_REQ, cmd);
52
Jani Nikula5a09ae9f2013-05-22 15:36:17 +030053 if (wait_for((I915_READ(VLV_IOSF_DOORBELL_REQ) & IOSF_SB_BUSY) == 0, 5)) {
54 DRM_DEBUG_DRIVER("IOSF sideband finish wait (%s) timed out\n",
55 is_read ? "read" : "write");
Jani Nikula59de0812013-05-22 15:36:16 +030056 return -ETIMEDOUT;
57 }
58
Jani Nikula5a09ae9f2013-05-22 15:36:17 +030059 if (is_read)
Jani Nikula59de0812013-05-22 15:36:16 +030060 *val = I915_READ(VLV_IOSF_DATA);
61 I915_WRITE(VLV_IOSF_DATA, 0);
62
63 return 0;
64}
65
Jani Nikula64936252013-05-22 15:36:20 +030066u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr)
Jani Nikula59de0812013-05-22 15:36:16 +030067{
Jani Nikula64936252013-05-22 15:36:20 +030068 u32 val = 0;
Jani Nikula5a09ae9f2013-05-22 15:36:17 +030069
70 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
71
72 mutex_lock(&dev_priv->dpio_lock);
Jani Nikula64936252013-05-22 15:36:20 +030073 vlv_sideband_rw(dev_priv, PCI_DEVFN(2, 0), IOSF_PORT_PUNIT,
74 PUNIT_OPCODE_REG_READ, addr, &val);
Jani Nikula5a09ae9f2013-05-22 15:36:17 +030075 mutex_unlock(&dev_priv->dpio_lock);
76
Jani Nikula64936252013-05-22 15:36:20 +030077 return val;
Jani Nikula59de0812013-05-22 15:36:16 +030078}
79
Jani Nikula64936252013-05-22 15:36:20 +030080void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val)
Jani Nikula59de0812013-05-22 15:36:16 +030081{
Jani Nikula5a09ae9f2013-05-22 15:36:17 +030082 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
83
84 mutex_lock(&dev_priv->dpio_lock);
Jani Nikula64936252013-05-22 15:36:20 +030085 vlv_sideband_rw(dev_priv, PCI_DEVFN(2, 0), IOSF_PORT_PUNIT,
86 PUNIT_OPCODE_REG_WRITE, addr, &val);
Jani Nikula5a09ae9f2013-05-22 15:36:17 +030087 mutex_unlock(&dev_priv->dpio_lock);
Jani Nikula59de0812013-05-22 15:36:16 +030088}
89
Jani Nikula64936252013-05-22 15:36:20 +030090u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr)
Jani Nikula59de0812013-05-22 15:36:16 +030091{
Jani Nikula64936252013-05-22 15:36:20 +030092 u32 val = 0;
Jani Nikula5a09ae9f2013-05-22 15:36:17 +030093
94 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
95
96 mutex_lock(&dev_priv->dpio_lock);
Jani Nikula64936252013-05-22 15:36:20 +030097 vlv_sideband_rw(dev_priv, PCI_DEVFN(2, 0), IOSF_PORT_NC,
98 PUNIT_OPCODE_REG_READ, addr, &val);
Jani Nikula5a09ae9f2013-05-22 15:36:17 +030099 mutex_unlock(&dev_priv->dpio_lock);
100
Jani Nikula64936252013-05-22 15:36:20 +0300101 return val;
Jani Nikula59de0812013-05-22 15:36:16 +0300102}
103
Jani Nikulae9f882a2013-08-27 15:12:14 +0300104u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg)
105{
106 u32 val = 0;
107 vlv_sideband_rw(dev_priv, PCI_DEVFN(2, 0), IOSF_PORT_GPIO_NC,
108 PUNIT_OPCODE_REG_READ, reg, &val);
109 return val;
110}
111
112void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val)
113{
114 vlv_sideband_rw(dev_priv, PCI_DEVFN(2, 0), IOSF_PORT_GPIO_NC,
115 PUNIT_OPCODE_REG_WRITE, reg, &val);
116}
117
118u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg)
119{
120 u32 val = 0;
121 vlv_sideband_rw(dev_priv, PCI_DEVFN(2, 0), IOSF_PORT_CCK,
122 PUNIT_OPCODE_REG_READ, reg, &val);
123 return val;
124}
125
126void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val)
127{
128 vlv_sideband_rw(dev_priv, PCI_DEVFN(2, 0), IOSF_PORT_CCK,
129 PUNIT_OPCODE_REG_WRITE, reg, &val);
130}
131
132u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg)
133{
134 u32 val = 0;
135 vlv_sideband_rw(dev_priv, PCI_DEVFN(2, 0), IOSF_PORT_CCU,
136 PUNIT_OPCODE_REG_READ, reg, &val);
137 return val;
138}
139
140void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val)
141{
142 vlv_sideband_rw(dev_priv, PCI_DEVFN(2, 0), IOSF_PORT_CCU,
143 PUNIT_OPCODE_REG_WRITE, reg, &val);
144}
145
146u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg)
147{
148 u32 val = 0;
149 vlv_sideband_rw(dev_priv, PCI_DEVFN(2, 0), IOSF_PORT_GPS_CORE,
150 PUNIT_OPCODE_REG_READ, reg, &val);
151 return val;
152}
153
154void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val)
155{
156 vlv_sideband_rw(dev_priv, PCI_DEVFN(2, 0), IOSF_PORT_GPS_CORE,
157 PUNIT_OPCODE_REG_WRITE, reg, &val);
158}
159
Jani Nikulaae992582013-05-22 15:36:19 +0300160u32 vlv_dpio_read(struct drm_i915_private *dev_priv, int reg)
Jani Nikula59de0812013-05-22 15:36:16 +0300161{
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300162 u32 val = 0;
Jani Nikula59de0812013-05-22 15:36:16 +0300163
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300164 vlv_sideband_rw(dev_priv, DPIO_DEVFN, IOSF_PORT_DPIO,
165 DPIO_OPCODE_REG_READ, reg, &val);
Jani Nikula59de0812013-05-22 15:36:16 +0300166
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300167 return val;
Jani Nikula59de0812013-05-22 15:36:16 +0300168}
169
Jani Nikulaae992582013-05-22 15:36:19 +0300170void vlv_dpio_write(struct drm_i915_private *dev_priv, int reg, u32 val)
Jani Nikula59de0812013-05-22 15:36:16 +0300171{
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300172 vlv_sideband_rw(dev_priv, DPIO_DEVFN, IOSF_PORT_DPIO,
173 DPIO_OPCODE_REG_WRITE, reg, &val);
Jani Nikula59de0812013-05-22 15:36:16 +0300174}
175
176/* SBI access */
177u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
178 enum intel_sbi_destination destination)
179{
180 u32 value = 0;
181 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
182
183 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
184 100)) {
185 DRM_ERROR("timeout waiting for SBI to become ready\n");
186 return 0;
187 }
188
189 I915_WRITE(SBI_ADDR, (reg << 16));
190
191 if (destination == SBI_ICLK)
192 value = SBI_CTL_DEST_ICLK | SBI_CTL_OP_CRRD;
193 else
194 value = SBI_CTL_DEST_MPHY | SBI_CTL_OP_IORD;
195 I915_WRITE(SBI_CTL_STAT, value | SBI_BUSY);
196
197 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
198 100)) {
199 DRM_ERROR("timeout waiting for SBI to complete read transaction\n");
200 return 0;
201 }
202
203 return I915_READ(SBI_DATA);
204}
205
206void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
207 enum intel_sbi_destination destination)
208{
209 u32 tmp;
210
211 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
212
213 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
214 100)) {
215 DRM_ERROR("timeout waiting for SBI to become ready\n");
216 return;
217 }
218
219 I915_WRITE(SBI_ADDR, (reg << 16));
220 I915_WRITE(SBI_DATA, value);
221
222 if (destination == SBI_ICLK)
223 tmp = SBI_CTL_DEST_ICLK | SBI_CTL_OP_CRWR;
224 else
225 tmp = SBI_CTL_DEST_MPHY | SBI_CTL_OP_IOWR;
226 I915_WRITE(SBI_CTL_STAT, SBI_BUSY | tmp);
227
228 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
229 100)) {
230 DRM_ERROR("timeout waiting for SBI to complete write transaction\n");
231 return;
232 }
233}