blob: e5651cefa3956c3adaa0288e022feb51fce30ed3 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * Copyright (C) 1999-2003 Andre Hedrick <andre@linux-ide.org>
3 * Portions Copyright (C) 2001 Sun Microsystems, Inc.
4 * Portions Copyright (C) 2003 Red Hat Inc
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02005 * Portions Copyright (C) 2007 Bartlomiej Zolnierkiewicz
Sergei Shtylyov38b66f82007-04-20 22:16:58 +02006 * Portions Copyright (C) 2005-2007 MontaVista Software, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * Thanks to HighPoint Technologies for their assistance, and hardware.
9 * Special Thanks to Jon Burchmore in SanDiego for the deep pockets, his
10 * donation of an ABit BP6 mainboard, processor, and memory acellerated
11 * development and support.
12 *
Alan Coxb39b01f2005-06-27 15:24:27 -070013 *
Sergei Shtylyov836c0062006-12-13 00:35:47 -080014 * HighPoint has its own drivers (open source except for the RAID part)
15 * available from http://www.highpoint-tech.com/BIOS%20+%20Driver/.
16 * This may be useful to anyone wanting to work on this driver, however do not
17 * trust them too much since the code tends to become less and less meaningful
18 * as the time passes... :-/
Alan Coxb39b01f2005-06-27 15:24:27 -070019 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070020 * Note that final HPT370 support was done by force extraction of GPL.
21 *
22 * - add function for getting/setting power status of drive
23 * - the HPT370's state machine can get confused. reset it before each dma
24 * xfer to prevent that from happening.
25 * - reset state engine whenever we get an error.
26 * - check for busmaster state at end of dma.
27 * - use new highpoint timings.
28 * - detect bus speed using highpoint register.
29 * - use pll if we don't have a clock table. added a 66MHz table that's
30 * just 2x the 33MHz table.
31 * - removed turnaround. NOTE: we never want to switch between pll and
32 * pci clocks as the chip can glitch in those cases. the highpoint
33 * approved workaround slows everything down too much to be useful. in
34 * addition, we would have to serialize access to each chip.
35 * Adrian Sun <a.sun@sun.com>
36 *
37 * add drive timings for 66MHz PCI bus,
38 * fix ATA Cable signal detection, fix incorrect /proc info
39 * add /proc display for per-drive PIO/DMA/UDMA mode and
40 * per-channel ATA-33/66 Cable detect.
41 * Duncan Laurie <void@sun.com>
42 *
43 * fixup /proc output for multiple controllers
44 * Tim Hockin <thockin@sun.com>
45 *
46 * On hpt366:
47 * Reset the hpt366 on error, reset on dma
48 * Fix disabling Fast Interrupt hpt366.
49 * Mike Waychison <crlf@sun.com>
50 *
51 * Added support for 372N clocking and clock switching. The 372N needs
52 * different clocks on read/write. This requires overloading rw_disk and
53 * other deeply crazy things. Thanks to <http://www.hoerstreich.de> for
54 * keeping me sane.
55 * Alan Cox <alan@redhat.com>
56 *
Sergei Shtylyov836c0062006-12-13 00:35:47 -080057 * - fix the clock turnaround code: it was writing to the wrong ports when
58 * called for the secondary channel, caching the current clock mode per-
59 * channel caused the cached register value to get out of sync with the
60 * actual one, the channels weren't serialized, the turnaround shouldn't
61 * be done on 66 MHz PCI bus
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +010062 * - disable UltraATA/100 for HPT370 by default as the 33 MHz clock being used
63 * does not allow for this speed anyway
64 * - avoid touching disabled channels (e.g. HPT371/N are single channel chips,
65 * their primary channel is kind of virtual, it isn't tied to any pins)
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -080066 * - fix/remove bad/unused timing tables and use one set of tables for the whole
67 * HPT37x chip family; save space by introducing the separate transfer mode
68 * table in which the mode lookup is done
Sergei Shtylyov26c068d2006-12-13 00:35:52 -080069 * - use f_CNT value saved by the HighPoint BIOS as reading it directly gives
Sergei Shtylyov72931362007-09-11 22:28:35 +020070 * the wrong PCI frequency since DPLL has already been calibrated by BIOS;
71 * read it only from the function 0 of HPT374 chips
Sergei Shtylyov33b18a62006-12-13 00:35:50 -080072 * - fix the hotswap code: it caused RESET- to glitch when tristating the bus,
73 * and for HPT36x the obsolete HDIO_TRISTATE_HWIF handler was called instead
Sergei Shtylyov73d1dd92006-12-13 00:35:51 -080074 * - pass to init_chipset() handlers a copy of the IDE PCI device structure as
75 * they tamper with its fields
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +010076 * - pass to the init_setup handlers a copy of the ide_pci_device_t structure
77 * since they may tamper with its fields
Sergei Shtylyov90778572007-02-07 18:17:51 +010078 * - prefix the driver startup messages with the real chip name
79 * - claim the extra 240 bytes of I/O space for all chips
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +020080 * - optimize the UltraDMA filtering and the drive list lookup code
Sergei Shtylyovb4586712007-02-07 18:17:54 +010081 * - use pci_get_slot() to get to the function 1 of HPT36x/374
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +010082 * - cache offset of the channel's misc. control registers (MCRs) being used
83 * throughout the driver
84 * - only touch the relevant MCR when detecting the cable type on HPT374's
85 * function 1
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +010086 * - rename all the register related variables consistently
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +010087 * - move all the interrupt twiddling code from the speedproc handlers into
88 * init_hwif_hpt366(), also grouping all the DMA related code together there
Sergei Shtylyov866664d2008-01-25 22:17:05 +010089 * - merge HPT36x/HPT37x speedproc handlers, fix PIO timing register mask and
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +010090 * separate the UltraDMA and MWDMA masks there to avoid changing PIO timings
91 * when setting an UltraDMA mode
92 * - fix hpt3xx_tune_drive() to set the PIO mode requested, not always select
93 * the best possible one
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +010094 * - clean up DMA timeout handling for HPT370
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +010095 * - switch to using the enumeration type to differ between the numerous chip
96 * variants, matching PCI device/revision ID with the chip type early, at the
97 * init_setup stage
98 * - extend the hpt_info structure to hold the DPLL and PCI clock frequencies,
99 * stop duplicating it for each channel by storing the pointer in the pci_dev
100 * structure: first, at the init_setup stage, point it to a static "template"
101 * with only the chip type and its specific base DPLL frequency, the highest
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200102 * UltraDMA mode, and the chip settings table pointer filled, then, at the
103 * init_chipset stage, allocate per-chip instance and fill it with the rest
104 * of the necessary information
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100105 * - get rid of the constant thresholds in the HPT37x PCI clock detection code,
106 * switch to calculating PCI clock frequency based on the chip's base DPLL
107 * frequency
108 * - switch to using the DPLL clock and enable UltraATA/133 mode by default on
Sergei Shtylyov278978e2007-06-08 15:14:32 +0200109 * anything newer than HPT370/A (except HPT374 that is not capable of this
110 * mode according to the manual)
Sergei Shtylyov6273d262007-02-07 18:18:20 +0100111 * - fold PCI clock detection and DPLL setup code into init_chipset_hpt366(),
112 * also fixing the interchanged 25/40 MHz PCI clock cases for HPT36x chips;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100113 * unify HPT36x/37x timing setup code and the speedproc handlers by joining
114 * the register setting lists into the table indexed by the clock selected
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200115 * - set the correct hwif->ultra_mask for each individual chip
Sergei Shtylyovb4e44362007-10-11 23:53:58 +0200116 * - add Ultra and MW DMA mode filtering for the HPT37[24] based SATA cards
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100117 * Sergei Shtylyov, <sshtylyov@ru.mvista.com> or <source@mvista.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118 */
119
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120#include <linux/types.h>
121#include <linux/module.h>
122#include <linux/kernel.h>
123#include <linux/delay.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124#include <linux/blkdev.h>
125#include <linux/hdreg.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126#include <linux/interrupt.h>
127#include <linux/pci.h>
128#include <linux/init.h>
129#include <linux/ide.h>
130
131#include <asm/uaccess.h>
132#include <asm/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133
134/* various tuning parameters */
135#define HPT_RESET_STATE_ENGINE
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800136#undef HPT_DELAY_INTERRUPT
137#define HPT_SERIALIZE_IO 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138
139static const char *quirk_drives[] = {
140 "QUANTUM FIREBALLlct08 08",
141 "QUANTUM FIREBALLP KA6.4",
142 "QUANTUM FIREBALLP LM20.4",
143 "QUANTUM FIREBALLP LM20.5",
144 NULL
145};
146
147static const char *bad_ata100_5[] = {
148 "IBM-DTLA-307075",
149 "IBM-DTLA-307060",
150 "IBM-DTLA-307045",
151 "IBM-DTLA-307030",
152 "IBM-DTLA-307020",
153 "IBM-DTLA-307015",
154 "IBM-DTLA-305040",
155 "IBM-DTLA-305030",
156 "IBM-DTLA-305020",
157 "IC35L010AVER07-0",
158 "IC35L020AVER07-0",
159 "IC35L030AVER07-0",
160 "IC35L040AVER07-0",
161 "IC35L060AVER07-0",
162 "WDC AC310200R",
163 NULL
164};
165
166static const char *bad_ata66_4[] = {
167 "IBM-DTLA-307075",
168 "IBM-DTLA-307060",
169 "IBM-DTLA-307045",
170 "IBM-DTLA-307030",
171 "IBM-DTLA-307020",
172 "IBM-DTLA-307015",
173 "IBM-DTLA-305040",
174 "IBM-DTLA-305030",
175 "IBM-DTLA-305020",
176 "IC35L010AVER07-0",
177 "IC35L020AVER07-0",
178 "IC35L030AVER07-0",
179 "IC35L040AVER07-0",
180 "IC35L060AVER07-0",
181 "WDC AC310200R",
Sergei Shtylyov783353b2007-07-03 22:28:35 +0200182 "MAXTOR STM3320620A",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183 NULL
184};
185
186static const char *bad_ata66_3[] = {
187 "WDC AC310200R",
188 NULL
189};
190
191static const char *bad_ata33[] = {
192 "Maxtor 92720U8", "Maxtor 92040U6", "Maxtor 91360U4", "Maxtor 91020U3", "Maxtor 90845U3", "Maxtor 90650U2",
193 "Maxtor 91360D8", "Maxtor 91190D7", "Maxtor 91020D6", "Maxtor 90845D5", "Maxtor 90680D4", "Maxtor 90510D3", "Maxtor 90340D2",
194 "Maxtor 91152D8", "Maxtor 91008D7", "Maxtor 90845D6", "Maxtor 90840D6", "Maxtor 90720D5", "Maxtor 90648D5", "Maxtor 90576D4",
195 "Maxtor 90510D4",
196 "Maxtor 90432D3", "Maxtor 90288D2", "Maxtor 90256D2",
197 "Maxtor 91000D8", "Maxtor 90910D8", "Maxtor 90875D7", "Maxtor 90840D7", "Maxtor 90750D6", "Maxtor 90625D5", "Maxtor 90500D4",
198 "Maxtor 91728D8", "Maxtor 91512D7", "Maxtor 91303D6", "Maxtor 91080D5", "Maxtor 90845D4", "Maxtor 90680D4", "Maxtor 90648D3", "Maxtor 90432D2",
199 NULL
200};
201
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800202static u8 xfer_speeds[] = {
203 XFER_UDMA_6,
204 XFER_UDMA_5,
205 XFER_UDMA_4,
206 XFER_UDMA_3,
207 XFER_UDMA_2,
208 XFER_UDMA_1,
209 XFER_UDMA_0,
210
211 XFER_MW_DMA_2,
212 XFER_MW_DMA_1,
213 XFER_MW_DMA_0,
214
215 XFER_PIO_4,
216 XFER_PIO_3,
217 XFER_PIO_2,
218 XFER_PIO_1,
219 XFER_PIO_0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220};
221
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800222/* Key for bus clock timings
223 * 36x 37x
224 * bits bits
225 * 0:3 0:3 data_high_time. Inactive time of DIOW_/DIOR_ for PIO and MW DMA.
226 * cycles = value + 1
227 * 4:7 4:8 data_low_time. Active time of DIOW_/DIOR_ for PIO and MW DMA.
228 * cycles = value + 1
229 * 8:11 9:12 cmd_high_time. Inactive time of DIOW_/DIOR_ during task file
230 * register access.
231 * 12:15 13:17 cmd_low_time. Active time of DIOW_/DIOR_ during task file
232 * register access.
233 * 16:18 18:20 udma_cycle_time. Clock cycles for UDMA xfer.
234 * - 21 CLK frequency: 0=ATA clock, 1=dual ATA clock.
235 * 19:21 22:24 pre_high_time. Time to initialize the 1st cycle for PIO and
236 * MW DMA xfer.
237 * 22:24 25:27 cmd_pre_high_time. Time to initialize the 1st PIO cycle for
238 * task file register access.
239 * 28 28 UDMA enable.
240 * 29 29 DMA enable.
241 * 30 30 PIO MST enable. If set, the chip is in bus master mode during
242 * PIO xfer.
243 * 31 31 FIFO enable.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800246static u32 forty_base_hpt36x[] = {
247 /* XFER_UDMA_6 */ 0x900fd943,
248 /* XFER_UDMA_5 */ 0x900fd943,
249 /* XFER_UDMA_4 */ 0x900fd943,
250 /* XFER_UDMA_3 */ 0x900ad943,
251 /* XFER_UDMA_2 */ 0x900bd943,
252 /* XFER_UDMA_1 */ 0x9008d943,
253 /* XFER_UDMA_0 */ 0x9008d943,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800255 /* XFER_MW_DMA_2 */ 0xa008d943,
256 /* XFER_MW_DMA_1 */ 0xa010d955,
257 /* XFER_MW_DMA_0 */ 0xa010d9fc,
258
259 /* XFER_PIO_4 */ 0xc008d963,
260 /* XFER_PIO_3 */ 0xc010d974,
261 /* XFER_PIO_2 */ 0xc010d997,
262 /* XFER_PIO_1 */ 0xc010d9c7,
263 /* XFER_PIO_0 */ 0xc018d9d9
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264};
265
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800266static u32 thirty_three_base_hpt36x[] = {
267 /* XFER_UDMA_6 */ 0x90c9a731,
268 /* XFER_UDMA_5 */ 0x90c9a731,
269 /* XFER_UDMA_4 */ 0x90c9a731,
270 /* XFER_UDMA_3 */ 0x90cfa731,
271 /* XFER_UDMA_2 */ 0x90caa731,
272 /* XFER_UDMA_1 */ 0x90cba731,
273 /* XFER_UDMA_0 */ 0x90c8a731,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700274
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800275 /* XFER_MW_DMA_2 */ 0xa0c8a731,
276 /* XFER_MW_DMA_1 */ 0xa0c8a732, /* 0xa0c8a733 */
277 /* XFER_MW_DMA_0 */ 0xa0c8a797,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800279 /* XFER_PIO_4 */ 0xc0c8a731,
280 /* XFER_PIO_3 */ 0xc0c8a742,
281 /* XFER_PIO_2 */ 0xc0d0a753,
282 /* XFER_PIO_1 */ 0xc0d0a7a3, /* 0xc0d0a793 */
283 /* XFER_PIO_0 */ 0xc0d0a7aa /* 0xc0d0a7a7 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284};
285
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800286static u32 twenty_five_base_hpt36x[] = {
287 /* XFER_UDMA_6 */ 0x90c98521,
288 /* XFER_UDMA_5 */ 0x90c98521,
289 /* XFER_UDMA_4 */ 0x90c98521,
290 /* XFER_UDMA_3 */ 0x90cf8521,
291 /* XFER_UDMA_2 */ 0x90cf8521,
292 /* XFER_UDMA_1 */ 0x90cb8521,
293 /* XFER_UDMA_0 */ 0x90cb8521,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800295 /* XFER_MW_DMA_2 */ 0xa0ca8521,
296 /* XFER_MW_DMA_1 */ 0xa0ca8532,
297 /* XFER_MW_DMA_0 */ 0xa0ca8575,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800299 /* XFER_PIO_4 */ 0xc0ca8521,
300 /* XFER_PIO_3 */ 0xc0ca8532,
301 /* XFER_PIO_2 */ 0xc0ca8542,
302 /* XFER_PIO_1 */ 0xc0d08572,
303 /* XFER_PIO_0 */ 0xc0d08585
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304};
305
Sergei Shtylyov809b53c2007-12-12 23:31:58 +0100306#if 0
307/* These are the timing tables from the HighPoint open source drivers... */
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800308static u32 thirty_three_base_hpt37x[] = {
309 /* XFER_UDMA_6 */ 0x12446231, /* 0x12646231 ?? */
310 /* XFER_UDMA_5 */ 0x12446231,
311 /* XFER_UDMA_4 */ 0x12446231,
312 /* XFER_UDMA_3 */ 0x126c6231,
313 /* XFER_UDMA_2 */ 0x12486231,
314 /* XFER_UDMA_1 */ 0x124c6233,
315 /* XFER_UDMA_0 */ 0x12506297,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800317 /* XFER_MW_DMA_2 */ 0x22406c31,
318 /* XFER_MW_DMA_1 */ 0x22406c33,
319 /* XFER_MW_DMA_0 */ 0x22406c97,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800321 /* XFER_PIO_4 */ 0x06414e31,
322 /* XFER_PIO_3 */ 0x06414e42,
323 /* XFER_PIO_2 */ 0x06414e53,
324 /* XFER_PIO_1 */ 0x06814e93,
325 /* XFER_PIO_0 */ 0x06814ea7
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326};
327
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800328static u32 fifty_base_hpt37x[] = {
329 /* XFER_UDMA_6 */ 0x12848242,
330 /* XFER_UDMA_5 */ 0x12848242,
331 /* XFER_UDMA_4 */ 0x12ac8242,
332 /* XFER_UDMA_3 */ 0x128c8242,
333 /* XFER_UDMA_2 */ 0x120c8242,
334 /* XFER_UDMA_1 */ 0x12148254,
335 /* XFER_UDMA_0 */ 0x121882ea,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800337 /* XFER_MW_DMA_2 */ 0x22808242,
338 /* XFER_MW_DMA_1 */ 0x22808254,
339 /* XFER_MW_DMA_0 */ 0x228082ea,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800341 /* XFER_PIO_4 */ 0x0a81f442,
342 /* XFER_PIO_3 */ 0x0a81f443,
343 /* XFER_PIO_2 */ 0x0a81f454,
344 /* XFER_PIO_1 */ 0x0ac1f465,
345 /* XFER_PIO_0 */ 0x0ac1f48a
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346};
347
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800348static u32 sixty_six_base_hpt37x[] = {
349 /* XFER_UDMA_6 */ 0x1c869c62,
350 /* XFER_UDMA_5 */ 0x1cae9c62, /* 0x1c8a9c62 */
351 /* XFER_UDMA_4 */ 0x1c8a9c62,
352 /* XFER_UDMA_3 */ 0x1c8e9c62,
353 /* XFER_UDMA_2 */ 0x1c929c62,
354 /* XFER_UDMA_1 */ 0x1c9a9c62,
355 /* XFER_UDMA_0 */ 0x1c829c62,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800357 /* XFER_MW_DMA_2 */ 0x2c829c62,
358 /* XFER_MW_DMA_1 */ 0x2c829c66,
359 /* XFER_MW_DMA_0 */ 0x2c829d2e,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800361 /* XFER_PIO_4 */ 0x0c829c62,
362 /* XFER_PIO_3 */ 0x0c829c84,
363 /* XFER_PIO_2 */ 0x0c829ca6,
364 /* XFER_PIO_1 */ 0x0d029d26,
365 /* XFER_PIO_0 */ 0x0d029d5e
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366};
Sergei Shtylyov809b53c2007-12-12 23:31:58 +0100367#else
368/*
369 * The following are the new timing tables with PIO mode data/taskfile transfer
370 * overclocking fixed...
371 */
372
373/* This table is taken from the HPT370 data manual rev. 1.02 */
374static u32 thirty_three_base_hpt37x[] = {
375 /* XFER_UDMA_6 */ 0x16455031, /* 0x16655031 ?? */
376 /* XFER_UDMA_5 */ 0x16455031,
377 /* XFER_UDMA_4 */ 0x16455031,
378 /* XFER_UDMA_3 */ 0x166d5031,
379 /* XFER_UDMA_2 */ 0x16495031,
380 /* XFER_UDMA_1 */ 0x164d5033,
381 /* XFER_UDMA_0 */ 0x16515097,
382
383 /* XFER_MW_DMA_2 */ 0x26515031,
384 /* XFER_MW_DMA_1 */ 0x26515033,
385 /* XFER_MW_DMA_0 */ 0x26515097,
386
387 /* XFER_PIO_4 */ 0x06515021,
388 /* XFER_PIO_3 */ 0x06515022,
389 /* XFER_PIO_2 */ 0x06515033,
390 /* XFER_PIO_1 */ 0x06915065,
391 /* XFER_PIO_0 */ 0x06d1508a
392};
393
394static u32 fifty_base_hpt37x[] = {
395 /* XFER_UDMA_6 */ 0x1a861842,
396 /* XFER_UDMA_5 */ 0x1a861842,
397 /* XFER_UDMA_4 */ 0x1aae1842,
398 /* XFER_UDMA_3 */ 0x1a8e1842,
399 /* XFER_UDMA_2 */ 0x1a0e1842,
400 /* XFER_UDMA_1 */ 0x1a161854,
401 /* XFER_UDMA_0 */ 0x1a1a18ea,
402
403 /* XFER_MW_DMA_2 */ 0x2a821842,
404 /* XFER_MW_DMA_1 */ 0x2a821854,
405 /* XFER_MW_DMA_0 */ 0x2a8218ea,
406
407 /* XFER_PIO_4 */ 0x0a821842,
408 /* XFER_PIO_3 */ 0x0a821843,
409 /* XFER_PIO_2 */ 0x0a821855,
410 /* XFER_PIO_1 */ 0x0ac218a8,
411 /* XFER_PIO_0 */ 0x0b02190c
412};
413
414static u32 sixty_six_base_hpt37x[] = {
415 /* XFER_UDMA_6 */ 0x1c86fe62,
416 /* XFER_UDMA_5 */ 0x1caefe62, /* 0x1c8afe62 */
417 /* XFER_UDMA_4 */ 0x1c8afe62,
418 /* XFER_UDMA_3 */ 0x1c8efe62,
419 /* XFER_UDMA_2 */ 0x1c92fe62,
420 /* XFER_UDMA_1 */ 0x1c9afe62,
421 /* XFER_UDMA_0 */ 0x1c82fe62,
422
423 /* XFER_MW_DMA_2 */ 0x2c82fe62,
424 /* XFER_MW_DMA_1 */ 0x2c82fe66,
425 /* XFER_MW_DMA_0 */ 0x2c82ff2e,
426
427 /* XFER_PIO_4 */ 0x0c82fe62,
428 /* XFER_PIO_3 */ 0x0c82fe84,
429 /* XFER_PIO_2 */ 0x0c82fea6,
430 /* XFER_PIO_1 */ 0x0d02ff26,
431 /* XFER_PIO_0 */ 0x0d42ff7f
432};
433#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435#define HPT366_DEBUG_DRIVE_INFO 0
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100436#define HPT371_ALLOW_ATA133_6 1
437#define HPT302_ALLOW_ATA133_6 1
438#define HPT372_ALLOW_ATA133_6 1
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100439#define HPT370_ALLOW_ATA100_5 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440#define HPT366_ALLOW_ATA66_4 1
441#define HPT366_ALLOW_ATA66_3 1
442#define HPT366_MAX_DEVS 8
443
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100444/* Supported ATA clock frequencies */
445enum ata_clock {
446 ATA_CLOCK_25MHZ,
447 ATA_CLOCK_33MHZ,
448 ATA_CLOCK_40MHZ,
449 ATA_CLOCK_50MHZ,
450 ATA_CLOCK_66MHZ,
451 NUM_ATA_CLOCKS
Alan Coxb39b01f2005-06-27 15:24:27 -0700452};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100454struct hpt_timings {
455 u32 pio_mask;
456 u32 dma_mask;
457 u32 ultra_mask;
458 u32 *clock_table[NUM_ATA_CLOCKS];
459};
460
Alan Coxb39b01f2005-06-27 15:24:27 -0700461/*
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100462 * Hold all the HighPoint chip information in one place.
Alan Coxb39b01f2005-06-27 15:24:27 -0700463 */
464
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100465struct hpt_info {
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200466 char *chip_name; /* Chip name */
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100467 u8 chip_type; /* Chip type */
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200468 u8 udma_mask; /* Allowed UltraDMA modes mask. */
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100469 u8 dpll_clk; /* DPLL clock in MHz */
470 u8 pci_clk; /* PCI clock in MHz */
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100471 struct hpt_timings *timings; /* Chipset timing data */
472 u8 clock; /* ATA clock selected */
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100473};
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100474
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100475/* Supported HighPoint chips */
476enum {
477 HPT36x,
478 HPT370,
479 HPT370A,
480 HPT374,
481 HPT372,
482 HPT372A,
483 HPT302,
484 HPT371,
485 HPT372N,
486 HPT302N,
487 HPT371N
488};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100490static struct hpt_timings hpt36x_timings = {
491 .pio_mask = 0xc1f8ffff,
492 .dma_mask = 0x303800ff,
493 .ultra_mask = 0x30070000,
494 .clock_table = {
495 [ATA_CLOCK_25MHZ] = twenty_five_base_hpt36x,
496 [ATA_CLOCK_33MHZ] = thirty_three_base_hpt36x,
497 [ATA_CLOCK_40MHZ] = forty_base_hpt36x,
498 [ATA_CLOCK_50MHZ] = NULL,
499 [ATA_CLOCK_66MHZ] = NULL
500 }
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100501};
502
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100503static struct hpt_timings hpt37x_timings = {
504 .pio_mask = 0xcfc3ffff,
505 .dma_mask = 0x31c001ff,
506 .ultra_mask = 0x303c0000,
507 .clock_table = {
508 [ATA_CLOCK_25MHZ] = NULL,
509 [ATA_CLOCK_33MHZ] = thirty_three_base_hpt37x,
510 [ATA_CLOCK_40MHZ] = NULL,
511 [ATA_CLOCK_50MHZ] = fifty_base_hpt37x,
512 [ATA_CLOCK_66MHZ] = sixty_six_base_hpt37x
513 }
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100514};
515
Bartlomiej Zolnierkiewicz282037f2007-10-26 20:31:15 +0200516static const struct hpt_info hpt36x __devinitdata = {
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200517 .chip_name = "HPT36x",
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100518 .chip_type = HPT36x,
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200519 .udma_mask = HPT366_ALLOW_ATA66_3 ? (HPT366_ALLOW_ATA66_4 ? ATA_UDMA4 : ATA_UDMA3) : ATA_UDMA2,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100520 .dpll_clk = 0, /* no DPLL */
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100521 .timings = &hpt36x_timings
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100522};
523
Bartlomiej Zolnierkiewicz282037f2007-10-26 20:31:15 +0200524static const struct hpt_info hpt370 __devinitdata = {
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200525 .chip_name = "HPT370",
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100526 .chip_type = HPT370,
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200527 .udma_mask = HPT370_ALLOW_ATA100_5 ? ATA_UDMA5 : ATA_UDMA4,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100528 .dpll_clk = 48,
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100529 .timings = &hpt37x_timings
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100530};
531
Bartlomiej Zolnierkiewicz282037f2007-10-26 20:31:15 +0200532static const struct hpt_info hpt370a __devinitdata = {
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200533 .chip_name = "HPT370A",
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100534 .chip_type = HPT370A,
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200535 .udma_mask = HPT370_ALLOW_ATA100_5 ? ATA_UDMA5 : ATA_UDMA4,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100536 .dpll_clk = 48,
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100537 .timings = &hpt37x_timings
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100538};
539
Bartlomiej Zolnierkiewicz282037f2007-10-26 20:31:15 +0200540static const struct hpt_info hpt374 __devinitdata = {
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200541 .chip_name = "HPT374",
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100542 .chip_type = HPT374,
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200543 .udma_mask = ATA_UDMA5,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100544 .dpll_clk = 48,
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100545 .timings = &hpt37x_timings
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100546};
547
Bartlomiej Zolnierkiewicz282037f2007-10-26 20:31:15 +0200548static const struct hpt_info hpt372 __devinitdata = {
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200549 .chip_name = "HPT372",
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100550 .chip_type = HPT372,
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200551 .udma_mask = HPT372_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100552 .dpll_clk = 55,
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100553 .timings = &hpt37x_timings
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100554};
555
Bartlomiej Zolnierkiewicz282037f2007-10-26 20:31:15 +0200556static const struct hpt_info hpt372a __devinitdata = {
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200557 .chip_name = "HPT372A",
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100558 .chip_type = HPT372A,
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200559 .udma_mask = HPT372_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100560 .dpll_clk = 66,
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100561 .timings = &hpt37x_timings
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100562};
563
Bartlomiej Zolnierkiewicz282037f2007-10-26 20:31:15 +0200564static const struct hpt_info hpt302 __devinitdata = {
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200565 .chip_name = "HPT302",
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100566 .chip_type = HPT302,
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200567 .udma_mask = HPT302_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100568 .dpll_clk = 66,
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100569 .timings = &hpt37x_timings
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100570};
571
Bartlomiej Zolnierkiewicz282037f2007-10-26 20:31:15 +0200572static const struct hpt_info hpt371 __devinitdata = {
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200573 .chip_name = "HPT371",
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100574 .chip_type = HPT371,
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200575 .udma_mask = HPT371_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100576 .dpll_clk = 66,
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100577 .timings = &hpt37x_timings
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100578};
579
Bartlomiej Zolnierkiewicz282037f2007-10-26 20:31:15 +0200580static const struct hpt_info hpt372n __devinitdata = {
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200581 .chip_name = "HPT372N",
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100582 .chip_type = HPT372N,
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200583 .udma_mask = HPT372_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100584 .dpll_clk = 77,
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100585 .timings = &hpt37x_timings
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100586};
587
Bartlomiej Zolnierkiewicz282037f2007-10-26 20:31:15 +0200588static const struct hpt_info hpt302n __devinitdata = {
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200589 .chip_name = "HPT302N",
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100590 .chip_type = HPT302N,
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200591 .udma_mask = HPT302_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100592 .dpll_clk = 77,
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100593 .timings = &hpt37x_timings
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100594};
595
Bartlomiej Zolnierkiewicz282037f2007-10-26 20:31:15 +0200596static const struct hpt_info hpt371n __devinitdata = {
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200597 .chip_name = "HPT371N",
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100598 .chip_type = HPT371N,
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +0200599 .udma_mask = HPT371_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100600 .dpll_clk = 77,
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100601 .timings = &hpt37x_timings
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100602};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700603
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100604static int check_in_drive_list(ide_drive_t *drive, const char **list)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700605{
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100606 struct hd_driveid *id = drive->id;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100608 while (*list)
609 if (!strcmp(*list++,id->model))
610 return 1;
611 return 0;
612}
Alan Coxb39b01f2005-06-27 15:24:27 -0700613
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614/*
Sergei Shtylyov2808b0a2007-09-11 22:28:36 +0200615 * The Marvell bridge chips used on the HighPoint SATA cards do not seem
616 * to support the UltraDMA modes 1, 2, and 3 as well as any MWDMA modes...
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617 */
Bartlomiej Zolnierkiewicz2d5eaa62007-05-10 00:01:08 +0200618
619static u8 hpt3xx_udma_filter(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700620{
Sergei Shtylyov2808b0a2007-09-11 22:28:36 +0200621 ide_hwif_t *hwif = HWIF(drive);
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100622 struct pci_dev *dev = to_pci_dev(hwif->dev);
623 struct hpt_info *info = pci_get_drvdata(dev);
Sergei Shtylyov2808b0a2007-09-11 22:28:36 +0200624 u8 mask = hwif->ultra_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200626 switch (info->chip_type) {
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200627 case HPT36x:
628 if (!HPT366_ALLOW_ATA66_4 ||
629 check_in_drive_list(drive, bad_ata66_4))
Sergei Shtylyov2808b0a2007-09-11 22:28:36 +0200630 mask = ATA_UDMA3;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100631
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200632 if (!HPT366_ALLOW_ATA66_3 ||
633 check_in_drive_list(drive, bad_ata66_3))
Sergei Shtylyov2808b0a2007-09-11 22:28:36 +0200634 mask = ATA_UDMA2;
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200635 break;
Sergei Shtylyov2808b0a2007-09-11 22:28:36 +0200636 case HPT370:
637 if (!HPT370_ALLOW_ATA100_5 ||
638 check_in_drive_list(drive, bad_ata100_5))
639 mask = ATA_UDMA4;
640 break;
641 case HPT370A:
642 if (!HPT370_ALLOW_ATA100_5 ||
643 check_in_drive_list(drive, bad_ata100_5))
644 return ATA_UDMA4;
645 case HPT372 :
646 case HPT372A:
647 case HPT372N:
648 case HPT374 :
649 if (ide_dev_is_sata(drive->id))
650 mask &= ~0x0e;
651 /* Fall thru */
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200652 default:
Sergei Shtylyov2808b0a2007-09-11 22:28:36 +0200653 return mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654 }
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200655
656 return check_in_drive_list(drive, bad_ata33) ? 0x00 : mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657}
658
Sergei Shtylyovb4e44362007-10-11 23:53:58 +0200659static u8 hpt3xx_mdma_filter(ide_drive_t *drive)
660{
661 ide_hwif_t *hwif = HWIF(drive);
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100662 struct pci_dev *dev = to_pci_dev(hwif->dev);
663 struct hpt_info *info = pci_get_drvdata(dev);
Sergei Shtylyovb4e44362007-10-11 23:53:58 +0200664
665 switch (info->chip_type) {
666 case HPT372 :
667 case HPT372A:
668 case HPT372N:
669 case HPT374 :
670 if (ide_dev_is_sata(drive->id))
671 return 0x00;
672 /* Fall thru */
673 default:
674 return 0x07;
675 }
676}
677
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100678static u32 get_speed_setting(u8 speed, struct hpt_info *info)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679{
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800680 int i;
681
682 /*
683 * Lookup the transfer mode table to get the index into
684 * the timing table.
685 *
686 * NOTE: For XFER_PIO_SLOW, PIO mode 0 timings will be used.
687 */
688 for (i = 0; i < ARRAY_SIZE(xfer_speeds) - 1; i++)
689 if (xfer_speeds[i] == speed)
690 break;
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100691
692 return info->timings->clock_table[info->clock][i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693}
694
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100695static void hpt3xx_set_mode(ide_drive_t *drive, const u8 speed)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700696{
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100697 struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100698 struct hpt_info *info = pci_get_drvdata(dev);
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100699 struct hpt_timings *t = info->timings;
700 u8 itr_addr = 0x40 + (drive->dn * 4);
Sergei Shtylyov26ccb802007-02-07 18:18:11 +0100701 u32 old_itr = 0;
Sergei Shtylyovceb1b2c2008-01-25 22:17:04 +0100702 u32 new_itr = get_speed_setting(speed, info);
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100703 u32 itr_mask = speed < XFER_MW_DMA_0 ? t->pio_mask :
704 (speed < XFER_UDMA_0 ? t->dma_mask :
705 t->ultra_mask);
Bartlomiej Zolnierkiewicz2d5eaa62007-05-10 00:01:08 +0200706
Sergei Shtylyovceb1b2c2008-01-25 22:17:04 +0100707 pci_read_config_dword(dev, itr_addr, &old_itr);
708 new_itr = (old_itr & ~itr_mask) | (new_itr & itr_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709 /*
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100710 * Disable on-chip PIO FIFO/buffer (and PIO MST mode as well)
711 * to avoid problems handling I/O errors later
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712 */
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100713 new_itr &= ~0xc0000000;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100715 pci_write_config_dword(dev, itr_addr, new_itr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716}
717
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200718static void hpt3xx_set_pio_mode(ide_drive_t *drive, const u8 pio)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719{
Sergei Shtylyov866664d2008-01-25 22:17:05 +0100720 hpt3xx_set_mode(drive, XFER_PIO_0 + pio);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721}
722
Bartlomiej Zolnierkiewiczf01393e2008-01-26 20:13:03 +0100723static void hpt3xx_quirkproc(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724{
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100725 struct hd_driveid *id = drive->id;
726 const char **list = quirk_drives;
727
728 while (*list)
Bartlomiej Zolnierkiewiczf01393e2008-01-26 20:13:03 +0100729 if (strstr(id->model, *list++)) {
730 drive->quirk_list = 1;
731 return;
732 }
733
734 drive->quirk_list = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735}
736
Sergei Shtylyov26ccb802007-02-07 18:18:11 +0100737static void hpt3xx_maskproc(ide_drive_t *drive, int mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738{
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100739 ide_hwif_t *hwif = HWIF(drive);
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100740 struct pci_dev *dev = to_pci_dev(hwif->dev);
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100741 struct hpt_info *info = pci_get_drvdata(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742
743 if (drive->quirk_list) {
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100744 if (info->chip_type >= HPT370) {
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100745 u8 scr1 = 0;
746
747 pci_read_config_byte(dev, 0x5a, &scr1);
748 if (((scr1 & 0x10) >> 4) != mask) {
749 if (mask)
750 scr1 |= 0x10;
751 else
752 scr1 &= ~0x10;
753 pci_write_config_byte(dev, 0x5a, scr1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754 }
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100755 } else {
756 if (mask)
757 disable_irq(hwif->irq);
758 else
759 enable_irq (hwif->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760 }
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100761 } else
Bartlomiej Zolnierkiewiczff074882008-07-15 21:21:50 +0200762 outb(ATA_DEVCTL_OBS | (mask ? 2 : 0), hwif->io_ports.ctl_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700763}
764
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765/*
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100766 * This is specific to the HPT366 UDMA chipset
Linus Torvalds1da177e2005-04-16 15:20:36 -0700767 * by HighPoint|Triones Technologies, Inc.
768 */
Sergei Shtylyov841d2a92007-07-09 23:17:54 +0200769static void hpt366_dma_lost_irq(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770{
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100771 struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100772 u8 mcr1 = 0, mcr3 = 0, scr1 = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100774 pci_read_config_byte(dev, 0x50, &mcr1);
775 pci_read_config_byte(dev, 0x52, &mcr3);
776 pci_read_config_byte(dev, 0x5a, &scr1);
777 printk("%s: (%s) mcr1=0x%02x, mcr3=0x%02x, scr1=0x%02x\n",
Harvey Harrisoneb639632008-04-26 22:25:20 +0200778 drive->name, __func__, mcr1, mcr3, scr1);
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100779 if (scr1 & 0x10)
780 pci_write_config_byte(dev, 0x5a, scr1 & ~0x10);
Sergei Shtylyov841d2a92007-07-09 23:17:54 +0200781 ide_dma_lost_irq(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700782}
783
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +0100784static void hpt370_clear_engine(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785{
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100786 ide_hwif_t *hwif = HWIF(drive);
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100787 struct pci_dev *dev = to_pci_dev(hwif->dev);
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100788
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100789 pci_write_config_byte(dev, hwif->select_data, 0x37);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790 udelay(10);
791}
792
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +0100793static void hpt370_irq_timeout(ide_drive_t *drive)
794{
795 ide_hwif_t *hwif = HWIF(drive);
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100796 struct pci_dev *dev = to_pci_dev(hwif->dev);
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +0100797 u16 bfifo = 0;
798 u8 dma_cmd;
799
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100800 pci_read_config_word(dev, hwif->select_data + 2, &bfifo);
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +0100801 printk(KERN_DEBUG "%s: %d bytes in FIFO\n", drive->name, bfifo & 0x1ff);
802
803 /* get DMA command mode */
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200804 dma_cmd = inb(hwif->dma_base + ATA_DMA_CMD);
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +0100805 /* stop DMA */
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200806 outb(dma_cmd & ~0x1, hwif->dma_base + ATA_DMA_CMD);
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +0100807 hpt370_clear_engine(drive);
808}
809
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200810static void hpt370_dma_start(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811{
812#ifdef HPT_RESET_STATE_ENGINE
813 hpt370_clear_engine(drive);
814#endif
815 ide_dma_start(drive);
816}
817
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200818static int hpt370_dma_end(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700819{
820 ide_hwif_t *hwif = HWIF(drive);
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200821 u8 dma_stat = inb(hwif->dma_base + ATA_DMA_STATUS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822
823 if (dma_stat & 0x01) {
824 /* wait a little */
825 udelay(20);
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200826 dma_stat = inb(hwif->dma_base + ATA_DMA_STATUS);
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +0100827 if (dma_stat & 0x01)
828 hpt370_irq_timeout(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830 return __ide_dma_end(drive);
831}
832
Sergei Shtylyovc283f5d2007-07-09 23:17:54 +0200833static void hpt370_dma_timeout(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834{
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +0100835 hpt370_irq_timeout(drive);
Sergei Shtylyovc283f5d2007-07-09 23:17:54 +0200836 ide_dma_timeout(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837}
838
Linus Torvalds1da177e2005-04-16 15:20:36 -0700839/* returns 1 if DMA IRQ issued, 0 otherwise */
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200840static int hpt374_dma_test_irq(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841{
842 ide_hwif_t *hwif = HWIF(drive);
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100843 struct pci_dev *dev = to_pci_dev(hwif->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700844 u16 bfifo = 0;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100845 u8 dma_stat;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100847 pci_read_config_word(dev, hwif->select_data + 2, &bfifo);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848 if (bfifo & 0x1FF) {
849// printk("%s: %d bytes in FIFO\n", drive->name, bfifo);
850 return 0;
851 }
852
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200853 dma_stat = inb(hwif->dma_base + ATA_DMA_STATUS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700854 /* return 1 if INTR asserted */
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100855 if (dma_stat & 4)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700856 return 1;
857
858 if (!drive->waiting_for_dma)
859 printk(KERN_WARNING "%s: (%s) called while not waiting\n",
Harvey Harrisoneb639632008-04-26 22:25:20 +0200860 drive->name, __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700861 return 0;
862}
863
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200864static int hpt374_dma_end(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700865{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700866 ide_hwif_t *hwif = HWIF(drive);
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100867 struct pci_dev *dev = to_pci_dev(hwif->dev);
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100868 u8 mcr = 0, mcr_addr = hwif->select_data;
869 u8 bwsr = 0, mask = hwif->channel ? 0x02 : 0x01;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700870
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100871 pci_read_config_byte(dev, 0x6a, &bwsr);
872 pci_read_config_byte(dev, mcr_addr, &mcr);
873 if (bwsr & mask)
874 pci_write_config_byte(dev, mcr_addr, mcr | 0x30);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700875 return __ide_dma_end(drive);
876}
877
878/**
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800879 * hpt3xxn_set_clock - perform clock switching dance
880 * @hwif: hwif to switch
881 * @mode: clocking mode (0x21 for write, 0x23 otherwise)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700882 *
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800883 * Switch the DPLL clock on the HPT3xxN devices. This is a right mess.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700884 */
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800885
886static void hpt3xxn_set_clock(ide_hwif_t *hwif, u8 mode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700887{
Bartlomiej Zolnierkiewicz1c029fd2008-01-25 22:17:05 +0100888 unsigned long base = hwif->extra_base;
889 u8 scr2 = inb(base + 0x6b);
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800890
891 if ((scr2 & 0x7f) == mode)
892 return;
893
Linus Torvalds1da177e2005-04-16 15:20:36 -0700894 /* Tristate the bus */
Bartlomiej Zolnierkiewicz1c029fd2008-01-25 22:17:05 +0100895 outb(0x80, base + 0x63);
896 outb(0x80, base + 0x67);
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800897
Linus Torvalds1da177e2005-04-16 15:20:36 -0700898 /* Switch clock and reset channels */
Bartlomiej Zolnierkiewicz1c029fd2008-01-25 22:17:05 +0100899 outb(mode, base + 0x6b);
900 outb(0xc0, base + 0x69);
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800901
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100902 /*
903 * Reset the state machines.
904 * NOTE: avoid accidentally enabling the disabled channels.
905 */
Bartlomiej Zolnierkiewicz1c029fd2008-01-25 22:17:05 +0100906 outb(inb(base + 0x60) | 0x32, base + 0x60);
907 outb(inb(base + 0x64) | 0x32, base + 0x64);
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800908
Linus Torvalds1da177e2005-04-16 15:20:36 -0700909 /* Complete reset */
Bartlomiej Zolnierkiewicz1c029fd2008-01-25 22:17:05 +0100910 outb(0x00, base + 0x69);
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800911
Linus Torvalds1da177e2005-04-16 15:20:36 -0700912 /* Reconnect channels to bus */
Bartlomiej Zolnierkiewicz1c029fd2008-01-25 22:17:05 +0100913 outb(0x00, base + 0x63);
914 outb(0x00, base + 0x67);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700915}
916
917/**
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800918 * hpt3xxn_rw_disk - prepare for I/O
Linus Torvalds1da177e2005-04-16 15:20:36 -0700919 * @drive: drive for command
920 * @rq: block request structure
921 *
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800922 * This is called when a disk I/O is issued to HPT3xxN.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700923 * We need it because of the clock switching.
924 */
925
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800926static void hpt3xxn_rw_disk(ide_drive_t *drive, struct request *rq)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700927{
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100928 hpt3xxn_set_clock(HWIF(drive), rq_data_dir(rq) ? 0x23 : 0x21);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700929}
930
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100931/**
932 * hpt37x_calibrate_dpll - calibrate the DPLL
933 * @dev: PCI device
934 *
935 * Perform a calibration cycle on the DPLL.
936 * Returns 1 if this succeeds
937 */
938static int __devinit hpt37x_calibrate_dpll(struct pci_dev *dev, u16 f_low, u16 f_high)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700939{
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100940 u32 dpll = (f_high << 16) | f_low | 0x100;
941 u8 scr2;
942 int i;
Alan Coxb39b01f2005-06-27 15:24:27 -0700943
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100944 pci_write_config_dword(dev, 0x5c, dpll);
Alan Coxb39b01f2005-06-27 15:24:27 -0700945
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100946 /* Wait for oscillator ready */
947 for(i = 0; i < 0x5000; ++i) {
948 udelay(50);
949 pci_read_config_byte(dev, 0x5b, &scr2);
950 if (scr2 & 0x80)
Alan Coxb39b01f2005-06-27 15:24:27 -0700951 break;
952 }
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100953 /* See if it stays ready (we'll just bail out if it's not yet) */
954 for(i = 0; i < 0x1000; ++i) {
955 pci_read_config_byte(dev, 0x5b, &scr2);
956 /* DPLL destabilized? */
957 if(!(scr2 & 0x80))
958 return 0;
Sergei Shtylyov90778572007-02-07 18:17:51 +0100959 }
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100960 /* Turn off tuning, we have the DPLL set */
961 pci_read_config_dword (dev, 0x5c, &dpll);
962 pci_write_config_dword(dev, 0x5c, (dpll & ~0x100));
963 return 1;
Alan Coxb39b01f2005-06-27 15:24:27 -0700964}
965
Linus Torvalds1da177e2005-04-16 15:20:36 -0700966static unsigned int __devinit init_chipset_hpt366(struct pci_dev *dev, const char *name)
967{
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100968 struct hpt_info *info = kmalloc(sizeof(struct hpt_info), GFP_KERNEL);
969 unsigned long io_base = pci_resource_start(dev, 4);
970 u8 pci_clk, dpll_clk = 0; /* PCI and DPLL clock in MHz */
Sergei Shtylyov72931362007-09-11 22:28:35 +0200971 u8 chip_type;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100972 enum ata_clock clock;
973
974 if (info == NULL) {
975 printk(KERN_ERR "%s: out of memory!\n", name);
976 return -ENOMEM;
977 }
978
979 /*
980 * Copy everything from a static "template" structure
981 * to just allocated per-chip hpt_info structure.
982 */
Sergei Shtylyov72931362007-09-11 22:28:35 +0200983 memcpy(info, pci_get_drvdata(dev), sizeof(struct hpt_info));
984 chip_type = info->chip_type;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100985
Alan Coxb39b01f2005-06-27 15:24:27 -0700986 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, (L1_CACHE_BYTES / 4));
987 pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x78);
988 pci_write_config_byte(dev, PCI_MIN_GNT, 0x08);
989 pci_write_config_byte(dev, PCI_MAX_LAT, 0x08);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700990
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100991 /*
992 * First, try to estimate the PCI clock frequency...
993 */
Sergei Shtylyov72931362007-09-11 22:28:35 +0200994 if (chip_type >= HPT370) {
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100995 u8 scr1 = 0;
996 u16 f_cnt = 0;
997 u32 temp = 0;
Alan Coxb39b01f2005-06-27 15:24:27 -0700998
Sergei Shtylyov26ccb802007-02-07 18:18:11 +0100999 /* Interrupt force enable. */
1000 pci_read_config_byte(dev, 0x5a, &scr1);
1001 if (scr1 & 0x10)
1002 pci_write_config_byte(dev, 0x5a, scr1 & ~0x10);
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001003
1004 /*
1005 * HighPoint does this for HPT372A.
1006 * NOTE: This register is only writeable via I/O space.
1007 */
Sergei Shtylyov72931362007-09-11 22:28:35 +02001008 if (chip_type == HPT372A)
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001009 outb(0x0e, io_base + 0x9c);
1010
1011 /*
1012 * Default to PCI clock. Make sure MA15/16 are set to output
1013 * to prevent drives having problems with 40-pin cables.
1014 */
1015 pci_write_config_byte(dev, 0x5b, 0x23);
1016
1017 /*
1018 * We'll have to read f_CNT value in order to determine
1019 * the PCI clock frequency according to the following ratio:
1020 *
1021 * f_CNT = Fpci * 192 / Fdpll
1022 *
1023 * First try reading the register in which the HighPoint BIOS
1024 * saves f_CNT value before reprogramming the DPLL from its
1025 * default setting (which differs for the various chips).
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001026 *
Sergei Shtylyov72931362007-09-11 22:28:35 +02001027 * NOTE: This register is only accessible via I/O space;
1028 * HPT374 BIOS only saves it for the function 0, so we have to
1029 * always read it from there -- no need to check the result of
1030 * pci_get_slot() for the function 0 as the whole device has
1031 * been already "pinned" (via function 1) in init_setup_hpt374()
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001032 */
Sergei Shtylyov72931362007-09-11 22:28:35 +02001033 if (chip_type == HPT374 && (PCI_FUNC(dev->devfn) & 1)) {
1034 struct pci_dev *dev1 = pci_get_slot(dev->bus,
1035 dev->devfn - 1);
1036 unsigned long io_base = pci_resource_start(dev1, 4);
1037
1038 temp = inl(io_base + 0x90);
1039 pci_dev_put(dev1);
1040 } else
1041 temp = inl(io_base + 0x90);
1042
1043 /*
1044 * In case the signature check fails, we'll have to
1045 * resort to reading the f_CNT register itself in hopes
1046 * that nobody has touched the DPLL yet...
1047 */
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001048 if ((temp & 0xFFFFF000) != 0xABCDE000) {
1049 int i;
1050
1051 printk(KERN_WARNING "%s: no clock data saved by BIOS\n",
1052 name);
1053
1054 /* Calculate the average value of f_CNT. */
1055 for (temp = i = 0; i < 128; i++) {
1056 pci_read_config_word(dev, 0x78, &f_cnt);
1057 temp += f_cnt & 0x1ff;
1058 mdelay(1);
1059 }
1060 f_cnt = temp / 128;
1061 } else
1062 f_cnt = temp & 0x1ff;
1063
1064 dpll_clk = info->dpll_clk;
1065 pci_clk = (f_cnt * dpll_clk) / 192;
1066
1067 /* Clamp PCI clock to bands. */
1068 if (pci_clk < 40)
1069 pci_clk = 33;
1070 else if(pci_clk < 45)
1071 pci_clk = 40;
1072 else if(pci_clk < 55)
1073 pci_clk = 50;
1074 else
1075 pci_clk = 66;
1076
1077 printk(KERN_INFO "%s: DPLL base: %d MHz, f_CNT: %d, "
1078 "assuming %d MHz PCI\n", name, dpll_clk, f_cnt, pci_clk);
1079 } else {
1080 u32 itr1 = 0;
1081
1082 pci_read_config_dword(dev, 0x40, &itr1);
1083
1084 /* Detect PCI clock by looking at cmd_high_time. */
1085 switch((itr1 >> 8) & 0x07) {
1086 case 0x09:
1087 pci_clk = 40;
Sergei Shtylyov6273d262007-02-07 18:18:20 +01001088 break;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001089 case 0x05:
1090 pci_clk = 25;
Sergei Shtylyov6273d262007-02-07 18:18:20 +01001091 break;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001092 case 0x07:
1093 default:
1094 pci_clk = 33;
Sergei Shtylyov6273d262007-02-07 18:18:20 +01001095 break;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001096 }
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001097 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001098
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001099 /* Let's assume we'll use PCI clock for the ATA clock... */
1100 switch (pci_clk) {
1101 case 25:
1102 clock = ATA_CLOCK_25MHZ;
1103 break;
1104 case 33:
1105 default:
1106 clock = ATA_CLOCK_33MHZ;
1107 break;
1108 case 40:
1109 clock = ATA_CLOCK_40MHZ;
1110 break;
1111 case 50:
1112 clock = ATA_CLOCK_50MHZ;
1113 break;
1114 case 66:
1115 clock = ATA_CLOCK_66MHZ;
1116 break;
1117 }
1118
1119 /*
1120 * Only try the DPLL if we don't have a table for the PCI clock that
1121 * we are running at for HPT370/A, always use it for anything newer...
1122 *
1123 * NOTE: Using the internal DPLL results in slow reads on 33 MHz PCI.
1124 * We also don't like using the DPLL because this causes glitches
1125 * on PRST-/SRST- when the state engine gets reset...
1126 */
Sergei Shtylyov866664d2008-01-25 22:17:05 +01001127 if (chip_type >= HPT374 || info->timings->clock_table[clock] == NULL) {
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001128 u16 f_low, delta = pci_clk < 50 ? 2 : 4;
1129 int adjust;
1130
1131 /*
1132 * Select 66 MHz DPLL clock only if UltraATA/133 mode is
1133 * supported/enabled, use 50 MHz DPLL clock otherwise...
1134 */
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001135 if (info->udma_mask == ATA_UDMA6) {
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001136 dpll_clk = 66;
1137 clock = ATA_CLOCK_66MHZ;
1138 } else if (dpll_clk) { /* HPT36x chips don't have DPLL */
1139 dpll_clk = 50;
1140 clock = ATA_CLOCK_50MHZ;
1141 }
1142
Sergei Shtylyov866664d2008-01-25 22:17:05 +01001143 if (info->timings->clock_table[clock] == NULL) {
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001144 printk(KERN_ERR "%s: unknown bus timing!\n", name);
1145 kfree(info);
1146 return -EIO;
1147 }
1148
1149 /* Select the DPLL clock. */
1150 pci_write_config_byte(dev, 0x5b, 0x21);
1151
1152 /*
1153 * Adjust the DPLL based upon PCI clock, enable it,
1154 * and wait for stabilization...
1155 */
1156 f_low = (pci_clk * 48) / dpll_clk;
1157
1158 for (adjust = 0; adjust < 8; adjust++) {
1159 if(hpt37x_calibrate_dpll(dev, f_low, f_low + delta))
1160 break;
1161
1162 /*
1163 * See if it'll settle at a fractionally different clock
1164 */
1165 if (adjust & 1)
1166 f_low -= adjust >> 1;
1167 else
1168 f_low += adjust >> 1;
1169 }
1170 if (adjust == 8) {
1171 printk(KERN_ERR "%s: DPLL did not stabilize!\n", name);
1172 kfree(info);
1173 return -EIO;
1174 }
1175
1176 printk("%s: using %d MHz DPLL clock\n", name, dpll_clk);
1177 } else {
1178 /* Mark the fact that we're not using the DPLL. */
1179 dpll_clk = 0;
1180
1181 printk("%s: using %d MHz PCI clock\n", name, pci_clk);
1182 }
1183
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001184 /* Store the clock frequencies. */
1185 info->dpll_clk = dpll_clk;
1186 info->pci_clk = pci_clk;
Sergei Shtylyov866664d2008-01-25 22:17:05 +01001187 info->clock = clock;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001188
1189 /* Point to this chip's own instance of the hpt_info structure. */
1190 pci_set_drvdata(dev, info);
1191
Sergei Shtylyov72931362007-09-11 22:28:35 +02001192 if (chip_type >= HPT370) {
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001193 u8 mcr1, mcr4;
1194
1195 /*
1196 * Reset the state engines.
1197 * NOTE: Avoid accidentally enabling the disabled channels.
1198 */
1199 pci_read_config_byte (dev, 0x50, &mcr1);
1200 pci_read_config_byte (dev, 0x54, &mcr4);
1201 pci_write_config_byte(dev, 0x50, (mcr1 | 0x32));
1202 pci_write_config_byte(dev, 0x54, (mcr4 | 0x32));
1203 udelay(100);
1204 }
1205
1206 /*
1207 * On HPT371N, if ATA clock is 66 MHz we must set bit 2 in
1208 * the MISC. register to stretch the UltraDMA Tss timing.
1209 * NOTE: This register is only writeable via I/O space.
1210 */
Sergei Shtylyov72931362007-09-11 22:28:35 +02001211 if (chip_type == HPT371N && clock == ATA_CLOCK_66MHZ)
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001212
1213 outb(inb(io_base + 0x9c) | 0x04, io_base + 0x9c);
1214
Linus Torvalds1da177e2005-04-16 15:20:36 -07001215 return dev->irq;
1216}
1217
Bartlomiej Zolnierkiewiczbfa14b42008-02-02 19:56:31 +01001218static u8 __devinit hpt3xx_cable_detect(ide_hwif_t *hwif)
1219{
1220 struct pci_dev *dev = to_pci_dev(hwif->dev);
1221 struct hpt_info *info = pci_get_drvdata(dev);
1222 u8 chip_type = info->chip_type;
1223 u8 scr1 = 0, ata66 = hwif->channel ? 0x01 : 0x02;
1224
1225 /*
1226 * The HPT37x uses the CBLID pins as outputs for MA15/MA16
1227 * address lines to access an external EEPROM. To read valid
1228 * cable detect state the pins must be enabled as inputs.
1229 */
1230 if (chip_type == HPT374 && (PCI_FUNC(dev->devfn) & 1)) {
1231 /*
1232 * HPT374 PCI function 1
1233 * - set bit 15 of reg 0x52 to enable TCBLID as input
1234 * - set bit 15 of reg 0x56 to enable FCBLID as input
1235 */
1236 u8 mcr_addr = hwif->select_data + 2;
1237 u16 mcr;
1238
1239 pci_read_config_word(dev, mcr_addr, &mcr);
1240 pci_write_config_word(dev, mcr_addr, (mcr | 0x8000));
1241 /* now read cable id register */
1242 pci_read_config_byte(dev, 0x5a, &scr1);
1243 pci_write_config_word(dev, mcr_addr, mcr);
1244 } else if (chip_type >= HPT370) {
1245 /*
1246 * HPT370/372 and 374 pcifn 0
1247 * - clear bit 0 of reg 0x5b to enable P/SCBLID as inputs
1248 */
1249 u8 scr2 = 0;
1250
1251 pci_read_config_byte(dev, 0x5b, &scr2);
1252 pci_write_config_byte(dev, 0x5b, (scr2 & ~1));
1253 /* now read cable id register */
1254 pci_read_config_byte(dev, 0x5a, &scr1);
1255 pci_write_config_byte(dev, 0x5b, scr2);
1256 } else
1257 pci_read_config_byte(dev, 0x5a, &scr1);
1258
1259 return (scr1 & ata66) ? ATA_CBL_PATA40 : ATA_CBL_PATA80;
1260}
1261
Linus Torvalds1da177e2005-04-16 15:20:36 -07001262static void __devinit init_hwif_hpt366(ide_hwif_t *hwif)
1263{
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +01001264 struct pci_dev *dev = to_pci_dev(hwif->dev);
Sergei Shtylyov2808b0a2007-09-11 22:28:36 +02001265 struct hpt_info *info = pci_get_drvdata(dev);
1266 int serialize = HPT_SERIALIZE_IO;
Sergei Shtylyov2808b0a2007-09-11 22:28:36 +02001267 u8 chip_type = info->chip_type;
1268 u8 new_mcr, old_mcr = 0;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001269
1270 /* Cache the channel's MISC. control registers' offset */
Sergei Shtylyov2808b0a2007-09-11 22:28:36 +02001271 hwif->select_data = hwif->channel ? 0x54 : 0x50;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001272
Sergei Shtylyov836c0062006-12-13 00:35:47 -08001273 /*
1274 * HPT3xxN chips have some complications:
1275 *
1276 * - on 33 MHz PCI we must clock switch
1277 * - on 66 MHz PCI we must NOT use the PCI clock
1278 */
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001279 if (chip_type >= HPT372N && info->dpll_clk && info->pci_clk < 66) {
Sergei Shtylyov836c0062006-12-13 00:35:47 -08001280 /*
1281 * Clock is shared between the channels,
1282 * so we'll have to serialize them... :-(
1283 */
1284 serialize = 1;
1285 hwif->rw_disk = &hpt3xxn_rw_disk;
1286 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001287
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001288 /* Serialize access to this device if needed */
1289 if (serialize && hwif->mate)
1290 hwif->serialized = hwif->mate->serialized = 1;
1291
1292 /*
1293 * Disable the "fast interrupt" prediction. Don't hold off
1294 * on interrupts. (== 0x01 despite what the docs say)
1295 */
1296 pci_read_config_byte(dev, hwif->select_data + 1, &old_mcr);
1297
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001298 if (info->chip_type >= HPT374)
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001299 new_mcr = old_mcr & ~0x07;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001300 else if (info->chip_type >= HPT370) {
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001301 new_mcr = old_mcr;
1302 new_mcr &= ~0x02;
1303
1304#ifdef HPT_DELAY_INTERRUPT
1305 new_mcr &= ~0x01;
1306#else
1307 new_mcr |= 0x01;
1308#endif
1309 } else /* HPT366 and HPT368 */
1310 new_mcr = old_mcr & ~0x80;
1311
1312 if (new_mcr != old_mcr)
1313 pci_write_config_byte(dev, hwif->select_data + 1, new_mcr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001314}
1315
Bartlomiej Zolnierkiewiczb123f562008-04-26 22:25:22 +02001316static int __devinit init_dma_hpt366(ide_hwif_t *hwif,
1317 const struct ide_port_info *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001318{
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +01001319 struct pci_dev *dev = to_pci_dev(hwif->dev);
Bartlomiej Zolnierkiewiczb123f562008-04-26 22:25:22 +02001320 unsigned long flags, base = ide_pci_dma_base(hwif, d);
1321 u8 dma_old, dma_new, masterdma = 0, slavedma = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001322
Bartlomiej Zolnierkiewiczebb00fb2008-07-23 19:55:51 +02001323 if (base == 0)
1324 return -1;
1325
1326 hwif->dma_base = base;
1327
1328 if (ide_pci_check_simplex(hwif, d) < 0)
1329 return -1;
1330
1331 if (ide_pci_set_master(dev, d->name) < 0)
Bartlomiej Zolnierkiewiczb123f562008-04-26 22:25:22 +02001332 return -1;
1333
1334 dma_old = inb(base + 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001335
1336 local_irq_save(flags);
1337
1338 dma_new = dma_old;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001339 pci_read_config_byte(dev, hwif->channel ? 0x4b : 0x43, &masterdma);
1340 pci_read_config_byte(dev, hwif->channel ? 0x4f : 0x47, &slavedma);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001341
1342 if (masterdma & 0x30) dma_new |= 0x20;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001343 if ( slavedma & 0x30) dma_new |= 0x40;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001344 if (dma_new != dma_old)
Bartlomiej Zolnierkiewiczb123f562008-04-26 22:25:22 +02001345 outb(dma_new, base + 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001346
1347 local_irq_restore(flags);
Bartlomiej Zolnierkiewiczb123f562008-04-26 22:25:22 +02001348
1349 printk(KERN_INFO " %s: BM-DMA at 0x%04lx-0x%04lx\n",
1350 hwif->name, base, base + 7);
1351
1352 hwif->extra_base = base + (hwif->channel ? 8 : 16);
1353
1354 if (ide_allocate_dma_engine(hwif))
1355 return -1;
1356
Bartlomiej Zolnierkiewicz81e8d5a2008-07-23 19:55:51 +02001357 hwif->dma_ops = &sff_dma_ops;
Bartlomiej Zolnierkiewiczb123f562008-04-26 22:25:22 +02001358
1359 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001360}
1361
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001362static void __devinit hpt374_init(struct pci_dev *dev, struct pci_dev *dev2)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001363{
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001364 if (dev2->irq != dev->irq) {
1365 /* FIXME: we need a core pci_set_interrupt() */
1366 dev2->irq = dev->irq;
1367 printk(KERN_INFO "HPT374: PCI config space interrupt fixed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001368 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001369}
1370
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001371static void __devinit hpt371_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001372{
Auke Kok44c10132007-06-08 15:46:36 -07001373 u8 mcr1 = 0;
Sergei Shtylyov90778572007-02-07 18:17:51 +01001374
Sergei Shtylyov836c0062006-12-13 00:35:47 -08001375 /*
1376 * HPT371 chips physically have only one channel, the secondary one,
1377 * but the primary channel registers do exist! Go figure...
1378 * So, we manually disable the non-existing channel here
1379 * (if the BIOS hasn't done this already).
1380 */
1381 pci_read_config_byte(dev, 0x50, &mcr1);
1382 if (mcr1 & 0x04)
Sergei Shtylyov90778572007-02-07 18:17:51 +01001383 pci_write_config_byte(dev, 0x50, mcr1 & ~0x04);
Sergei Shtylyov90778572007-02-07 18:17:51 +01001384}
1385
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001386static int __devinit hpt36x_init(struct pci_dev *dev, struct pci_dev *dev2)
Sergei Shtylyov90778572007-02-07 18:17:51 +01001387{
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001388 u8 mcr1 = 0, pin1 = 0, pin2 = 0;
Sergei Shtylyov90778572007-02-07 18:17:51 +01001389
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001390 /*
1391 * Now we'll have to force both channels enabled if
1392 * at least one of them has been enabled by BIOS...
1393 */
1394 pci_read_config_byte(dev, 0x50, &mcr1);
1395 if (mcr1 & 0x30)
1396 pci_write_config_byte(dev, 0x50, mcr1 | 0x30);
Sergei Shtylyov90778572007-02-07 18:17:51 +01001397
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001398 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin1);
1399 pci_read_config_byte(dev2, PCI_INTERRUPT_PIN, &pin2);
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001400
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001401 if (pin1 != pin2 && dev->irq == dev2->irq) {
1402 printk(KERN_INFO "HPT36x: onboard version of chipset, "
1403 "pin1=%d pin2=%d\n", pin1, pin2);
1404 return 1;
1405 }
1406
1407 return 0;
Sergei Shtylyov90778572007-02-07 18:17:51 +01001408}
1409
Bartlomiej Zolnierkiewicz4db90a12008-01-25 22:17:18 +01001410#define IDE_HFLAGS_HPT3XX \
1411 (IDE_HFLAG_NO_ATAPI_DMA | \
1412 IDE_HFLAG_ABUSE_SET_DMA_MODE | \
1413 IDE_HFLAG_OFF_BOARD)
1414
Bartlomiej Zolnierkiewiczac95bee2008-04-26 22:25:14 +02001415static const struct ide_port_ops hpt3xx_port_ops = {
1416 .set_pio_mode = hpt3xx_set_pio_mode,
1417 .set_dma_mode = hpt3xx_set_mode,
1418 .quirkproc = hpt3xx_quirkproc,
1419 .maskproc = hpt3xx_maskproc,
1420 .mdma_filter = hpt3xx_mdma_filter,
1421 .udma_filter = hpt3xx_udma_filter,
1422 .cable_detect = hpt3xx_cable_detect,
1423};
1424
Bartlomiej Zolnierkiewiczf37afda2008-04-26 22:25:24 +02001425static const struct ide_dma_ops hpt37x_dma_ops = {
1426 .dma_host_set = ide_dma_host_set,
1427 .dma_setup = ide_dma_setup,
1428 .dma_exec_cmd = ide_dma_exec_cmd,
1429 .dma_start = ide_dma_start,
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +02001430 .dma_end = hpt374_dma_end,
1431 .dma_test_irq = hpt374_dma_test_irq,
Bartlomiej Zolnierkiewiczf37afda2008-04-26 22:25:24 +02001432 .dma_lost_irq = ide_dma_lost_irq,
1433 .dma_timeout = ide_dma_timeout,
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +02001434};
1435
Bartlomiej Zolnierkiewiczf37afda2008-04-26 22:25:24 +02001436static const struct ide_dma_ops hpt370_dma_ops = {
1437 .dma_host_set = ide_dma_host_set,
1438 .dma_setup = ide_dma_setup,
1439 .dma_exec_cmd = ide_dma_exec_cmd,
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +02001440 .dma_start = hpt370_dma_start,
1441 .dma_end = hpt370_dma_end,
Bartlomiej Zolnierkiewiczf37afda2008-04-26 22:25:24 +02001442 .dma_test_irq = ide_dma_test_irq,
1443 .dma_lost_irq = ide_dma_lost_irq,
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +02001444 .dma_timeout = hpt370_dma_timeout,
1445};
1446
Bartlomiej Zolnierkiewiczf37afda2008-04-26 22:25:24 +02001447static const struct ide_dma_ops hpt36x_dma_ops = {
1448 .dma_host_set = ide_dma_host_set,
1449 .dma_setup = ide_dma_setup,
1450 .dma_exec_cmd = ide_dma_exec_cmd,
1451 .dma_start = ide_dma_start,
1452 .dma_end = __ide_dma_end,
1453 .dma_test_irq = ide_dma_test_irq,
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +02001454 .dma_lost_irq = hpt366_dma_lost_irq,
Bartlomiej Zolnierkiewiczf37afda2008-04-26 22:25:24 +02001455 .dma_timeout = ide_dma_timeout,
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +02001456};
1457
Bartlomiej Zolnierkiewicz85620432007-10-20 00:32:34 +02001458static const struct ide_port_info hpt366_chipsets[] __devinitdata = {
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001459 { /* 0 */
1460 .name = "HPT36x",
1461 .init_chipset = init_chipset_hpt366,
1462 .init_hwif = init_hwif_hpt366,
1463 .init_dma = init_dma_hpt366,
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +02001464 /*
1465 * HPT36x chips have one channel per function and have
1466 * both channel enable bits located differently and visible
1467 * to both functions -- really stupid design decision... :-(
1468 * Bit 4 is for the primary channel, bit 5 for the secondary.
1469 */
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001470 .enablebits = {{0x50,0x10,0x10}, {0x54,0x04,0x04}},
Bartlomiej Zolnierkiewiczac95bee2008-04-26 22:25:14 +02001471 .port_ops = &hpt3xx_port_ops,
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +02001472 .dma_ops = &hpt36x_dma_ops,
Bartlomiej Zolnierkiewicz4db90a12008-01-25 22:17:18 +01001473 .host_flags = IDE_HFLAGS_HPT3XX | IDE_HFLAG_SINGLE,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +02001474 .pio_mask = ATA_PIO4,
Bartlomiej Zolnierkiewicz5f8b6c32007-10-19 00:30:07 +02001475 .mwdma_mask = ATA_MWDMA2,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001476 },{ /* 1 */
1477 .name = "HPT372A",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001478 .init_chipset = init_chipset_hpt366,
1479 .init_hwif = init_hwif_hpt366,
1480 .init_dma = init_dma_hpt366,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001481 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
Bartlomiej Zolnierkiewiczac95bee2008-04-26 22:25:14 +02001482 .port_ops = &hpt3xx_port_ops,
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +02001483 .dma_ops = &hpt37x_dma_ops,
Bartlomiej Zolnierkiewicz4db90a12008-01-25 22:17:18 +01001484 .host_flags = IDE_HFLAGS_HPT3XX,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +02001485 .pio_mask = ATA_PIO4,
Bartlomiej Zolnierkiewicz5f8b6c32007-10-19 00:30:07 +02001486 .mwdma_mask = ATA_MWDMA2,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001487 },{ /* 2 */
1488 .name = "HPT302",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001489 .init_chipset = init_chipset_hpt366,
1490 .init_hwif = init_hwif_hpt366,
1491 .init_dma = init_dma_hpt366,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001492 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
Bartlomiej Zolnierkiewiczac95bee2008-04-26 22:25:14 +02001493 .port_ops = &hpt3xx_port_ops,
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +02001494 .dma_ops = &hpt37x_dma_ops,
Bartlomiej Zolnierkiewicz4db90a12008-01-25 22:17:18 +01001495 .host_flags = IDE_HFLAGS_HPT3XX,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +02001496 .pio_mask = ATA_PIO4,
Bartlomiej Zolnierkiewicz5f8b6c32007-10-19 00:30:07 +02001497 .mwdma_mask = ATA_MWDMA2,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001498 },{ /* 3 */
1499 .name = "HPT371",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001500 .init_chipset = init_chipset_hpt366,
1501 .init_hwif = init_hwif_hpt366,
1502 .init_dma = init_dma_hpt366,
Sergei Shtylyov836c0062006-12-13 00:35:47 -08001503 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
Bartlomiej Zolnierkiewiczac95bee2008-04-26 22:25:14 +02001504 .port_ops = &hpt3xx_port_ops,
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +02001505 .dma_ops = &hpt37x_dma_ops,
Bartlomiej Zolnierkiewicz4db90a12008-01-25 22:17:18 +01001506 .host_flags = IDE_HFLAGS_HPT3XX,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +02001507 .pio_mask = ATA_PIO4,
Bartlomiej Zolnierkiewicz5f8b6c32007-10-19 00:30:07 +02001508 .mwdma_mask = ATA_MWDMA2,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001509 },{ /* 4 */
1510 .name = "HPT374",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001511 .init_chipset = init_chipset_hpt366,
1512 .init_hwif = init_hwif_hpt366,
1513 .init_dma = init_dma_hpt366,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001514 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
Sergei Shtylyov2808b0a2007-09-11 22:28:36 +02001515 .udma_mask = ATA_UDMA5,
Bartlomiej Zolnierkiewiczac95bee2008-04-26 22:25:14 +02001516 .port_ops = &hpt3xx_port_ops,
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +02001517 .dma_ops = &hpt37x_dma_ops,
Bartlomiej Zolnierkiewicz4db90a12008-01-25 22:17:18 +01001518 .host_flags = IDE_HFLAGS_HPT3XX,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +02001519 .pio_mask = ATA_PIO4,
Bartlomiej Zolnierkiewicz5f8b6c32007-10-19 00:30:07 +02001520 .mwdma_mask = ATA_MWDMA2,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001521 },{ /* 5 */
1522 .name = "HPT372N",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001523 .init_chipset = init_chipset_hpt366,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001524 .init_hwif = init_hwif_hpt366,
1525 .init_dma = init_dma_hpt366,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001526 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
Bartlomiej Zolnierkiewiczac95bee2008-04-26 22:25:14 +02001527 .port_ops = &hpt3xx_port_ops,
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +02001528 .dma_ops = &hpt37x_dma_ops,
Bartlomiej Zolnierkiewicz4db90a12008-01-25 22:17:18 +01001529 .host_flags = IDE_HFLAGS_HPT3XX,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +02001530 .pio_mask = ATA_PIO4,
Bartlomiej Zolnierkiewicz5f8b6c32007-10-19 00:30:07 +02001531 .mwdma_mask = ATA_MWDMA2,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001532 }
1533};
1534
1535/**
1536 * hpt366_init_one - called when an HPT366 is found
1537 * @dev: the hpt366 device
1538 * @id: the matching pci id
1539 *
1540 * Called when the PCI registration layer (or the IDE initialization)
1541 * finds a device matching our IDE device tables.
1542 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001543static int __devinit hpt366_init_one(struct pci_dev *dev, const struct pci_device_id *id)
1544{
Bartlomiej Zolnierkiewicz282037f2007-10-26 20:31:15 +02001545 const struct hpt_info *info = NULL;
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001546 struct pci_dev *dev2 = NULL;
Bartlomiej Zolnierkiewicz039788e2007-10-20 00:32:34 +02001547 struct ide_port_info d;
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001548 u8 idx = id->driver_data;
1549 u8 rev = dev->revision;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001550
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001551 if ((idx == 0 || idx == 4) && (PCI_FUNC(dev->devfn) & 1))
1552 return -ENODEV;
1553
1554 switch (idx) {
1555 case 0:
1556 if (rev < 3)
1557 info = &hpt36x;
1558 else {
Sam Ravnborgb66cae72008-02-26 21:50:33 +01001559 switch (min_t(u8, rev, 6)) {
1560 case 3: info = &hpt370; break;
1561 case 4: info = &hpt370a; break;
1562 case 5: info = &hpt372; break;
1563 case 6: info = &hpt372n; break;
1564 }
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001565 idx++;
1566 }
1567 break;
1568 case 1:
1569 info = (rev > 1) ? &hpt372n : &hpt372a;
1570 break;
1571 case 2:
1572 info = (rev > 1) ? &hpt302n : &hpt302;
1573 break;
1574 case 3:
1575 hpt371_init(dev);
1576 info = (rev > 1) ? &hpt371n : &hpt371;
1577 break;
1578 case 4:
1579 info = &hpt374;
1580 break;
1581 case 5:
1582 info = &hpt372n;
1583 break;
1584 }
1585
1586 d = hpt366_chipsets[idx];
1587
1588 d.name = info->chip_name;
1589 d.udma_mask = info->udma_mask;
1590
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +02001591 /* fixup ->dma_ops for HPT370/HPT370A */
1592 if (info == &hpt370 || info == &hpt370a)
1593 d.dma_ops = &hpt370_dma_ops;
1594
Bartlomiej Zolnierkiewicz282037f2007-10-26 20:31:15 +02001595 pci_set_drvdata(dev, (void *)info);
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001596
1597 if (info == &hpt36x || info == &hpt374)
1598 dev2 = pci_get_slot(dev->bus, dev->devfn + 1);
1599
1600 if (dev2) {
1601 int ret;
1602
Bartlomiej Zolnierkiewicz282037f2007-10-26 20:31:15 +02001603 pci_set_drvdata(dev2, (void *)info);
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001604
1605 if (info == &hpt374)
1606 hpt374_init(dev, dev2);
1607 else {
1608 if (hpt36x_init(dev, dev2))
Bartlomiej Zolnierkiewicz5e71d9c2008-04-26 17:36:35 +02001609 d.host_flags &= ~IDE_HFLAG_NON_BOOTABLE;
Bartlomiej Zolnierkiewiczfbf47842007-10-19 00:30:09 +02001610 }
1611
1612 ret = ide_setup_pci_devices(dev, dev2, &d);
1613 if (ret < 0)
1614 pci_dev_put(dev2);
1615 return ret;
1616 }
1617
1618 return ide_setup_pci_device(dev, &d);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001619}
1620
Sam Ravnborgb66cae72008-02-26 21:50:33 +01001621static const struct pci_device_id hpt366_pci_tbl[] __devinitconst = {
Bartlomiej Zolnierkiewicz9cbcc5e2007-10-16 22:29:56 +02001622 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT366), 0 },
1623 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT372), 1 },
1624 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT302), 2 },
1625 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT371), 3 },
1626 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT374), 4 },
1627 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT372N), 5 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001628 { 0, },
1629};
1630MODULE_DEVICE_TABLE(pci, hpt366_pci_tbl);
1631
1632static struct pci_driver driver = {
1633 .name = "HPT366_IDE",
1634 .id_table = hpt366_pci_tbl,
1635 .probe = hpt366_init_one,
1636};
1637
Bartlomiej Zolnierkiewicz82ab1ee2007-01-27 13:46:56 +01001638static int __init hpt366_ide_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001639{
1640 return ide_pci_register_driver(&driver);
1641}
1642
1643module_init(hpt366_ide_init);
1644
1645MODULE_AUTHOR("Andre Hedrick");
1646MODULE_DESCRIPTION("PCI driver module for Highpoint HPT366 IDE");
1647MODULE_LICENSE("GPL");