blob: 81d6ed593428e05589435fc5bbe5aa30a17bfc2d [file] [log] [blame]
Ben Skeggs9274f4a2012-07-06 07:36:43 +10001/*
2 * Copyright 2012 Red Hat Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Ben Skeggs
23 */
24
25#include <subdev/device.h>
Ben Skeggs70c0f262012-07-10 10:49:22 +100026#include <subdev/bios.h>
Ben Skeggse0996ae2012-07-10 12:20:17 +100027#include <subdev/gpio.h>
Ben Skeggs4196faa2012-07-10 14:36:38 +100028#include <subdev/i2c.h>
Ben Skeggs8aceb7d2012-07-10 16:45:24 +100029#include <subdev/clock.h>
Ben Skeggscb75d972012-07-11 10:44:20 +100030#include <subdev/devinit.h>
Ben Skeggs7d9115d2012-07-11 15:58:56 +100031#include <subdev/mc.h>
Ben Skeggs5a5c7432012-07-11 16:08:25 +100032#include <subdev/timer.h>
Ben Skeggs861d2102012-07-11 19:05:01 +100033#include <subdev/fb.h>
34#include <subdev/ltcg.h>
Ben Skeggs3863c9b2012-07-14 19:09:17 +100035#include <subdev/instmem.h>
36#include <subdev/vm.h>
37#include <subdev/bar.h>
Ben Skeggs9274f4a2012-07-06 07:36:43 +100038
Ben Skeggsebb945a2012-07-20 08:17:34 +100039#include <engine/dmaobj.h>
40#include <engine/fifo.h>
41#include <engine/software.h>
42#include <engine/graph.h>
43#include <engine/vp.h>
44#include <engine/bsp.h>
45#include <engine/ppp.h>
46#include <engine/copy.h>
47#include <engine/disp.h>
48
Ben Skeggs9274f4a2012-07-06 07:36:43 +100049int
50nvc0_identify(struct nouveau_device *device)
51{
52 switch (device->chipset) {
53 case 0xc0:
Ben Skeggs70c0f262012-07-10 10:49:22 +100054 device->oclass[NVDEV_SUBDEV_VBIOS ] = &nouveau_bios_oclass;
Ben Skeggse0996ae2012-07-10 12:20:17 +100055 device->oclass[NVDEV_SUBDEV_GPIO ] = &nv50_gpio_oclass;
Ben Skeggs4196faa2012-07-10 14:36:38 +100056 device->oclass[NVDEV_SUBDEV_I2C ] = &nouveau_i2c_oclass;
Ben Skeggs8aceb7d2012-07-10 16:45:24 +100057 device->oclass[NVDEV_SUBDEV_CLOCK ] = &nvc0_clock_oclass;
Ben Skeggscb75d972012-07-11 10:44:20 +100058 device->oclass[NVDEV_SUBDEV_DEVINIT] = &nv50_devinit_oclass;
Ben Skeggs7d9115d2012-07-11 15:58:56 +100059 device->oclass[NVDEV_SUBDEV_MC ] = &nvc0_mc_oclass;
Ben Skeggs5a5c7432012-07-11 16:08:25 +100060 device->oclass[NVDEV_SUBDEV_TIMER ] = &nv04_timer_oclass;
Ben Skeggs861d2102012-07-11 19:05:01 +100061 device->oclass[NVDEV_SUBDEV_FB ] = &nvc0_fb_oclass;
62 device->oclass[NVDEV_SUBDEV_LTCG ] = &nvc0_ltcg_oclass;
Ben Skeggs3863c9b2012-07-14 19:09:17 +100063 device->oclass[NVDEV_SUBDEV_INSTMEM] = &nv50_instmem_oclass;
64 device->oclass[NVDEV_SUBDEV_VM ] = &nvc0_vmmgr_oclass;
65 device->oclass[NVDEV_SUBDEV_BAR ] = &nvc0_bar_oclass;
Ben Skeggsebb945a2012-07-20 08:17:34 +100066 device->oclass[NVDEV_ENGINE_DMAOBJ ] = &nvc0_dmaeng_oclass;
67 device->oclass[NVDEV_ENGINE_FIFO ] = &nvc0_fifo_oclass;
68 device->oclass[NVDEV_ENGINE_SW ] = &nvc0_software_oclass;
69 device->oclass[NVDEV_ENGINE_GR ] = &nvc0_graph_oclass;
70 device->oclass[NVDEV_ENGINE_VP ] = &nv84_vp_oclass;
71 device->oclass[NVDEV_ENGINE_BSP ] = &nv84_bsp_oclass;
72 device->oclass[NVDEV_ENGINE_PPP ] = &nv98_ppp_oclass;
73 device->oclass[NVDEV_ENGINE_COPY0 ] = &nvc0_copy0_oclass;
74 device->oclass[NVDEV_ENGINE_COPY1 ] = &nvc0_copy1_oclass;
75 device->oclass[NVDEV_ENGINE_DISP ] = &nv50_disp_oclass;
Ben Skeggs9274f4a2012-07-06 07:36:43 +100076 break;
77 case 0xc4:
Ben Skeggs70c0f262012-07-10 10:49:22 +100078 device->oclass[NVDEV_SUBDEV_VBIOS ] = &nouveau_bios_oclass;
Ben Skeggse0996ae2012-07-10 12:20:17 +100079 device->oclass[NVDEV_SUBDEV_GPIO ] = &nv50_gpio_oclass;
Ben Skeggs4196faa2012-07-10 14:36:38 +100080 device->oclass[NVDEV_SUBDEV_I2C ] = &nouveau_i2c_oclass;
Ben Skeggs8aceb7d2012-07-10 16:45:24 +100081 device->oclass[NVDEV_SUBDEV_CLOCK ] = &nvc0_clock_oclass;
Ben Skeggscb75d972012-07-11 10:44:20 +100082 device->oclass[NVDEV_SUBDEV_DEVINIT] = &nv50_devinit_oclass;
Ben Skeggs7d9115d2012-07-11 15:58:56 +100083 device->oclass[NVDEV_SUBDEV_MC ] = &nvc0_mc_oclass;
Ben Skeggs5a5c7432012-07-11 16:08:25 +100084 device->oclass[NVDEV_SUBDEV_TIMER ] = &nv04_timer_oclass;
Ben Skeggs861d2102012-07-11 19:05:01 +100085 device->oclass[NVDEV_SUBDEV_FB ] = &nvc0_fb_oclass;
86 device->oclass[NVDEV_SUBDEV_LTCG ] = &nvc0_ltcg_oclass;
Ben Skeggs3863c9b2012-07-14 19:09:17 +100087 device->oclass[NVDEV_SUBDEV_INSTMEM] = &nv50_instmem_oclass;
88 device->oclass[NVDEV_SUBDEV_VM ] = &nvc0_vmmgr_oclass;
89 device->oclass[NVDEV_SUBDEV_BAR ] = &nvc0_bar_oclass;
Ben Skeggsebb945a2012-07-20 08:17:34 +100090 device->oclass[NVDEV_ENGINE_DMAOBJ ] = &nvc0_dmaeng_oclass;
91 device->oclass[NVDEV_ENGINE_FIFO ] = &nvc0_fifo_oclass;
92 device->oclass[NVDEV_ENGINE_SW ] = &nvc0_software_oclass;
93 device->oclass[NVDEV_ENGINE_GR ] = &nvc0_graph_oclass;
94 device->oclass[NVDEV_ENGINE_VP ] = &nv84_vp_oclass;
95 device->oclass[NVDEV_ENGINE_BSP ] = &nv84_bsp_oclass;
96 device->oclass[NVDEV_ENGINE_PPP ] = &nv98_ppp_oclass;
97 device->oclass[NVDEV_ENGINE_COPY0 ] = &nvc0_copy0_oclass;
98 device->oclass[NVDEV_ENGINE_COPY1 ] = &nvc0_copy1_oclass;
99 device->oclass[NVDEV_ENGINE_DISP ] = &nv50_disp_oclass;
Ben Skeggs9274f4a2012-07-06 07:36:43 +1000100 break;
101 case 0xc3:
Ben Skeggs70c0f262012-07-10 10:49:22 +1000102 device->oclass[NVDEV_SUBDEV_VBIOS ] = &nouveau_bios_oclass;
Ben Skeggse0996ae2012-07-10 12:20:17 +1000103 device->oclass[NVDEV_SUBDEV_GPIO ] = &nv50_gpio_oclass;
Ben Skeggs4196faa2012-07-10 14:36:38 +1000104 device->oclass[NVDEV_SUBDEV_I2C ] = &nouveau_i2c_oclass;
Ben Skeggs8aceb7d2012-07-10 16:45:24 +1000105 device->oclass[NVDEV_SUBDEV_CLOCK ] = &nvc0_clock_oclass;
Ben Skeggscb75d972012-07-11 10:44:20 +1000106 device->oclass[NVDEV_SUBDEV_DEVINIT] = &nv50_devinit_oclass;
Ben Skeggs7d9115d2012-07-11 15:58:56 +1000107 device->oclass[NVDEV_SUBDEV_MC ] = &nvc0_mc_oclass;
Ben Skeggs5a5c7432012-07-11 16:08:25 +1000108 device->oclass[NVDEV_SUBDEV_TIMER ] = &nv04_timer_oclass;
Ben Skeggs861d2102012-07-11 19:05:01 +1000109 device->oclass[NVDEV_SUBDEV_FB ] = &nvc0_fb_oclass;
110 device->oclass[NVDEV_SUBDEV_LTCG ] = &nvc0_ltcg_oclass;
Ben Skeggs3863c9b2012-07-14 19:09:17 +1000111 device->oclass[NVDEV_SUBDEV_INSTMEM] = &nv50_instmem_oclass;
112 device->oclass[NVDEV_SUBDEV_VM ] = &nvc0_vmmgr_oclass;
113 device->oclass[NVDEV_SUBDEV_BAR ] = &nvc0_bar_oclass;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000114 device->oclass[NVDEV_ENGINE_DMAOBJ ] = &nvc0_dmaeng_oclass;
115 device->oclass[NVDEV_ENGINE_FIFO ] = &nvc0_fifo_oclass;
116 device->oclass[NVDEV_ENGINE_SW ] = &nvc0_software_oclass;
117 device->oclass[NVDEV_ENGINE_GR ] = &nvc0_graph_oclass;
118 device->oclass[NVDEV_ENGINE_VP ] = &nv84_vp_oclass;
119 device->oclass[NVDEV_ENGINE_BSP ] = &nv84_bsp_oclass;
120 device->oclass[NVDEV_ENGINE_PPP ] = &nv98_ppp_oclass;
121 device->oclass[NVDEV_ENGINE_COPY0 ] = &nvc0_copy0_oclass;
122 device->oclass[NVDEV_ENGINE_COPY1 ] = &nvc0_copy1_oclass;
123 device->oclass[NVDEV_ENGINE_DISP ] = &nv50_disp_oclass;
Ben Skeggs9274f4a2012-07-06 07:36:43 +1000124 break;
125 case 0xce:
Ben Skeggs70c0f262012-07-10 10:49:22 +1000126 device->oclass[NVDEV_SUBDEV_VBIOS ] = &nouveau_bios_oclass;
Ben Skeggse0996ae2012-07-10 12:20:17 +1000127 device->oclass[NVDEV_SUBDEV_GPIO ] = &nv50_gpio_oclass;
Ben Skeggs4196faa2012-07-10 14:36:38 +1000128 device->oclass[NVDEV_SUBDEV_I2C ] = &nouveau_i2c_oclass;
Ben Skeggs8aceb7d2012-07-10 16:45:24 +1000129 device->oclass[NVDEV_SUBDEV_CLOCK ] = &nvc0_clock_oclass;
Ben Skeggscb75d972012-07-11 10:44:20 +1000130 device->oclass[NVDEV_SUBDEV_DEVINIT] = &nv50_devinit_oclass;
Ben Skeggs7d9115d2012-07-11 15:58:56 +1000131 device->oclass[NVDEV_SUBDEV_MC ] = &nvc0_mc_oclass;
Ben Skeggs5a5c7432012-07-11 16:08:25 +1000132 device->oclass[NVDEV_SUBDEV_TIMER ] = &nv04_timer_oclass;
Ben Skeggs861d2102012-07-11 19:05:01 +1000133 device->oclass[NVDEV_SUBDEV_FB ] = &nvc0_fb_oclass;
134 device->oclass[NVDEV_SUBDEV_LTCG ] = &nvc0_ltcg_oclass;
Ben Skeggs3863c9b2012-07-14 19:09:17 +1000135 device->oclass[NVDEV_SUBDEV_INSTMEM] = &nv50_instmem_oclass;
136 device->oclass[NVDEV_SUBDEV_VM ] = &nvc0_vmmgr_oclass;
137 device->oclass[NVDEV_SUBDEV_BAR ] = &nvc0_bar_oclass;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000138 device->oclass[NVDEV_ENGINE_DMAOBJ ] = &nvc0_dmaeng_oclass;
139 device->oclass[NVDEV_ENGINE_FIFO ] = &nvc0_fifo_oclass;
140 device->oclass[NVDEV_ENGINE_SW ] = &nvc0_software_oclass;
141 device->oclass[NVDEV_ENGINE_GR ] = &nvc0_graph_oclass;
142 device->oclass[NVDEV_ENGINE_VP ] = &nv84_vp_oclass;
143 device->oclass[NVDEV_ENGINE_BSP ] = &nv84_bsp_oclass;
144 device->oclass[NVDEV_ENGINE_PPP ] = &nv98_ppp_oclass;
145 device->oclass[NVDEV_ENGINE_COPY0 ] = &nvc0_copy0_oclass;
146 device->oclass[NVDEV_ENGINE_COPY1 ] = &nvc0_copy1_oclass;
147 device->oclass[NVDEV_ENGINE_DISP ] = &nv50_disp_oclass;
Ben Skeggs9274f4a2012-07-06 07:36:43 +1000148 break;
149 case 0xcf:
Ben Skeggs70c0f262012-07-10 10:49:22 +1000150 device->oclass[NVDEV_SUBDEV_VBIOS ] = &nouveau_bios_oclass;
Ben Skeggse0996ae2012-07-10 12:20:17 +1000151 device->oclass[NVDEV_SUBDEV_GPIO ] = &nv50_gpio_oclass;
Ben Skeggs4196faa2012-07-10 14:36:38 +1000152 device->oclass[NVDEV_SUBDEV_I2C ] = &nouveau_i2c_oclass;
Ben Skeggs8aceb7d2012-07-10 16:45:24 +1000153 device->oclass[NVDEV_SUBDEV_CLOCK ] = &nvc0_clock_oclass;
Ben Skeggscb75d972012-07-11 10:44:20 +1000154 device->oclass[NVDEV_SUBDEV_DEVINIT] = &nv50_devinit_oclass;
Ben Skeggs7d9115d2012-07-11 15:58:56 +1000155 device->oclass[NVDEV_SUBDEV_MC ] = &nvc0_mc_oclass;
Ben Skeggs5a5c7432012-07-11 16:08:25 +1000156 device->oclass[NVDEV_SUBDEV_TIMER ] = &nv04_timer_oclass;
Ben Skeggs861d2102012-07-11 19:05:01 +1000157 device->oclass[NVDEV_SUBDEV_FB ] = &nvc0_fb_oclass;
158 device->oclass[NVDEV_SUBDEV_LTCG ] = &nvc0_ltcg_oclass;
Ben Skeggs3863c9b2012-07-14 19:09:17 +1000159 device->oclass[NVDEV_SUBDEV_INSTMEM] = &nv50_instmem_oclass;
160 device->oclass[NVDEV_SUBDEV_VM ] = &nvc0_vmmgr_oclass;
161 device->oclass[NVDEV_SUBDEV_BAR ] = &nvc0_bar_oclass;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000162 device->oclass[NVDEV_ENGINE_DMAOBJ ] = &nvc0_dmaeng_oclass;
163 device->oclass[NVDEV_ENGINE_FIFO ] = &nvc0_fifo_oclass;
164 device->oclass[NVDEV_ENGINE_SW ] = &nvc0_software_oclass;
165 device->oclass[NVDEV_ENGINE_GR ] = &nvc0_graph_oclass;
166 device->oclass[NVDEV_ENGINE_VP ] = &nv84_vp_oclass;
167 device->oclass[NVDEV_ENGINE_BSP ] = &nv84_bsp_oclass;
168 device->oclass[NVDEV_ENGINE_PPP ] = &nv98_ppp_oclass;
169 device->oclass[NVDEV_ENGINE_COPY0 ] = &nvc0_copy0_oclass;
170 device->oclass[NVDEV_ENGINE_COPY1 ] = &nvc0_copy1_oclass;
171 device->oclass[NVDEV_ENGINE_DISP ] = &nv50_disp_oclass;
Ben Skeggs9274f4a2012-07-06 07:36:43 +1000172 break;
173 case 0xc1:
Ben Skeggs70c0f262012-07-10 10:49:22 +1000174 device->oclass[NVDEV_SUBDEV_VBIOS ] = &nouveau_bios_oclass;
Ben Skeggse0996ae2012-07-10 12:20:17 +1000175 device->oclass[NVDEV_SUBDEV_GPIO ] = &nv50_gpio_oclass;
Ben Skeggs4196faa2012-07-10 14:36:38 +1000176 device->oclass[NVDEV_SUBDEV_I2C ] = &nouveau_i2c_oclass;
Ben Skeggs8aceb7d2012-07-10 16:45:24 +1000177 device->oclass[NVDEV_SUBDEV_CLOCK ] = &nvc0_clock_oclass;
Ben Skeggscb75d972012-07-11 10:44:20 +1000178 device->oclass[NVDEV_SUBDEV_DEVINIT] = &nv50_devinit_oclass;
Ben Skeggs7d9115d2012-07-11 15:58:56 +1000179 device->oclass[NVDEV_SUBDEV_MC ] = &nvc0_mc_oclass;
Ben Skeggs5a5c7432012-07-11 16:08:25 +1000180 device->oclass[NVDEV_SUBDEV_TIMER ] = &nv04_timer_oclass;
Ben Skeggs861d2102012-07-11 19:05:01 +1000181 device->oclass[NVDEV_SUBDEV_FB ] = &nvc0_fb_oclass;
182 device->oclass[NVDEV_SUBDEV_LTCG ] = &nvc0_ltcg_oclass;
Ben Skeggs3863c9b2012-07-14 19:09:17 +1000183 device->oclass[NVDEV_SUBDEV_INSTMEM] = &nv50_instmem_oclass;
184 device->oclass[NVDEV_SUBDEV_VM ] = &nvc0_vmmgr_oclass;
185 device->oclass[NVDEV_SUBDEV_BAR ] = &nvc0_bar_oclass;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000186 device->oclass[NVDEV_ENGINE_DMAOBJ ] = &nvc0_dmaeng_oclass;
187 device->oclass[NVDEV_ENGINE_FIFO ] = &nvc0_fifo_oclass;
188 device->oclass[NVDEV_ENGINE_SW ] = &nvc0_software_oclass;
189 device->oclass[NVDEV_ENGINE_GR ] = &nvc0_graph_oclass;
190 device->oclass[NVDEV_ENGINE_VP ] = &nv84_vp_oclass;
191 device->oclass[NVDEV_ENGINE_BSP ] = &nv84_bsp_oclass;
192 device->oclass[NVDEV_ENGINE_PPP ] = &nv98_ppp_oclass;
193 device->oclass[NVDEV_ENGINE_COPY0 ] = &nvc0_copy0_oclass;
194 device->oclass[NVDEV_ENGINE_COPY1 ] = &nvc0_copy1_oclass;
195 device->oclass[NVDEV_ENGINE_DISP ] = &nv50_disp_oclass;
Ben Skeggs9274f4a2012-07-06 07:36:43 +1000196 break;
197 case 0xc8:
Ben Skeggs70c0f262012-07-10 10:49:22 +1000198 device->oclass[NVDEV_SUBDEV_VBIOS ] = &nouveau_bios_oclass;
Ben Skeggse0996ae2012-07-10 12:20:17 +1000199 device->oclass[NVDEV_SUBDEV_GPIO ] = &nv50_gpio_oclass;
Ben Skeggs4196faa2012-07-10 14:36:38 +1000200 device->oclass[NVDEV_SUBDEV_I2C ] = &nouveau_i2c_oclass;
Ben Skeggs8aceb7d2012-07-10 16:45:24 +1000201 device->oclass[NVDEV_SUBDEV_CLOCK ] = &nvc0_clock_oclass;
Ben Skeggscb75d972012-07-11 10:44:20 +1000202 device->oclass[NVDEV_SUBDEV_DEVINIT] = &nv50_devinit_oclass;
Ben Skeggs7d9115d2012-07-11 15:58:56 +1000203 device->oclass[NVDEV_SUBDEV_MC ] = &nvc0_mc_oclass;
Ben Skeggs5a5c7432012-07-11 16:08:25 +1000204 device->oclass[NVDEV_SUBDEV_TIMER ] = &nv04_timer_oclass;
Ben Skeggs861d2102012-07-11 19:05:01 +1000205 device->oclass[NVDEV_SUBDEV_FB ] = &nvc0_fb_oclass;
206 device->oclass[NVDEV_SUBDEV_LTCG ] = &nvc0_ltcg_oclass;
Ben Skeggs3863c9b2012-07-14 19:09:17 +1000207 device->oclass[NVDEV_SUBDEV_INSTMEM] = &nv50_instmem_oclass;
208 device->oclass[NVDEV_SUBDEV_VM ] = &nvc0_vmmgr_oclass;
209 device->oclass[NVDEV_SUBDEV_BAR ] = &nvc0_bar_oclass;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000210 device->oclass[NVDEV_ENGINE_DMAOBJ ] = &nvc0_dmaeng_oclass;
211 device->oclass[NVDEV_ENGINE_FIFO ] = &nvc0_fifo_oclass;
212 device->oclass[NVDEV_ENGINE_SW ] = &nvc0_software_oclass;
213 device->oclass[NVDEV_ENGINE_GR ] = &nvc0_graph_oclass;
214 device->oclass[NVDEV_ENGINE_VP ] = &nv84_vp_oclass;
215 device->oclass[NVDEV_ENGINE_BSP ] = &nv84_bsp_oclass;
216 device->oclass[NVDEV_ENGINE_PPP ] = &nv98_ppp_oclass;
217 device->oclass[NVDEV_ENGINE_COPY0 ] = &nvc0_copy0_oclass;
218 device->oclass[NVDEV_ENGINE_COPY1 ] = &nvc0_copy1_oclass;
219 device->oclass[NVDEV_ENGINE_DISP ] = &nv50_disp_oclass;
Ben Skeggs9274f4a2012-07-06 07:36:43 +1000220 break;
221 case 0xd9:
Ben Skeggs70c0f262012-07-10 10:49:22 +1000222 device->oclass[NVDEV_SUBDEV_VBIOS ] = &nouveau_bios_oclass;
Ben Skeggse0996ae2012-07-10 12:20:17 +1000223 device->oclass[NVDEV_SUBDEV_GPIO ] = &nvd0_gpio_oclass;
Ben Skeggs4196faa2012-07-10 14:36:38 +1000224 device->oclass[NVDEV_SUBDEV_I2C ] = &nouveau_i2c_oclass;
Ben Skeggs8aceb7d2012-07-10 16:45:24 +1000225 device->oclass[NVDEV_SUBDEV_CLOCK ] = &nvc0_clock_oclass;
Ben Skeggscb75d972012-07-11 10:44:20 +1000226 device->oclass[NVDEV_SUBDEV_DEVINIT] = &nv50_devinit_oclass;
Ben Skeggs7d9115d2012-07-11 15:58:56 +1000227 device->oclass[NVDEV_SUBDEV_MC ] = &nvc0_mc_oclass;
Ben Skeggs5a5c7432012-07-11 16:08:25 +1000228 device->oclass[NVDEV_SUBDEV_TIMER ] = &nv04_timer_oclass;
Ben Skeggs861d2102012-07-11 19:05:01 +1000229 device->oclass[NVDEV_SUBDEV_FB ] = &nvc0_fb_oclass;
230 device->oclass[NVDEV_SUBDEV_LTCG ] = &nvc0_ltcg_oclass;
Ben Skeggs3863c9b2012-07-14 19:09:17 +1000231 device->oclass[NVDEV_SUBDEV_INSTMEM] = &nv50_instmem_oclass;
232 device->oclass[NVDEV_SUBDEV_VM ] = &nvc0_vmmgr_oclass;
233 device->oclass[NVDEV_SUBDEV_BAR ] = &nvc0_bar_oclass;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000234 device->oclass[NVDEV_ENGINE_DMAOBJ ] = &nvc0_dmaeng_oclass;
235 device->oclass[NVDEV_ENGINE_FIFO ] = &nvc0_fifo_oclass;
236 device->oclass[NVDEV_ENGINE_SW ] = &nvc0_software_oclass;
237 device->oclass[NVDEV_ENGINE_GR ] = &nvc0_graph_oclass;
238 device->oclass[NVDEV_ENGINE_VP ] = &nv84_vp_oclass;
239 device->oclass[NVDEV_ENGINE_BSP ] = &nv84_bsp_oclass;
240 device->oclass[NVDEV_ENGINE_PPP ] = &nv98_ppp_oclass;
241 device->oclass[NVDEV_ENGINE_COPY0 ] = &nvc0_copy0_oclass;
242 device->oclass[NVDEV_ENGINE_DISP ] = &nvd0_disp_oclass;
Ben Skeggs9274f4a2012-07-06 07:36:43 +1000243 break;
244 default:
245 nv_fatal(device, "unknown Fermi chipset\n");
246 return -EINVAL;
247 }
248
249 return 0;
250}