blob: 3971bc0a4838235ea26f4bff0b97ec7dd3335b69 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04002 * ata_piix.c - Intel PATA/SATA controllers
3 *
4 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
7 *
8 *
9 * Copyright 2003-2005 Red Hat Inc
10 * Copyright 2003-2005 Jeff Garzik
11 *
12 *
13 * Copyright header from piix.c:
14 *
15 * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
16 * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
Alan Coxab771632008-10-27 15:09:10 +000017 * Copyright (C) 2003 Red Hat Inc
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040018 *
19 *
20 * This program is free software; you can redistribute it and/or modify
21 * it under the terms of the GNU General Public License as published by
22 * the Free Software Foundation; either version 2, or (at your option)
23 * any later version.
24 *
25 * This program is distributed in the hope that it will be useful,
26 * but WITHOUT ANY WARRANTY; without even the implied warranty of
27 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
28 * GNU General Public License for more details.
29 *
30 * You should have received a copy of the GNU General Public License
31 * along with this program; see the file COPYING. If not, write to
32 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
33 *
34 *
35 * libata documentation is available via 'make {ps|pdf}docs',
36 * as Documentation/DocBook/libata.*
37 *
38 * Hardware documentation available at http://developer.intel.com/
39 *
Alan Coxd96212e2005-12-08 19:19:50 +000040 * Documentation
41 * Publically available from Intel web site. Errata documentation
42 * is also publically available. As an aide to anyone hacking on this
Alan2c5ff672006-12-04 16:33:20 +000043 * driver the list of errata that are relevant is below, going back to
Alan Coxd96212e2005-12-08 19:19:50 +000044 * PIIX4. Older device documentation is now a bit tricky to find.
45 *
Thomas Weber88393162010-03-16 11:47:56 +010046 * The chipsets all follow very much the same design. The original Triton
Alan Coxd96212e2005-12-08 19:19:50 +000047 * series chipsets do _not_ support independant device timings, but this
48 * is fixed in Triton II. With the odd mobile exception the chips then
49 * change little except in gaining more modes until SATA arrives. This
50 * driver supports only the chips with independant timing (that is those
51 * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
52 * for the early chip drivers.
53 *
54 * Errata of note:
55 *
56 * Unfixable
57 * PIIX4 errata #9 - Only on ultra obscure hw
58 * ICH3 errata #13 - Not observed to affect real hw
59 * by Intel
60 *
61 * Things we must deal with
62 * PIIX4 errata #10 - BM IDE hang with non UDMA
63 * (must stop/start dma to recover)
64 * 440MX errata #15 - As PIIX4 errata #10
65 * PIIX4 errata #15 - Must not read control registers
66 * during a PIO transfer
67 * 440MX errata #13 - As PIIX4 errata #15
68 * ICH2 errata #21 - DMA mode 0 doesn't work right
69 * ICH0/1 errata #55 - As ICH2 errata #21
70 * ICH2 spec c #9 - Extra operations needed to handle
71 * drive hotswap [NOT YET SUPPORTED]
72 * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
73 * and must be dword aligned
74 * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
Alan Coxc611bed2009-05-06 17:08:44 +010075 * ICH7 errata #16 - MWDMA1 timings are incorrect
Alan Coxd96212e2005-12-08 19:19:50 +000076 *
77 * Should have been BIOS fixed:
78 * 450NX: errata #19 - DMA hangs on old 450NX
79 * 450NX: errata #20 - DMA hangs on old 450NX
80 * 450NX: errata #25 - Corruption with DMA on old 450NX
81 * ICH3 errata #15 - IDE deadlock under high load
82 * (BIOS must set dev 31 fn 0 bit 23)
83 * ICH3 errata #18 - Don't use native mode
Linus Torvalds1da177e2005-04-16 15:20:36 -070084 */
85
86#include <linux/kernel.h>
87#include <linux/module.h>
88#include <linux/pci.h>
89#include <linux/init.h>
90#include <linux/blkdev.h>
91#include <linux/delay.h>
Jeff Garzik6248e642005-10-30 06:42:18 -050092#include <linux/device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090093#include <linux/gfp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070094#include <scsi/scsi_host.h>
95#include <linux/libata.h>
Tejun Heob8b275e2007-07-10 15:55:43 +090096#include <linux/dmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070097
98#define DRV_NAME "ata_piix"
Alan Coxc611bed2009-05-06 17:08:44 +010099#define DRV_VERSION "2.13"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100
101enum {
102 PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
103 ICH5_PMR = 0x90, /* port mapping register */
104 ICH5_PCS = 0x92, /* port control and status */
Tejun Heoc7290722008-01-18 18:36:30 +0900105 PIIX_SIDPR_BAR = 5,
106 PIIX_SIDPR_LEN = 16,
107 PIIX_SIDPR_IDX = 0,
108 PIIX_SIDPR_DATA = 4,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109
Tejun Heoff0fc142005-12-18 17:17:07 +0900110 PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
Tejun Heoc7290722008-01-18 18:36:30 +0900111 PIIX_FLAG_SIDPR = (1 << 29), /* SATA idx/data pair regs */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112
Tejun Heo800b3992006-12-03 21:34:13 +0900113 PIIX_PATA_FLAGS = ATA_FLAG_SLAVE_POSS,
114 PIIX_SATA_FLAGS = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
Tejun Heob3362f82006-11-10 18:08:10 +0900115
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116 PIIX_80C_PRI = (1 << 5) | (1 << 4),
117 PIIX_80C_SEC = (1 << 7) | (1 << 6),
118
Tejun Heod33f58b2006-03-01 01:25:39 +0900119 /* constants for mapping table */
120 P0 = 0, /* port 0 */
121 P1 = 1, /* port 1 */
122 P2 = 2, /* port 2 */
123 P3 = 3, /* port 3 */
124 IDE = -1, /* IDE */
125 NA = -2, /* not avaliable */
126 RV = -3, /* reserved */
127
Greg Felix7b6dbd62005-07-28 15:54:15 -0400128 PIIX_AHCI_DEVICE = 6,
Tejun Heob8b275e2007-07-10 15:55:43 +0900129
130 /* host->flags bits */
131 PIIX_HOST_BROKEN_SUSPEND = (1 << 24),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132};
133
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900134enum piix_controller_ids {
135 /* controller IDs */
136 piix_pata_mwdma, /* PIIX3 MWDMA only */
137 piix_pata_33, /* PIIX4 at 33Mhz */
138 ich_pata_33, /* ICH up to UDMA 33 only */
139 ich_pata_66, /* ICH up to 66 Mhz */
140 ich_pata_100, /* ICH up to UDMA 100 */
Alan Coxc611bed2009-05-06 17:08:44 +0100141 ich_pata_100_nomwdma1, /* ICH up to UDMA 100 but with no MWDMA1*/
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900142 ich5_sata,
143 ich6_sata,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900144 ich6m_sata,
145 ich8_sata,
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900146 ich8_2port_sata,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900147 ich8m_apple_sata, /* locks up on second port enable */
148 tolapai_sata,
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900149 piix_pata_vmw, /* PIIX4 for VMware, spurious DMA_ERR */
150};
151
Tejun Heod33f58b2006-03-01 01:25:39 +0900152struct piix_map_db {
153 const u32 mask;
Jeff Garzik73291a12006-07-11 13:11:17 -0400154 const u16 port_enable;
Tejun Heod33f58b2006-03-01 01:25:39 +0900155 const int map[][4];
156};
157
Tejun Heod96715c2006-06-29 01:58:28 +0900158struct piix_host_priv {
159 const int *map;
Tejun Heo2852bcf2009-01-02 12:04:48 +0900160 u32 saved_iocfg;
Tejun Heo213373c2010-07-20 16:20:01 +0200161 spinlock_t sidpr_lock; /* FIXME: remove once locking in EH is fixed */
Tejun Heoc7290722008-01-18 18:36:30 +0900162 void __iomem *sidpr;
Tejun Heod96715c2006-06-29 01:58:28 +0900163};
164
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400165static int piix_init_one(struct pci_dev *pdev,
166 const struct pci_device_id *ent);
Tejun Heo2852bcf2009-01-02 12:04:48 +0900167static void piix_remove_one(struct pci_dev *pdev);
Tejun Heoa1efdab2008-03-25 12:22:50 +0900168static int piix_pata_prereset(struct ata_link *link, unsigned long deadline);
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400169static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev);
170static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev);
171static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev);
Alan Coxeb4a2c72007-04-11 00:04:20 +0100172static int ich_pata_cable_detect(struct ata_port *ap);
Tejun Heo25f98132008-01-07 19:38:53 +0900173static u8 piix_vmw_bmdma_status(struct ata_port *ap);
Tejun Heo82ef04f2008-07-31 17:02:40 +0900174static int piix_sidpr_scr_read(struct ata_link *link,
175 unsigned int reg, u32 *val);
176static int piix_sidpr_scr_write(struct ata_link *link,
177 unsigned int reg, u32 val);
Tejun Heo27943622010-01-19 10:49:19 +0900178static bool piix_irq_check(struct ata_port *ap);
Tejun Heob8b275e2007-07-10 15:55:43 +0900179#ifdef CONFIG_PM
180static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
181static int piix_pci_device_resume(struct pci_dev *pdev);
182#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183
184static unsigned int in_module_init = 1;
185
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500186static const struct pci_device_id piix_pci_tbl[] = {
Aland2cdfc02007-01-10 17:13:38 +0000187 /* Intel PIIX3 for the 430HX etc */
188 { 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma },
Tejun Heo25f98132008-01-07 19:38:53 +0900189 /* VMware ICH4 */
190 { 0x8086, 0x7111, 0x15ad, 0x1976, 0, 0, piix_pata_vmw },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400191 /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
192 /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
193 { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400194 /* Intel PIIX4 */
195 { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
196 /* Intel PIIX4 */
197 { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
198 /* Intel PIIX */
199 { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
200 /* Intel ICH (i810, i815, i840) UDMA 66*/
201 { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
202 /* Intel ICH0 : UDMA 33*/
203 { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
204 /* Intel ICH2M */
205 { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
206 /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
207 { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
208 /* Intel ICH3M */
209 { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
210 /* Intel ICH3 (E7500/1) UDMA 100 */
211 { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
212 /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
213 { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
214 { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
215 /* Intel ICH5 */
Christian Lamparter2eb829e2007-08-10 13:59:51 -0700216 { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400217 /* C-ICH (i810E2) */
218 { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Jeff Garzik85cd7252006-08-31 00:03:49 -0400219 /* ESB (855GME/875P + 6300ESB) UDMA 100 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400220 { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
221 /* ICH6 (and 6) (i915) UDMA 100 */
222 { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
223 /* ICH7/7-R (i945, i975) UDMA 100*/
Alan Coxc611bed2009-05-06 17:08:44 +0100224 { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
225 { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
Christian Lamparterc1e6f282007-07-03 10:19:20 -0400226 /* ICH8 Mobile PATA Controller */
227 { 0x8086, 0x2850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228
Alan Cox7654db12009-05-06 17:10:17 +0100229 /* SATA ports */
230
Tejun Heo1d076e52006-03-01 01:25:39 +0900231 /* 82801EB (ICH5) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232 { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900233 /* 82801EB (ICH5) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234 { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900235 /* 6300ESB (ICH5 variant with broken PCS present bits) */
Tejun Heo5e56a372006-11-10 18:08:10 +0900236 { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900237 /* 6300ESB pretending RAID */
Tejun Heo5e56a372006-11-10 18:08:10 +0900238 { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900239 /* 82801FB/FW (ICH6/ICH6W) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240 { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900241 /* 82801FR/FRW (ICH6R/ICH6RW) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900242 { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Tejun Heo5016d7d2008-03-26 15:46:58 +0900243 /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented).
244 * Attach iff the controller is in IDE mode. */
245 { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900246 PCI_CLASS_STORAGE_IDE << 8, 0xffff00, ich6m_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900247 /* 82801GB/GR/GH (ICH7, identical to ICH6) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900248 { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900249 /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900250 { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800251 /* Enterprise Southbridge 2 (631xESB/632xESB) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900252 { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800253 /* SATA Controller 1 IDE (ICH8) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900254 { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800255 /* SATA Controller 2 IDE (ICH8) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900256 { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900257 /* Mobile SATA Controller IDE (ICH8M), Apple */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900258 { 0x8086, 0x2828, 0x106b, 0x00a0, 0, 0, ich8m_apple_sata },
Tejun Heo23cf2962008-05-29 22:04:22 +0900259 { 0x8086, 0x2828, 0x106b, 0x00a1, 0, 0, ich8m_apple_sata },
Tejun Heo487eff62008-07-29 15:06:26 +0900260 { 0x8086, 0x2828, 0x106b, 0x00a3, 0, 0, ich8m_apple_sata },
Tejun Heo23cf2962008-05-29 22:04:22 +0900261 /* Mobile SATA Controller IDE (ICH8M) */
262 { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800263 /* SATA Controller IDE (ICH9) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900264 { 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800265 /* SATA Controller IDE (ICH9) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900266 { 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800267 /* SATA Controller IDE (ICH9) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900268 { 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800269 /* SATA Controller IDE (ICH9M) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900270 { 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800271 /* SATA Controller IDE (ICH9M) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900272 { 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800273 /* SATA Controller IDE (ICH9M) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900274 { 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700275 /* SATA Controller IDE (Tolapai) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900276 { 0x8086, 0x5028, PCI_ANY_ID, PCI_ANY_ID, 0, 0, tolapai_sata },
Jason Gastonbf7f22b2008-01-28 17:36:45 -0800277 /* SATA Controller IDE (ICH10) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900278 { 0x8086, 0x3a00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonbf7f22b2008-01-28 17:36:45 -0800279 /* SATA Controller IDE (ICH10) */
280 { 0x8086, 0x3a06, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
281 /* SATA Controller IDE (ICH10) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900282 { 0x8086, 0x3a20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonbf7f22b2008-01-28 17:36:45 -0800283 /* SATA Controller IDE (ICH10) */
284 { 0x8086, 0x3a26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Seth Heasleyc6c6a1a2008-08-11 17:03:18 -0700285 /* SATA Controller IDE (PCH) */
286 { 0x8086, 0x3b20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
287 /* SATA Controller IDE (PCH) */
Seth Heasley0395e612008-08-27 16:40:06 -0700288 { 0x8086, 0x3b21, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
289 /* SATA Controller IDE (PCH) */
Seth Heasleyc6c6a1a2008-08-11 17:03:18 -0700290 { 0x8086, 0x3b26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
291 /* SATA Controller IDE (PCH) */
Seth Heasley0395e612008-08-27 16:40:06 -0700292 { 0x8086, 0x3b28, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
293 /* SATA Controller IDE (PCH) */
Seth Heasleyc6c6a1a2008-08-11 17:03:18 -0700294 { 0x8086, 0x3b2d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
295 /* SATA Controller IDE (PCH) */
296 { 0x8086, 0x3b2e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Seth Heasley88e82012010-01-12 17:01:28 -0800297 /* SATA Controller IDE (CPT) */
298 { 0x8086, 0x1c00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
299 /* SATA Controller IDE (CPT) */
300 { 0x8086, 0x1c01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
301 /* SATA Controller IDE (CPT) */
302 { 0x8086, 0x1c08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
303 /* SATA Controller IDE (CPT) */
304 { 0x8086, 0x1c09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305 { } /* terminate list */
306};
307
308static struct pci_driver piix_pci_driver = {
309 .name = DRV_NAME,
310 .id_table = piix_pci_tbl,
311 .probe = piix_init_one,
Tejun Heo2852bcf2009-01-02 12:04:48 +0900312 .remove = piix_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900313#ifdef CONFIG_PM
Tejun Heob8b275e2007-07-10 15:55:43 +0900314 .suspend = piix_pci_device_suspend,
315 .resume = piix_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900316#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317};
318
Jeff Garzik193515d2005-11-07 00:59:37 -0500319static struct scsi_host_template piix_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900320 ATA_BMDMA_SHT(DRV_NAME),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321};
322
Tejun Heo27943622010-01-19 10:49:19 +0900323static struct ata_port_operations piix_sata_ops = {
Alan Cox871af122009-01-05 14:16:39 +0000324 .inherits = &ata_bmdma32_port_ops,
Tejun Heo27943622010-01-19 10:49:19 +0900325 .sff_irq_check = piix_irq_check,
326};
327
328static struct ata_port_operations piix_pata_ops = {
329 .inherits = &piix_sata_ops,
Alan Coxeb4a2c72007-04-11 00:04:20 +0100330 .cable_detect = ata_cable_40wire,
Tejun Heo25f98132008-01-07 19:38:53 +0900331 .set_piomode = piix_set_piomode,
332 .set_dmamode = piix_set_dmamode,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900333 .prereset = piix_pata_prereset,
Tejun Heo029cfd62008-03-25 12:22:49 +0900334};
Tejun Heo25f98132008-01-07 19:38:53 +0900335
Tejun Heo029cfd62008-03-25 12:22:49 +0900336static struct ata_port_operations piix_vmw_ops = {
337 .inherits = &piix_pata_ops,
Tejun Heo25f98132008-01-07 19:38:53 +0900338 .bmdma_status = piix_vmw_bmdma_status,
Tejun Heo25f98132008-01-07 19:38:53 +0900339};
340
Tejun Heo029cfd62008-03-25 12:22:49 +0900341static struct ata_port_operations ich_pata_ops = {
342 .inherits = &piix_pata_ops,
343 .cable_detect = ich_pata_cable_detect,
344 .set_dmamode = ich_set_dmamode,
345};
Tejun Heoc7290722008-01-18 18:36:30 +0900346
Tejun Heo029cfd62008-03-25 12:22:49 +0900347static struct ata_port_operations piix_sidpr_sata_ops = {
348 .inherits = &piix_sata_ops,
Tejun Heo57c9efd2008-04-07 22:47:19 +0900349 .hardreset = sata_std_hardreset,
Tejun Heoc7290722008-01-18 18:36:30 +0900350 .scr_read = piix_sidpr_scr_read,
351 .scr_write = piix_sidpr_scr_write,
Tejun Heoc7290722008-01-18 18:36:30 +0900352};
353
Tejun Heod96715c2006-06-29 01:58:28 +0900354static const struct piix_map_db ich5_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900355 .mask = 0x7,
Jeff Garzikea35d292006-07-11 11:48:50 -0400356 .port_enable = 0x3,
Tejun Heod33f58b2006-03-01 01:25:39 +0900357 .map = {
358 /* PM PS SM SS MAP */
359 { P0, NA, P1, NA }, /* 000b */
360 { P1, NA, P0, NA }, /* 001b */
361 { RV, RV, RV, RV },
362 { RV, RV, RV, RV },
363 { P0, P1, IDE, IDE }, /* 100b */
364 { P1, P0, IDE, IDE }, /* 101b */
365 { IDE, IDE, P0, P1 }, /* 110b */
366 { IDE, IDE, P1, P0 }, /* 111b */
367 },
368};
369
Tejun Heod96715c2006-06-29 01:58:28 +0900370static const struct piix_map_db ich6_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900371 .mask = 0x3,
Jeff Garzikea35d292006-07-11 11:48:50 -0400372 .port_enable = 0xf,
Tejun Heod33f58b2006-03-01 01:25:39 +0900373 .map = {
374 /* PM PS SM SS MAP */
Tejun Heo79ea24e2006-03-31 20:01:50 +0900375 { P0, P2, P1, P3 }, /* 00b */
Tejun Heod33f58b2006-03-01 01:25:39 +0900376 { IDE, IDE, P1, P3 }, /* 01b */
377 { P0, P2, IDE, IDE }, /* 10b */
378 { RV, RV, RV, RV },
379 },
380};
381
Tejun Heod96715c2006-06-29 01:58:28 +0900382static const struct piix_map_db ich6m_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900383 .mask = 0x3,
Jeff Garzikea35d292006-07-11 11:48:50 -0400384 .port_enable = 0x5,
Tejun Heo67083742006-09-11 06:29:03 +0900385
386 /* Map 01b isn't specified in the doc but some notebooks use
Tejun Heoc6446a42006-10-09 13:23:58 +0900387 * it anyway. MAP 01b have been spotted on both ICH6M and
388 * ICH7M.
Tejun Heo67083742006-09-11 06:29:03 +0900389 */
390 .map = {
391 /* PM PS SM SS MAP */
Tejun Heoe04b3b92007-07-10 17:58:21 +0900392 { P0, P2, NA, NA }, /* 00b */
Tejun Heo67083742006-09-11 06:29:03 +0900393 { IDE, IDE, P1, P3 }, /* 01b */
394 { P0, P2, IDE, IDE }, /* 10b */
395 { RV, RV, RV, RV },
396 },
397};
398
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400399static const struct piix_map_db ich8_map_db = {
400 .mask = 0x3,
Tejun Heoa0ce9ac2007-11-19 12:06:37 +0900401 .port_enable = 0xf,
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400402 .map = {
403 /* PM PS SM SS MAP */
Kristen Carlson Accardi158f30c82006-10-19 13:27:39 -0700404 { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400405 { RV, RV, RV, RV },
Tejun Heoac2b0432007-08-07 02:43:27 +0900406 { P0, P2, IDE, IDE }, /* 10b (IDE mode) */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400407 { RV, RV, RV, RV },
408 },
409};
410
Tejun Heo00242ec2007-11-19 11:24:25 +0900411static const struct piix_map_db ich8_2port_map_db = {
Jason Gastone2d352a2007-09-07 17:21:03 -0700412 .mask = 0x3,
413 .port_enable = 0x3,
414 .map = {
415 /* PM PS SM SS MAP */
416 { P0, NA, P1, NA }, /* 00b */
417 { RV, RV, RV, RV }, /* 01b */
418 { RV, RV, RV, RV }, /* 10b */
419 { RV, RV, RV, RV },
420 },
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700421};
422
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900423static const struct piix_map_db ich8m_apple_map_db = {
424 .mask = 0x3,
425 .port_enable = 0x1,
426 .map = {
427 /* PM PS SM SS MAP */
428 { P0, NA, NA, NA }, /* 00b */
429 { RV, RV, RV, RV },
430 { P0, P2, IDE, IDE }, /* 10b */
431 { RV, RV, RV, RV },
432 },
433};
434
Tejun Heo00242ec2007-11-19 11:24:25 +0900435static const struct piix_map_db tolapai_map_db = {
Jason Gaston8f73a682007-10-11 16:05:15 -0700436 .mask = 0x3,
437 .port_enable = 0x3,
438 .map = {
439 /* PM PS SM SS MAP */
440 { P0, NA, P1, NA }, /* 00b */
441 { RV, RV, RV, RV }, /* 01b */
442 { RV, RV, RV, RV }, /* 10b */
443 { RV, RV, RV, RV },
444 },
445};
446
Tejun Heod96715c2006-06-29 01:58:28 +0900447static const struct piix_map_db *piix_map_db_table[] = {
448 [ich5_sata] = &ich5_map_db,
Tejun Heod96715c2006-06-29 01:58:28 +0900449 [ich6_sata] = &ich6_map_db,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900450 [ich6m_sata] = &ich6m_map_db,
451 [ich8_sata] = &ich8_map_db,
Tejun Heo00242ec2007-11-19 11:24:25 +0900452 [ich8_2port_sata] = &ich8_2port_map_db,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900453 [ich8m_apple_sata] = &ich8m_apple_map_db,
454 [tolapai_sata] = &tolapai_map_db,
Tejun Heod96715c2006-06-29 01:58:28 +0900455};
456
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457static struct ata_port_info piix_port_info[] = {
Tejun Heo00242ec2007-11-19 11:24:25 +0900458 [piix_pata_mwdma] = /* PIIX3 MWDMA only */
459 {
Tejun Heo00242ec2007-11-19 11:24:25 +0900460 .flags = PIIX_PATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100461 .pio_mask = ATA_PIO4,
462 .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
Tejun Heo00242ec2007-11-19 11:24:25 +0900463 .port_ops = &piix_pata_ops,
464 },
465
Jeff Garzikec300d92007-09-01 07:17:36 -0400466 [piix_pata_33] = /* PIIX4 at 33MHz */
Tejun Heo1d076e52006-03-01 01:25:39 +0900467 {
Tejun Heob3362f82006-11-10 18:08:10 +0900468 .flags = PIIX_PATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100469 .pio_mask = ATA_PIO4,
470 .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
471 .udma_mask = ATA_UDMA2,
Tejun Heo1d076e52006-03-01 01:25:39 +0900472 .port_ops = &piix_pata_ops,
473 },
474
Jeff Garzikec300d92007-09-01 07:17:36 -0400475 [ich_pata_33] = /* ICH0 - ICH at 33Mhz*/
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476 {
Tejun Heob3362f82006-11-10 18:08:10 +0900477 .flags = PIIX_PATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100478 .pio_mask = ATA_PIO4,
479 .mwdma_mask = ATA_MWDMA12_ONLY, /* Check: maybe MWDMA0 is ok */
480 .udma_mask = ATA_UDMA2,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400481 .port_ops = &ich_pata_ops,
482 },
Jeff Garzikec300d92007-09-01 07:17:36 -0400483
484 [ich_pata_66] = /* ICH controllers up to 66MHz */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400485 {
Tejun Heob3362f82006-11-10 18:08:10 +0900486 .flags = PIIX_PATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100487 .pio_mask = ATA_PIO4,
488 .mwdma_mask = ATA_MWDMA12_ONLY, /* MWDMA0 is broken on chip */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400489 .udma_mask = ATA_UDMA4,
490 .port_ops = &ich_pata_ops,
491 },
Jeff Garzik85cd7252006-08-31 00:03:49 -0400492
Jeff Garzikec300d92007-09-01 07:17:36 -0400493 [ich_pata_100] =
Jeff Garzik669a5db2006-08-29 18:12:40 -0400494 {
Tejun Heob3362f82006-11-10 18:08:10 +0900495 .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100496 .pio_mask = ATA_PIO4,
497 .mwdma_mask = ATA_MWDMA12_ONLY,
498 .udma_mask = ATA_UDMA5,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400499 .port_ops = &ich_pata_ops,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500 },
501
Alan Coxc611bed2009-05-06 17:08:44 +0100502 [ich_pata_100_nomwdma1] =
503 {
504 .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
505 .pio_mask = ATA_PIO4,
506 .mwdma_mask = ATA_MWDMA2_ONLY,
507 .udma_mask = ATA_UDMA5,
508 .port_ops = &ich_pata_ops,
509 },
510
Jeff Garzikec300d92007-09-01 07:17:36 -0400511 [ich5_sata] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512 {
Tejun Heo228c1592006-11-10 18:08:10 +0900513 .flags = PIIX_SATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100514 .pio_mask = ATA_PIO4,
515 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400516 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700517 .port_ops = &piix_sata_ops,
518 },
519
Jeff Garzikec300d92007-09-01 07:17:36 -0400520 [ich6_sata] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521 {
Tejun Heo723159c2008-01-04 18:42:20 +0900522 .flags = PIIX_SATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100523 .pio_mask = ATA_PIO4,
524 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400525 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526 .port_ops = &piix_sata_ops,
527 },
528
Tejun Heo9c0bf672008-03-26 16:00:58 +0900529 [ich6m_sata] =
Jason Gastonc368ca42005-04-16 15:24:44 -0700530 {
Tejun Heo5016d7d2008-03-26 15:46:58 +0900531 .flags = PIIX_SATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100532 .pio_mask = ATA_PIO4,
533 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400534 .udma_mask = ATA_UDMA6,
Jason Gastonc368ca42005-04-16 15:24:44 -0700535 .port_ops = &piix_sata_ops,
536 },
Tejun Heo1d076e52006-03-01 01:25:39 +0900537
Tejun Heo9c0bf672008-03-26 16:00:58 +0900538 [ich8_sata] =
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400539 {
Tejun Heo5016d7d2008-03-26 15:46:58 +0900540 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100541 .pio_mask = ATA_PIO4,
542 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400543 .udma_mask = ATA_UDMA6,
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400544 .port_ops = &piix_sata_ops,
545 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400546
Tejun Heo00242ec2007-11-19 11:24:25 +0900547 [ich8_2port_sata] =
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700548 {
Tejun Heo5016d7d2008-03-26 15:46:58 +0900549 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100550 .pio_mask = ATA_PIO4,
551 .mwdma_mask = ATA_MWDMA2,
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700552 .udma_mask = ATA_UDMA6,
553 .port_ops = &piix_sata_ops,
554 },
Jason Gaston8f73a682007-10-11 16:05:15 -0700555
Tejun Heo9c0bf672008-03-26 16:00:58 +0900556 [tolapai_sata] =
Jason Gaston8f73a682007-10-11 16:05:15 -0700557 {
Tejun Heo5016d7d2008-03-26 15:46:58 +0900558 .flags = PIIX_SATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100559 .pio_mask = ATA_PIO4,
560 .mwdma_mask = ATA_MWDMA2,
Jason Gaston8f73a682007-10-11 16:05:15 -0700561 .udma_mask = ATA_UDMA6,
562 .port_ops = &piix_sata_ops,
563 },
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900564
Tejun Heo9c0bf672008-03-26 16:00:58 +0900565 [ich8m_apple_sata] =
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900566 {
Tejun Heo23cf2962008-05-29 22:04:22 +0900567 .flags = PIIX_SATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100568 .pio_mask = ATA_PIO4,
569 .mwdma_mask = ATA_MWDMA2,
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900570 .udma_mask = ATA_UDMA6,
571 .port_ops = &piix_sata_ops,
572 },
573
Tejun Heo25f98132008-01-07 19:38:53 +0900574 [piix_pata_vmw] =
575 {
Tejun Heo25f98132008-01-07 19:38:53 +0900576 .flags = PIIX_PATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100577 .pio_mask = ATA_PIO4,
578 .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
579 .udma_mask = ATA_UDMA2,
Tejun Heo25f98132008-01-07 19:38:53 +0900580 .port_ops = &piix_vmw_ops,
581 },
582
Linus Torvalds1da177e2005-04-16 15:20:36 -0700583};
584
585static struct pci_bits piix_enable_bits[] = {
586 { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
587 { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
588};
589
590MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
591MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
592MODULE_LICENSE("GPL");
593MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
594MODULE_VERSION(DRV_VERSION);
595
Alan Coxfc085152006-10-10 14:28:11 -0700596struct ich_laptop {
597 u16 device;
598 u16 subvendor;
599 u16 subdevice;
600};
601
602/*
603 * List of laptops that use short cables rather than 80 wire
604 */
605
606static const struct ich_laptop ich_laptop[] = {
607 /* devid, subvendor, subdev */
608 { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */
Alan Cox2655e2c2007-11-05 22:51:09 +0000609 { 0x27DF, 0x1025, 0x0102 }, /* ICH7 on Acer 5602aWLMi */
J Jbabfb682007-01-09 02:26:30 +0900610 { 0x27DF, 0x1025, 0x0110 }, /* ICH7 on Acer 3682WLMi */
Steve Conklin60347342009-07-16 16:27:56 -0500611 { 0x27DF, 0x1028, 0x02b0 }, /* ICH7 on unknown Dell */
Robin H\. Johnson12340102007-03-28 18:02:07 -0700612 { 0x27DF, 0x1043, 0x1267 }, /* ICH7 on Asus W5F */
Jeff Garzik54174db2007-09-29 04:01:43 -0400613 { 0x27DF, 0x103C, 0x30A1 }, /* ICH7 on HP Compaq nc2400 */
André Goddard Rosaaf901ca2009-11-14 13:09:05 -0200614 { 0x27DF, 0x103C, 0x361a }, /* ICH7 on unknown HP */
Herton Ronaldo Krzesinskid09addf2008-09-17 14:29:05 -0300615 { 0x27DF, 0x1071, 0xD221 }, /* ICH7 on Hercules EC-900 */
Steve Conklin60347342009-07-16 16:27:56 -0500616 { 0x27DF, 0x152D, 0x0778 }, /* ICH7 on unknown Intel */
Tejun Heob33620f2007-05-22 11:34:22 +0200617 { 0x24CA, 0x1025, 0x0061 }, /* ICH4 on ACER Aspire 2023WLMi */
Colin Ian Kinge1fefea2008-06-03 18:59:02 +0200618 { 0x24CA, 0x1025, 0x003d }, /* ICH4 on ACER TM290 */
619 { 0x266F, 0x1025, 0x0066 }, /* ICH6 on ACER Aspire 1694WLMi */
Dan McGee01ce2602008-04-20 22:03:27 -0500620 { 0x2653, 0x1043, 0x82D8 }, /* ICH6M on Asus Eee 701 */
Alan Cox124a6ee2009-05-06 17:09:41 +0100621 { 0x27df, 0x104d, 0x900e }, /* ICH7 on Sony TZ-90 */
Alan Coxfc085152006-10-10 14:28:11 -0700622 /* end marker */
623 { 0, }
624};
625
Linus Torvalds1da177e2005-04-16 15:20:36 -0700626/**
Alan Coxeb4a2c72007-04-11 00:04:20 +0100627 * ich_pata_cable_detect - Probe host controller cable detect info
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628 * @ap: Port for which cable detect info is desired
629 *
630 * Read 80c cable indicator from ATA PCI device's PCI config
631 * register. This register is normally set by firmware (BIOS).
632 *
633 * LOCKING:
634 * None (inherited from caller).
635 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400636
Alan Coxeb4a2c72007-04-11 00:04:20 +0100637static int ich_pata_cable_detect(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638{
Jeff Garzikcca39742006-08-24 03:19:22 -0400639 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Tejun Heo2852bcf2009-01-02 12:04:48 +0900640 struct piix_host_priv *hpriv = ap->host->private_data;
Alan Coxfc085152006-10-10 14:28:11 -0700641 const struct ich_laptop *lap = &ich_laptop[0];
Tejun Heo2852bcf2009-01-02 12:04:48 +0900642 u8 mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643
Alan Coxfc085152006-10-10 14:28:11 -0700644 /* Check for specials - Acer Aspire 5602WLMi */
645 while (lap->device) {
646 if (lap->device == pdev->device &&
647 lap->subvendor == pdev->subsystem_vendor &&
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400648 lap->subdevice == pdev->subsystem_device)
Alan Coxeb4a2c72007-04-11 00:04:20 +0100649 return ATA_CBL_PATA40_SHORT;
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400650
Alan Coxfc085152006-10-10 14:28:11 -0700651 lap++;
652 }
653
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654 /* check BIOS cable detect results */
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900655 mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
Tejun Heo2852bcf2009-01-02 12:04:48 +0900656 if ((hpriv->saved_iocfg & mask) == 0)
Alan Coxeb4a2c72007-04-11 00:04:20 +0100657 return ATA_CBL_PATA40;
658 return ATA_CBL_PATA80;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659}
660
661/**
Tejun Heoccc46722006-05-31 18:28:14 +0900662 * piix_pata_prereset - prereset for PATA host controller
Tejun Heocc0680a2007-08-06 18:36:23 +0900663 * @link: Target link
Tejun Heod4b2bab2007-02-02 16:50:52 +0900664 * @deadline: deadline jiffies for the operation
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666 * LOCKING:
667 * None (inherited from caller).
668 */
Tejun Heocc0680a2007-08-06 18:36:23 +0900669static int piix_pata_prereset(struct ata_link *link, unsigned long deadline)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670{
Tejun Heocc0680a2007-08-06 18:36:23 +0900671 struct ata_port *ap = link->ap;
Jeff Garzikcca39742006-08-24 03:19:22 -0400672 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673
Alan Coxc9619222006-09-26 17:53:38 +0100674 if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
675 return -ENOENT;
Tejun Heo9363c382008-04-07 22:47:16 +0900676 return ata_sff_prereset(link, deadline);
Tejun Heoccc46722006-05-31 18:28:14 +0900677}
678
Bartlomiej Zolnierkiewicz60c3be32009-08-30 14:56:30 +0200679static DEFINE_SPINLOCK(piix_lock);
680
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681/**
682 * piix_set_piomode - Initialize host controller PATA PIO timings
683 * @ap: Port whose timings we are configuring
684 * @adev: um
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685 *
686 * Set PIO mode for device, in host controller PCI config space.
687 *
688 * LOCKING:
689 * None (inherited from caller).
690 */
691
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400692static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693{
Jeff Garzikcca39742006-08-24 03:19:22 -0400694 struct pci_dev *dev = to_pci_dev(ap->host->dev);
Bartlomiej Zolnierkiewicz60c3be32009-08-30 14:56:30 +0200695 unsigned long flags;
696 unsigned int pio = adev->pio_mode - XFER_PIO_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697 unsigned int is_slave = (adev->devno != 0);
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900698 unsigned int master_port= ap->port_no ? 0x42 : 0x40;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699 unsigned int slave_port = 0x44;
700 u16 master_data;
701 u8 slave_data;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400702 u8 udma_enable;
703 int control = 0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400704
Jeff Garzik669a5db2006-08-29 18:12:40 -0400705 /*
706 * See Intel Document 298600-004 for the timing programing rules
707 * for ICH controllers.
708 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709
710 static const /* ISP RTC */
711 u8 timings[][2] = { { 0, 0 },
712 { 0, 0 },
713 { 1, 0 },
714 { 2, 1 },
715 { 2, 3 }, };
716
Jeff Garzik669a5db2006-08-29 18:12:40 -0400717 if (pio >= 2)
718 control |= 1; /* TIME1 enable */
719 if (ata_pio_need_iordy(adev))
720 control |= 2; /* IE enable */
721
Jeff Garzik85cd7252006-08-31 00:03:49 -0400722 /* Intel specifies that the PPE functionality is for disk only */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400723 if (adev->class == ATA_DEV_ATA)
724 control |= 4; /* PPE enable */
725
Bartlomiej Zolnierkiewicz60c3be32009-08-30 14:56:30 +0200726 spin_lock_irqsave(&piix_lock, flags);
727
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200728 /* PIO configuration clears DTE unconditionally. It will be
729 * programmed in set_dmamode which is guaranteed to be called
730 * after set_piomode if any DMA mode is available.
731 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732 pci_read_config_word(dev, master_port, &master_data);
733 if (is_slave) {
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200734 /* clear TIME1|IE1|PPE1|DTE1 */
735 master_data &= 0xff0f;
Joe Perches1967b7f2008-02-03 17:08:11 +0200736 /* Enable SITRE (separate slave timing register) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737 master_data |= 0x4000;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400738 /* enable PPE1, IE1 and TIME1 as needed */
739 master_data |= (control << 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740 pci_read_config_byte(dev, slave_port, &slave_data);
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900741 slave_data &= (ap->port_no ? 0x0f : 0xf0);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400742 /* Load the timing nibble for this slave */
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200743 slave_data |= ((timings[pio][0] << 2) | timings[pio][1])
744 << (ap->port_no ? 4 : 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745 } else {
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200746 /* clear ISP|RCT|TIME0|IE0|PPE0|DTE0 */
747 master_data &= 0xccf0;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400748 /* Enable PPE, IE and TIME as appropriate */
749 master_data |= control;
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200750 /* load ISP and RCT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751 master_data |=
752 (timings[pio][0] << 12) |
753 (timings[pio][1] << 8);
754 }
755 pci_write_config_word(dev, master_port, master_data);
756 if (is_slave)
757 pci_write_config_byte(dev, slave_port, slave_data);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400758
759 /* Ensure the UDMA bit is off - it will be turned back on if
760 UDMA is selected */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400761
Jeff Garzik669a5db2006-08-29 18:12:40 -0400762 if (ap->udma_mask) {
763 pci_read_config_byte(dev, 0x48, &udma_enable);
764 udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
765 pci_write_config_byte(dev, 0x48, udma_enable);
766 }
Bartlomiej Zolnierkiewicz60c3be32009-08-30 14:56:30 +0200767
768 spin_unlock_irqrestore(&piix_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700769}
770
771/**
Jeff Garzik669a5db2006-08-29 18:12:40 -0400772 * do_pata_set_dmamode - Initialize host controller PATA PIO timings
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773 * @ap: Port whose timings we are configuring
Jeff Garzik669a5db2006-08-29 18:12:40 -0400774 * @adev: Drive in question
Hennec32a8fd2006-09-25 22:00:46 +0200775 * @isich: set if the chip is an ICH device
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776 *
777 * Set UDMA mode for device, in host controller PCI config space.
778 *
779 * LOCKING:
780 * None (inherited from caller).
781 */
782
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400783static void do_pata_set_dmamode(struct ata_port *ap, struct ata_device *adev, int isich)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784{
Jeff Garzikcca39742006-08-24 03:19:22 -0400785 struct pci_dev *dev = to_pci_dev(ap->host->dev);
Bartlomiej Zolnierkiewicz60c3be32009-08-30 14:56:30 +0200786 unsigned long flags;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400787 u8 master_port = ap->port_no ? 0x42 : 0x40;
788 u16 master_data;
789 u8 speed = adev->dma_mode;
790 int devid = adev->devno + 2 * ap->port_no;
Andrew Mortondedf61db2007-01-10 17:20:34 -0800791 u8 udma_enable = 0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400792
Jeff Garzik669a5db2006-08-29 18:12:40 -0400793 static const /* ISP RTC */
794 u8 timings[][2] = { { 0, 0 },
795 { 0, 0 },
796 { 1, 0 },
797 { 2, 1 },
798 { 2, 3 }, };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799
Bartlomiej Zolnierkiewicz60c3be32009-08-30 14:56:30 +0200800 spin_lock_irqsave(&piix_lock, flags);
801
Jeff Garzik669a5db2006-08-29 18:12:40 -0400802 pci_read_config_word(dev, master_port, &master_data);
Aland2cdfc02007-01-10 17:13:38 +0000803 if (ap->udma_mask)
804 pci_read_config_byte(dev, 0x48, &udma_enable);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700805
806 if (speed >= XFER_UDMA_0) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400807 unsigned int udma = adev->dma_mode - XFER_UDMA_0;
808 u16 udma_timing;
809 u16 ideconf;
810 int u_clock, u_speed;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400811
Jeff Garzik669a5db2006-08-29 18:12:40 -0400812 /*
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400813 * UDMA is handled by a combination of clock switching and
Jeff Garzik85cd7252006-08-31 00:03:49 -0400814 * selection of dividers
815 *
Jeff Garzik669a5db2006-08-29 18:12:40 -0400816 * Handy rule: Odd modes are UDMATIMx 01, even are 02
Jeff Garzik85cd7252006-08-31 00:03:49 -0400817 * except UDMA0 which is 00
Jeff Garzik669a5db2006-08-29 18:12:40 -0400818 */
819 u_speed = min(2 - (udma & 1), udma);
820 if (udma == 5)
821 u_clock = 0x1000; /* 100Mhz */
822 else if (udma > 2)
823 u_clock = 1; /* 66Mhz */
824 else
825 u_clock = 0; /* 33Mhz */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400826
Jeff Garzik669a5db2006-08-29 18:12:40 -0400827 udma_enable |= (1 << devid);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400828
Jeff Garzik669a5db2006-08-29 18:12:40 -0400829 /* Load the CT/RP selection */
830 pci_read_config_word(dev, 0x4A, &udma_timing);
831 udma_timing &= ~(3 << (4 * devid));
832 udma_timing |= u_speed << (4 * devid);
833 pci_write_config_word(dev, 0x4A, udma_timing);
834
Jeff Garzik85cd7252006-08-31 00:03:49 -0400835 if (isich) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400836 /* Select a 33/66/100Mhz clock */
837 pci_read_config_word(dev, 0x54, &ideconf);
838 ideconf &= ~(0x1001 << devid);
839 ideconf |= u_clock << devid;
840 /* For ICH or later we should set bit 10 for better
841 performance (WR_PingPong_En) */
842 pci_write_config_word(dev, 0x54, ideconf);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700843 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700844 } else {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400845 /*
846 * MWDMA is driven by the PIO timings. We must also enable
847 * IORDY unconditionally along with TIME1. PPE has already
848 * been set when the PIO timing was set.
849 */
850 unsigned int mwdma = adev->dma_mode - XFER_MW_DMA_0;
851 unsigned int control;
852 u8 slave_data;
853 const unsigned int needed_pio[3] = {
854 XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
855 };
856 int pio = needed_pio[mwdma] - XFER_PIO_0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400857
Jeff Garzik669a5db2006-08-29 18:12:40 -0400858 control = 3; /* IORDY|TIME1 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400859
Jeff Garzik669a5db2006-08-29 18:12:40 -0400860 /* If the drive MWDMA is faster than it can do PIO then
861 we must force PIO into PIO0 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400862
Jeff Garzik669a5db2006-08-29 18:12:40 -0400863 if (adev->pio_mode < needed_pio[mwdma])
864 /* Enable DMA timing only */
865 control |= 8; /* PIO cycles in PIO0 */
866
867 if (adev->devno) { /* Slave */
868 master_data &= 0xFF4F; /* Mask out IORDY|TIME1|DMAONLY */
869 master_data |= control << 4;
870 pci_read_config_byte(dev, 0x44, &slave_data);
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200871 slave_data &= (ap->port_no ? 0x0f : 0xf0);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400872 /* Load the matching timing */
873 slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
874 pci_write_config_byte(dev, 0x44, slave_data);
875 } else { /* Master */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400876 master_data &= 0xCCF4; /* Mask out IORDY|TIME1|DMAONLY
Jeff Garzik669a5db2006-08-29 18:12:40 -0400877 and master timing bits */
878 master_data |= control;
879 master_data |=
880 (timings[pio][0] << 12) |
881 (timings[pio][1] << 8);
882 }
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200883
Bartlomiej Zolnierkiewicz69385942009-12-03 20:32:08 +0100884 if (ap->udma_mask)
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200885 udma_enable &= ~(1 << devid);
Bartlomiej Zolnierkiewicz69385942009-12-03 20:32:08 +0100886
887 pci_write_config_word(dev, master_port, master_data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888 }
Jeff Garzik669a5db2006-08-29 18:12:40 -0400889 /* Don't scribble on 0x48 if the controller does not support UDMA */
890 if (ap->udma_mask)
891 pci_write_config_byte(dev, 0x48, udma_enable);
Bartlomiej Zolnierkiewicz60c3be32009-08-30 14:56:30 +0200892
893 spin_unlock_irqrestore(&piix_lock, flags);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400894}
895
896/**
897 * piix_set_dmamode - Initialize host controller PATA DMA timings
898 * @ap: Port whose timings we are configuring
899 * @adev: um
900 *
901 * Set MW/UDMA mode for device, in host controller PCI config space.
902 *
903 * LOCKING:
904 * None (inherited from caller).
905 */
906
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400907static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400908{
909 do_pata_set_dmamode(ap, adev, 0);
910}
911
912/**
913 * ich_set_dmamode - Initialize host controller PATA DMA timings
914 * @ap: Port whose timings we are configuring
915 * @adev: um
916 *
917 * Set MW/UDMA mode for device, in host controller PCI config space.
918 *
919 * LOCKING:
920 * None (inherited from caller).
921 */
922
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400923static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400924{
925 do_pata_set_dmamode(ap, adev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700926}
927
Tejun Heoc7290722008-01-18 18:36:30 +0900928/*
929 * Serial ATA Index/Data Pair Superset Registers access
930 *
931 * Beginning from ICH8, there's a sane way to access SCRs using index
Tejun Heobe77e432008-07-31 17:02:44 +0900932 * and data register pair located at BAR5 which means that we have
933 * separate SCRs for master and slave. This is handled using libata
934 * slave_link facility.
Tejun Heoc7290722008-01-18 18:36:30 +0900935 */
936static const int piix_sidx_map[] = {
937 [SCR_STATUS] = 0,
938 [SCR_ERROR] = 2,
939 [SCR_CONTROL] = 1,
940};
941
Tejun Heobe77e432008-07-31 17:02:44 +0900942static void piix_sidpr_sel(struct ata_link *link, unsigned int reg)
Tejun Heoc7290722008-01-18 18:36:30 +0900943{
Tejun Heobe77e432008-07-31 17:02:44 +0900944 struct ata_port *ap = link->ap;
Tejun Heoc7290722008-01-18 18:36:30 +0900945 struct piix_host_priv *hpriv = ap->host->private_data;
946
Tejun Heobe77e432008-07-31 17:02:44 +0900947 iowrite32(((ap->port_no * 2 + link->pmp) << 8) | piix_sidx_map[reg],
Tejun Heoc7290722008-01-18 18:36:30 +0900948 hpriv->sidpr + PIIX_SIDPR_IDX);
949}
950
Tejun Heo82ef04f2008-07-31 17:02:40 +0900951static int piix_sidpr_scr_read(struct ata_link *link,
952 unsigned int reg, u32 *val)
Tejun Heoc7290722008-01-18 18:36:30 +0900953{
Tejun Heobe77e432008-07-31 17:02:44 +0900954 struct piix_host_priv *hpriv = link->ap->host->private_data;
Tejun Heo213373c2010-07-20 16:20:01 +0200955 unsigned long flags;
Tejun Heoc7290722008-01-18 18:36:30 +0900956
957 if (reg >= ARRAY_SIZE(piix_sidx_map))
958 return -EINVAL;
959
Tejun Heo213373c2010-07-20 16:20:01 +0200960 spin_lock_irqsave(&hpriv->sidpr_lock, flags);
Tejun Heobe77e432008-07-31 17:02:44 +0900961 piix_sidpr_sel(link, reg);
962 *val = ioread32(hpriv->sidpr + PIIX_SIDPR_DATA);
Tejun Heo213373c2010-07-20 16:20:01 +0200963 spin_unlock_irqrestore(&hpriv->sidpr_lock, flags);
Tejun Heoc7290722008-01-18 18:36:30 +0900964 return 0;
965}
966
Tejun Heo82ef04f2008-07-31 17:02:40 +0900967static int piix_sidpr_scr_write(struct ata_link *link,
968 unsigned int reg, u32 val)
Tejun Heoc7290722008-01-18 18:36:30 +0900969{
Tejun Heobe77e432008-07-31 17:02:44 +0900970 struct piix_host_priv *hpriv = link->ap->host->private_data;
Tejun Heo213373c2010-07-20 16:20:01 +0200971 unsigned long flags;
Tejun Heo82ef04f2008-07-31 17:02:40 +0900972
Tejun Heoc7290722008-01-18 18:36:30 +0900973 if (reg >= ARRAY_SIZE(piix_sidx_map))
974 return -EINVAL;
975
Tejun Heo213373c2010-07-20 16:20:01 +0200976 spin_lock_irqsave(&hpriv->sidpr_lock, flags);
Tejun Heobe77e432008-07-31 17:02:44 +0900977 piix_sidpr_sel(link, reg);
978 iowrite32(val, hpriv->sidpr + PIIX_SIDPR_DATA);
Tejun Heo213373c2010-07-20 16:20:01 +0200979 spin_unlock_irqrestore(&hpriv->sidpr_lock, flags);
Tejun Heoc7290722008-01-18 18:36:30 +0900980 return 0;
981}
982
Tejun Heo27943622010-01-19 10:49:19 +0900983static bool piix_irq_check(struct ata_port *ap)
984{
985 if (unlikely(!ap->ioaddr.bmdma_addr))
986 return false;
987
988 return ap->ops->bmdma_status(ap) & ATA_DMA_INTR;
989}
990
Tejun Heob8b275e2007-07-10 15:55:43 +0900991#ifdef CONFIG_PM
Tejun Heo8c3832e2007-07-27 14:53:28 +0900992static int piix_broken_suspend(void)
993{
Jeff Garzik18552562007-10-03 15:15:40 -0400994 static const struct dmi_system_id sysids[] = {
Tejun Heo8c3832e2007-07-27 14:53:28 +0900995 {
Tejun Heo4c74d4e2007-09-30 01:11:20 -0700996 .ident = "TECRA M3",
997 .matches = {
998 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
999 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M3"),
1000 },
1001 },
1002 {
Peter Schwenke04d86d62007-11-30 15:28:29 +09001003 .ident = "TECRA M3",
1004 .matches = {
1005 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1006 DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M3"),
1007 },
1008 },
1009 {
Peter Schwenked1aa6902007-12-05 10:39:49 +09001010 .ident = "TECRA M4",
1011 .matches = {
1012 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1013 DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M4"),
1014 },
1015 },
1016 {
Tejun Heo040dee52008-06-13 18:05:02 +09001017 .ident = "TECRA M4",
1018 .matches = {
1019 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1020 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M4"),
1021 },
1022 },
1023 {
Tejun Heo8c3832e2007-07-27 14:53:28 +09001024 .ident = "TECRA M5",
1025 .matches = {
1026 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1027 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M5"),
1028 },
Tejun Heob8b275e2007-07-10 15:55:43 +09001029 },
Tejun Heo8c3832e2007-07-27 14:53:28 +09001030 {
Peter Schwenkeffe188d2008-01-17 23:08:55 +10001031 .ident = "TECRA M6",
1032 .matches = {
1033 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1034 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M6"),
1035 },
1036 },
1037 {
Tejun Heo5c08ea02007-08-14 19:56:04 +09001038 .ident = "TECRA M7",
1039 .matches = {
1040 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1041 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M7"),
1042 },
1043 },
1044 {
Peter Schwenke04d86d62007-11-30 15:28:29 +09001045 .ident = "TECRA A8",
1046 .matches = {
1047 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1048 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A8"),
1049 },
1050 },
1051 {
Peter Schwenkeffe188d2008-01-17 23:08:55 +10001052 .ident = "Satellite R20",
1053 .matches = {
1054 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1055 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R20"),
1056 },
1057 },
1058 {
Peter Schwenke04d86d62007-11-30 15:28:29 +09001059 .ident = "Satellite R25",
1060 .matches = {
1061 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1062 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R25"),
1063 },
1064 },
1065 {
Tejun Heo3cc0b9d2007-08-25 08:31:02 +09001066 .ident = "Satellite U200",
1067 .matches = {
1068 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1069 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U200"),
1070 },
1071 },
1072 {
Peter Schwenke04d86d62007-11-30 15:28:29 +09001073 .ident = "Satellite U200",
1074 .matches = {
1075 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1076 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U200"),
1077 },
1078 },
1079 {
Yann Chachkoff62320e22007-11-07 12:02:27 +09001080 .ident = "Satellite Pro U200",
1081 .matches = {
1082 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1083 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE PRO U200"),
1084 },
1085 },
1086 {
Tejun Heo8c3832e2007-07-27 14:53:28 +09001087 .ident = "Satellite U205",
1088 .matches = {
1089 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1090 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U205"),
1091 },
Tejun Heob8b275e2007-07-10 15:55:43 +09001092 },
Tejun Heo8c3832e2007-07-27 14:53:28 +09001093 {
Tejun Heode753e52007-11-12 17:56:24 +09001094 .ident = "SATELLITE U205",
1095 .matches = {
1096 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1097 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U205"),
1098 },
1099 },
1100 {
Tejun Heo8c3832e2007-07-27 14:53:28 +09001101 .ident = "Portege M500",
1102 .matches = {
1103 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1104 DMI_MATCH(DMI_PRODUCT_NAME, "PORTEGE M500"),
1105 },
Tejun Heob8b275e2007-07-10 15:55:43 +09001106 },
Tejun Heoc3f93b82009-03-31 10:44:34 +09001107 {
1108 .ident = "VGN-BX297XP",
1109 .matches = {
1110 DMI_MATCH(DMI_SYS_VENDOR, "Sony Corporation"),
1111 DMI_MATCH(DMI_PRODUCT_NAME, "VGN-BX297XP"),
1112 },
1113 },
Jeff Garzik7d051542007-09-01 06:48:52 -04001114
1115 { } /* terminate list */
Tejun Heo8c3832e2007-07-27 14:53:28 +09001116 };
Tejun Heo7abe79c2007-07-27 14:55:07 +09001117 static const char *oemstrs[] = {
1118 "Tecra M3,",
1119 };
1120 int i;
Tejun Heo8c3832e2007-07-27 14:53:28 +09001121
1122 if (dmi_check_system(sysids))
1123 return 1;
1124
Tejun Heo7abe79c2007-07-27 14:55:07 +09001125 for (i = 0; i < ARRAY_SIZE(oemstrs); i++)
1126 if (dmi_find_device(DMI_DEV_TYPE_OEM_STRING, oemstrs[i], NULL))
1127 return 1;
1128
Tejun Heo1eedb4a2008-11-29 22:37:21 +09001129 /* TECRA M4 sometimes forgets its identify and reports bogus
1130 * DMI information. As the bogus information is a bit
1131 * generic, match as many entries as possible. This manual
1132 * matching is necessary because dmi_system_id.matches is
1133 * limited to four entries.
1134 */
Jiri Slaby3c387732008-12-10 14:07:22 +01001135 if (dmi_match(DMI_SYS_VENDOR, "TOSHIBA") &&
1136 dmi_match(DMI_PRODUCT_NAME, "000000") &&
1137 dmi_match(DMI_PRODUCT_VERSION, "000000") &&
1138 dmi_match(DMI_PRODUCT_SERIAL, "000000") &&
1139 dmi_match(DMI_BOARD_VENDOR, "TOSHIBA") &&
1140 dmi_match(DMI_BOARD_NAME, "Portable PC") &&
1141 dmi_match(DMI_BOARD_VERSION, "Version A0"))
Tejun Heo1eedb4a2008-11-29 22:37:21 +09001142 return 1;
1143
Tejun Heo8c3832e2007-07-27 14:53:28 +09001144 return 0;
1145}
Tejun Heob8b275e2007-07-10 15:55:43 +09001146
1147static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
1148{
1149 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1150 unsigned long flags;
1151 int rc = 0;
1152
1153 rc = ata_host_suspend(host, mesg);
1154 if (rc)
1155 return rc;
1156
1157 /* Some braindamaged ACPI suspend implementations expect the
1158 * controller to be awake on entry; otherwise, it burns cpu
1159 * cycles and power trying to do something to the sleeping
1160 * beauty.
1161 */
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +01001162 if (piix_broken_suspend() && (mesg.event & PM_EVENT_SLEEP)) {
Tejun Heob8b275e2007-07-10 15:55:43 +09001163 pci_save_state(pdev);
1164
1165 /* mark its power state as "unknown", since we don't
1166 * know if e.g. the BIOS will change its device state
1167 * when we suspend.
1168 */
1169 if (pdev->current_state == PCI_D0)
1170 pdev->current_state = PCI_UNKNOWN;
1171
1172 /* tell resume that it's waking up from broken suspend */
1173 spin_lock_irqsave(&host->lock, flags);
1174 host->flags |= PIIX_HOST_BROKEN_SUSPEND;
1175 spin_unlock_irqrestore(&host->lock, flags);
1176 } else
1177 ata_pci_device_do_suspend(pdev, mesg);
1178
1179 return 0;
1180}
1181
1182static int piix_pci_device_resume(struct pci_dev *pdev)
1183{
1184 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1185 unsigned long flags;
1186 int rc;
1187
1188 if (host->flags & PIIX_HOST_BROKEN_SUSPEND) {
1189 spin_lock_irqsave(&host->lock, flags);
1190 host->flags &= ~PIIX_HOST_BROKEN_SUSPEND;
1191 spin_unlock_irqrestore(&host->lock, flags);
1192
1193 pci_set_power_state(pdev, PCI_D0);
1194 pci_restore_state(pdev);
1195
1196 /* PCI device wasn't disabled during suspend. Use
Tejun Heo0b62e132007-07-27 14:43:35 +09001197 * pci_reenable_device() to avoid affecting the enable
1198 * count.
Tejun Heob8b275e2007-07-10 15:55:43 +09001199 */
Tejun Heo0b62e132007-07-27 14:43:35 +09001200 rc = pci_reenable_device(pdev);
Tejun Heob8b275e2007-07-10 15:55:43 +09001201 if (rc)
1202 dev_printk(KERN_ERR, &pdev->dev, "failed to enable "
1203 "device after resume (%d)\n", rc);
1204 } else
1205 rc = ata_pci_device_do_resume(pdev);
1206
1207 if (rc == 0)
1208 ata_host_resume(host);
1209
1210 return rc;
1211}
1212#endif
1213
Tejun Heo25f98132008-01-07 19:38:53 +09001214static u8 piix_vmw_bmdma_status(struct ata_port *ap)
1215{
1216 return ata_bmdma_status(ap) & ~ATA_DMA_ERR;
1217}
1218
Linus Torvalds1da177e2005-04-16 15:20:36 -07001219#define AHCI_PCI_BAR 5
1220#define AHCI_GLOBAL_CTL 0x04
1221#define AHCI_ENABLE (1 << 31)
1222static int piix_disable_ahci(struct pci_dev *pdev)
1223{
Jeff Garzikea6ba102005-08-30 05:18:18 -04001224 void __iomem *mmio;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001225 u32 tmp;
1226 int rc = 0;
1227
1228 /* BUG: pci_enable_device has not yet been called. This
1229 * works because this device is usually set up by BIOS.
1230 */
1231
Jeff Garzik374b1872005-08-30 05:42:52 -04001232 if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
1233 !pci_resource_len(pdev, AHCI_PCI_BAR))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001234 return 0;
Greg Felix7b6dbd62005-07-28 15:54:15 -04001235
Jeff Garzik374b1872005-08-30 05:42:52 -04001236 mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001237 if (!mmio)
1238 return -ENOMEM;
Greg Felix7b6dbd62005-07-28 15:54:15 -04001239
Alan Coxc47a6312007-11-19 14:28:28 +00001240 tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001241 if (tmp & AHCI_ENABLE) {
1242 tmp &= ~AHCI_ENABLE;
Alan Coxc47a6312007-11-19 14:28:28 +00001243 iowrite32(tmp, mmio + AHCI_GLOBAL_CTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001244
Alan Coxc47a6312007-11-19 14:28:28 +00001245 tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001246 if (tmp & AHCI_ENABLE)
1247 rc = -EIO;
1248 }
Greg Felix7b6dbd62005-07-28 15:54:15 -04001249
Jeff Garzik374b1872005-08-30 05:42:52 -04001250 pci_iounmap(pdev, mmio);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001251 return rc;
1252}
1253
1254/**
Alan Coxc621b142005-12-08 19:22:28 +00001255 * piix_check_450nx_errata - Check for problem 450NX setup
Randy Dunlapc893a3a2006-01-28 13:15:32 -05001256 * @ata_dev: the PCI device to check
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001257 *
Alan Coxc621b142005-12-08 19:22:28 +00001258 * Check for the present of 450NX errata #19 and errata #25. If
1259 * they are found return an error code so we can turn off DMA
1260 */
1261
1262static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
1263{
1264 struct pci_dev *pdev = NULL;
1265 u16 cfg;
Alan Coxc621b142005-12-08 19:22:28 +00001266 int no_piix_dma = 0;
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001267
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001268 while ((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL) {
Alan Coxc621b142005-12-08 19:22:28 +00001269 /* Look for 450NX PXB. Check for problem configurations
1270 A PCI quirk checks bit 6 already */
Alan Coxc621b142005-12-08 19:22:28 +00001271 pci_read_config_word(pdev, 0x41, &cfg);
1272 /* Only on the original revision: IDE DMA can hang */
Auke Kok44c10132007-06-08 15:46:36 -07001273 if (pdev->revision == 0x00)
Alan Coxc621b142005-12-08 19:22:28 +00001274 no_piix_dma = 1;
1275 /* On all revisions below 5 PXB bus lock must be disabled for IDE */
Auke Kok44c10132007-06-08 15:46:36 -07001276 else if (cfg & (1<<14) && pdev->revision < 5)
Alan Coxc621b142005-12-08 19:22:28 +00001277 no_piix_dma = 2;
1278 }
Alan Cox31a34fe2006-05-22 22:58:14 +01001279 if (no_piix_dma)
Alan Coxc621b142005-12-08 19:22:28 +00001280 dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
Alan Cox31a34fe2006-05-22 22:58:14 +01001281 if (no_piix_dma == 2)
Alan Coxc621b142005-12-08 19:22:28 +00001282 dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
1283 return no_piix_dma;
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001284}
Alan Coxc621b142005-12-08 19:22:28 +00001285
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001286static void __devinit piix_init_pcs(struct ata_host *host,
Jeff Garzikea35d292006-07-11 11:48:50 -04001287 const struct piix_map_db *map_db)
1288{
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001289 struct pci_dev *pdev = to_pci_dev(host->dev);
Jeff Garzikea35d292006-07-11 11:48:50 -04001290 u16 pcs, new_pcs;
1291
1292 pci_read_config_word(pdev, ICH5_PCS, &pcs);
1293
1294 new_pcs = pcs | map_db->port_enable;
1295
1296 if (new_pcs != pcs) {
1297 DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
1298 pci_write_config_word(pdev, ICH5_PCS, new_pcs);
1299 msleep(150);
1300 }
1301}
1302
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001303static const int *__devinit piix_init_sata_map(struct pci_dev *pdev,
1304 struct ata_port_info *pinfo,
1305 const struct piix_map_db *map_db)
Tejun Heod33f58b2006-03-01 01:25:39 +09001306{
Al Virob4482a42007-10-14 19:35:40 +01001307 const int *map;
Tejun Heod33f58b2006-03-01 01:25:39 +09001308 int i, invalid_map = 0;
1309 u8 map_value;
1310
1311 pci_read_config_byte(pdev, ICH5_PMR, &map_value);
1312
1313 map = map_db->map[map_value & map_db->mask];
1314
1315 dev_printk(KERN_INFO, &pdev->dev, "MAP [");
1316 for (i = 0; i < 4; i++) {
1317 switch (map[i]) {
1318 case RV:
1319 invalid_map = 1;
1320 printk(" XX");
1321 break;
1322
1323 case NA:
1324 printk(" --");
1325 break;
1326
1327 case IDE:
1328 WARN_ON((i & 1) || map[i + 1] != IDE);
Jeff Garzik669a5db2006-08-29 18:12:40 -04001329 pinfo[i / 2] = piix_port_info[ich_pata_100];
Tejun Heod33f58b2006-03-01 01:25:39 +09001330 i++;
1331 printk(" IDE IDE");
1332 break;
1333
1334 default:
1335 printk(" P%d", map[i]);
1336 if (i & 1)
Jeff Garzikcca39742006-08-24 03:19:22 -04001337 pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
Tejun Heod33f58b2006-03-01 01:25:39 +09001338 break;
1339 }
1340 }
1341 printk(" ]\n");
1342
1343 if (invalid_map)
1344 dev_printk(KERN_ERR, &pdev->dev,
1345 "invalid MAP value %u\n", map_value);
1346
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001347 return map;
Tejun Heod33f58b2006-03-01 01:25:39 +09001348}
1349
Tejun Heoe9c16702009-03-03 13:52:16 +09001350static bool piix_no_sidpr(struct ata_host *host)
1351{
1352 struct pci_dev *pdev = to_pci_dev(host->dev);
1353
1354 /*
1355 * Samsung DB-P70 only has three ATA ports exposed and
1356 * curiously the unconnected first port reports link online
1357 * while not responding to SRST protocol causing excessive
1358 * detection delay.
1359 *
1360 * Unfortunately, the system doesn't carry enough DMI
1361 * information to identify the machine but does have subsystem
1362 * vendor and device set. As it's unclear whether the
1363 * subsystem vendor/device is used only for this specific
1364 * board, the port can't be disabled solely with the
1365 * information; however, turning off SIDPR access works around
1366 * the problem. Turn it off.
1367 *
1368 * This problem is reported in bnc#441240.
1369 *
1370 * https://bugzilla.novell.com/show_bug.cgi?id=441420
1371 */
1372 if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2920 &&
1373 pdev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG &&
1374 pdev->subsystem_device == 0xb049) {
1375 dev_printk(KERN_WARNING, host->dev,
1376 "Samsung DB-P70 detected, disabling SIDPR\n");
1377 return true;
1378 }
1379
1380 return false;
1381}
1382
Tejun Heobe77e432008-07-31 17:02:44 +09001383static int __devinit piix_init_sidpr(struct ata_host *host)
Tejun Heoc7290722008-01-18 18:36:30 +09001384{
1385 struct pci_dev *pdev = to_pci_dev(host->dev);
1386 struct piix_host_priv *hpriv = host->private_data;
Tejun Heobe77e432008-07-31 17:02:44 +09001387 struct ata_link *link0 = &host->ports[0]->link;
Tejun Heocb6716c2008-05-01 10:03:08 +09001388 u32 scontrol;
Tejun Heobe77e432008-07-31 17:02:44 +09001389 int i, rc;
Tejun Heoc7290722008-01-18 18:36:30 +09001390
1391 /* check for availability */
1392 for (i = 0; i < 4; i++)
1393 if (hpriv->map[i] == IDE)
Tejun Heobe77e432008-07-31 17:02:44 +09001394 return 0;
Tejun Heoc7290722008-01-18 18:36:30 +09001395
Tejun Heoe9c16702009-03-03 13:52:16 +09001396 /* is it blacklisted? */
1397 if (piix_no_sidpr(host))
1398 return 0;
1399
Tejun Heoc7290722008-01-18 18:36:30 +09001400 if (!(host->ports[0]->flags & PIIX_FLAG_SIDPR))
Tejun Heobe77e432008-07-31 17:02:44 +09001401 return 0;
Tejun Heoc7290722008-01-18 18:36:30 +09001402
1403 if (pci_resource_start(pdev, PIIX_SIDPR_BAR) == 0 ||
1404 pci_resource_len(pdev, PIIX_SIDPR_BAR) != PIIX_SIDPR_LEN)
Tejun Heobe77e432008-07-31 17:02:44 +09001405 return 0;
Tejun Heoc7290722008-01-18 18:36:30 +09001406
1407 if (pcim_iomap_regions(pdev, 1 << PIIX_SIDPR_BAR, DRV_NAME))
Tejun Heobe77e432008-07-31 17:02:44 +09001408 return 0;
Tejun Heoc7290722008-01-18 18:36:30 +09001409
1410 hpriv->sidpr = pcim_iomap_table(pdev)[PIIX_SIDPR_BAR];
Tejun Heocb6716c2008-05-01 10:03:08 +09001411
1412 /* SCR access via SIDPR doesn't work on some configurations.
1413 * Give it a test drive by inhibiting power save modes which
1414 * we'll do anyway.
1415 */
Tejun Heobe77e432008-07-31 17:02:44 +09001416 piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
Tejun Heocb6716c2008-05-01 10:03:08 +09001417
1418 /* if IPM is already 3, SCR access is probably working. Don't
1419 * un-inhibit power save modes as BIOS might have inhibited
1420 * them for a reason.
1421 */
1422 if ((scontrol & 0xf00) != 0x300) {
1423 scontrol |= 0x300;
Tejun Heobe77e432008-07-31 17:02:44 +09001424 piix_sidpr_scr_write(link0, SCR_CONTROL, scontrol);
1425 piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
Tejun Heocb6716c2008-05-01 10:03:08 +09001426
1427 if ((scontrol & 0xf00) != 0x300) {
1428 dev_printk(KERN_INFO, host->dev, "SCR access via "
1429 "SIDPR is available but doesn't work\n");
Tejun Heobe77e432008-07-31 17:02:44 +09001430 return 0;
Tejun Heocb6716c2008-05-01 10:03:08 +09001431 }
1432 }
1433
Tejun Heobe77e432008-07-31 17:02:44 +09001434 /* okay, SCRs available, set ops and ask libata for slave_link */
1435 for (i = 0; i < 2; i++) {
1436 struct ata_port *ap = host->ports[i];
1437
1438 ap->ops = &piix_sidpr_sata_ops;
1439
1440 if (ap->flags & ATA_FLAG_SLAVE_POSS) {
1441 rc = ata_slave_link_init(ap);
1442 if (rc)
1443 return rc;
1444 }
1445 }
1446
1447 return 0;
Tejun Heoc7290722008-01-18 18:36:30 +09001448}
1449
Tejun Heo2852bcf2009-01-02 12:04:48 +09001450static void piix_iocfg_bit18_quirk(struct ata_host *host)
Tejun Heo43a98f02007-08-23 10:15:18 +09001451{
Jeff Garzik18552562007-10-03 15:15:40 -04001452 static const struct dmi_system_id sysids[] = {
Tejun Heo43a98f02007-08-23 10:15:18 +09001453 {
1454 /* Clevo M570U sets IOCFG bit 18 if the cdrom
1455 * isn't used to boot the system which
1456 * disables the channel.
1457 */
1458 .ident = "M570U",
1459 .matches = {
1460 DMI_MATCH(DMI_SYS_VENDOR, "Clevo Co."),
1461 DMI_MATCH(DMI_PRODUCT_NAME, "M570U"),
1462 },
1463 },
Jeff Garzik7d051542007-09-01 06:48:52 -04001464
1465 { } /* terminate list */
Tejun Heo43a98f02007-08-23 10:15:18 +09001466 };
Tejun Heo2852bcf2009-01-02 12:04:48 +09001467 struct pci_dev *pdev = to_pci_dev(host->dev);
1468 struct piix_host_priv *hpriv = host->private_data;
Tejun Heo43a98f02007-08-23 10:15:18 +09001469
1470 if (!dmi_check_system(sysids))
1471 return;
1472
1473 /* The datasheet says that bit 18 is NOOP but certain systems
1474 * seem to use it to disable a channel. Clear the bit on the
1475 * affected systems.
1476 */
Tejun Heo2852bcf2009-01-02 12:04:48 +09001477 if (hpriv->saved_iocfg & (1 << 18)) {
Tejun Heo43a98f02007-08-23 10:15:18 +09001478 dev_printk(KERN_INFO, &pdev->dev,
1479 "applying IOCFG bit18 quirk\n");
Tejun Heo2852bcf2009-01-02 12:04:48 +09001480 pci_write_config_dword(pdev, PIIX_IOCFG,
1481 hpriv->saved_iocfg & ~(1 << 18));
Tejun Heo43a98f02007-08-23 10:15:18 +09001482 }
1483}
1484
Rafael J. Wysocki5f451fe2009-01-19 20:59:22 +01001485static bool piix_broken_system_poweroff(struct pci_dev *pdev)
1486{
1487 static const struct dmi_system_id broken_systems[] = {
1488 {
1489 .ident = "HP Compaq 2510p",
1490 .matches = {
1491 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1492 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 2510p"),
1493 },
1494 /* PCI slot number of the controller */
1495 .driver_data = (void *)0x1FUL,
1496 },
Ville Syrjala65e31642009-05-19 01:37:44 +03001497 {
1498 .ident = "HP Compaq nc6000",
1499 .matches = {
1500 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1501 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nc6000"),
1502 },
1503 /* PCI slot number of the controller */
1504 .driver_data = (void *)0x1FUL,
1505 },
Rafael J. Wysocki5f451fe2009-01-19 20:59:22 +01001506
1507 { } /* terminate list */
1508 };
1509 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
1510
1511 if (dmi) {
1512 unsigned long slot = (unsigned long)dmi->driver_data;
1513 /* apply the quirk only to on-board controllers */
1514 return slot == PCI_SLOT(pdev->devfn);
1515 }
1516
1517 return false;
1518}
1519
Alan Coxc621b142005-12-08 19:22:28 +00001520/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001521 * piix_init_one - Register PIIX ATA PCI device with kernel services
1522 * @pdev: PCI device to register
1523 * @ent: Entry in piix_pci_tbl matching with @pdev
1524 *
1525 * Called from kernel PCI layer. We probe for combined mode (sigh),
1526 * and then hand over control to libata, for it to do the rest.
1527 *
1528 * LOCKING:
1529 * Inherited from PCI layer (may sleep).
1530 *
1531 * RETURNS:
1532 * Zero on success, or -ERRNO value.
1533 */
1534
Adrian Bunkbc5468f2008-01-30 22:02:02 +02001535static int __devinit piix_init_one(struct pci_dev *pdev,
1536 const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001537{
1538 static int printed_version;
Tejun Heo24dc5f32007-01-20 16:00:28 +09001539 struct device *dev = &pdev->dev;
Tejun Heod33f58b2006-03-01 01:25:39 +09001540 struct ata_port_info port_info[2];
Tejun Heo1626aeb2007-05-04 12:43:58 +02001541 const struct ata_port_info *ppi[] = { &port_info[0], &port_info[1] };
Jeff Garzikcca39742006-08-24 03:19:22 -04001542 unsigned long port_flags;
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001543 struct ata_host *host;
1544 struct piix_host_priv *hpriv;
1545 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001546
1547 if (!printed_version++)
Jeff Garzik6248e642005-10-30 06:42:18 -05001548 dev_printk(KERN_DEBUG, &pdev->dev,
1549 "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001550
Alan Cox347979a2009-05-06 17:10:08 +01001551 /* no hotplugging support for later devices (FIXME) */
1552 if (!in_module_init && ent->driver_data >= ich5_sata)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001553 return -ENODEV;
1554
Rafael J. Wysocki5f451fe2009-01-19 20:59:22 +01001555 if (piix_broken_system_poweroff(pdev)) {
1556 piix_port_info[ent->driver_data].flags |=
1557 ATA_FLAG_NO_POWEROFF_SPINDOWN |
1558 ATA_FLAG_NO_HIBERNATE_SPINDOWN;
1559 dev_info(&pdev->dev, "quirky BIOS, skipping spindown "
1560 "on poweroff and hibernation\n");
1561 }
1562
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001563 port_info[0] = piix_port_info[ent->driver_data];
1564 port_info[1] = piix_port_info[ent->driver_data];
1565
1566 port_flags = port_info[0].flags;
1567
1568 /* enable device and prepare host */
1569 rc = pcim_enable_device(pdev);
1570 if (rc)
1571 return rc;
1572
Tejun Heo2852bcf2009-01-02 12:04:48 +09001573 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1574 if (!hpriv)
1575 return -ENOMEM;
Tejun Heo213373c2010-07-20 16:20:01 +02001576 spin_lock_init(&hpriv->sidpr_lock);
Tejun Heo2852bcf2009-01-02 12:04:48 +09001577
1578 /* Save IOCFG, this will be used for cable detection, quirk
1579 * detection and restoration on detach. This is necessary
1580 * because some ACPI implementations mess up cable related
1581 * bits on _STM. Reported on kernel bz#11879.
1582 */
1583 pci_read_config_dword(pdev, PIIX_IOCFG, &hpriv->saved_iocfg);
1584
Tejun Heo5016d7d2008-03-26 15:46:58 +09001585 /* ICH6R may be driven by either ata_piix or ahci driver
1586 * regardless of BIOS configuration. Make sure AHCI mode is
1587 * off.
1588 */
1589 if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2652) {
Stephen Hemmingerda3ceb22008-09-08 09:31:39 -07001590 rc = piix_disable_ahci(pdev);
Tejun Heo5016d7d2008-03-26 15:46:58 +09001591 if (rc)
1592 return rc;
1593 }
1594
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001595 /* SATA map init can change port_info, do it before prepping host */
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001596 if (port_flags & ATA_FLAG_SATA)
1597 hpriv->map = piix_init_sata_map(pdev, port_info,
1598 piix_map_db_table[ent->driver_data]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001599
Tejun Heo1c5afdf2010-05-19 22:10:22 +02001600 rc = ata_pci_bmdma_prepare_host(pdev, ppi, &host);
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001601 if (rc)
1602 return rc;
1603 host->private_data = hpriv;
Tejun Heoff0fc142005-12-18 17:17:07 +09001604
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001605 /* initialize controller */
Tejun Heoc7290722008-01-18 18:36:30 +09001606 if (port_flags & ATA_FLAG_SATA) {
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001607 piix_init_pcs(host, piix_map_db_table[ent->driver_data]);
Tejun Heobe77e432008-07-31 17:02:44 +09001608 rc = piix_init_sidpr(host);
1609 if (rc)
1610 return rc;
Tejun Heoc7290722008-01-18 18:36:30 +09001611 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001612
Tejun Heo43a98f02007-08-23 10:15:18 +09001613 /* apply IOCFG bit18 quirk */
Tejun Heo2852bcf2009-01-02 12:04:48 +09001614 piix_iocfg_bit18_quirk(host);
Tejun Heo43a98f02007-08-23 10:15:18 +09001615
Linus Torvalds1da177e2005-04-16 15:20:36 -07001616 /* On ICH5, some BIOSen disable the interrupt using the
1617 * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
1618 * On ICH6, this bit has the same effect, but only when
1619 * MSI is disabled (and it is disabled, as we don't use
1620 * message-signalled interrupts currently).
1621 */
Jeff Garzikcca39742006-08-24 03:19:22 -04001622 if (port_flags & PIIX_FLAG_CHECKINTR)
Brett M Russa04ce0f2005-08-15 15:23:41 -04001623 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001624
Alan Coxc621b142005-12-08 19:22:28 +00001625 if (piix_check_450nx_errata(pdev)) {
1626 /* This writes into the master table but it does not
1627 really matter for this errata as we will apply it to
1628 all the PIIX devices on the board */
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001629 host->ports[0]->mwdma_mask = 0;
1630 host->ports[0]->udma_mask = 0;
1631 host->ports[1]->mwdma_mask = 0;
1632 host->ports[1]->udma_mask = 0;
Alan Coxc621b142005-12-08 19:22:28 +00001633 }
Arjan van de Ven517d3cc2009-05-13 15:02:42 +01001634 host->flags |= ATA_HOST_PARALLEL_SCAN;
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001635
1636 pci_set_master(pdev);
Tejun Heoc3b28892010-05-19 22:10:21 +02001637 return ata_pci_sff_activate_host(host, ata_bmdma_interrupt, &piix_sht);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001638}
1639
Tejun Heo2852bcf2009-01-02 12:04:48 +09001640static void piix_remove_one(struct pci_dev *pdev)
1641{
1642 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1643 struct piix_host_priv *hpriv = host->private_data;
1644
1645 pci_write_config_dword(pdev, PIIX_IOCFG, hpriv->saved_iocfg);
1646
1647 ata_pci_remove_one(pdev);
1648}
1649
Linus Torvalds1da177e2005-04-16 15:20:36 -07001650static int __init piix_init(void)
1651{
1652 int rc;
1653
Pavel Roskinb7887192006-08-10 18:13:18 +09001654 DPRINTK("pci_register_driver\n");
1655 rc = pci_register_driver(&piix_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001656 if (rc)
1657 return rc;
1658
1659 in_module_init = 0;
1660
1661 DPRINTK("done\n");
1662 return 0;
1663}
1664
Linus Torvalds1da177e2005-04-16 15:20:36 -07001665static void __exit piix_exit(void)
1666{
1667 pci_unregister_driver(&piix_pci_driver);
1668}
1669
1670module_init(piix_init);
1671module_exit(piix_exit);